blob: 8d2f400e96cb848260fb3882a385dae0259c7ee4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06009#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/slab.h>
11#include <linux/module.h>
12#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080013#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060014#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090015#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
18#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Stephen Hemminger0b950f02014-01-10 17:14:48 -070020static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070021 .name = "PCI busn",
22 .start = 0,
23 .end = 255,
24 .flags = IORESOURCE_BUS,
25};
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/* Ugh. Need to stop exporting this to modules. */
28LIST_HEAD(pci_root_buses);
29EXPORT_SYMBOL(pci_root_buses);
30
Yinghai Lu5cc62c22012-05-17 18:51:11 -070031static LIST_HEAD(pci_domain_busn_res_list);
32
33struct pci_domain_busn_res {
34 struct list_head list;
35 struct resource res;
36 int domain_nr;
37};
38
39static struct resource *get_pci_domain_busn_res(int domain_nr)
40{
41 struct pci_domain_busn_res *r;
42
43 list_for_each_entry(r, &pci_domain_busn_res_list, list)
44 if (r->domain_nr == domain_nr)
45 return &r->res;
46
47 r = kzalloc(sizeof(*r), GFP_KERNEL);
48 if (!r)
49 return NULL;
50
51 r->domain_nr = domain_nr;
52 r->res.start = 0;
53 r->res.end = 0xff;
54 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
55
56 list_add_tail(&r->list, &pci_domain_busn_res_list);
57
58 return &r->res;
59}
60
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080061static int find_anything(struct device *dev, void *data)
62{
63 return 1;
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070066/*
67 * Some device drivers need know if pci is initiated.
68 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080069 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070 */
71int no_pci_devices(void)
72{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 struct device *dev;
74 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
77 no_devices = (dev == NULL);
78 put_device(dev);
79 return no_devices;
80}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070081EXPORT_SYMBOL(no_pci_devices);
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Markus Elfringff0387c2014-11-10 21:02:17 -070090 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400171 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400172{
173 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600174 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700175 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800176 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600180 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700187 }
188
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200192 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400201 */
Myron Stowef795d862014-10-30 11:54:43 -0600202 if (sz == 0xffffffff)
203 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600216 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
217 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
218 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400219 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600220 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
221 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
222 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400223 }
224 } else {
225 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600226 l64 = l & PCI_ROM_ADDRESS_MASK;
227 sz64 = sz & PCI_ROM_ADDRESS_MASK;
228 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 }
230
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600231 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400232 pci_read_config_dword(dev, pos + 4, &l);
233 pci_write_config_dword(dev, pos + 4, ~0);
234 pci_read_config_dword(dev, pos + 4, &sz);
235 pci_write_config_dword(dev, pos + 4, l);
236
237 l64 |= ((u64)l << 32);
238 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600239 mask64 |= ((u64)~0 << 32);
240 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400241
Myron Stowef795d862014-10-30 11:54:43 -0600242 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
243 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244
Myron Stowef795d862014-10-30 11:54:43 -0600245 if (!sz64)
246 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400247
Myron Stowef795d862014-10-30 11:54:43 -0600248 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600249 if (!sz64) {
250 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
251 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600252 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600253 }
Myron Stowef795d862014-10-30 11:54:43 -0600254
255 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600256 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
257 sz64 > 0x100000000ULL) {
258 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
259 res->start = 0;
260 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600261 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
262 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600263 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600264 }
265
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600266 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600267 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700268 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600269 res->start = 0;
270 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600271 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
272 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600273 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400274 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
276
Myron Stowef795d862014-10-30 11:54:43 -0600277 region.start = l64;
278 region.end = l64 + sz64;
279
Yinghai Lufc279852013-12-09 22:54:40 -0800280 pcibios_bus_to_resource(dev->bus, res, &region);
281 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800282
283 /*
284 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
285 * the corresponding resource address (the physical address used by
286 * the CPU. Converting that resource address back to a bus address
287 * should yield the original BAR value:
288 *
289 * resource_to_bus(bus_to_resource(A)) == A
290 *
291 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
292 * be claimed by the device.
293 */
294 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800295 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600297 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600298 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
299 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800300 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800301
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600302 goto out;
303
304
305fail:
306 res->flags = 0;
307out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600308 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800309 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600310
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600311 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800312}
313
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
315{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400318 for (pos = 0; pos < howmany; pos++) {
319 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400321 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
328 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
329 IORESOURCE_SIZEALIGN;
330 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
332}
333
Bill Pemberton15856ad2012-11-21 15:35:00 -0500334static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
336 struct pci_dev *dev = child->self;
337 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600338 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700339 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600340 struct resource *res;
341
342 io_mask = PCI_IO_RANGE_MASK;
343 io_granularity = 0x1000;
344 if (dev->io_window_1k) {
345 /* Support 1K I/O space granularity */
346 io_mask = PCI_IO_1K_RANGE_MASK;
347 io_granularity = 0x400;
348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 res = child->resource[0];
351 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
352 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600353 base = (io_base_lo & io_mask) << 8;
354 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
357 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
360 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600361 base |= ((unsigned long) io_base_hi << 16);
362 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 }
364
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600365 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700367 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600368 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800369 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600370 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700372}
373
Bill Pemberton15856ad2012-11-21 15:35:00 -0500374static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700375{
376 struct pci_dev *dev = child->self;
377 u16 mem_base_lo, mem_limit_lo;
378 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700379 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700380 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 res = child->resource[1];
383 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
384 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600385 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
386 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600387 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700389 region.start = base;
390 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800391 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600392 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700394}
395
Bill Pemberton15856ad2012-11-21 15:35:00 -0500396static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700397{
398 struct pci_dev *dev = child->self;
399 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700400 u64 base64, limit64;
401 dma_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700402 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 res = child->resource[2];
406 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
407 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700408 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
409 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
412 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
415 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
416
417 /*
418 * Some bridges set the base > limit by default, and some
419 * (broken) BIOSes do not initialize them. If we find
420 * this, just assume they are not being used.
421 */
422 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700423 base64 |= (u64) mem_base_hi << 32;
424 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 }
426 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700427
428 base = (dma_addr_t) base64;
429 limit = (dma_addr_t) limit64;
430
431 if (base != base64) {
432 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
433 (unsigned long long) base64);
434 return;
435 }
436
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600437 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700438 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
439 IORESOURCE_MEM | IORESOURCE_PREFETCH;
440 if (res->flags & PCI_PREF_RANGE_TYPE_64)
441 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700442 region.start = base;
443 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800444 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600445 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 }
447}
448
Bill Pemberton15856ad2012-11-21 15:35:00 -0500449void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700450{
451 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700452 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700453 int i;
454
455 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
456 return;
457
Yinghai Lub918c622012-05-17 18:51:11 -0700458 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
459 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700460 dev->transparent ? " (subtractive decode)" : "");
461
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700462 pci_bus_remove_resources(child);
463 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
464 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
465
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 pci_read_bridge_io(child);
467 pci_read_bridge_mmio(child);
468 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700469
470 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700471 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600472 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700473 pci_bus_add_resource(child, res,
474 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475 dev_printk(KERN_DEBUG, &dev->dev,
476 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 res);
478 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700479 }
480 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700481}
482
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100483static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 struct pci_bus *b;
486
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100487 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600488 if (!b)
489 return NULL;
490
491 INIT_LIST_HEAD(&b->node);
492 INIT_LIST_HEAD(&b->children);
493 INIT_LIST_HEAD(&b->devices);
494 INIT_LIST_HEAD(&b->slots);
495 INIT_LIST_HEAD(&b->resources);
496 b->max_bus_speed = PCI_SPEED_UNKNOWN;
497 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100498#ifdef CONFIG_PCI_DOMAINS_GENERIC
499 if (parent)
500 b->domain_nr = parent->domain_nr;
501#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 return b;
503}
504
Jiang Liu70efde22013-06-07 16:16:51 -0600505static void pci_release_host_bridge_dev(struct device *dev)
506{
507 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
508
509 if (bridge->release_fn)
510 bridge->release_fn(bridge);
511
512 pci_free_resource_list(&bridge->windows);
513
514 kfree(bridge);
515}
516
Yinghai Lu7b543662012-04-02 18:31:53 -0700517static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
518{
519 struct pci_host_bridge *bridge;
520
521 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600522 if (!bridge)
523 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700524
Bjorn Helgaas05013482013-06-05 14:22:11 -0600525 INIT_LIST_HEAD(&bridge->windows);
526 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700527 return bridge;
528}
529
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700530static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500531 PCI_SPEED_UNKNOWN, /* 0 */
532 PCI_SPEED_66MHz_PCIX, /* 1 */
533 PCI_SPEED_100MHz_PCIX, /* 2 */
534 PCI_SPEED_133MHz_PCIX, /* 3 */
535 PCI_SPEED_UNKNOWN, /* 4 */
536 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
537 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
538 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
539 PCI_SPEED_UNKNOWN, /* 8 */
540 PCI_SPEED_66MHz_PCIX_266, /* 9 */
541 PCI_SPEED_100MHz_PCIX_266, /* A */
542 PCI_SPEED_133MHz_PCIX_266, /* B */
543 PCI_SPEED_UNKNOWN, /* C */
544 PCI_SPEED_66MHz_PCIX_533, /* D */
545 PCI_SPEED_100MHz_PCIX_533, /* E */
546 PCI_SPEED_133MHz_PCIX_533 /* F */
547};
548
Jacob Keller343e51a2013-07-31 06:53:16 +0000549const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500550 PCI_SPEED_UNKNOWN, /* 0 */
551 PCIE_SPEED_2_5GT, /* 1 */
552 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500553 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500554 PCI_SPEED_UNKNOWN, /* 4 */
555 PCI_SPEED_UNKNOWN, /* 5 */
556 PCI_SPEED_UNKNOWN, /* 6 */
557 PCI_SPEED_UNKNOWN, /* 7 */
558 PCI_SPEED_UNKNOWN, /* 8 */
559 PCI_SPEED_UNKNOWN, /* 9 */
560 PCI_SPEED_UNKNOWN, /* A */
561 PCI_SPEED_UNKNOWN, /* B */
562 PCI_SPEED_UNKNOWN, /* C */
563 PCI_SPEED_UNKNOWN, /* D */
564 PCI_SPEED_UNKNOWN, /* E */
565 PCI_SPEED_UNKNOWN /* F */
566};
567
568void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
569{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700570 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500571}
572EXPORT_SYMBOL_GPL(pcie_update_link_speed);
573
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500574static unsigned char agp_speeds[] = {
575 AGP_UNKNOWN,
576 AGP_1X,
577 AGP_2X,
578 AGP_4X,
579 AGP_8X
580};
581
582static enum pci_bus_speed agp_speed(int agp3, int agpstat)
583{
584 int index = 0;
585
586 if (agpstat & 4)
587 index = 3;
588 else if (agpstat & 2)
589 index = 2;
590 else if (agpstat & 1)
591 index = 1;
592 else
593 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700594
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500595 if (agp3) {
596 index += 2;
597 if (index == 5)
598 index = 0;
599 }
600
601 out:
602 return agp_speeds[index];
603}
604
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500605static void pci_set_bus_speed(struct pci_bus *bus)
606{
607 struct pci_dev *bridge = bus->self;
608 int pos;
609
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500610 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
611 if (!pos)
612 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
613 if (pos) {
614 u32 agpstat, agpcmd;
615
616 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
617 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
620 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
621 }
622
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500623 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
624 if (pos) {
625 u16 status;
626 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500627
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700628 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
629 &status);
630
631 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500632 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700633 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500634 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700635 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400636 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500637 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400638 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500639 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 } else {
641 max = PCI_SPEED_66MHz_PCIX;
642 }
643
644 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700645 bus->cur_bus_speed = pcix_bus_speed[
646 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500647
648 return;
649 }
650
Yijing Wangfdfe1512013-09-05 15:55:29 +0800651 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500652 u32 linkcap;
653 u16 linksta;
654
Jiang Liu59875ae2012-07-24 17:20:06 +0800655 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700656 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500657
Jiang Liu59875ae2012-07-24 17:20:06 +0800658 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500659 pcie_update_link_speed(bus, linksta);
660 }
661}
662
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700663static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
664 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
666 struct pci_bus *child;
667 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800668 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
670 /*
671 * Allocate a new bus, and inherit stuff from the parent..
672 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100673 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (!child)
675 return NULL;
676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 child->parent = parent;
678 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200679 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200681 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400683 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800684 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400685 */
686 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100687 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 /*
690 * Set up the primary, secondary and subordinate
691 * bus numbers.
692 */
Yinghai Lub918c622012-05-17 18:51:11 -0700693 child->number = child->busn_res.start = busnr;
694 child->primary = parent->busn_res.start;
695 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Yinghai Lu4f535092013-01-21 13:20:52 -0800697 if (!bridge) {
698 child->dev.parent = parent->bridge;
699 goto add_dev;
700 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800701
702 child->self = bridge;
703 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800704 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000705 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500706 pci_set_bus_speed(child);
707
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800709 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
711 child->resource[i]->name = child->name;
712 }
713 bridge->subordinate = child;
714
Yinghai Lu4f535092013-01-21 13:20:52 -0800715add_dev:
716 ret = device_register(&child->dev);
717 WARN_ON(ret < 0);
718
Jiang Liu10a95742013-04-12 05:44:20 +0000719 pcibios_add_bus(child);
720
Yinghai Lu4f535092013-01-21 13:20:52 -0800721 /* Create legacy_io and legacy_mem files for this bus */
722 pci_create_legacy_files(child);
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 return child;
725}
726
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400727struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
728 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
730 struct pci_bus *child;
731
732 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700733 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800734 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800736 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 return child;
739}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600740EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Rajat Jainf3dbd802014-09-02 16:26:00 -0700742static void pci_enable_crs(struct pci_dev *pdev)
743{
744 u16 root_cap = 0;
745
746 /* Enable CRS Software Visibility if supported */
747 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
748 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
749 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
750 PCI_EXP_RTCTL_CRSSVE);
751}
752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753/*
754 * If it's a bridge, configure it and scan the bus behind it.
755 * For CardBus bridges, we don't scan behind as the devices will
756 * be handled by the bridge driver itself.
757 *
758 * We need to process bridges in two passes -- first we scan those
759 * already configured by the BIOS and after we are done with all of
760 * them, we proceed to assigning numbers to the remaining buses in
761 * order to avoid overlaps between old and new bus numbers.
762 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500763int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764{
765 struct pci_bus *child;
766 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100767 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600769 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100770 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600773 primary = buses & 0xFF;
774 secondary = (buses >> 8) & 0xFF;
775 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600777 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
778 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100780 if (!primary && (primary != bus->number) && secondary && subordinate) {
781 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
782 primary = bus->number;
783 }
784
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100785 /* Check if setup is sensible at all */
786 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700787 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600788 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700789 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
790 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100791 broken = 1;
792 }
793
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700795 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
797 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
798 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
799
Rajat Jainf3dbd802014-09-02 16:26:00 -0700800 pci_enable_crs(dev);
801
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600802 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
803 !is_cardbus && !broken) {
804 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 /*
806 * Bus already configured by firmware, process it in the first
807 * pass and just note the configuration.
808 */
809 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000810 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
812 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100813 * The bus might already exist for two reasons: Either we are
814 * rescanning the bus or the bus is reachable through more than
815 * one bridge. The second case can happen with the i450NX
816 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600818 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600819 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600820 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600821 if (!child)
822 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600823 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700824 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600825 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 }
827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100829 if (cmax > subordinate)
830 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
831 subordinate, cmax);
832 /* subordinate should equal child->busn_res.end */
833 if (subordinate > max)
834 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 } else {
836 /*
837 * We need to assign a number to this bus which we always
838 * do in the second pass.
839 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700840 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100841 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700842 /* Temporarily disable forwarding of the
843 configuration cycles on all bridges in
844 this bus segment to avoid possible
845 conflicts in the second pass between two
846 bridges programmed with overlapping
847 bus ranges. */
848 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
849 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000850 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 /* Clear errors */
854 pci_write_config_word(dev, PCI_STATUS, 0xffff);
855
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600856 /* Prevent assigning a bus number that already exists.
857 * This can happen when a bridge is hot-plugged, so in
858 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800859 child = pci_find_bus(pci_domain_nr(bus), max+1);
860 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100861 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800862 if (!child)
863 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600864 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800865 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100866 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 buses = (buses & 0xff000000)
868 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700869 | ((unsigned int)(child->busn_res.start) << 8)
870 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
872 /*
873 * yenta.c forces a secondary latency timer of 176.
874 * Copy that behaviour here.
875 */
876 if (is_cardbus) {
877 buses &= ~0xff000000;
878 buses |= CARDBUS_LATENCY_TIMER << 24;
879 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 /*
882 * We need to blast all three values with a single write.
883 */
884 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
885
886 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700887 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 max = pci_scan_child_bus(child);
889 } else {
890 /*
891 * For CardBus bridges, we leave 4 bus numbers
892 * as cards with a PCI-to-PCI bridge can be
893 * inserted later.
894 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400895 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100896 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700897 if (pci_find_bus(pci_domain_nr(bus),
898 max+i+1))
899 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100900 while (parent->parent) {
901 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700902 (parent->busn_res.end > max) &&
903 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100904 j = 1;
905 }
906 parent = parent->parent;
907 }
908 if (j) {
909 /*
910 * Often, there are two cardbus bridges
911 * -- try to leave one valid bus number
912 * for each one.
913 */
914 i /= 2;
915 break;
916 }
917 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700918 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 }
920 /*
921 * Set the subordinate bus number to its real value.
922 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700923 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
925 }
926
Gary Hadecb3576f2008-02-08 14:00:52 -0800927 sprintf(child->name,
928 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
929 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200931 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100932 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700933 if ((child->busn_res.end > bus->busn_res.end) ||
934 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100935 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700936 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400937 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700938 &child->busn_res,
939 (bus->number > child->busn_res.end &&
940 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800941 "wholly" : "partially",
942 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700943 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700944 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100945 }
946 bus = bus->parent;
947 }
948
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000949out:
950 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 return max;
953}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600954EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956/*
957 * Read interrupt line and base address registers.
958 * The architecture-dependent code can tweak these, of course.
959 */
960static void pci_read_irq(struct pci_dev *dev)
961{
962 unsigned char irq;
963
964 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800965 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 if (irq)
967 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
968 dev->irq = irq;
969}
970
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000971void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800972{
973 int pos;
974 u16 reg16;
975
976 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
977 if (!pos)
978 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900979 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800980 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800981 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500982 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
983 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800984}
985
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000986void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700987{
Eric W. Biederman28760482009-09-09 14:09:24 -0700988 u32 reg32;
989
Jiang Liu59875ae2012-07-24 17:20:06 +0800990 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700991 if (reg32 & PCI_EXP_SLTCAP_HPC)
992 pdev->is_hotplug_bridge = 1;
993}
994
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700995/**
Alex Williamson78916b02014-05-05 14:20:51 -0600996 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
997 * @dev: PCI device
998 *
999 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1000 * when forwarding a type1 configuration request the bridge must check that
1001 * the extended register address field is zero. The bridge is not permitted
1002 * to forward the transactions and must handle it as an Unsupported Request.
1003 * Some bridges do not follow this rule and simply drop the extended register
1004 * bits, resulting in the standard config space being aliased, every 256
1005 * bytes across the entire configuration space. Test for this condition by
1006 * comparing the first dword of each potential alias to the vendor/device ID.
1007 * Known offenders:
1008 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1009 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1010 */
1011static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1012{
1013#ifdef CONFIG_PCI_QUIRKS
1014 int pos;
1015 u32 header, tmp;
1016
1017 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1018
1019 for (pos = PCI_CFG_SPACE_SIZE;
1020 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1021 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1022 || header != tmp)
1023 return false;
1024 }
1025
1026 return true;
1027#else
1028 return false;
1029#endif
1030}
1031
1032/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001033 * pci_cfg_space_size - get the configuration space size of the PCI device.
1034 * @dev: PCI device
1035 *
1036 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1037 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1038 * access it. Maybe we don't have a way to generate extended config space
1039 * accesses, or the device is behind a reverse Express bridge. So we try
1040 * reading the dword at 0x100 which must either be 0 or a valid extended
1041 * capability header.
1042 */
1043static int pci_cfg_space_size_ext(struct pci_dev *dev)
1044{
1045 u32 status;
1046 int pos = PCI_CFG_SPACE_SIZE;
1047
1048 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1049 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001050 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001051 goto fail;
1052
1053 return PCI_CFG_SPACE_EXP_SIZE;
1054
1055 fail:
1056 return PCI_CFG_SPACE_SIZE;
1057}
1058
1059int pci_cfg_space_size(struct pci_dev *dev)
1060{
1061 int pos;
1062 u32 status;
1063 u16 class;
1064
1065 class = dev->class >> 8;
1066 if (class == PCI_CLASS_BRIDGE_HOST)
1067 return pci_cfg_space_size_ext(dev);
1068
1069 if (!pci_is_pcie(dev)) {
1070 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1071 if (!pos)
1072 goto fail;
1073
1074 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1075 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1076 goto fail;
1077 }
1078
1079 return pci_cfg_space_size_ext(dev);
1080
1081 fail:
1082 return PCI_CFG_SPACE_SIZE;
1083}
1084
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001085#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001086
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087/**
1088 * pci_setup_device - fill in class and map information of a device
1089 * @dev: the device structure to fill
1090 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001091 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1093 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001094 * Returns 0 on success and negative if unknown type of device (not normal,
1095 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001097int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
1099 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001100 u8 hdr_type;
1101 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001102 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001103 struct pci_bus_region region;
1104 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001105
1106 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1107 return -EIO;
1108
1109 dev->sysdata = dev->bus->sysdata;
1110 dev->dev.parent = dev->bus->bridge;
1111 dev->dev.bus = &pci_bus_type;
1112 dev->hdr_type = hdr_type & 0x7f;
1113 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001114 dev->error_state = pci_channel_io_normal;
1115 set_pcie_port_type(dev);
1116
1117 list_for_each_entry(slot, &dev->bus->slots, list)
1118 if (PCI_SLOT(dev->devfn) == slot->number)
1119 dev->slot = slot;
1120
1121 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1122 set this higher, assuming the system even supports it. */
1123 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001125 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1126 dev->bus->number, PCI_SLOT(dev->devfn),
1127 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
1129 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001130 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001131 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001133 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1134 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Yu Zhao853346e2009-03-21 22:05:11 +08001136 /* need to have dev->class ready */
1137 dev->cfg_size = pci_cfg_space_size(dev);
1138
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001140 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 /* Early fixups, before probing the BARs */
1143 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001144 /* device class may be changed after fixup */
1145 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 switch (dev->hdr_type) { /* header type */
1148 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1149 if (class == PCI_CLASS_BRIDGE_PCI)
1150 goto bad;
1151 pci_read_irq(dev);
1152 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1153 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1154 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001155
1156 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001157 * Do the ugly legacy mode stuff here rather than broken chip
1158 * quirk code. Legacy mode ATA controllers have fixed
1159 * addresses. These are not always echoed in BAR0-3, and
1160 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001161 */
1162 if (class == PCI_CLASS_STORAGE_IDE) {
1163 u8 progif;
1164 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1165 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001166 region.start = 0x1F0;
1167 region.end = 0x1F7;
1168 res = &dev->resource[0];
1169 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001170 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001171 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1172 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001173 region.start = 0x3F6;
1174 region.end = 0x3F6;
1175 res = &dev->resource[1];
1176 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001177 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001178 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1179 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001180 }
1181 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001182 region.start = 0x170;
1183 region.end = 0x177;
1184 res = &dev->resource[2];
1185 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001186 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001187 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1188 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001189 region.start = 0x376;
1190 region.end = 0x376;
1191 res = &dev->resource[3];
1192 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001193 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001194 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1195 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001196 }
1197 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 break;
1199
1200 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1201 if (class != PCI_CLASS_BRIDGE_PCI)
1202 goto bad;
1203 /* The PCI-to-PCI bridge spec requires that subtractive
1204 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001205 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001206 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 dev->transparent = ((dev->class & 0xff) == 1);
1208 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001209 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001210 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1211 if (pos) {
1212 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1213 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 break;
1216
1217 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1218 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1219 goto bad;
1220 pci_read_irq(dev);
1221 pci_read_bases(dev, 1, 0);
1222 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1223 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1224 break;
1225
1226 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001227 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1228 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001229 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
1231 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001232 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1233 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 dev->class = PCI_CLASS_NOT_DEFINED;
1235 }
1236
1237 /* We found a fine healthy device, go go go... */
1238 return 0;
1239}
1240
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001241static struct hpp_type0 pci_default_type0 = {
1242 .revision = 1,
1243 .cache_line_size = 8,
1244 .latency_timer = 0x40,
1245 .enable_serr = 0,
1246 .enable_perr = 0,
1247};
1248
1249static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1250{
1251 u16 pci_cmd, pci_bctl;
1252
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001253 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001254 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001255
1256 if (hpp->revision > 1) {
1257 dev_warn(&dev->dev,
1258 "PCI settings rev %d not supported; using defaults\n",
1259 hpp->revision);
1260 hpp = &pci_default_type0;
1261 }
1262
1263 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1264 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1265 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1266 if (hpp->enable_serr)
1267 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001268 if (hpp->enable_perr)
1269 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001270 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1271
1272 /* Program bridge control value */
1273 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1274 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1275 hpp->latency_timer);
1276 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1277 if (hpp->enable_serr)
1278 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001279 if (hpp->enable_perr)
1280 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001281 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1282 }
1283}
1284
1285static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1286{
1287 if (hpp)
1288 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1289}
1290
1291static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1292{
1293 int pos;
1294 u32 reg32;
1295
1296 if (!hpp)
1297 return;
1298
1299 if (hpp->revision > 1) {
1300 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1301 hpp->revision);
1302 return;
1303 }
1304
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001305 /*
1306 * Don't allow _HPX to change MPS or MRRS settings. We manage
1307 * those to make sure they're consistent with the rest of the
1308 * platform.
1309 */
1310 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1311 PCI_EXP_DEVCTL_READRQ;
1312 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1313 PCI_EXP_DEVCTL_READRQ);
1314
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001315 /* Initialize Device Control Register */
1316 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1317 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1318
1319 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001320 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001321 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1322 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1323
1324 /* Find Advanced Error Reporting Enhanced Capability */
1325 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1326 if (!pos)
1327 return;
1328
1329 /* Initialize Uncorrectable Error Mask Register */
1330 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1331 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1332 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1333
1334 /* Initialize Uncorrectable Error Severity Register */
1335 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1336 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1337 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1338
1339 /* Initialize Correctable Error Mask Register */
1340 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1341 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1342 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1343
1344 /* Initialize Advanced Error Capabilities and Control Register */
1345 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1346 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1347 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1348
1349 /*
1350 * FIXME: The following two registers are not supported yet.
1351 *
1352 * o Secondary Uncorrectable Error Severity Register
1353 * o Secondary Uncorrectable Error Mask Register
1354 */
1355}
1356
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001357static void pci_configure_device(struct pci_dev *dev)
1358{
1359 struct hotplug_params hpp;
1360 int ret;
1361
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001362 memset(&hpp, 0, sizeof(hpp));
1363 ret = pci_get_hp_params(dev, &hpp);
1364 if (ret)
1365 return;
1366
1367 program_hpp_type2(dev, hpp.t2);
1368 program_hpp_type1(dev, hpp.t1);
1369 program_hpp_type0(dev, hpp.t0);
1370}
1371
Zhao, Yu201de562008-10-13 19:49:55 +08001372static void pci_release_capabilities(struct pci_dev *dev)
1373{
1374 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001375 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001376 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001377}
1378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379/**
1380 * pci_release_dev - free a pci device structure when all users of it are finished.
1381 * @dev: device that's been disconnected
1382 *
1383 * Will be called only by the device core when all users of this pci device are
1384 * done.
1385 */
1386static void pci_release_dev(struct device *dev)
1387{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001388 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001390 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001391 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001392 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001393 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001394 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001395 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 kfree(pci_dev);
1397}
1398
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001399struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001400{
1401 struct pci_dev *dev;
1402
1403 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1404 if (!dev)
1405 return NULL;
1406
Michael Ellerman65891212007-04-05 17:19:08 +10001407 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001408 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001409 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001410
1411 return dev;
1412}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001413EXPORT_SYMBOL(pci_alloc_dev);
1414
Yinghai Luefdc87d2012-01-27 10:55:10 -08001415bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001416 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001417{
1418 int delay = 1;
1419
1420 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1421 return false;
1422
1423 /* some broken boards return 0 or ~0 if a slot is empty: */
1424 if (*l == 0xffffffff || *l == 0x00000000 ||
1425 *l == 0x0000ffff || *l == 0xffff0000)
1426 return false;
1427
Rajat Jain89665a62014-09-08 14:19:49 -07001428 /*
1429 * Configuration Request Retry Status. Some root ports return the
1430 * actual device ID instead of the synthetic ID (0xFFFF) required
1431 * by the PCIe spec. Ignore the device ID and only check for
1432 * (vendor id == 1).
1433 */
1434 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001435 if (!crs_timeout)
1436 return false;
1437
1438 msleep(delay);
1439 delay *= 2;
1440 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1441 return false;
1442 /* Card hasn't responded in 60 seconds? Must be stuck. */
1443 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001444 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1445 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1446 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001447 return false;
1448 }
1449 }
1450
1451 return true;
1452}
1453EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1454
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455/*
1456 * Read the config data for a PCI device, sanity-check it
1457 * and fill in the dev structure...
1458 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001459static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460{
1461 struct pci_dev *dev;
1462 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
Yinghai Luefdc87d2012-01-27 10:55:10 -08001464 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 return NULL;
1466
Gu Zheng8b1fce02013-05-25 21:48:31 +08001467 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 if (!dev)
1469 return NULL;
1470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 dev->vendor = l & 0xffff;
1473 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001475 pci_set_of_node(dev);
1476
Yu Zhao480b93b2009-03-20 11:25:14 +08001477 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001478 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 kfree(dev);
1480 return NULL;
1481 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001482
1483 return dev;
1484}
1485
Zhao, Yu201de562008-10-13 19:49:55 +08001486static void pci_init_capabilities(struct pci_dev *dev)
1487{
1488 /* MSI/MSI-X list */
1489 pci_msi_init_pci_dev(dev);
1490
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001491 /* Buffers for saving PCIe and PCI-X capabilities */
1492 pci_allocate_cap_save_buffers(dev);
1493
Zhao, Yu201de562008-10-13 19:49:55 +08001494 /* Power Management */
1495 pci_pm_init(dev);
1496
1497 /* Vital Product Data */
1498 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001499
1500 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001501 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001502
1503 /* Single Root I/O Virtualization */
1504 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001505
1506 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001507 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001508}
1509
Sam Ravnborg96bde062007-03-26 21:53:30 -08001510void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001511{
Yinghai Lu4f535092013-01-21 13:20:52 -08001512 int ret;
1513
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001514 pci_configure_device(dev);
1515
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 device_initialize(&dev->dev);
1517 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Yinghai Lu7629d192013-01-21 13:20:44 -08001519 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001521 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 dev->dev.coherent_dma_mask = 0xffffffffull;
1523
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001524 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001525 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001526
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 /* Fix up broken headers */
1528 pci_fixup_device(pci_fixup_header, dev);
1529
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001530 /* moved out from quirk header fixup code */
1531 pci_reassigndev_resource_alignment(dev);
1532
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001533 /* Clear the state_saved flag. */
1534 dev->state_saved = false;
1535
Zhao, Yu201de562008-10-13 19:49:55 +08001536 /* Initialize various capabilities */
1537 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001538
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 /*
1540 * Add the device to our list of discovered devices
1541 * and the bus list for fixup functions, etc.
1542 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001543 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001545 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001546
Yinghai Lu4f535092013-01-21 13:20:52 -08001547 ret = pcibios_add_device(dev);
1548 WARN_ON(ret < 0);
1549
1550 /* Notifier could use PCI capabilities */
1551 dev->match_driver = false;
1552 ret = device_add(&dev->dev);
1553 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001554}
1555
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001556struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001557{
1558 struct pci_dev *dev;
1559
Trent Piepho90bdb312009-03-20 14:56:00 -06001560 dev = pci_get_slot(bus, devfn);
1561 if (dev) {
1562 pci_dev_put(dev);
1563 return dev;
1564 }
1565
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001566 dev = pci_scan_device(bus, devfn);
1567 if (!dev)
1568 return NULL;
1569
1570 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
1572 return dev;
1573}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001574EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001576static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001577{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001578 int pos;
1579 u16 cap = 0;
1580 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001581
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001582 if (pci_ari_enabled(bus)) {
1583 if (!dev)
1584 return 0;
1585 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1586 if (!pos)
1587 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001588
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001589 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1590 next_fn = PCI_ARI_CAP_NFN(cap);
1591 if (next_fn <= fn)
1592 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001593
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001594 return next_fn;
1595 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001596
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001597 /* dev may be NULL for non-contiguous multifunction devices */
1598 if (!dev || dev->multifunction)
1599 return (fn + 1) % 8;
1600
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001601 return 0;
1602}
1603
1604static int only_one_child(struct pci_bus *bus)
1605{
1606 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001607
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001608 if (!parent || !pci_is_pcie(parent))
1609 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001610 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001611 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001612 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001613 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001614 return 1;
1615 return 0;
1616}
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618/**
1619 * pci_scan_slot - scan a PCI slot on a bus for devices.
1620 * @bus: PCI bus to scan
1621 * @devfn: slot number to scan (must have zero function.)
1622 *
1623 * Scan a PCI slot on the specified PCI bus for devices, adding
1624 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001625 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001626 *
1627 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001629int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001631 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001632 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001633
1634 if (only_one_child(bus) && (devfn > 0))
1635 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001637 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001638 if (!dev)
1639 return 0;
1640 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001641 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001643 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001644 dev = pci_scan_single_device(bus, devfn + fn);
1645 if (dev) {
1646 if (!dev->is_added)
1647 nr++;
1648 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 }
1650 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001651
Shaohua Li149e1632008-07-23 10:32:31 +08001652 /* only one slot has pcie device */
1653 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001654 pcie_aspm_init_link_state(bus->self);
1655
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 return nr;
1657}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001658EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Jon Masonb03e7492011-07-20 15:20:54 -05001660static int pcie_find_smpss(struct pci_dev *dev, void *data)
1661{
1662 u8 *smpss = data;
1663
1664 if (!pci_is_pcie(dev))
1665 return 0;
1666
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001667 /*
1668 * We don't have a way to change MPS settings on devices that have
1669 * drivers attached. A hot-added device might support only the minimum
1670 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1671 * where devices may be hot-added, we limit the fabric MPS to 128 so
1672 * hot-added devices will work correctly.
1673 *
1674 * However, if we hot-add a device to a slot directly below a Root
1675 * Port, it's impossible for there to be other existing devices below
1676 * the port. We don't limit the MPS in this case because we can
1677 * reconfigure MPS on both the Root Port and the hot-added device,
1678 * and there are no other devices involved.
1679 *
1680 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001681 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001682 if (dev->is_hotplug_bridge &&
1683 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001684 *smpss = 0;
1685
1686 if (*smpss > dev->pcie_mpss)
1687 *smpss = dev->pcie_mpss;
1688
1689 return 0;
1690}
1691
1692static void pcie_write_mps(struct pci_dev *dev, int mps)
1693{
Jon Mason62f392e2011-10-14 14:56:14 -05001694 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001695
1696 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001697 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001698
Yijing Wang62f87c02012-07-24 17:20:03 +08001699 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1700 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001701 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001702 * downstream communication will never be larger than
1703 * the MRRS. So, the MPS only needs to be configured
1704 * for the upstream communication. This being the case,
1705 * walk from the top down and set the MPS of the child
1706 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001707 *
1708 * Configure the device MPS with the smaller of the
1709 * device MPSS or the bridge MPS (which is assumed to be
1710 * properly configured at this point to the largest
1711 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001712 */
Jon Mason62f392e2011-10-14 14:56:14 -05001713 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001714 }
1715
1716 rc = pcie_set_mps(dev, mps);
1717 if (rc)
1718 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1719}
1720
Jon Mason62f392e2011-10-14 14:56:14 -05001721static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001722{
Jon Mason62f392e2011-10-14 14:56:14 -05001723 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001724
Jon Masoned2888e2011-09-08 16:41:18 -05001725 /* In the "safe" case, do not configure the MRRS. There appear to be
1726 * issues with setting MRRS to 0 on a number of devices.
1727 */
Jon Masoned2888e2011-09-08 16:41:18 -05001728 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1729 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001730
Jon Masoned2888e2011-09-08 16:41:18 -05001731 /* For Max performance, the MRRS must be set to the largest supported
1732 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001733 * device or the bus can support. This should already be properly
1734 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001735 */
Jon Mason62f392e2011-10-14 14:56:14 -05001736 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001737
1738 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001739 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001740 * If the MRRS value provided is not acceptable (e.g., too large),
1741 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001742 */
Jon Masonb03e7492011-07-20 15:20:54 -05001743 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1744 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001745 if (!rc)
1746 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001747
Jon Mason62f392e2011-10-14 14:56:14 -05001748 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001749 mrrs /= 2;
1750 }
Jon Mason62f392e2011-10-14 14:56:14 -05001751
1752 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001753 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001754}
1755
Yijing Wang5895af72013-08-26 16:33:06 +08001756static void pcie_bus_detect_mps(struct pci_dev *dev)
1757{
1758 struct pci_dev *bridge = dev->bus->self;
1759 int mps, p_mps;
1760
1761 if (!bridge)
1762 return;
1763
1764 mps = pcie_get_mps(dev);
1765 p_mps = pcie_get_mps(bridge);
1766
1767 if (mps != p_mps)
1768 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1769 mps, pci_name(bridge), p_mps);
1770}
1771
Jon Masonb03e7492011-07-20 15:20:54 -05001772static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1773{
Jon Masona513a992011-10-14 14:56:16 -05001774 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001775
1776 if (!pci_is_pcie(dev))
1777 return 0;
1778
Yijing Wang5895af72013-08-26 16:33:06 +08001779 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1780 pcie_bus_detect_mps(dev);
1781 return 0;
1782 }
1783
Jon Masona513a992011-10-14 14:56:16 -05001784 mps = 128 << *(u8 *)data;
1785 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001786
1787 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001788 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001789
Ryan Desfosses227f0642014-04-18 20:13:50 -04001790 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1791 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001792 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001793
1794 return 0;
1795}
1796
Jon Masona513a992011-10-14 14:56:16 -05001797/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001798 * parents then children fashion. If this changes, then this code will not
1799 * work as designed.
1800 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001801void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001802{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001803 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001804
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001805 if (!bus->self)
1806 return;
1807
Jon Masonb03e7492011-07-20 15:20:54 -05001808 if (!pci_is_pcie(bus->self))
1809 return;
1810
Jon Mason5f39e672011-10-03 09:50:20 -05001811 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001812 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001813 * simply force the MPS of the entire system to the smallest possible.
1814 */
1815 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1816 smpss = 0;
1817
Jon Masonb03e7492011-07-20 15:20:54 -05001818 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001819 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001820
Jon Masonb03e7492011-07-20 15:20:54 -05001821 pcie_find_smpss(bus->self, &smpss);
1822 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1823 }
1824
1825 pcie_bus_configure_set(bus->self, &smpss);
1826 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1827}
Jon Masondebc3b72011-08-02 00:01:18 -05001828EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001829
Bill Pemberton15856ad2012-11-21 15:35:00 -05001830unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831{
Yinghai Lub918c622012-05-17 18:51:11 -07001832 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 struct pci_dev *dev;
1834
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001835 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
1837 /* Go find them, Rover! */
1838 for (devfn = 0; devfn < 0x100; devfn += 8)
1839 pci_scan_slot(bus, devfn);
1840
Yu Zhaoa28724b2009-03-20 11:25:13 +08001841 /* Reserve buses for SR-IOV capability. */
1842 max += pci_iov_bus_range(bus);
1843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 /*
1845 * After performing arch-dependent fixup of the bus, look behind
1846 * all PCI-to-PCI bridges on this bus.
1847 */
Alex Chiang74710de2009-03-20 14:56:10 -06001848 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001849 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001850 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001851 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001852 }
1853
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001854 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001856 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 max = pci_scan_bridge(bus, dev, max, pass);
1858 }
1859
1860 /*
1861 * We've scanned the bus and so we know all about what's on
1862 * the other side of any bridges that may be on this bus plus
1863 * any devices.
1864 *
1865 * Return how far we've got finding sub-buses.
1866 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001867 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 return max;
1869}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001870EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001872/**
1873 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1874 * @bridge: Host bridge to set up.
1875 *
1876 * Default empty implementation. Replace with an architecture-specific setup
1877 * routine, if necessary.
1878 */
1879int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1880{
1881 return 0;
1882}
1883
Jiang Liu10a95742013-04-12 05:44:20 +00001884void __weak pcibios_add_bus(struct pci_bus *bus)
1885{
1886}
1887
1888void __weak pcibios_remove_bus(struct pci_bus *bus)
1889{
1890}
1891
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001892struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1893 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001895 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001896 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001897 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08001898 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001899 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001900 resource_size_t offset;
1901 char bus_addr[64];
1902 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001904 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001905 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001906 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907
1908 b->sysdata = sysdata;
1909 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001910 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001911 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001912 b2 = pci_find_bus(pci_domain_nr(b), bus);
1913 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001915 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 goto err_out;
1917 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001918
Yinghai Lu7b543662012-04-02 18:31:53 -07001919 bridge = pci_alloc_host_bridge(b);
1920 if (!bridge)
1921 goto err_out;
1922
1923 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001924 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001925 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001926 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001927 if (error) {
1928 kfree(bridge);
1929 goto err_out;
1930 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001931
Yinghai Lu7b543662012-04-02 18:31:53 -07001932 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001933 if (error) {
1934 put_device(&bridge->dev);
1935 goto err_out;
1936 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001937 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001938 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001939 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
Yinghai Lu0d358f22008-02-19 03:20:41 -08001941 if (!parent)
1942 set_dev_node(b->bridge, pcibus_to_node(b));
1943
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001944 b->dev.class = &pcibus_class;
1945 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001946 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001947 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 if (error)
1949 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
Jiang Liu10a95742013-04-12 05:44:20 +00001951 pcibios_add_bus(b);
1952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 /* Create legacy_io and legacy_mem files for this bus */
1954 pci_create_legacy_files(b);
1955
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001956 if (parent)
1957 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1958 else
1959 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1960
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001961 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08001962 resource_list_for_each_entry_safe(window, n, resources) {
1963 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001964 res = window->res;
1965 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001966 if (res->flags & IORESOURCE_BUS)
1967 pci_bus_insert_busn_res(b, bus, res->end);
1968 else
1969 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001970 if (offset) {
1971 if (resource_type(res) == IORESOURCE_IO)
1972 fmt = " (bus address [%#06llx-%#06llx])";
1973 else
1974 fmt = " (bus address [%#010llx-%#010llx])";
1975 snprintf(bus_addr, sizeof(bus_addr), fmt,
1976 (unsigned long long) (res->start - offset),
1977 (unsigned long long) (res->end - offset));
1978 } else
1979 bus_addr[0] = '\0';
1980 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001981 }
1982
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001983 down_write(&pci_bus_sem);
1984 list_add_tail(&b->node, &pci_root_buses);
1985 up_write(&pci_bus_sem);
1986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 return b;
1988
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001990 put_device(&bridge->dev);
1991 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001992err_out:
1993 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 return NULL;
1995}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001996
Yinghai Lu98a35832012-05-18 11:35:50 -06001997int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1998{
1999 struct resource *res = &b->busn_res;
2000 struct resource *parent_res, *conflict;
2001
2002 res->start = bus;
2003 res->end = bus_max;
2004 res->flags = IORESOURCE_BUS;
2005
2006 if (!pci_is_root_bus(b))
2007 parent_res = &b->parent->busn_res;
2008 else {
2009 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2010 res->flags |= IORESOURCE_PCI_FIXED;
2011 }
2012
Andreas Noeverced04d12014-01-23 21:59:24 +01002013 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002014
2015 if (conflict)
2016 dev_printk(KERN_DEBUG, &b->dev,
2017 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2018 res, pci_is_root_bus(b) ? "domain " : "",
2019 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002020
2021 return conflict == NULL;
2022}
2023
2024int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2025{
2026 struct resource *res = &b->busn_res;
2027 struct resource old_res = *res;
2028 resource_size_t size;
2029 int ret;
2030
2031 if (res->start > bus_max)
2032 return -EINVAL;
2033
2034 size = bus_max - res->start + 1;
2035 ret = adjust_resource(res, res->start, size);
2036 dev_printk(KERN_DEBUG, &b->dev,
2037 "busn_res: %pR end %s updated to %02x\n",
2038 &old_res, ret ? "can not be" : "is", bus_max);
2039
2040 if (!ret && !res->parent)
2041 pci_bus_insert_busn_res(b, res->start, res->end);
2042
2043 return ret;
2044}
2045
2046void pci_bus_release_busn_res(struct pci_bus *b)
2047{
2048 struct resource *res = &b->busn_res;
2049 int ret;
2050
2051 if (!res->flags || !res->parent)
2052 return;
2053
2054 ret = release_resource(res);
2055 dev_printk(KERN_DEBUG, &b->dev,
2056 "busn_res: %pR %s released\n",
2057 res, ret ? "can not be" : "is");
2058}
2059
Bill Pemberton15856ad2012-11-21 15:35:00 -05002060struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002061 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2062{
Jiang Liu14d76b62015-02-05 13:44:44 +08002063 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002064 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002065 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002066 int max;
2067
Jiang Liu14d76b62015-02-05 13:44:44 +08002068 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002069 if (window->res->flags & IORESOURCE_BUS) {
2070 found = true;
2071 break;
2072 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002073
2074 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2075 if (!b)
2076 return NULL;
2077
Yinghai Lu4d99f522012-05-17 18:51:12 -07002078 if (!found) {
2079 dev_info(&b->dev,
2080 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2081 bus);
2082 pci_bus_insert_busn_res(b, bus, 255);
2083 }
2084
2085 max = pci_scan_child_bus(b);
2086
2087 if (!found)
2088 pci_bus_update_busn_res_end(b, max);
2089
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002090 pci_bus_add_devices(b);
2091 return b;
2092}
2093EXPORT_SYMBOL(pci_scan_root_bus);
2094
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06002095/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002096struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002097 int bus, struct pci_ops *ops, void *sysdata)
2098{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002099 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002100 struct pci_bus *b;
2101
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002102 pci_add_resource(&resources, &ioport_resource);
2103 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002104 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002105 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002106 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07002107 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002108 else
2109 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002110 return b;
2111}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112EXPORT_SYMBOL(pci_scan_bus_parented);
2113
Bill Pemberton15856ad2012-11-21 15:35:00 -05002114struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002115 void *sysdata)
2116{
2117 LIST_HEAD(resources);
2118 struct pci_bus *b;
2119
2120 pci_add_resource(&resources, &ioport_resource);
2121 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002122 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002123 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2124 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002125 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002126 pci_bus_add_devices(b);
2127 } else {
2128 pci_free_resource_list(&resources);
2129 }
2130 return b;
2131}
2132EXPORT_SYMBOL(pci_scan_bus);
2133
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002134/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002135 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2136 * @bridge: PCI bridge for the bus to scan
2137 *
2138 * Scan a PCI bus and child buses for new devices, add them,
2139 * and enable them, resizing bridge mmio/io resource if necessary
2140 * and possible. The caller must ensure the child devices are already
2141 * removed for resizing to occur.
2142 *
2143 * Returns the max number of subordinate bus discovered.
2144 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002145unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002146{
2147 unsigned int max;
2148 struct pci_bus *bus = bridge->subordinate;
2149
2150 max = pci_scan_child_bus(bus);
2151
2152 pci_assign_unassigned_bridge_resources(bridge);
2153
2154 pci_bus_add_devices(bus);
2155
2156 return max;
2157}
2158
Yinghai Lua5213a32012-10-30 14:31:21 -06002159/**
2160 * pci_rescan_bus - scan a PCI bus for devices.
2161 * @bus: PCI bus to scan
2162 *
2163 * Scan a PCI bus and child buses for new devices, adds them,
2164 * and enables them.
2165 *
2166 * Returns the max number of subordinate bus discovered.
2167 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002168unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002169{
2170 unsigned int max;
2171
2172 max = pci_scan_child_bus(bus);
2173 pci_assign_unassigned_bus_resources(bus);
2174 pci_bus_add_devices(bus);
2175
2176 return max;
2177}
2178EXPORT_SYMBOL_GPL(pci_rescan_bus);
2179
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002180/*
2181 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2182 * routines should always be executed under this mutex.
2183 */
2184static DEFINE_MUTEX(pci_rescan_remove_lock);
2185
2186void pci_lock_rescan_remove(void)
2187{
2188 mutex_lock(&pci_rescan_remove_lock);
2189}
2190EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2191
2192void pci_unlock_rescan_remove(void)
2193{
2194 mutex_unlock(&pci_rescan_remove_lock);
2195}
2196EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2197
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002198static int __init pci_sort_bf_cmp(const struct device *d_a,
2199 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002200{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002201 const struct pci_dev *a = to_pci_dev(d_a);
2202 const struct pci_dev *b = to_pci_dev(d_b);
2203
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002204 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2205 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2206
2207 if (a->bus->number < b->bus->number) return -1;
2208 else if (a->bus->number > b->bus->number) return 1;
2209
2210 if (a->devfn < b->devfn) return -1;
2211 else if (a->devfn > b->devfn) return 1;
2212
2213 return 0;
2214}
2215
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002216void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002217{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002218 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002219}