blob: dc8fbe5c09d3fb614ab33fd293fb92ba06332f73 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070016#include <linux/acpi.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060017#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090018#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
21#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Stephen Hemminger0b950f02014-01-10 17:14:48 -070023static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070024 .name = "PCI busn",
25 .start = 0,
26 .end = 255,
27 .flags = IORESOURCE_BUS,
28};
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/* Ugh. Need to stop exporting this to modules. */
31LIST_HEAD(pci_root_buses);
32EXPORT_SYMBOL(pci_root_buses);
33
Yinghai Lu5cc62c22012-05-17 18:51:11 -070034static LIST_HEAD(pci_domain_busn_res_list);
35
36struct pci_domain_busn_res {
37 struct list_head list;
38 struct resource res;
39 int domain_nr;
40};
41
42static struct resource *get_pci_domain_busn_res(int domain_nr)
43{
44 struct pci_domain_busn_res *r;
45
46 list_for_each_entry(r, &pci_domain_busn_res_list, list)
47 if (r->domain_nr == domain_nr)
48 return &r->res;
49
50 r = kzalloc(sizeof(*r), GFP_KERNEL);
51 if (!r)
52 return NULL;
53
54 r->domain_nr = domain_nr;
55 r->res.start = 0;
56 r->res.end = 0xff;
57 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
58
59 list_add_tail(&r->list, &pci_domain_busn_res_list);
60
61 return &r->res;
62}
63
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080064static int find_anything(struct device *dev, void *data)
65{
66 return 1;
67}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069/*
70 * Some device drivers need know if pci is initiated.
71 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070073 */
74int no_pci_devices(void)
75{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 struct device *dev;
77 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070078
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080079 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
80 no_devices = (dev == NULL);
81 put_device(dev);
82 return no_devices;
83}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070084EXPORT_SYMBOL(no_pci_devices);
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 * PCI Bus Class
88 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040091 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Markus Elfringff0387c2014-11-10 21:02:17 -070093 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070094 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100095 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 kfree(pci_bus);
97}
98
99static struct class pcibus_class = {
100 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400101 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700102 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
105static int __init pcibus_class_init(void)
106{
107 return class_register(&pcibus_class);
108}
109postcore_initcall(pcibus_class_init);
110
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400111static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800112{
113 u64 size = mask & maxbase; /* Find the significant bits */
114 if (!size)
115 return 0;
116
117 /* Get the lowest of them to find the decode size, and
118 from that the extent. */
119 size = (size & ~(size-1)) - 1;
120
121 /* base == maxbase can be valid only if the BAR has
122 already been programmed with all 1s. */
123 if (base == maxbase && ((base | size) & mask) != mask)
124 return 0;
125
126 return size;
127}
128
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800130{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600133
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400134 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600135 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
136 flags |= IORESOURCE_IO;
137 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400138 }
139
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600140 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
141 flags |= IORESOURCE_MEM;
142 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
143 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400144
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600145 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
146 switch (mem_type) {
147 case PCI_BASE_ADDRESS_MEM_TYPE_32:
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600150 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600151 break;
152 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600153 flags |= IORESOURCE_MEM_64;
154 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600156 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600157 break;
158 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600159 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400160}
161
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100162#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
163
Yu Zhao0b400c72008-11-22 02:40:40 +0800164/**
165 * pci_read_base - read a PCI BAR
166 * @dev: the PCI device
167 * @type: type of the BAR
168 * @res: resource buffer to be filled in
169 * @pos: BAR position in the config space
170 *
171 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400172 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800173int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400174 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175{
176 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600177 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700178 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800179 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200181 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600183 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700184 if (!dev->mmio_always_on) {
185 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100186 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
187 pci_write_config_word(dev, PCI_COMMAND,
188 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
189 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700190 }
191
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400192 res->name = pci_name(dev);
193
194 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200195 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400196 pci_read_config_dword(dev, pos, &sz);
197 pci_write_config_dword(dev, pos, l);
198
199 /*
200 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600201 * If the BAR isn't implemented, all bits must be 0. If it's a
202 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
203 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204 */
Myron Stowef795d862014-10-30 11:54:43 -0600205 if (sz == 0xffffffff)
206 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400207
208 /*
209 * I don't know how l can have all bits set. Copied from old code.
210 * Maybe it fixes a bug on some ancient platform.
211 */
212 if (l == 0xffffffff)
213 l = 0;
214
215 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600216 res->flags = decode_bar(dev, l);
217 res->flags |= IORESOURCE_SIZEALIGN;
218 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600219 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
220 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
221 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400222 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600223 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
224 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
225 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 }
227 } else {
228 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600229 l64 = l & PCI_ROM_ADDRESS_MASK;
230 sz64 = sz & PCI_ROM_ADDRESS_MASK;
231 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400232 }
233
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600234 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400235 pci_read_config_dword(dev, pos + 4, &l);
236 pci_write_config_dword(dev, pos + 4, ~0);
237 pci_read_config_dword(dev, pos + 4, &sz);
238 pci_write_config_dword(dev, pos + 4, l);
239
240 l64 |= ((u64)l << 32);
241 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600242 mask64 |= ((u64)~0 << 32);
243 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244
Myron Stowef795d862014-10-30 11:54:43 -0600245 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
246 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400247
Myron Stowef795d862014-10-30 11:54:43 -0600248 if (!sz64)
249 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250
Myron Stowef795d862014-10-30 11:54:43 -0600251 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600252 if (!sz64) {
253 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
254 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600255 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600256 }
Myron Stowef795d862014-10-30 11:54:43 -0600257
258 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700259 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
260 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600261 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
262 res->start = 0;
263 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600264 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
265 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600266 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600267 }
268
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700269 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600270 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700271 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600272 res->start = 0;
273 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600274 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
275 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600276 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400278 }
279
Myron Stowef795d862014-10-30 11:54:43 -0600280 region.start = l64;
281 region.end = l64 + sz64;
282
Yinghai Lufc279852013-12-09 22:54:40 -0800283 pcibios_bus_to_resource(dev->bus, res, &region);
284 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800285
286 /*
287 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
288 * the corresponding resource address (the physical address used by
289 * the CPU. Converting that resource address back to a bus address
290 * should yield the original BAR value:
291 *
292 * resource_to_bus(bus_to_resource(A)) == A
293 *
294 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
295 * be claimed by the device.
296 */
297 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800298 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800299 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600300 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600301 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
302 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800303 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800304
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600305 goto out;
306
307
308fail:
309 res->flags = 0;
310out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600311 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800312 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600313
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600314 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800315}
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
318{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400321 for (pos = 0; pos < howmany; pos++) {
322 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400331 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 }
334}
335
Bill Pemberton15856ad2012-11-21 15:35:00 -0500336static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
338 struct pci_dev *dev = child->self;
339 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600340 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700341 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 struct resource *res;
343
344 io_mask = PCI_IO_RANGE_MASK;
345 io_granularity = 0x1000;
346 if (dev->io_window_1k) {
347 /* Support 1K I/O space granularity */
348 io_mask = PCI_IO_1K_RANGE_MASK;
349 io_granularity = 0x400;
350 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 res = child->resource[0];
353 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
354 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600355 base = (io_base_lo & io_mask) << 8;
356 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
359 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
362 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600363 base |= ((unsigned long) io_base_hi << 16);
364 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 }
366
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600367 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700369 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600370 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800371 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600372 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700374}
375
Bill Pemberton15856ad2012-11-21 15:35:00 -0500376static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700377{
378 struct pci_dev *dev = child->self;
379 u16 mem_base_lo, mem_limit_lo;
380 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700381 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700382 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 res = child->resource[1];
385 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
386 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600387 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
388 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600389 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700391 region.start = base;
392 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800393 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600394 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700396}
397
Bill Pemberton15856ad2012-11-21 15:35:00 -0500398static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700399{
400 struct pci_dev *dev = child->self;
401 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700402 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700403 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700404 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700405 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 res = child->resource[2];
408 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
409 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700410 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
411 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
414 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
417 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
418
419 /*
420 * Some bridges set the base > limit by default, and some
421 * (broken) BIOSes do not initialize them. If we find
422 * this, just assume they are not being used.
423 */
424 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700425 base64 |= (u64) mem_base_hi << 32;
426 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 }
428 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700429
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700430 base = (pci_bus_addr_t) base64;
431 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700432
433 if (base != base64) {
434 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
435 (unsigned long long) base64);
436 return;
437 }
438
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600439 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700440 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
441 IORESOURCE_MEM | IORESOURCE_PREFETCH;
442 if (res->flags & PCI_PREF_RANGE_TYPE_64)
443 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700444 region.start = base;
445 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800446 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600447 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 }
449}
450
Bill Pemberton15856ad2012-11-21 15:35:00 -0500451void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452{
453 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700454 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455 int i;
456
457 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
458 return;
459
Yinghai Lub918c622012-05-17 18:51:11 -0700460 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
461 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700462 dev->transparent ? " (subtractive decode)" : "");
463
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700464 pci_bus_remove_resources(child);
465 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
466 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
467
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468 pci_read_bridge_io(child);
469 pci_read_bridge_mmio(child);
470 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700471
472 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700473 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600474 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700475 pci_bus_add_resource(child, res,
476 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700477 dev_printk(KERN_DEBUG, &dev->dev,
478 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 res);
480 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700481 }
482 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700483}
484
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100485static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
487 struct pci_bus *b;
488
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100489 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600490 if (!b)
491 return NULL;
492
493 INIT_LIST_HEAD(&b->node);
494 INIT_LIST_HEAD(&b->children);
495 INIT_LIST_HEAD(&b->devices);
496 INIT_LIST_HEAD(&b->slots);
497 INIT_LIST_HEAD(&b->resources);
498 b->max_bus_speed = PCI_SPEED_UNKNOWN;
499 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100500#ifdef CONFIG_PCI_DOMAINS_GENERIC
501 if (parent)
502 b->domain_nr = parent->domain_nr;
503#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 return b;
505}
506
Jiang Liu70efde22013-06-07 16:16:51 -0600507static void pci_release_host_bridge_dev(struct device *dev)
508{
509 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
510
511 if (bridge->release_fn)
512 bridge->release_fn(bridge);
513
514 pci_free_resource_list(&bridge->windows);
515
516 kfree(bridge);
517}
518
Yinghai Lu7b543662012-04-02 18:31:53 -0700519static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
520{
521 struct pci_host_bridge *bridge;
522
523 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600524 if (!bridge)
525 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700526
Bjorn Helgaas05013482013-06-05 14:22:11 -0600527 INIT_LIST_HEAD(&bridge->windows);
528 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700529 return bridge;
530}
531
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700532static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500533 PCI_SPEED_UNKNOWN, /* 0 */
534 PCI_SPEED_66MHz_PCIX, /* 1 */
535 PCI_SPEED_100MHz_PCIX, /* 2 */
536 PCI_SPEED_133MHz_PCIX, /* 3 */
537 PCI_SPEED_UNKNOWN, /* 4 */
538 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
539 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
540 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
541 PCI_SPEED_UNKNOWN, /* 8 */
542 PCI_SPEED_66MHz_PCIX_266, /* 9 */
543 PCI_SPEED_100MHz_PCIX_266, /* A */
544 PCI_SPEED_133MHz_PCIX_266, /* B */
545 PCI_SPEED_UNKNOWN, /* C */
546 PCI_SPEED_66MHz_PCIX_533, /* D */
547 PCI_SPEED_100MHz_PCIX_533, /* E */
548 PCI_SPEED_133MHz_PCIX_533 /* F */
549};
550
Jacob Keller343e51a2013-07-31 06:53:16 +0000551const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500552 PCI_SPEED_UNKNOWN, /* 0 */
553 PCIE_SPEED_2_5GT, /* 1 */
554 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500555 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500556 PCI_SPEED_UNKNOWN, /* 4 */
557 PCI_SPEED_UNKNOWN, /* 5 */
558 PCI_SPEED_UNKNOWN, /* 6 */
559 PCI_SPEED_UNKNOWN, /* 7 */
560 PCI_SPEED_UNKNOWN, /* 8 */
561 PCI_SPEED_UNKNOWN, /* 9 */
562 PCI_SPEED_UNKNOWN, /* A */
563 PCI_SPEED_UNKNOWN, /* B */
564 PCI_SPEED_UNKNOWN, /* C */
565 PCI_SPEED_UNKNOWN, /* D */
566 PCI_SPEED_UNKNOWN, /* E */
567 PCI_SPEED_UNKNOWN /* F */
568};
569
570void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
571{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700572 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500573}
574EXPORT_SYMBOL_GPL(pcie_update_link_speed);
575
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500576static unsigned char agp_speeds[] = {
577 AGP_UNKNOWN,
578 AGP_1X,
579 AGP_2X,
580 AGP_4X,
581 AGP_8X
582};
583
584static enum pci_bus_speed agp_speed(int agp3, int agpstat)
585{
586 int index = 0;
587
588 if (agpstat & 4)
589 index = 3;
590 else if (agpstat & 2)
591 index = 2;
592 else if (agpstat & 1)
593 index = 1;
594 else
595 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700596
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500597 if (agp3) {
598 index += 2;
599 if (index == 5)
600 index = 0;
601 }
602
603 out:
604 return agp_speeds[index];
605}
606
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500607static void pci_set_bus_speed(struct pci_bus *bus)
608{
609 struct pci_dev *bridge = bus->self;
610 int pos;
611
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500612 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
613 if (!pos)
614 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
615 if (pos) {
616 u32 agpstat, agpcmd;
617
618 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
619 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
620
621 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
622 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
623 }
624
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500625 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
626 if (pos) {
627 u16 status;
628 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700630 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
631 &status);
632
633 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500634 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700635 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500636 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700637 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400638 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500639 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400640 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 } else {
643 max = PCI_SPEED_66MHz_PCIX;
644 }
645
646 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700647 bus->cur_bus_speed = pcix_bus_speed[
648 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500649
650 return;
651 }
652
Yijing Wangfdfe1512013-09-05 15:55:29 +0800653 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500654 u32 linkcap;
655 u16 linksta;
656
Jiang Liu59875ae2012-07-24 17:20:06 +0800657 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700658 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500659
Jiang Liu59875ae2012-07-24 17:20:06 +0800660 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500661 pcie_update_link_speed(bus, linksta);
662 }
663}
664
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100665static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
666{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100667 struct irq_domain *d;
668
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100669 /*
670 * Any firmware interface that can resolve the msi_domain
671 * should be called from here.
672 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100673 d = pci_host_bridge_of_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100674
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100675 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100676}
677
678static void pci_set_bus_msi_domain(struct pci_bus *bus)
679{
680 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600681 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100682
683 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600684 * The bus can be a root bus, a subordinate bus, or a virtual bus
685 * created by an SR-IOV device. Walk up to the first bridge device
686 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100687 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600688 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
689 if (b->self)
690 d = dev_get_msi_domain(&b->self->dev);
691 }
692
693 if (!d)
694 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100695
696 dev_set_msi_domain(&bus->dev, d);
697}
698
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700699static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
700 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
702 struct pci_bus *child;
703 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800704 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
706 /*
707 * Allocate a new bus, and inherit stuff from the parent..
708 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100709 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 if (!child)
711 return NULL;
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 child->parent = parent;
714 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200715 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200717 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400719 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800720 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400721 */
722 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100723 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 /*
726 * Set up the primary, secondary and subordinate
727 * bus numbers.
728 */
Yinghai Lub918c622012-05-17 18:51:11 -0700729 child->number = child->busn_res.start = busnr;
730 child->primary = parent->busn_res.start;
731 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Yinghai Lu4f535092013-01-21 13:20:52 -0800733 if (!bridge) {
734 child->dev.parent = parent->bridge;
735 goto add_dev;
736 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800737
738 child->self = bridge;
739 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800740 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000741 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500742 pci_set_bus_speed(child);
743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800745 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
747 child->resource[i]->name = child->name;
748 }
749 bridge->subordinate = child;
750
Yinghai Lu4f535092013-01-21 13:20:52 -0800751add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100752 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800753 ret = device_register(&child->dev);
754 WARN_ON(ret < 0);
755
Jiang Liu10a95742013-04-12 05:44:20 +0000756 pcibios_add_bus(child);
757
Yinghai Lu4f535092013-01-21 13:20:52 -0800758 /* Create legacy_io and legacy_mem files for this bus */
759 pci_create_legacy_files(child);
760
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 return child;
762}
763
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400764struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
765 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766{
767 struct pci_bus *child;
768
769 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700770 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800771 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800773 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700774 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 return child;
776}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600777EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Rajat Jainf3dbd802014-09-02 16:26:00 -0700779static void pci_enable_crs(struct pci_dev *pdev)
780{
781 u16 root_cap = 0;
782
783 /* Enable CRS Software Visibility if supported */
784 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
785 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
786 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
787 PCI_EXP_RTCTL_CRSSVE);
788}
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790/*
791 * If it's a bridge, configure it and scan the bus behind it.
792 * For CardBus bridges, we don't scan behind as the devices will
793 * be handled by the bridge driver itself.
794 *
795 * We need to process bridges in two passes -- first we scan those
796 * already configured by the BIOS and after we are done with all of
797 * them, we proceed to assigning numbers to the remaining buses in
798 * order to avoid overlaps between old and new bus numbers.
799 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500800int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801{
802 struct pci_bus *child;
803 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100804 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600806 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100807 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600810 primary = buses & 0xFF;
811 secondary = (buses >> 8) & 0xFF;
812 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600814 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
815 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100817 if (!primary && (primary != bus->number) && secondary && subordinate) {
818 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
819 primary = bus->number;
820 }
821
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100822 /* Check if setup is sensible at all */
823 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700824 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600825 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700826 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
827 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100828 broken = 1;
829 }
830
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700832 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
834 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
835 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
836
Rajat Jainf3dbd802014-09-02 16:26:00 -0700837 pci_enable_crs(dev);
838
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600839 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
840 !is_cardbus && !broken) {
841 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 /*
843 * Bus already configured by firmware, process it in the first
844 * pass and just note the configuration.
845 */
846 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000847 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
849 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100850 * The bus might already exist for two reasons: Either we are
851 * rescanning the bus or the bus is reachable through more than
852 * one bridge. The second case can happen with the i450NX
853 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600855 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600856 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600857 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600858 if (!child)
859 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600860 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700861 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600862 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 }
864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100866 if (cmax > subordinate)
867 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
868 subordinate, cmax);
869 /* subordinate should equal child->busn_res.end */
870 if (subordinate > max)
871 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 } else {
873 /*
874 * We need to assign a number to this bus which we always
875 * do in the second pass.
876 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700877 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100878 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700879 /* Temporarily disable forwarding of the
880 configuration cycles on all bridges in
881 this bus segment to avoid possible
882 conflicts in the second pass between two
883 bridges programmed with overlapping
884 bus ranges. */
885 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
886 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000887 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700888 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
890 /* Clear errors */
891 pci_write_config_word(dev, PCI_STATUS, 0xffff);
892
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600893 /* Prevent assigning a bus number that already exists.
894 * This can happen when a bridge is hot-plugged, so in
895 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800896 child = pci_find_bus(pci_domain_nr(bus), max+1);
897 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100898 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800899 if (!child)
900 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600901 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800902 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100903 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 buses = (buses & 0xff000000)
905 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700906 | ((unsigned int)(child->busn_res.start) << 8)
907 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
909 /*
910 * yenta.c forces a secondary latency timer of 176.
911 * Copy that behaviour here.
912 */
913 if (is_cardbus) {
914 buses &= ~0xff000000;
915 buses |= CARDBUS_LATENCY_TIMER << 24;
916 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 /*
919 * We need to blast all three values with a single write.
920 */
921 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
922
923 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700924 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 max = pci_scan_child_bus(child);
926 } else {
927 /*
928 * For CardBus bridges, we leave 4 bus numbers
929 * as cards with a PCI-to-PCI bridge can be
930 * inserted later.
931 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400932 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100933 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700934 if (pci_find_bus(pci_domain_nr(bus),
935 max+i+1))
936 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100937 while (parent->parent) {
938 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700939 (parent->busn_res.end > max) &&
940 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100941 j = 1;
942 }
943 parent = parent->parent;
944 }
945 if (j) {
946 /*
947 * Often, there are two cardbus bridges
948 * -- try to leave one valid bus number
949 * for each one.
950 */
951 i /= 2;
952 break;
953 }
954 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700955 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 }
957 /*
958 * Set the subordinate bus number to its real value.
959 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700960 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
962 }
963
Gary Hadecb3576f2008-02-08 14:00:52 -0800964 sprintf(child->name,
965 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
966 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200968 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100969 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700970 if ((child->busn_res.end > bus->busn_res.end) ||
971 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100972 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700973 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400974 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700975 &child->busn_res,
976 (bus->number > child->busn_res.end &&
977 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800978 "wholly" : "partially",
979 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700980 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700981 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100982 }
983 bus = bus->parent;
984 }
985
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000986out:
987 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 return max;
990}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600991EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993/*
994 * Read interrupt line and base address registers.
995 * The architecture-dependent code can tweak these, of course.
996 */
997static void pci_read_irq(struct pci_dev *dev)
998{
999 unsigned char irq;
1000
1001 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001002 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 if (irq)
1004 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1005 dev->irq = irq;
1006}
1007
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001008void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001009{
1010 int pos;
1011 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001012 int type;
1013 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001014
1015 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1016 if (!pos)
1017 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001018 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001019 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001020 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001021 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1022 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001023
1024 /*
1025 * A Root Port is always the upstream end of a Link. No PCIe
1026 * component has two Links. Two Links are connected by a Switch
1027 * that has a Port on each Link and internal logic to connect the
1028 * two Ports.
1029 */
1030 type = pci_pcie_type(pdev);
1031 if (type == PCI_EXP_TYPE_ROOT_PORT)
1032 pdev->has_secondary_link = 1;
1033 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1034 type == PCI_EXP_TYPE_DOWNSTREAM) {
1035 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001036
1037 /*
1038 * Usually there's an upstream device (Root Port or Switch
1039 * Downstream Port), but we can't assume one exists.
1040 */
1041 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001042 pdev->has_secondary_link = 1;
1043 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001044}
1045
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001046void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001047{
Eric W. Biederman28760482009-09-09 14:09:24 -07001048 u32 reg32;
1049
Jiang Liu59875ae2012-07-24 17:20:06 +08001050 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001051 if (reg32 & PCI_EXP_SLTCAP_HPC)
1052 pdev->is_hotplug_bridge = 1;
1053}
1054
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001055/**
Alex Williamson78916b02014-05-05 14:20:51 -06001056 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1057 * @dev: PCI device
1058 *
1059 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1060 * when forwarding a type1 configuration request the bridge must check that
1061 * the extended register address field is zero. The bridge is not permitted
1062 * to forward the transactions and must handle it as an Unsupported Request.
1063 * Some bridges do not follow this rule and simply drop the extended register
1064 * bits, resulting in the standard config space being aliased, every 256
1065 * bytes across the entire configuration space. Test for this condition by
1066 * comparing the first dword of each potential alias to the vendor/device ID.
1067 * Known offenders:
1068 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1069 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1070 */
1071static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1072{
1073#ifdef CONFIG_PCI_QUIRKS
1074 int pos;
1075 u32 header, tmp;
1076
1077 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1078
1079 for (pos = PCI_CFG_SPACE_SIZE;
1080 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1081 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1082 || header != tmp)
1083 return false;
1084 }
1085
1086 return true;
1087#else
1088 return false;
1089#endif
1090}
1091
1092/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001093 * pci_cfg_space_size - get the configuration space size of the PCI device.
1094 * @dev: PCI device
1095 *
1096 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1097 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1098 * access it. Maybe we don't have a way to generate extended config space
1099 * accesses, or the device is behind a reverse Express bridge. So we try
1100 * reading the dword at 0x100 which must either be 0 or a valid extended
1101 * capability header.
1102 */
1103static int pci_cfg_space_size_ext(struct pci_dev *dev)
1104{
1105 u32 status;
1106 int pos = PCI_CFG_SPACE_SIZE;
1107
1108 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1109 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001110 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001111 goto fail;
1112
1113 return PCI_CFG_SPACE_EXP_SIZE;
1114
1115 fail:
1116 return PCI_CFG_SPACE_SIZE;
1117}
1118
1119int pci_cfg_space_size(struct pci_dev *dev)
1120{
1121 int pos;
1122 u32 status;
1123 u16 class;
1124
1125 class = dev->class >> 8;
1126 if (class == PCI_CLASS_BRIDGE_HOST)
1127 return pci_cfg_space_size_ext(dev);
1128
1129 if (!pci_is_pcie(dev)) {
1130 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1131 if (!pos)
1132 goto fail;
1133
1134 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1135 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1136 goto fail;
1137 }
1138
1139 return pci_cfg_space_size_ext(dev);
1140
1141 fail:
1142 return PCI_CFG_SPACE_SIZE;
1143}
1144
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001145#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001146
Guilherme G. Piccoli22b68392015-08-24 22:42:46 +10001147void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001148{
1149 /*
1150 * Disable the MSI hardware to avoid screaming interrupts
1151 * during boot. This is the power on reset default so
1152 * usually this should be a noop.
1153 */
1154 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1155 if (dev->msi_cap)
1156 pci_msi_set_enable(dev, 0);
1157
1158 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1159 if (dev->msix_cap)
1160 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1161}
1162
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163/**
1164 * pci_setup_device - fill in class and map information of a device
1165 * @dev: the device structure to fill
1166 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001167 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1169 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001170 * Returns 0 on success and negative if unknown type of device (not normal,
1171 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001173int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174{
1175 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001176 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001177 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001178 struct pci_bus_region region;
1179 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001180
1181 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1182 return -EIO;
1183
1184 dev->sysdata = dev->bus->sysdata;
1185 dev->dev.parent = dev->bus->bridge;
1186 dev->dev.bus = &pci_bus_type;
1187 dev->hdr_type = hdr_type & 0x7f;
1188 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001189 dev->error_state = pci_channel_io_normal;
1190 set_pcie_port_type(dev);
1191
Yijing Wang017ffe62015-07-17 17:16:32 +08001192 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001193 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1194 set this higher, assuming the system even supports it. */
1195 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001197 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1198 dev->bus->number, PCI_SLOT(dev->devfn),
1199 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
1201 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001202 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001203 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001205 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1206 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Yu Zhao853346e2009-03-21 22:05:11 +08001208 /* need to have dev->class ready */
1209 dev->cfg_size = pci_cfg_space_size(dev);
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001212 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001214 pci_msi_setup_pci_dev(dev);
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 /* Early fixups, before probing the BARs */
1217 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001218 /* device class may be changed after fixup */
1219 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
1221 switch (dev->hdr_type) { /* header type */
1222 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1223 if (class == PCI_CLASS_BRIDGE_PCI)
1224 goto bad;
1225 pci_read_irq(dev);
1226 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1227 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1228 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001229
1230 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001231 * Do the ugly legacy mode stuff here rather than broken chip
1232 * quirk code. Legacy mode ATA controllers have fixed
1233 * addresses. These are not always echoed in BAR0-3, and
1234 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001235 */
1236 if (class == PCI_CLASS_STORAGE_IDE) {
1237 u8 progif;
1238 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1239 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001240 region.start = 0x1F0;
1241 region.end = 0x1F7;
1242 res = &dev->resource[0];
1243 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001244 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001245 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1246 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001247 region.start = 0x3F6;
1248 region.end = 0x3F6;
1249 res = &dev->resource[1];
1250 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001251 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001252 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1253 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001254 }
1255 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001256 region.start = 0x170;
1257 region.end = 0x177;
1258 res = &dev->resource[2];
1259 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001260 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001261 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1262 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001263 region.start = 0x376;
1264 region.end = 0x376;
1265 res = &dev->resource[3];
1266 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001267 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001268 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1269 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001270 }
1271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 break;
1273
1274 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1275 if (class != PCI_CLASS_BRIDGE_PCI)
1276 goto bad;
1277 /* The PCI-to-PCI bridge spec requires that subtractive
1278 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001279 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001280 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 dev->transparent = ((dev->class & 0xff) == 1);
1282 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001283 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001284 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1285 if (pos) {
1286 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1287 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 break;
1290
1291 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1292 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1293 goto bad;
1294 pci_read_irq(dev);
1295 pci_read_bases(dev, 1, 0);
1296 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1297 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1298 break;
1299
1300 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001301 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1302 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001303 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
1305 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001306 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1307 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001308 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 }
1310
1311 /* We found a fine healthy device, go go go... */
1312 return 0;
1313}
1314
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001315static void pci_configure_mps(struct pci_dev *dev)
1316{
1317 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001318 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001319
1320 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1321 return;
1322
1323 mps = pcie_get_mps(dev);
1324 p_mps = pcie_get_mps(bridge);
1325
1326 if (mps == p_mps)
1327 return;
1328
1329 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1330 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1331 mps, pci_name(bridge), p_mps);
1332 return;
1333 }
Keith Busch27d868b2015-08-24 08:48:16 -05001334
1335 /*
1336 * Fancier MPS configuration is done later by
1337 * pcie_bus_configure_settings()
1338 */
1339 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1340 return;
1341
1342 rc = pcie_set_mps(dev, p_mps);
1343 if (rc) {
1344 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1345 p_mps);
1346 return;
1347 }
1348
1349 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1350 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001351}
1352
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001353static struct hpp_type0 pci_default_type0 = {
1354 .revision = 1,
1355 .cache_line_size = 8,
1356 .latency_timer = 0x40,
1357 .enable_serr = 0,
1358 .enable_perr = 0,
1359};
1360
1361static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1362{
1363 u16 pci_cmd, pci_bctl;
1364
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001365 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001366 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001367
1368 if (hpp->revision > 1) {
1369 dev_warn(&dev->dev,
1370 "PCI settings rev %d not supported; using defaults\n",
1371 hpp->revision);
1372 hpp = &pci_default_type0;
1373 }
1374
1375 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1376 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1377 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1378 if (hpp->enable_serr)
1379 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001380 if (hpp->enable_perr)
1381 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001382 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1383
1384 /* Program bridge control value */
1385 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1386 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1387 hpp->latency_timer);
1388 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1389 if (hpp->enable_serr)
1390 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001391 if (hpp->enable_perr)
1392 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001393 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1394 }
1395}
1396
1397static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1398{
1399 if (hpp)
1400 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1401}
1402
1403static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1404{
1405 int pos;
1406 u32 reg32;
1407
1408 if (!hpp)
1409 return;
1410
1411 if (hpp->revision > 1) {
1412 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1413 hpp->revision);
1414 return;
1415 }
1416
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001417 /*
1418 * Don't allow _HPX to change MPS or MRRS settings. We manage
1419 * those to make sure they're consistent with the rest of the
1420 * platform.
1421 */
1422 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1423 PCI_EXP_DEVCTL_READRQ;
1424 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1425 PCI_EXP_DEVCTL_READRQ);
1426
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001427 /* Initialize Device Control Register */
1428 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1429 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1430
1431 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001432 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001433 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1434 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1435
1436 /* Find Advanced Error Reporting Enhanced Capability */
1437 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1438 if (!pos)
1439 return;
1440
1441 /* Initialize Uncorrectable Error Mask Register */
1442 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1443 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1444 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1445
1446 /* Initialize Uncorrectable Error Severity Register */
1447 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1448 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1449 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1450
1451 /* Initialize Correctable Error Mask Register */
1452 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1453 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1454 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1455
1456 /* Initialize Advanced Error Capabilities and Control Register */
1457 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1458 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1459 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1460
1461 /*
1462 * FIXME: The following two registers are not supported yet.
1463 *
1464 * o Secondary Uncorrectable Error Severity Register
1465 * o Secondary Uncorrectable Error Mask Register
1466 */
1467}
1468
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001469static void pci_configure_device(struct pci_dev *dev)
1470{
1471 struct hotplug_params hpp;
1472 int ret;
1473
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001474 pci_configure_mps(dev);
1475
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001476 memset(&hpp, 0, sizeof(hpp));
1477 ret = pci_get_hp_params(dev, &hpp);
1478 if (ret)
1479 return;
1480
1481 program_hpp_type2(dev, hpp.t2);
1482 program_hpp_type1(dev, hpp.t1);
1483 program_hpp_type0(dev, hpp.t0);
1484}
1485
Zhao, Yu201de562008-10-13 19:49:55 +08001486static void pci_release_capabilities(struct pci_dev *dev)
1487{
1488 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001489 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001490 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001491}
1492
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493/**
1494 * pci_release_dev - free a pci device structure when all users of it are finished.
1495 * @dev: device that's been disconnected
1496 *
1497 * Will be called only by the device core when all users of this pci device are
1498 * done.
1499 */
1500static void pci_release_dev(struct device *dev)
1501{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001502 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001504 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001505 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001506 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001507 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001508 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001509 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 kfree(pci_dev);
1511}
1512
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001513struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001514{
1515 struct pci_dev *dev;
1516
1517 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1518 if (!dev)
1519 return NULL;
1520
Michael Ellerman65891212007-04-05 17:19:08 +10001521 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001522 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001523 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001524
1525 return dev;
1526}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001527EXPORT_SYMBOL(pci_alloc_dev);
1528
Yinghai Luefdc87d2012-01-27 10:55:10 -08001529bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001530 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001531{
1532 int delay = 1;
1533
1534 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1535 return false;
1536
1537 /* some broken boards return 0 or ~0 if a slot is empty: */
1538 if (*l == 0xffffffff || *l == 0x00000000 ||
1539 *l == 0x0000ffff || *l == 0xffff0000)
1540 return false;
1541
Rajat Jain89665a62014-09-08 14:19:49 -07001542 /*
1543 * Configuration Request Retry Status. Some root ports return the
1544 * actual device ID instead of the synthetic ID (0xFFFF) required
1545 * by the PCIe spec. Ignore the device ID and only check for
1546 * (vendor id == 1).
1547 */
1548 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001549 if (!crs_timeout)
1550 return false;
1551
1552 msleep(delay);
1553 delay *= 2;
1554 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1555 return false;
1556 /* Card hasn't responded in 60 seconds? Must be stuck. */
1557 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001558 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1559 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1560 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001561 return false;
1562 }
1563 }
1564
1565 return true;
1566}
1567EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569/*
1570 * Read the config data for a PCI device, sanity-check it
1571 * and fill in the dev structure...
1572 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001573static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
1575 struct pci_dev *dev;
1576 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Yinghai Luefdc87d2012-01-27 10:55:10 -08001578 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 return NULL;
1580
Gu Zheng8b1fce02013-05-25 21:48:31 +08001581 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 if (!dev)
1583 return NULL;
1584
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 dev->vendor = l & 0xffff;
1587 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001589 pci_set_of_node(dev);
1590
Yu Zhao480b93b2009-03-20 11:25:14 +08001591 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001592 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 kfree(dev);
1594 return NULL;
1595 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001596
1597 return dev;
1598}
1599
Zhao, Yu201de562008-10-13 19:49:55 +08001600static void pci_init_capabilities(struct pci_dev *dev)
1601{
1602 /* MSI/MSI-X list */
1603 pci_msi_init_pci_dev(dev);
1604
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001605 /* Buffers for saving PCIe and PCI-X capabilities */
1606 pci_allocate_cap_save_buffers(dev);
1607
Zhao, Yu201de562008-10-13 19:49:55 +08001608 /* Power Management */
1609 pci_pm_init(dev);
1610
1611 /* Vital Product Data */
1612 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001613
1614 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001615 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001616
1617 /* Single Root I/O Virtualization */
1618 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001619
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001620 /* Address Translation Services */
1621 pci_ats_init(dev);
1622
Allen Kayae21ee62009-10-07 10:27:17 -07001623 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001624 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001625}
1626
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001627static void pci_set_msi_domain(struct pci_dev *dev)
1628{
1629 /*
1630 * If no domain has been set through the pcibios_add_device
1631 * callback, inherit the default from the bus device.
1632 */
1633 if (!dev_get_msi_domain(&dev->dev))
1634 dev_set_msi_domain(&dev->dev,
1635 dev_get_msi_domain(&dev->bus->dev));
1636}
1637
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001638/**
1639 * pci_dma_configure - Setup DMA configuration
1640 * @dev: ptr to pci_dev struct of the PCI device
1641 *
1642 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001643 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001644 */
1645static void pci_dma_configure(struct pci_dev *dev)
1646{
1647 struct device *bridge = pci_get_host_bridge_device(dev);
1648
Suravee Suthikulpanit768acd62015-11-18 16:49:52 -08001649 if (IS_ENABLED(CONFIG_OF) &&
1650 bridge->parent && bridge->parent->of_node) {
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001651 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001652 } else if (has_acpi_companion(bridge)) {
1653 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1654 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1655
1656 if (attr == DEV_DMA_NOT_SUPPORTED)
1657 dev_warn(&dev->dev, "DMA not supported.\n");
1658 else
1659 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1660 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001661 }
1662
1663 pci_put_host_bridge_device(bridge);
1664}
1665
Sam Ravnborg96bde062007-03-26 21:53:30 -08001666void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001667{
Yinghai Lu4f535092013-01-21 13:20:52 -08001668 int ret;
1669
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001670 pci_configure_device(dev);
1671
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 device_initialize(&dev->dev);
1673 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
Yinghai Lu7629d192013-01-21 13:20:44 -08001675 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001677 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001679 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001681 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001682 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001683
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 /* Fix up broken headers */
1685 pci_fixup_device(pci_fixup_header, dev);
1686
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001687 /* moved out from quirk header fixup code */
1688 pci_reassigndev_resource_alignment(dev);
1689
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001690 /* Clear the state_saved flag. */
1691 dev->state_saved = false;
1692
Zhao, Yu201de562008-10-13 19:49:55 +08001693 /* Initialize various capabilities */
1694 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 /*
1697 * Add the device to our list of discovered devices
1698 * and the bus list for fixup functions, etc.
1699 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001700 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001702 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001703
Yinghai Lu4f535092013-01-21 13:20:52 -08001704 ret = pcibios_add_device(dev);
1705 WARN_ON(ret < 0);
1706
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001707 /* Setup MSI irq domain */
1708 pci_set_msi_domain(dev);
1709
Yinghai Lu4f535092013-01-21 13:20:52 -08001710 /* Notifier could use PCI capabilities */
1711 dev->match_driver = false;
1712 ret = device_add(&dev->dev);
1713 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001714}
1715
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001716struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001717{
1718 struct pci_dev *dev;
1719
Trent Piepho90bdb312009-03-20 14:56:00 -06001720 dev = pci_get_slot(bus, devfn);
1721 if (dev) {
1722 pci_dev_put(dev);
1723 return dev;
1724 }
1725
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001726 dev = pci_scan_device(bus, devfn);
1727 if (!dev)
1728 return NULL;
1729
1730 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
1732 return dev;
1733}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001734EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001736static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001737{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001738 int pos;
1739 u16 cap = 0;
1740 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001741
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001742 if (pci_ari_enabled(bus)) {
1743 if (!dev)
1744 return 0;
1745 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1746 if (!pos)
1747 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001748
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001749 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1750 next_fn = PCI_ARI_CAP_NFN(cap);
1751 if (next_fn <= fn)
1752 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001753
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001754 return next_fn;
1755 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001756
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001757 /* dev may be NULL for non-contiguous multifunction devices */
1758 if (!dev || dev->multifunction)
1759 return (fn + 1) % 8;
1760
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001761 return 0;
1762}
1763
1764static int only_one_child(struct pci_bus *bus)
1765{
1766 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001767
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001768 if (!parent || !pci_is_pcie(parent))
1769 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001770 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001771 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001772 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001773 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001774 return 1;
1775 return 0;
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778/**
1779 * pci_scan_slot - scan a PCI slot on a bus for devices.
1780 * @bus: PCI bus to scan
1781 * @devfn: slot number to scan (must have zero function.)
1782 *
1783 * Scan a PCI slot on the specified PCI bus for devices, adding
1784 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001785 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001786 *
1787 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001789int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001791 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001792 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001793
1794 if (only_one_child(bus) && (devfn > 0))
1795 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001797 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001798 if (!dev)
1799 return 0;
1800 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001801 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001803 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001804 dev = pci_scan_single_device(bus, devfn + fn);
1805 if (dev) {
1806 if (!dev->is_added)
1807 nr++;
1808 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 }
1810 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001811
Shaohua Li149e1632008-07-23 10:32:31 +08001812 /* only one slot has pcie device */
1813 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001814 pcie_aspm_init_link_state(bus->self);
1815
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 return nr;
1817}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001818EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Jon Masonb03e7492011-07-20 15:20:54 -05001820static int pcie_find_smpss(struct pci_dev *dev, void *data)
1821{
1822 u8 *smpss = data;
1823
1824 if (!pci_is_pcie(dev))
1825 return 0;
1826
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001827 /*
1828 * We don't have a way to change MPS settings on devices that have
1829 * drivers attached. A hot-added device might support only the minimum
1830 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1831 * where devices may be hot-added, we limit the fabric MPS to 128 so
1832 * hot-added devices will work correctly.
1833 *
1834 * However, if we hot-add a device to a slot directly below a Root
1835 * Port, it's impossible for there to be other existing devices below
1836 * the port. We don't limit the MPS in this case because we can
1837 * reconfigure MPS on both the Root Port and the hot-added device,
1838 * and there are no other devices involved.
1839 *
1840 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001841 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001842 if (dev->is_hotplug_bridge &&
1843 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001844 *smpss = 0;
1845
1846 if (*smpss > dev->pcie_mpss)
1847 *smpss = dev->pcie_mpss;
1848
1849 return 0;
1850}
1851
1852static void pcie_write_mps(struct pci_dev *dev, int mps)
1853{
Jon Mason62f392e2011-10-14 14:56:14 -05001854 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001855
1856 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001857 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001858
Yijing Wang62f87c02012-07-24 17:20:03 +08001859 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1860 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001861 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001862 * downstream communication will never be larger than
1863 * the MRRS. So, the MPS only needs to be configured
1864 * for the upstream communication. This being the case,
1865 * walk from the top down and set the MPS of the child
1866 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001867 *
1868 * Configure the device MPS with the smaller of the
1869 * device MPSS or the bridge MPS (which is assumed to be
1870 * properly configured at this point to the largest
1871 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001872 */
Jon Mason62f392e2011-10-14 14:56:14 -05001873 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001874 }
1875
1876 rc = pcie_set_mps(dev, mps);
1877 if (rc)
1878 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1879}
1880
Jon Mason62f392e2011-10-14 14:56:14 -05001881static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001882{
Jon Mason62f392e2011-10-14 14:56:14 -05001883 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001884
Jon Masoned2888e2011-09-08 16:41:18 -05001885 /* In the "safe" case, do not configure the MRRS. There appear to be
1886 * issues with setting MRRS to 0 on a number of devices.
1887 */
Jon Masoned2888e2011-09-08 16:41:18 -05001888 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1889 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001890
Jon Masoned2888e2011-09-08 16:41:18 -05001891 /* For Max performance, the MRRS must be set to the largest supported
1892 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001893 * device or the bus can support. This should already be properly
1894 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001895 */
Jon Mason62f392e2011-10-14 14:56:14 -05001896 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001897
1898 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001899 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001900 * If the MRRS value provided is not acceptable (e.g., too large),
1901 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001902 */
Jon Masonb03e7492011-07-20 15:20:54 -05001903 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1904 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001905 if (!rc)
1906 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001907
Jon Mason62f392e2011-10-14 14:56:14 -05001908 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001909 mrrs /= 2;
1910 }
Jon Mason62f392e2011-10-14 14:56:14 -05001911
1912 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001913 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001914}
1915
1916static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1917{
Jon Masona513a992011-10-14 14:56:16 -05001918 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001919
1920 if (!pci_is_pcie(dev))
1921 return 0;
1922
Keith Busch27d868b2015-08-24 08:48:16 -05001923 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1924 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001925 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001926
Jon Masona513a992011-10-14 14:56:16 -05001927 mps = 128 << *(u8 *)data;
1928 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001929
1930 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001931 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001932
Ryan Desfosses227f0642014-04-18 20:13:50 -04001933 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1934 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001935 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001936
1937 return 0;
1938}
1939
Jon Masona513a992011-10-14 14:56:16 -05001940/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001941 * parents then children fashion. If this changes, then this code will not
1942 * work as designed.
1943 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001944void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001945{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001946 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001947
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001948 if (!bus->self)
1949 return;
1950
Jon Masonb03e7492011-07-20 15:20:54 -05001951 if (!pci_is_pcie(bus->self))
1952 return;
1953
Jon Mason5f39e672011-10-03 09:50:20 -05001954 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001955 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001956 * simply force the MPS of the entire system to the smallest possible.
1957 */
1958 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1959 smpss = 0;
1960
Jon Masonb03e7492011-07-20 15:20:54 -05001961 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001962 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001963
Jon Masonb03e7492011-07-20 15:20:54 -05001964 pcie_find_smpss(bus->self, &smpss);
1965 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1966 }
1967
1968 pcie_bus_configure_set(bus->self, &smpss);
1969 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1970}
Jon Masondebc3b72011-08-02 00:01:18 -05001971EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001972
Bill Pemberton15856ad2012-11-21 15:35:00 -05001973unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974{
Yinghai Lub918c622012-05-17 18:51:11 -07001975 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 struct pci_dev *dev;
1977
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001978 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
1980 /* Go find them, Rover! */
1981 for (devfn = 0; devfn < 0x100; devfn += 8)
1982 pci_scan_slot(bus, devfn);
1983
Yu Zhaoa28724b2009-03-20 11:25:13 +08001984 /* Reserve buses for SR-IOV capability. */
1985 max += pci_iov_bus_range(bus);
1986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 /*
1988 * After performing arch-dependent fixup of the bus, look behind
1989 * all PCI-to-PCI bridges on this bus.
1990 */
Alex Chiang74710de2009-03-20 14:56:10 -06001991 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001992 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001993 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001994 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001995 }
1996
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001997 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001999 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 max = pci_scan_bridge(bus, dev, max, pass);
2001 }
2002
2003 /*
2004 * We've scanned the bus and so we know all about what's on
2005 * the other side of any bridges that may be on this bus plus
2006 * any devices.
2007 *
2008 * Return how far we've got finding sub-buses.
2009 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002010 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 return max;
2012}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002013EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002015/**
2016 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2017 * @bridge: Host bridge to set up.
2018 *
2019 * Default empty implementation. Replace with an architecture-specific setup
2020 * routine, if necessary.
2021 */
2022int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2023{
2024 return 0;
2025}
2026
Jiang Liu10a95742013-04-12 05:44:20 +00002027void __weak pcibios_add_bus(struct pci_bus *bus)
2028{
2029}
2030
2031void __weak pcibios_remove_bus(struct pci_bus *bus)
2032{
2033}
2034
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002035struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2036 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002038 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002039 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002040 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002041 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002042 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002043 resource_size_t offset;
2044 char bus_addr[64];
2045 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002047 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002048 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002049 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
2051 b->sysdata = sysdata;
2052 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002053 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002054 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002055 b2 = pci_find_bus(pci_domain_nr(b), bus);
2056 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002058 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 goto err_out;
2060 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002061
Yinghai Lu7b543662012-04-02 18:31:53 -07002062 bridge = pci_alloc_host_bridge(b);
2063 if (!bridge)
2064 goto err_out;
2065
2066 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002067 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002068 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002069 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002070 if (error) {
2071 kfree(bridge);
2072 goto err_out;
2073 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002074
Yinghai Lu7b543662012-04-02 18:31:53 -07002075 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002076 if (error) {
2077 put_device(&bridge->dev);
2078 goto err_out;
2079 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002080 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002081 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002082 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002083 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Yinghai Lu0d358f22008-02-19 03:20:41 -08002085 if (!parent)
2086 set_dev_node(b->bridge, pcibus_to_node(b));
2087
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002088 b->dev.class = &pcibus_class;
2089 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002090 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002091 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 if (error)
2093 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094
Jiang Liu10a95742013-04-12 05:44:20 +00002095 pcibios_add_bus(b);
2096
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 /* Create legacy_io and legacy_mem files for this bus */
2098 pci_create_legacy_files(b);
2099
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002100 if (parent)
2101 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2102 else
2103 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2104
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002105 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002106 resource_list_for_each_entry_safe(window, n, resources) {
2107 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002108 res = window->res;
2109 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002110 if (res->flags & IORESOURCE_BUS)
2111 pci_bus_insert_busn_res(b, bus, res->end);
2112 else
2113 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002114 if (offset) {
2115 if (resource_type(res) == IORESOURCE_IO)
2116 fmt = " (bus address [%#06llx-%#06llx])";
2117 else
2118 fmt = " (bus address [%#010llx-%#010llx])";
2119 snprintf(bus_addr, sizeof(bus_addr), fmt,
2120 (unsigned long long) (res->start - offset),
2121 (unsigned long long) (res->end - offset));
2122 } else
2123 bus_addr[0] = '\0';
2124 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002125 }
2126
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002127 down_write(&pci_bus_sem);
2128 list_add_tail(&b->node, &pci_root_buses);
2129 up_write(&pci_bus_sem);
2130
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 return b;
2132
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002134 put_device(&bridge->dev);
2135 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002136err_out:
2137 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 return NULL;
2139}
Ray Juie6b29de2015-04-08 11:21:33 -07002140EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002141
Yinghai Lu98a35832012-05-18 11:35:50 -06002142int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2143{
2144 struct resource *res = &b->busn_res;
2145 struct resource *parent_res, *conflict;
2146
2147 res->start = bus;
2148 res->end = bus_max;
2149 res->flags = IORESOURCE_BUS;
2150
2151 if (!pci_is_root_bus(b))
2152 parent_res = &b->parent->busn_res;
2153 else {
2154 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2155 res->flags |= IORESOURCE_PCI_FIXED;
2156 }
2157
Andreas Noeverced04d12014-01-23 21:59:24 +01002158 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002159
2160 if (conflict)
2161 dev_printk(KERN_DEBUG, &b->dev,
2162 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2163 res, pci_is_root_bus(b) ? "domain " : "",
2164 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002165
2166 return conflict == NULL;
2167}
2168
2169int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2170{
2171 struct resource *res = &b->busn_res;
2172 struct resource old_res = *res;
2173 resource_size_t size;
2174 int ret;
2175
2176 if (res->start > bus_max)
2177 return -EINVAL;
2178
2179 size = bus_max - res->start + 1;
2180 ret = adjust_resource(res, res->start, size);
2181 dev_printk(KERN_DEBUG, &b->dev,
2182 "busn_res: %pR end %s updated to %02x\n",
2183 &old_res, ret ? "can not be" : "is", bus_max);
2184
2185 if (!ret && !res->parent)
2186 pci_bus_insert_busn_res(b, res->start, res->end);
2187
2188 return ret;
2189}
2190
2191void pci_bus_release_busn_res(struct pci_bus *b)
2192{
2193 struct resource *res = &b->busn_res;
2194 int ret;
2195
2196 if (!res->flags || !res->parent)
2197 return;
2198
2199 ret = release_resource(res);
2200 dev_printk(KERN_DEBUG, &b->dev,
2201 "busn_res: %pR %s released\n",
2202 res, ret ? "can not be" : "is");
2203}
2204
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002205struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2206 struct pci_ops *ops, void *sysdata,
2207 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002208{
Jiang Liu14d76b62015-02-05 13:44:44 +08002209 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002210 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002211 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002212 int max;
2213
Jiang Liu14d76b62015-02-05 13:44:44 +08002214 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002215 if (window->res->flags & IORESOURCE_BUS) {
2216 found = true;
2217 break;
2218 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002219
2220 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2221 if (!b)
2222 return NULL;
2223
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002224 b->msi = msi;
2225
Yinghai Lu4d99f522012-05-17 18:51:12 -07002226 if (!found) {
2227 dev_info(&b->dev,
2228 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2229 bus);
2230 pci_bus_insert_busn_res(b, bus, 255);
2231 }
2232
2233 max = pci_scan_child_bus(b);
2234
2235 if (!found)
2236 pci_bus_update_busn_res_end(b, max);
2237
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002238 return b;
2239}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002240
2241struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2242 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2243{
2244 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2245 NULL);
2246}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002247EXPORT_SYMBOL(pci_scan_root_bus);
2248
Bill Pemberton15856ad2012-11-21 15:35:00 -05002249struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002250 void *sysdata)
2251{
2252 LIST_HEAD(resources);
2253 struct pci_bus *b;
2254
2255 pci_add_resource(&resources, &ioport_resource);
2256 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002257 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002258 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2259 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002260 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002261 } else {
2262 pci_free_resource_list(&resources);
2263 }
2264 return b;
2265}
2266EXPORT_SYMBOL(pci_scan_bus);
2267
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002268/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002269 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2270 * @bridge: PCI bridge for the bus to scan
2271 *
2272 * Scan a PCI bus and child buses for new devices, add them,
2273 * and enable them, resizing bridge mmio/io resource if necessary
2274 * and possible. The caller must ensure the child devices are already
2275 * removed for resizing to occur.
2276 *
2277 * Returns the max number of subordinate bus discovered.
2278 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002279unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002280{
2281 unsigned int max;
2282 struct pci_bus *bus = bridge->subordinate;
2283
2284 max = pci_scan_child_bus(bus);
2285
2286 pci_assign_unassigned_bridge_resources(bridge);
2287
2288 pci_bus_add_devices(bus);
2289
2290 return max;
2291}
2292
Yinghai Lua5213a32012-10-30 14:31:21 -06002293/**
2294 * pci_rescan_bus - scan a PCI bus for devices.
2295 * @bus: PCI bus to scan
2296 *
2297 * Scan a PCI bus and child buses for new devices, adds them,
2298 * and enables them.
2299 *
2300 * Returns the max number of subordinate bus discovered.
2301 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002302unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002303{
2304 unsigned int max;
2305
2306 max = pci_scan_child_bus(bus);
2307 pci_assign_unassigned_bus_resources(bus);
2308 pci_bus_add_devices(bus);
2309
2310 return max;
2311}
2312EXPORT_SYMBOL_GPL(pci_rescan_bus);
2313
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002314/*
2315 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2316 * routines should always be executed under this mutex.
2317 */
2318static DEFINE_MUTEX(pci_rescan_remove_lock);
2319
2320void pci_lock_rescan_remove(void)
2321{
2322 mutex_lock(&pci_rescan_remove_lock);
2323}
2324EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2325
2326void pci_unlock_rescan_remove(void)
2327{
2328 mutex_unlock(&pci_rescan_remove_lock);
2329}
2330EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2331
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002332static int __init pci_sort_bf_cmp(const struct device *d_a,
2333 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002334{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002335 const struct pci_dev *a = to_pci_dev(d_a);
2336 const struct pci_dev *b = to_pci_dev(d_b);
2337
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002338 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2339 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2340
2341 if (a->bus->number < b->bus->number) return -1;
2342 else if (a->bus->number > b->bus->number) return 1;
2343
2344 if (a->devfn < b->devfn) return -1;
2345 else if (a->devfn > b->devfn) return 1;
2346
2347 return 0;
2348}
2349
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002350void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002351{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002352 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002353}