blob: 060e3a4008abd18e4a5aa48bb5b6fa1674a735c3 [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
Catalin Marinas272d01b2016-11-03 18:34:34 +000012#include <asm/cpucaps.h>
Dave Martin2e0f2472017-10-31 15:51:10 +000013#include <asm/fpsimd.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000014#include <asm/hwcap.h>
Dave Martin2e0f2472017-10-31 15:51:10 +000015#include <asm/sigcontext.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010016#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000017
18/*
19 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
20 * in the kernel and for user space to keep track of which optional features
21 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
22 * Note that HWCAP_x constants are bit fields so we need to take the log.
23 */
24
25#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
26#define cpu_feature(x) ilog2(HWCAP_ ## x)
27
Andre Przywara301bcfa2014-11-14 15:54:10 +000028#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000029
Suzuki K Poulosea4023f682016-11-08 13:56:20 +000030#include <linux/bug.h>
31#include <linux/jump_label.h>
Will Deacon144e9692015-04-30 18:55:50 +010032#include <linux/kernel.h>
33
Suzuki K Poulose156e0d52017-01-09 17:28:27 +000034/*
35 * CPU feature register tracking
36 *
37 * The safe value of a CPUID feature field is dependent on the implications
38 * of the values assigned to it by the architecture. Based on the relationship
39 * between the values, the features are classified into 3 types - LOWER_SAFE,
40 * HIGHER_SAFE and EXACT.
41 *
42 * The lowest value of all the CPUs is chosen for LOWER_SAFE and highest
43 * for HIGHER_SAFE. It is expected that all CPUs have the same value for
44 * a field when EXACT is specified, failing which, the safe value specified
45 * in the table is chosen.
46 */
47
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010048enum ftr_type {
49 FTR_EXACT, /* Use a predefined safe value */
50 FTR_LOWER_SAFE, /* Smaller value is safe */
51 FTR_HIGHER_SAFE,/* Bigger value is safe */
52};
53
54#define FTR_STRICT true /* SANITY check strict matching required */
55#define FTR_NONSTRICT false /* SANITY check ignored */
56
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000057#define FTR_SIGNED true /* Value should be treated as signed */
58#define FTR_UNSIGNED false /* Value should be treated as unsigned */
59
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000060#define FTR_VISIBLE true /* Feature visible to the user space */
61#define FTR_HIDDEN false /* Feature is hidden from the user */
62
Dave Martin3fab3992017-12-14 14:03:44 +000063#define FTR_VISIBLE_IF_IS_ENABLED(config) \
64 (IS_ENABLED(config) ? FTR_VISIBLE : FTR_HIDDEN)
65
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010066struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000067 bool sign; /* Value is signed ? */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000068 bool visible;
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000069 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010070 enum ftr_type type;
71 u8 shift;
72 u8 width;
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +010073 s64 safe_val; /* safe value for FTR_EXACT features */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010074};
75
76/*
77 * @arm64_ftr_reg - Feature register
78 * @strict_mask Bits which should match across all CPUs for sanity.
79 * @sys_val Safe value across the CPUs (system view)
80 */
81struct arm64_ftr_reg {
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010082 const char *name;
83 u64 strict_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000084 u64 user_mask;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010085 u64 sys_val;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000086 u64 user_val;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010087 const struct arm64_ftr_bits *ftr_bits;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010088};
89
Ard Biesheuvel675b0562016-08-31 11:31:10 +010090extern struct arm64_ftr_reg arm64_ftr_reg_ctrel0;
91
Suzuki K Poulose92406f02016-04-22 12:25:31 +010092/* scope of capability check */
93enum {
94 SCOPE_SYSTEM,
95 SCOPE_LOCAL_CPU,
96};
97
Marc Zyngier359b7062015-03-27 13:09:23 +000098struct arm64_cpu_capabilities {
99 const char *desc;
100 u16 capability;
Suzuki K Poulose92406f02016-04-22 12:25:31 +0100101 int def_scope; /* default scope */
102 bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope);
James Morse2a6dcb22016-10-18 11:27:46 +0100103 int (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +0000104 union {
105 struct { /* To be used for erratum handling only */
106 u32 midr_model;
107 u32 midr_range_min, midr_range_max;
108 };
Marc Zyngier94a9e042015-06-12 12:06:36 +0100109
110 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100111 u32 sys_reg;
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000112 u8 field_pos;
113 u8 min_field_value;
114 u8 hwcap_type;
115 bool sign;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100116 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100117 };
Marc Zyngier359b7062015-03-27 13:09:23 +0000118 };
119};
120
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000121extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100122extern struct static_key_false cpu_hwcap_keys[ARM64_NCAPS];
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100123extern struct static_key_false arm64_const_caps_ready;
Andre Przywara930da092014-11-14 15:54:07 +0000124
Marc Zyngiere3661b12016-04-22 12:25:32 +0100125bool this_cpu_has_cap(unsigned int cap);
126
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000127static inline bool cpu_have_feature(unsigned int num)
128{
129 return elf_hwcap & (1UL << num);
130}
131
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000132/* System capability check for constant caps */
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100133static inline bool __cpus_have_const_cap(int num)
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000134{
135 if (num >= ARM64_NCAPS)
136 return false;
137 return static_branch_unlikely(&cpu_hwcap_keys[num]);
138}
139
Andre Przywara930da092014-11-14 15:54:07 +0000140static inline bool cpus_have_cap(unsigned int num)
141{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000142 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000143 return false;
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000144 return test_bit(num, cpu_hwcaps);
Andre Przywara930da092014-11-14 15:54:07 +0000145}
146
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100147static inline bool cpus_have_const_cap(int num)
148{
149 if (static_branch_likely(&arm64_const_caps_ready))
150 return __cpus_have_const_cap(num);
151 else
152 return cpus_have_cap(num);
153}
154
Andre Przywara930da092014-11-14 15:54:07 +0000155static inline void cpus_set_cap(unsigned int num)
156{
Catalin Marinasefd9e032016-09-05 18:25:48 +0100157 if (num >= ARM64_NCAPS) {
Andre Przywara930da092014-11-14 15:54:07 +0000158 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000159 num, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100160 } else {
Andre Przywara930da092014-11-14 15:54:07 +0000161 __set_bit(num, cpu_hwcaps);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100162 }
Andre Przywara930da092014-11-14 15:54:07 +0000163}
164
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100165static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000166cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100167{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100168 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100169}
170
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100171static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000172cpuid_feature_extract_signed_field(u64 features, int field)
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100173{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000174 return cpuid_feature_extract_signed_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100175}
James Morse79b0e092015-07-21 13:23:26 +0100176
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000177static inline unsigned int __attribute_const__
178cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
179{
180 return (u64)(features << (64 - width - field)) >> (64 - width);
181}
182
183static inline unsigned int __attribute_const__
184cpuid_feature_extract_unsigned_field(u64 features, int field)
185{
186 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
187}
188
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100189static inline u64 arm64_ftr_mask(const struct arm64_ftr_bits *ftrp)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100190{
191 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
192}
193
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000194static inline u64 arm64_ftr_reg_user_value(const struct arm64_ftr_reg *reg)
195{
196 return (reg->user_val | (reg->sys_val & reg->user_mask));
197}
198
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000199static inline int __attribute_const__
Mark Rutland638f8632017-02-23 16:03:17 +0000200cpuid_feature_extract_field_width(u64 features, int field, int width, bool sign)
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000201{
202 return (sign) ?
Mark Rutland638f8632017-02-23 16:03:17 +0000203 cpuid_feature_extract_signed_field_width(features, field, width) :
204 cpuid_feature_extract_unsigned_field_width(features, field, width);
205}
206
207static inline int __attribute_const__
208cpuid_feature_extract_field(u64 features, int field, bool sign)
209{
210 return cpuid_feature_extract_field_width(features, field, 4, sign);
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000211}
212
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100213static inline s64 arm64_ftr_value(const struct arm64_ftr_bits *ftrp, u64 val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100214{
Mark Rutland638f8632017-02-23 16:03:17 +0000215 return (s64)cpuid_feature_extract_field_width(val, ftrp->shift, ftrp->width, ftrp->sign);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100216}
217
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100218static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
219{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000220 return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
221 cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100222}
223
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100224static inline bool id_aa64pfr0_32bit_el0(u64 pfr0)
225{
226 u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT);
227
228 return val == ID_AA64PFR0_EL0_32BIT_64BIT;
229}
230
Dave Martin2e0f2472017-10-31 15:51:10 +0000231static inline bool id_aa64pfr0_sve(u64 pfr0)
232{
233 u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_SVE_SHIFT);
234
235 return val > 0;
236}
237
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100238void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000239
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100240void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000241 const char *info);
Andre Przywara8e231852016-06-28 18:07:30 +0100242void enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps);
Suzuki K Poulosec47a1902016-09-09 14:07:10 +0100243void check_local_cpu_capabilities(void);
244
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100245void update_cpu_errata_workarounds(void);
Andre Przywara8e231852016-06-28 18:07:30 +0100246void __init enable_errata_workarounds(void);
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100247void verify_local_cpu_errata_workarounds(void);
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000248
Dave Martin46823dd2017-03-23 15:14:39 +0000249u64 read_sanitised_ftr_reg(u32 id);
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100250
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100251static inline bool cpu_supports_mixed_endian_el0(void)
252{
253 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
254}
255
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100256static inline bool system_supports_32bit_el0(void)
257{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000258 return cpus_have_const_cap(ARM64_HAS_32BIT_EL0);
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100259}
260
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100261static inline bool system_supports_mixed_endian_el0(void)
262{
Dave Martin46823dd2017-03-23 15:14:39 +0000263 return id_aa64mmfr0_mixed_endian_el0(read_sanitised_ftr_reg(SYS_ID_AA64MMFR0_EL1));
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100264}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000265
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000266static inline bool system_supports_fpsimd(void)
267{
268 return !cpus_have_const_cap(ARM64_HAS_NO_FPSIMD);
269}
270
Catalin Marinas4b65a5d2016-07-01 16:53:00 +0100271static inline bool system_uses_ttbr0_pan(void)
272{
273 return IS_ENABLED(CONFIG_ARM64_SW_TTBR0_PAN) &&
Mark Rutland14088542017-03-10 17:44:18 +0000274 !cpus_have_const_cap(ARM64_HAS_PAN);
Catalin Marinas4b65a5d2016-07-01 16:53:00 +0100275}
276
Dave Martinddd25ad2017-10-31 15:51:02 +0000277static inline bool system_supports_sve(void)
278{
Dave Martin43994d82017-10-31 15:51:19 +0000279 return IS_ENABLED(CONFIG_ARM64_SVE) &&
280 cpus_have_const_cap(ARM64_SVE);
Dave Martinddd25ad2017-10-31 15:51:02 +0000281}
282
Dave Martin2e0f2472017-10-31 15:51:10 +0000283/*
284 * Read the pseudo-ZCR used by cpufeatures to identify the supported SVE
285 * vector length.
286 *
287 * Use only if SVE is present.
288 * This function clobbers the SVE vector length.
289 */
290static inline u64 read_zcr_features(void)
291{
292 u64 zcr;
293 unsigned int vq_max;
294
295 /*
296 * Set the maximum possible VL, and write zeroes to all other
297 * bits to see if they stick.
298 */
299 sve_kernel_enable(NULL);
300 write_sysreg_s(ZCR_ELx_LEN_MASK, SYS_ZCR_EL1);
301
302 zcr = read_sysreg_s(SYS_ZCR_EL1);
303 zcr &= ~(u64)ZCR_ELx_LEN_MASK; /* find sticky 1s outside LEN field */
304 vq_max = sve_vq_from_vl(sve_get_vl());
305 zcr |= vq_max - 1; /* set LEN field to maximum effective value */
306
307 return zcr;
308}
309
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000310#endif /* __ASSEMBLY__ */
311
312#endif