blob: 67b4695e5940d0592c499974cee1646f92f2772e [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000043#define MAX_MSIX_P_PORT 17
44#define MAX_MSIX 64
45#define MSIX_LEGACY_SZ 4
46#define MIN_MSIX_P_PORT 5
47
Roland Dreier225c7b12007-05-08 18:00:38 -070048enum {
49 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070050 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000051 MLX4_FLAG_MASTER = 1 << 2,
52 MLX4_FLAG_SLAVE = 1 << 3,
53 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070054};
55
56enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000057 MLX4_PORT_CAP_IS_SM = 1 << 1,
58 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
59};
60
61enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000062 MLX4_MAX_PORTS = 2,
63 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070064};
65
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030066/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
67 * These qkeys must not be allowed for general use. This is a 64k range,
68 * and to test for violation, we use the mask (protect against future chg).
69 */
70#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
71#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
72
Roland Dreier225c7b12007-05-08 18:00:38 -070073enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020074 MLX4_BOARD_ID_LEN = 64
75};
76
77enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000078 MLX4_MAX_NUM_PF = 16,
79 MLX4_MAX_NUM_VF = 64,
80 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000081 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000082 MLX4_MFUNC_EQ_NUM = 4,
83 MLX4_MFUNC_MAX_EQES = 8,
84 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
85};
86
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000087/* Driver supports 3 diffrent device methods to manage traffic steering:
88 * -device managed - High level API for ib and eth flow steering. FW is
89 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000090 * - B0 steering mode - Common low level API for ib and (if supported) eth.
91 * - A0 steering mode - Limited low level API for eth. In case of IB,
92 * B0 mode is in use.
93 */
94enum {
95 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000096 MLX4_STEERING_MODE_B0,
97 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000098};
99
100static inline const char *mlx4_steering_mode_str(int steering_mode)
101{
102 switch (steering_mode) {
103 case MLX4_STEERING_MODE_A0:
104 return "A0 steering";
105
106 case MLX4_STEERING_MODE_B0:
107 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000108
109 case MLX4_STEERING_MODE_DEVICE_MANAGED:
110 return "Device managed flow steering";
111
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000112 default:
113 return "Unrecognize steering mode";
114 }
115}
116
Jack Morgenstein623ed842011-12-13 04:10:33 +0000117enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000118 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
119 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
120 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700121 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000122 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
123 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
124 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
125 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
126 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
127 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
128 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
129 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
130 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
131 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
132 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
133 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000134 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
135 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000136 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000137 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
138 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000139 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
140 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000141 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000142 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300143 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
144 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000145 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
146 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700147};
148
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300149enum {
150 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
151 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000152 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
153 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300154};
155
Or Gerlitz08ff3232012-10-21 14:59:24 +0000156enum {
157 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
158 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
159};
160
161enum {
162 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
163};
164
165enum {
166 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
167};
168
169
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200170#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
171
172enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000173 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700174 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
175 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
176 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
177 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
178 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
179};
180
Roland Dreier225c7b12007-05-08 18:00:38 -0700181enum mlx4_event {
182 MLX4_EVENT_TYPE_COMP = 0x00,
183 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
184 MLX4_EVENT_TYPE_COMM_EST = 0x02,
185 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
186 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
187 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
188 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
189 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
190 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
191 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
192 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
193 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
194 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
195 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
196 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
197 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
198 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000199 MLX4_EVENT_TYPE_CMD = 0x0a,
200 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
201 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200202 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000203 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300204 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000205 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700206};
207
208enum {
209 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
210 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
211};
212
213enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200214 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
215};
216
Jack Morgenstein993c4012012-08-03 08:40:48 +0000217enum slave_port_state {
218 SLAVE_PORT_DOWN = 0,
219 SLAVE_PENDING_UP,
220 SLAVE_PORT_UP,
221};
222
223enum slave_port_gen_event {
224 SLAVE_PORT_GEN_EVENT_DOWN = 0,
225 SLAVE_PORT_GEN_EVENT_UP,
226 SLAVE_PORT_GEN_EVENT_NONE,
227};
228
229enum slave_port_state_event {
230 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
231 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
232 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
233 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
234};
235
Jack Morgenstein5984be92012-03-06 15:50:49 +0200236enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700237 MLX4_PERM_LOCAL_READ = 1 << 10,
238 MLX4_PERM_LOCAL_WRITE = 1 << 11,
239 MLX4_PERM_REMOTE_READ = 1 << 12,
240 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000241 MLX4_PERM_ATOMIC = 1 << 14,
242 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700243};
244
245enum {
246 MLX4_OPCODE_NOP = 0x00,
247 MLX4_OPCODE_SEND_INVAL = 0x01,
248 MLX4_OPCODE_RDMA_WRITE = 0x08,
249 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
250 MLX4_OPCODE_SEND = 0x0a,
251 MLX4_OPCODE_SEND_IMM = 0x0b,
252 MLX4_OPCODE_LSO = 0x0e,
253 MLX4_OPCODE_RDMA_READ = 0x10,
254 MLX4_OPCODE_ATOMIC_CS = 0x11,
255 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300256 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
257 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700258 MLX4_OPCODE_BIND_MW = 0x18,
259 MLX4_OPCODE_FMR = 0x19,
260 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
261 MLX4_OPCODE_CONFIG_CMD = 0x1f,
262
263 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
264 MLX4_RECV_OPCODE_SEND = 0x01,
265 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
266 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
267
268 MLX4_CQE_OPCODE_ERROR = 0x1e,
269 MLX4_CQE_OPCODE_RESIZE = 0x16,
270};
271
272enum {
273 MLX4_STAT_RATE_OFFSET = 5
274};
275
Aleksey Seninda995a82010-12-02 11:44:49 +0000276enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000277 MLX4_PROT_IB_IPV6 = 0,
278 MLX4_PROT_ETH,
279 MLX4_PROT_IB_IPV4,
280 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000281};
282
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700283enum {
284 MLX4_MTT_FLAG_PRESENT = 1
285};
286
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700287enum mlx4_qp_region {
288 MLX4_QP_REGION_FW = 0,
289 MLX4_QP_REGION_ETH_ADDR,
290 MLX4_QP_REGION_FC_ADDR,
291 MLX4_QP_REGION_FC_EXCH,
292 MLX4_NUM_QP_REGION
293};
294
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700295enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000296 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700297 MLX4_PORT_TYPE_IB = 1,
298 MLX4_PORT_TYPE_ETH = 2,
299 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700300};
301
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700302enum mlx4_special_vlan_idx {
303 MLX4_NO_VLAN_IDX = 0,
304 MLX4_VLAN_MISS_IDX,
305 MLX4_VLAN_REGULAR
306};
307
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000308enum mlx4_steer_type {
309 MLX4_MC_STEER = 0,
310 MLX4_UC_STEER,
311 MLX4_NUM_STEERS
312};
313
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700314enum {
315 MLX4_NUM_FEXCH = 64 * 1024,
316};
317
Eli Cohen5a0fd092010-10-07 16:24:16 +0200318enum {
319 MLX4_MAX_FAST_REG_PAGES = 511,
320};
321
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300322enum {
323 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
324 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
325 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
326};
327
328/* Port mgmt change event handling */
329enum {
330 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
331 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
332 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
333 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
334 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
335};
336
337#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
338 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
339
Jack Morgensteinea54b102008-01-28 10:40:59 +0200340static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
341{
342 return (major << 32) | (minor << 16) | subminor;
343}
344
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000345struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300346 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
347 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000348 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000349 u32 base_sqpn;
350 u32 base_proxy_sqpn;
351 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000352};
353
Roland Dreier225c7b12007-05-08 18:00:38 -0700354struct mlx4_caps {
355 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000356 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700357 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700358 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700359 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800360 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700361 u64 def_mac[MLX4_MAX_PORTS + 1];
362 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700363 int gid_table_len[MLX4_MAX_PORTS + 1];
364 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000365 int trans_type[MLX4_MAX_PORTS + 1];
366 int vendor_oui[MLX4_MAX_PORTS + 1];
367 int wavelength[MLX4_MAX_PORTS + 1];
368 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 int local_ca_ack_delay;
370 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000371 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700372 int bf_reg_size;
373 int bf_regs_per_page;
374 int max_sq_sg;
375 int max_rq_sg;
376 int num_qps;
377 int max_wqes;
378 int max_sq_desc_sz;
379 int max_rq_desc_sz;
380 int max_qp_init_rdma;
381 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000382 u32 *qp0_proxy;
383 u32 *qp1_proxy;
384 u32 *qp0_tunnel;
385 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700386 int num_srqs;
387 int max_srq_wqes;
388 int max_srq_sge;
389 int reserved_srqs;
390 int num_cqs;
391 int max_cqes;
392 int reserved_cqs;
393 int num_eqs;
394 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800395 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000396 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700397 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200398 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000399 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700400 int fmr_reserved_mtts;
401 int reserved_mtts;
402 int reserved_mrws;
403 int reserved_uars;
404 int num_mgms;
405 int num_amgms;
406 int reserved_mcgs;
407 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000408 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000409 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700410 int num_pds;
411 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700412 int max_xrcds;
413 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700414 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300415 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700416 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000417 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300418 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700419 u32 bmme_flags;
420 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700421 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700422 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700423 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300424 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700425 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
426 int reserved_qps;
427 int reserved_qps_base[MLX4_NUM_QP_REGION];
428 int log_num_macs;
429 int log_num_vlans;
430 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700431 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
432 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000433 u8 suggested_type[MLX4_MAX_PORTS + 1];
434 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000435 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700436 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000437 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200438 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000439 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000440 u32 eqe_size;
441 u32 cqe_size;
442 u8 eqe_factor;
443 u32 userspace_caps; /* userspace must be aware of these */
444 u32 function_caps; /* VFs must be aware of these */
Roland Dreier225c7b12007-05-08 18:00:38 -0700445};
446
447struct mlx4_buf_list {
448 void *buf;
449 dma_addr_t map;
450};
451
452struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800453 struct mlx4_buf_list direct;
454 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700455 int nbufs;
456 int npages;
457 int page_shift;
458};
459
460struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000461 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700462 int order;
463 int page_shift;
464};
465
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700466enum {
467 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
468};
469
470struct mlx4_db_pgdir {
471 struct list_head list;
472 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
473 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
474 unsigned long *bits[2];
475 __be32 *db_page;
476 dma_addr_t db_dma;
477};
478
479struct mlx4_ib_user_db_page;
480
481struct mlx4_db {
482 __be32 *db;
483 union {
484 struct mlx4_db_pgdir *pgdir;
485 struct mlx4_ib_user_db_page *user_page;
486 } u;
487 dma_addr_t dma;
488 int index;
489 int order;
490};
491
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700492struct mlx4_hwq_resources {
493 struct mlx4_db db;
494 struct mlx4_mtt mtt;
495 struct mlx4_buf buf;
496};
497
Roland Dreier225c7b12007-05-08 18:00:38 -0700498struct mlx4_mr {
499 struct mlx4_mtt mtt;
500 u64 iova;
501 u64 size;
502 u32 key;
503 u32 pd;
504 u32 access;
505 int enabled;
506};
507
Shani Michaeli804d6a82013-02-06 16:19:14 +0000508enum mlx4_mw_type {
509 MLX4_MW_TYPE_1 = 1,
510 MLX4_MW_TYPE_2 = 2,
511};
512
513struct mlx4_mw {
514 u32 key;
515 u32 pd;
516 enum mlx4_mw_type type;
517 int enabled;
518};
519
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300520struct mlx4_fmr {
521 struct mlx4_mr mr;
522 struct mlx4_mpt_entry *mpt;
523 __be64 *mtts;
524 dma_addr_t dma_handle;
525 int max_pages;
526 int max_maps;
527 int maps;
528 u8 page_shift;
529};
530
Roland Dreier225c7b12007-05-08 18:00:38 -0700531struct mlx4_uar {
532 unsigned long pfn;
533 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000534 struct list_head bf_list;
535 unsigned free_bf_bmap;
536 void __iomem *map;
537 void __iomem *bf_map;
538};
539
540struct mlx4_bf {
541 unsigned long offset;
542 int buf_size;
543 struct mlx4_uar *uar;
544 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700545};
546
547struct mlx4_cq {
548 void (*comp) (struct mlx4_cq *);
549 void (*event) (struct mlx4_cq *, enum mlx4_event);
550
551 struct mlx4_uar *uar;
552
553 u32 cons_index;
554
555 __be32 *set_ci_db;
556 __be32 *arm_db;
557 int arm_sn;
558
559 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800560 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700561
562 atomic_t refcount;
563 struct completion free;
564};
565
566struct mlx4_qp {
567 void (*event) (struct mlx4_qp *, enum mlx4_event);
568
569 int qpn;
570
571 atomic_t refcount;
572 struct completion free;
573};
574
575struct mlx4_srq {
576 void (*event) (struct mlx4_srq *, enum mlx4_event);
577
578 int srqn;
579 int max;
580 int max_gs;
581 int wqe_shift;
582
583 atomic_t refcount;
584 struct completion free;
585};
586
587struct mlx4_av {
588 __be32 port_pd;
589 u8 reserved1;
590 u8 g_slid;
591 __be16 dlid;
592 u8 reserved2;
593 u8 gid_index;
594 u8 stat_rate;
595 u8 hop_limit;
596 __be32 sl_tclass_flowlabel;
597 u8 dgid[16];
598};
599
Eli Cohenfa417f72010-10-24 21:08:52 -0700600struct mlx4_eth_av {
601 __be32 port_pd;
602 u8 reserved1;
603 u8 smac_idx;
604 u16 reserved2;
605 u8 reserved3;
606 u8 gid_index;
607 u8 stat_rate;
608 u8 hop_limit;
609 __be32 sl_tclass_flowlabel;
610 u8 dgid[16];
611 u32 reserved4[2];
612 __be16 vlan;
613 u8 mac[6];
614};
615
616union mlx4_ext_av {
617 struct mlx4_av ib;
618 struct mlx4_eth_av eth;
619};
620
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000621struct mlx4_counter {
622 u8 reserved1[3];
623 u8 counter_mode;
624 __be32 num_ifc;
625 u32 reserved2[2];
626 __be64 rx_frames;
627 __be64 rx_bytes;
628 __be64 tx_frames;
629 __be64 tx_bytes;
630};
631
Roland Dreier225c7b12007-05-08 18:00:38 -0700632struct mlx4_dev {
633 struct pci_dev *pdev;
634 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000635 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700636 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000637 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700638 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000639 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200640 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000641 int num_vfs;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000642 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000643 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
644 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700645};
646
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300647struct mlx4_eqe {
648 u8 reserved1;
649 u8 type;
650 u8 reserved2;
651 u8 subtype;
652 union {
653 u32 raw[6];
654 struct {
655 __be32 cqn;
656 } __packed comp;
657 struct {
658 u16 reserved1;
659 __be16 token;
660 u32 reserved2;
661 u8 reserved3[3];
662 u8 status;
663 __be64 out_param;
664 } __packed cmd;
665 struct {
666 __be32 qpn;
667 } __packed qp;
668 struct {
669 __be32 srqn;
670 } __packed srq;
671 struct {
672 __be32 cqn;
673 u32 reserved1;
674 u8 reserved2[3];
675 u8 syndrome;
676 } __packed cq_err;
677 struct {
678 u32 reserved1[2];
679 __be32 port;
680 } __packed port_change;
681 struct {
682 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
683 u32 reserved;
684 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
685 } __packed comm_channel_arm;
686 struct {
687 u8 port;
688 u8 reserved[3];
689 __be64 mac;
690 } __packed mac_update;
691 struct {
692 __be32 slave_id;
693 } __packed flr_event;
694 struct {
695 __be16 current_temperature;
696 __be16 warning_threshold;
697 } __packed warming;
698 struct {
699 u8 reserved[3];
700 u8 port;
701 union {
702 struct {
703 __be16 mstr_sm_lid;
704 __be16 port_lid;
705 __be32 changed_attr;
706 u8 reserved[3];
707 u8 mstr_sm_sl;
708 __be64 gid_prefix;
709 } __packed port_info;
710 struct {
711 __be32 block_ptr;
712 __be32 tbl_entries_mask;
713 } __packed tbl_change_info;
714 } params;
715 } __packed port_mgmt_change;
716 } event;
717 u8 slave_id;
718 u8 reserved3[2];
719 u8 owner;
720} __packed;
721
Roland Dreier225c7b12007-05-08 18:00:38 -0700722struct mlx4_init_port_param {
723 int set_guid0;
724 int set_node_guid;
725 int set_si_guid;
726 u16 mtu;
727 int port_width_cap;
728 u16 vl_cap;
729 u16 max_gid;
730 u16 max_pkey;
731 u64 guid0;
732 u64 node_guid;
733 u64 si_guid;
734};
735
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700736#define mlx4_foreach_port(port, dev, type) \
737 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000738 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700739
Jack Morgenstein026149c2012-08-03 08:40:55 +0000740#define mlx4_foreach_non_ib_transport_port(port, dev) \
741 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
742 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
743
Jack Morgenstein65dab252011-12-13 04:10:41 +0000744#define mlx4_foreach_ib_transport_port(port, dev) \
745 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
746 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
747 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700748
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300749#define MLX4_INVALID_SLAVE_ID 0xFF
750
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300751void handle_port_mgmt_change_event(struct work_struct *work);
752
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300753static inline int mlx4_master_func_num(struct mlx4_dev *dev)
754{
755 return dev->caps.function;
756}
757
Jack Morgenstein623ed842011-12-13 04:10:33 +0000758static inline int mlx4_is_master(struct mlx4_dev *dev)
759{
760 return dev->flags & MLX4_FLAG_MASTER;
761}
762
763static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
764{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000765 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000766 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
767}
768
769static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
770{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000771 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000772
Jack Morgenstein47605df2012-08-03 08:40:57 +0000773 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000774 return 1;
775
776 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000777}
778
779static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
780{
781 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
782}
783
784static inline int mlx4_is_slave(struct mlx4_dev *dev)
785{
786 return dev->flags & MLX4_FLAG_SLAVE;
787}
Eli Cohenfa417f72010-10-24 21:08:52 -0700788
Roland Dreier225c7b12007-05-08 18:00:38 -0700789int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
790 struct mlx4_buf *buf);
791void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800792static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
793{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200794 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800795 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800796 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800797 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800798 (offset & (PAGE_SIZE - 1));
799}
Roland Dreier225c7b12007-05-08 18:00:38 -0700800
801int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
802void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700803int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
804void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700805
806int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
807void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000808int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
809void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700810
811int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
812 struct mlx4_mtt *mtt);
813void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
814u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
815
816int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
817 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000818int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700819int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000820int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
821 struct mlx4_mw *mw);
822void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
823int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700824int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
825 int start_index, int npages, u64 *page_list);
826int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
827 struct mlx4_buf *buf);
828
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700829int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
830void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
831
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700832int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
833 int size, int max_direct);
834void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
835 int size);
836
Roland Dreier225c7b12007-05-08 18:00:38 -0700837int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700838 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800839 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700840void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
841
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700842int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
843void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
844
845int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700846void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
847
Sean Hefty18abd5e2011-06-02 10:43:26 -0700848int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
849 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700850void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
851int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300852int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700853
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700854int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700855int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
856
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000857int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
858 int block_mcast_loopback, enum mlx4_protocol prot);
859int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
860 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700861int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000862 u8 port, int block_mcast_loopback,
863 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000864int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000865 enum mlx4_protocol protocol, u64 reg_id);
866
867enum {
868 MLX4_DOMAIN_UVERBS = 0x1000,
869 MLX4_DOMAIN_ETHTOOL = 0x2000,
870 MLX4_DOMAIN_RFS = 0x3000,
871 MLX4_DOMAIN_NIC = 0x5000,
872};
873
874enum mlx4_net_trans_rule_id {
875 MLX4_NET_TRANS_RULE_ID_ETH = 0,
876 MLX4_NET_TRANS_RULE_ID_IB,
877 MLX4_NET_TRANS_RULE_ID_IPV6,
878 MLX4_NET_TRANS_RULE_ID_IPV4,
879 MLX4_NET_TRANS_RULE_ID_TCP,
880 MLX4_NET_TRANS_RULE_ID_UDP,
881 MLX4_NET_TRANS_RULE_NUM, /* should be last */
882};
883
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000884extern const u16 __sw_id_hw[];
885
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000886static inline int map_hw_to_sw_id(u16 header_id)
887{
888
889 int i;
890 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
891 if (header_id == __sw_id_hw[i])
892 return i;
893 }
894 return -EINVAL;
895}
896
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000897enum mlx4_net_trans_promisc_mode {
898 MLX4_FS_PROMISC_NONE = 0,
899 MLX4_FS_PROMISC_UPLINK,
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000900 /* For future use. Not implemented yet */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000901 MLX4_FS_PROMISC_FUNCTION_PORT,
902 MLX4_FS_PROMISC_ALL_MULTI,
903};
904
905struct mlx4_spec_eth {
906 u8 dst_mac[6];
907 u8 dst_mac_msk[6];
908 u8 src_mac[6];
909 u8 src_mac_msk[6];
910 u8 ether_type_enable;
911 __be16 ether_type;
912 __be16 vlan_id_msk;
913 __be16 vlan_id;
914};
915
916struct mlx4_spec_tcp_udp {
917 __be16 dst_port;
918 __be16 dst_port_msk;
919 __be16 src_port;
920 __be16 src_port_msk;
921};
922
923struct mlx4_spec_ipv4 {
924 __be32 dst_ip;
925 __be32 dst_ip_msk;
926 __be32 src_ip;
927 __be32 src_ip_msk;
928};
929
930struct mlx4_spec_ib {
931 __be32 r_qpn;
932 __be32 qpn_msk;
933 u8 dst_gid[16];
934 u8 dst_gid_msk[16];
935};
936
937struct mlx4_spec_list {
938 struct list_head list;
939 enum mlx4_net_trans_rule_id id;
940 union {
941 struct mlx4_spec_eth eth;
942 struct mlx4_spec_ib ib;
943 struct mlx4_spec_ipv4 ipv4;
944 struct mlx4_spec_tcp_udp tcp_udp;
945 };
946};
947
948enum mlx4_net_trans_hw_rule_queue {
949 MLX4_NET_TRANS_Q_FIFO,
950 MLX4_NET_TRANS_Q_LIFO,
951};
952
953struct mlx4_net_trans_rule {
954 struct list_head list;
955 enum mlx4_net_trans_hw_rule_queue queue_mode;
956 bool exclusive;
957 bool allow_loopback;
958 enum mlx4_net_trans_promisc_mode promisc_mode;
959 u8 port;
960 u16 priority;
961 u32 qpn;
962};
963
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000964int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
965 enum mlx4_net_trans_promisc_mode mode);
966int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
967 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000968int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
969int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
970int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
971int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
972int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700973
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000974int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
975void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
976int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
977int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
978void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000979void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +0000980int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
981 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
982int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
983 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +0000984int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
985int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
986 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300987int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700988int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
989void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
990
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300991int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
992 int npages, u64 iova, u32 *lkey, u32 *rkey);
993int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
994 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
995int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
996void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
997 u32 *lkey, u32 *rkey);
998int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
999int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001000int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001001int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1002 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001003void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001004
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001005int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1006int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1007
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001008int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1009void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1010
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001011int mlx4_flow_attach(struct mlx4_dev *dev,
1012 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1013int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
1014
Jack Morgenstein54679e12012-08-03 08:40:43 +00001015void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1016 int i, int val);
1017
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001018int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1019
Jack Morgenstein993c4012012-08-03 08:40:48 +00001020int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1021int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1022int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1023int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1024int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1025enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1026int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1027
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001028void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1029__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001030
Roland Dreier225c7b12007-05-08 18:00:38 -07001031#endif /* MLX4_DEVICE_H */