blob: 01a804792f3007c1b8512b0cbdf4aea1a000cb82 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
Ulf Hanssonef289982014-03-17 13:56:32 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000018#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040023#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010024#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010026#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010027#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000029#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020030#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010031#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010032#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010033#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000034#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010037#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053038#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010039#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Russell King7b09cda2005-07-01 12:02:59 +010041#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include "mmci.h"
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010045#include "mmci_qcom_dml.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47#define DRIVER_NAME "mmci-pl18x"
48
Linus Torvalds1da177e2005-04-16 15:20:36 -070049static unsigned int fmax = 515633;
50
Rabin Vincent4956e102010-07-21 12:54:40 +010051/**
52 * struct variant_data - MMCI variant-specific quirks
53 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010054 * @clkreg_enable: enable value for MMCICLOCK register
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010055 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010056 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
Rabin Vincent08458ef2010-07-21 12:55:59 +010057 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010058 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
59 * is asserted (likewise for RX)
60 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
61 * is asserted (likewise for RX)
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010062 * @data_cmd_enable: enable value for data commands.
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010063 * @st_sdio: enable ST specific SDIO logic
Linus Walleijb70a67f2010-12-06 09:24:14 +010064 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010065 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
Philippe Langlais1784b152011-03-25 08:51:52 +010066 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010067 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
68 * register
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010069 * @datactrl_mask_sdio: SDIO enable mask in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010070 * @pwrreg_powerup: power up value for MMCIPOWER register
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010071 * @f_max: maximum clk frequency supported by the controller.
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010072 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010073 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Linus Walleij49adc0c2016-10-25 11:06:06 +020074 * @busy_detect: true if the variant supports busy detection on DAT0.
75 * @busy_dpsm_flag: bitmask enabling busy detection in the DPSM
76 * @busy_detect_flag: bitmask identifying the bit in the MMCISTATUS register
77 * indicating that the card is busy
78 * @busy_detect_mask: bitmask identifying the bit in the MMCIMASK0 to mask for
79 * getting busy end detection interrupts
Ulf Hansson1ff44432013-09-04 09:05:17 +010080 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010081 * @explicit_mclk_control: enable explicit mclk control in driver.
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +010082 * @qcom_fifo: enables qcom specific fifo pio read logic.
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010083 * @qcom_dml: enables qcom specific dma glue for dma transfers.
Ulf Hansson78782892014-06-13 13:21:38 +020084 * @reversed_irq_handling: handle data irq before cmd irq.
Rabin Vincent4956e102010-07-21 12:54:40 +010085 */
86struct variant_data {
87 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010088 unsigned int clkreg_enable;
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010089 unsigned int clkreg_8bit_bus_enable;
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010090 unsigned int clkreg_neg_edge_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010091 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010092 unsigned int fifosize;
93 unsigned int fifohalfsize;
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010094 unsigned int data_cmd_enable;
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010095 unsigned int datactrl_mask_ddrmode;
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010096 unsigned int datactrl_mask_sdio;
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010097 bool st_sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010098 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010099 bool blksz_datactrl16;
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100100 bool blksz_datactrl4;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100101 u32 pwrreg_powerup;
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100102 u32 f_max;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100103 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100104 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +0100105 bool busy_detect;
Linus Walleij49adc0c2016-10-25 11:06:06 +0200106 u32 busy_dpsm_flag;
107 u32 busy_detect_flag;
108 u32 busy_detect_mask;
Ulf Hansson1ff44432013-09-04 09:05:17 +0100109 bool pwrreg_nopower;
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100110 bool explicit_mclk_control;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +0100111 bool qcom_fifo;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100112 bool qcom_dml;
Ulf Hansson78782892014-06-13 13:21:38 +0200113 bool reversed_irq_handling;
Rabin Vincent4956e102010-07-21 12:54:40 +0100114};
115
116static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100117 .fifosize = 16 * 4,
118 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100119 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100120 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100121 .f_max = 100000000,
Ulf Hansson78782892014-06-13 13:21:38 +0200122 .reversed_irq_handling = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100123};
124
Pawel Moll768fbc12011-03-11 17:18:07 +0000125static struct variant_data variant_arm_extended_fifo = {
126 .fifosize = 128 * 4,
127 .fifohalfsize = 64 * 4,
128 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100129 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100130 .f_max = 100000000,
Pawel Moll768fbc12011-03-11 17:18:07 +0000131};
132
Pawel Moll3a372982013-01-24 14:12:45 +0100133static struct variant_data variant_arm_extended_fifo_hwfc = {
134 .fifosize = 128 * 4,
135 .fifohalfsize = 64 * 4,
136 .clkreg_enable = MCI_ARM_HWFCEN,
137 .datalength_bits = 16,
138 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100139 .f_max = 100000000,
Pawel Moll3a372982013-01-24 14:12:45 +0100140};
141
Rabin Vincent4956e102010-07-21 12:54:40 +0100142static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100143 .fifosize = 16 * 4,
144 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100145 .clkreg_enable = MCI_ST_U300_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100146 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100147 .datalength_bits = 16,
Linus Walleij5db3eee2016-10-25 11:06:05 +0200148 .datactrl_mask_sdio = MCI_DPSM_ST_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100149 .st_sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100150 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100151 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100152 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100153 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100154 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100155};
156
Linus Walleij34fd4212012-04-10 17:43:59 +0100157static struct variant_data variant_nomadik = {
158 .fifosize = 16 * 4,
159 .fifohalfsize = 8 * 4,
160 .clkreg = MCI_CLK_ENABLE,
Linus Walleijf5abc762016-01-04 02:22:08 +0100161 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Linus Walleij34fd4212012-04-10 17:43:59 +0100162 .datalength_bits = 24,
Linus Walleij5db3eee2016-10-25 11:06:05 +0200163 .datactrl_mask_sdio = MCI_DPSM_ST_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100164 .st_sdio = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100165 .st_clkdiv = true,
166 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100167 .f_max = 100000000,
Linus Walleij34fd4212012-04-10 17:43:59 +0100168 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100169 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100170 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100171};
172
Rabin Vincent4956e102010-07-21 12:54:40 +0100173static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100174 .fifosize = 30 * 4,
175 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100176 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100177 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100178 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100179 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100180 .datalength_bits = 24,
Linus Walleij5db3eee2016-10-25 11:06:05 +0200181 .datactrl_mask_sdio = MCI_DPSM_ST_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100182 .st_sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100183 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100184 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100185 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100186 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100187 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100188 .busy_detect = true,
Linus Walleij49adc0c2016-10-25 11:06:06 +0200189 .busy_dpsm_flag = MCI_DPSM_ST_BUSYMODE,
190 .busy_detect_flag = MCI_ST_CARDBUSY,
191 .busy_detect_mask = MCI_ST_BUSYENDMASK,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100192 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100193};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100194
Philippe Langlais1784b152011-03-25 08:51:52 +0100195static struct variant_data variant_ux500v2 = {
196 .fifosize = 30 * 4,
197 .fifohalfsize = 8 * 4,
198 .clkreg = MCI_CLK_ENABLE,
199 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100200 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100201 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Linus Walleij5db3eee2016-10-25 11:06:05 +0200202 .datactrl_mask_ddrmode = MCI_DPSM_ST_DDRMODE,
Philippe Langlais1784b152011-03-25 08:51:52 +0100203 .datalength_bits = 24,
Linus Walleij5db3eee2016-10-25 11:06:05 +0200204 .datactrl_mask_sdio = MCI_DPSM_ST_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100205 .st_sdio = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100206 .st_clkdiv = true,
207 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100208 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100209 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100210 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100211 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100212 .busy_detect = true,
Linus Walleij49adc0c2016-10-25 11:06:06 +0200213 .busy_dpsm_flag = MCI_DPSM_ST_BUSYMODE,
214 .busy_detect_flag = MCI_ST_CARDBUSY,
215 .busy_detect_mask = MCI_ST_BUSYENDMASK,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100216 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100217};
218
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100219static struct variant_data variant_qcom = {
220 .fifosize = 16 * 4,
221 .fifohalfsize = 8 * 4,
222 .clkreg = MCI_CLK_ENABLE,
223 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
224 MCI_QCOM_CLK_SELECT_IN_FBCLK,
225 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
226 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
Linus Walleij5db3eee2016-10-25 11:06:05 +0200227 .data_cmd_enable = MCI_CPSM_QCOM_DATCMD,
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100228 .blksz_datactrl4 = true,
229 .datalength_bits = 24,
230 .pwrreg_powerup = MCI_PWR_UP,
231 .f_max = 208000000,
232 .explicit_mclk_control = true,
233 .qcom_fifo = true,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100234 .qcom_dml = true,
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100235};
236
Linus Walleij49adc0c2016-10-25 11:06:06 +0200237/* Busy detection for the ST Micro variant */
Ulf Hansson01259622013-05-15 20:53:22 +0100238static int mmci_card_busy(struct mmc_host *mmc)
239{
240 struct mmci_host *host = mmc_priv(mmc);
241 unsigned long flags;
242 int busy = 0;
243
Ulf Hansson01259622013-05-15 20:53:22 +0100244 spin_lock_irqsave(&host->lock, flags);
Linus Walleij49adc0c2016-10-25 11:06:06 +0200245 if (readl(host->base + MMCISTATUS) & host->variant->busy_detect_flag)
Ulf Hansson01259622013-05-15 20:53:22 +0100246 busy = 1;
247 spin_unlock_irqrestore(&host->lock, flags);
248
Ulf Hansson01259622013-05-15 20:53:22 +0100249 return busy;
250}
251
Linus Walleija6a64642009-09-14 12:56:14 +0100252/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100253 * Validate mmc prerequisites
254 */
255static int mmci_validate_data(struct mmci_host *host,
256 struct mmc_data *data)
257{
258 if (!data)
259 return 0;
260
261 if (!is_power_of_2(data->blksz)) {
262 dev_err(mmc_dev(host->mmc),
263 "unsupported block size (%d bytes)\n", data->blksz);
264 return -EINVAL;
265 }
266
267 return 0;
268}
269
Ulf Hanssonf829c042013-09-04 09:01:15 +0100270static void mmci_reg_delay(struct mmci_host *host)
271{
272 /*
273 * According to the spec, at least three feedback clock cycles
274 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
275 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
276 * Worst delay time during card init is at 100 kHz => 30 us.
277 * Worst delay time when up and running is at 25 MHz => 120 ns.
278 */
279 if (host->cclk < 25000000)
280 udelay(30);
281 else
282 ndelay(120);
283}
284
Ulf Hansson653a7612013-01-21 21:29:34 +0100285/*
Linus Walleija6a64642009-09-14 12:56:14 +0100286 * This must be called with host->lock held
287 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100288static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
289{
290 if (host->clk_reg != clk) {
291 host->clk_reg = clk;
292 writel(clk, host->base + MMCICLOCK);
293 }
294}
295
296/*
297 * This must be called with host->lock held
298 */
299static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
300{
301 if (host->pwr_reg != pwr) {
302 host->pwr_reg = pwr;
303 writel(pwr, host->base + MMCIPOWER);
304 }
305}
306
307/*
308 * This must be called with host->lock held
309 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100310static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
311{
Linus Walleij49adc0c2016-10-25 11:06:06 +0200312 /* Keep busy mode in DPSM if enabled */
313 datactrl |= host->datactrl_reg & host->variant->busy_dpsm_flag;
Ulf Hansson01259622013-05-15 20:53:22 +0100314
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100315 if (host->datactrl_reg != datactrl) {
316 host->datactrl_reg = datactrl;
317 writel(datactrl, host->base + MMCIDATACTRL);
318 }
319}
320
321/*
322 * This must be called with host->lock held
323 */
Linus Walleija6a64642009-09-14 12:56:14 +0100324static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
325{
Rabin Vincent4956e102010-07-21 12:54:40 +0100326 struct variant_data *variant = host->variant;
327 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100328
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100329 /* Make sure cclk reflects the current calculated clock */
330 host->cclk = 0;
331
Linus Walleija6a64642009-09-14 12:56:14 +0100332 if (desired) {
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100333 if (variant->explicit_mclk_control) {
334 host->cclk = host->mclk;
335 } else if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100336 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100337 if (variant->st_clkdiv)
338 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100339 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100340 } else if (variant->st_clkdiv) {
341 /*
342 * DB8500 TRM says f = mclk / (clkdiv + 2)
343 * => clkdiv = (mclk / f) - 2
344 * Round the divider up so we don't exceed the max
345 * frequency
346 */
347 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
348 if (clk >= 256)
349 clk = 255;
350 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100351 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100352 /*
353 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
354 * => clkdiv = mclk / (2 * f) - 1
355 */
Linus Walleija6a64642009-09-14 12:56:14 +0100356 clk = host->mclk / (2 * desired) - 1;
357 if (clk >= 256)
358 clk = 255;
359 host->cclk = host->mclk / (2 * (clk + 1));
360 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100361
362 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100363 clk |= MCI_CLK_ENABLE;
364 /* This hasn't proven to be worthwhile */
365 /* clk |= MCI_CLK_PWRSAVE; */
366 }
367
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100368 /* Set actual clock for debug */
369 host->mmc->actual_clock = host->cclk;
370
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100371 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100372 clk |= MCI_4BIT_BUS;
373 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100374 clk |= variant->clkreg_8bit_bus_enable;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100375
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900376 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
377 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100378 clk |= variant->clkreg_neg_edge_enable;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100379
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100380 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100381}
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383static void
384mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
385{
386 writel(0, host->base + MMCICOMMAND);
387
Russell Kinge47c2222007-01-08 16:42:51 +0000388 BUG_ON(host->data);
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 host->mrq = NULL;
391 host->cmd = NULL;
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 mmc_request_done(host->mmc, mrq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
395
Linus Walleij2686b4b2010-10-19 12:39:48 +0100396static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
397{
398 void __iomem *base = host->base;
399
400 if (host->singleirq) {
401 unsigned int mask0 = readl(base + MMCIMASK0);
402
403 mask0 &= ~MCI_IRQ1MASK;
404 mask0 |= mask;
405
406 writel(mask0, base + MMCIMASK0);
407 }
408
409 writel(mask, base + MMCIMASK1);
410}
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412static void mmci_stop_data(struct mmci_host *host)
413{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100414 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100415 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 host->data = NULL;
417}
418
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100419static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
420{
421 unsigned int flags = SG_MITER_ATOMIC;
422
423 if (data->flags & MMC_DATA_READ)
424 flags |= SG_MITER_TO_SG;
425 else
426 flags |= SG_MITER_FROM_SG;
427
428 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
429}
430
Russell Kingc8ebae32011-01-11 19:35:53 +0000431/*
432 * All the DMA operation mode stuff goes inside this ifdef.
433 * This assumes that you have a generic DMA device interface,
434 * no custom DMA interfaces are supported.
435 */
436#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500437static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000438{
Russell Kingc8ebae32011-01-11 19:35:53 +0000439 const char *rxname, *txname;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100440 struct variant_data *variant = host->variant;
Russell Kingc8ebae32011-01-11 19:35:53 +0000441
Lee Jones1fd83f02013-05-03 12:51:17 +0100442 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
443 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000444
Per Forlin58c7ccb2011-07-01 18:55:24 +0200445 /* initialize pre request cookie */
446 host->next_data.cookie = 1;
447
Russell Kingc8ebae32011-01-11 19:35:53 +0000448 /*
449 * If only an RX channel is specified, the driver will
450 * attempt to use it bidirectionally, however if it is
451 * is specified but cannot be located, DMA will be disabled.
452 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100453 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000454 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000455
456 if (host->dma_rx_channel)
457 rxname = dma_chan_name(host->dma_rx_channel);
458 else
459 rxname = "none";
460
461 if (host->dma_tx_channel)
462 txname = dma_chan_name(host->dma_tx_channel);
463 else
464 txname = "none";
465
466 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
467 rxname, txname);
468
469 /*
470 * Limit the maximum segment size in any SG entry according to
471 * the parameters of the DMA engine device.
472 */
473 if (host->dma_tx_channel) {
474 struct device *dev = host->dma_tx_channel->device->dev;
475 unsigned int max_seg_size = dma_get_max_seg_size(dev);
476
477 if (max_seg_size < host->mmc->max_seg_size)
478 host->mmc->max_seg_size = max_seg_size;
479 }
480 if (host->dma_rx_channel) {
481 struct device *dev = host->dma_rx_channel->device->dev;
482 unsigned int max_seg_size = dma_get_max_seg_size(dev);
483
484 if (max_seg_size < host->mmc->max_seg_size)
485 host->mmc->max_seg_size = max_seg_size;
486 }
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100487
488 if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
489 if (dml_hw_init(host, host->mmc->parent->of_node))
490 variant->qcom_dml = false;
Russell Kingc8ebae32011-01-11 19:35:53 +0000491}
492
493/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500494 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000495 * so it can be discarded.
496 */
497static inline void mmci_dma_release(struct mmci_host *host)
498{
Russell Kingc8ebae32011-01-11 19:35:53 +0000499 if (host->dma_rx_channel)
500 dma_release_channel(host->dma_rx_channel);
Ulf Hansson8c3a05b2014-05-20 06:45:54 +0200501 if (host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000502 dma_release_channel(host->dma_tx_channel);
503 host->dma_rx_channel = host->dma_tx_channel = NULL;
504}
505
Ulf Hansson653a7612013-01-21 21:29:34 +0100506static void mmci_dma_data_error(struct mmci_host *host)
507{
508 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
509 dmaengine_terminate_all(host->dma_current);
510 host->dma_current = NULL;
511 host->dma_desc_current = NULL;
512 host->data->host_cookie = 0;
513}
514
Russell Kingc8ebae32011-01-11 19:35:53 +0000515static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
516{
Ulf Hansson653a7612013-01-21 21:29:34 +0100517 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000518 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100519
520 if (data->flags & MMC_DATA_READ) {
521 dir = DMA_FROM_DEVICE;
522 chan = host->dma_rx_channel;
523 } else {
524 dir = DMA_TO_DEVICE;
525 chan = host->dma_tx_channel;
526 }
527
528 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
529}
530
531static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
532{
Russell Kingc8ebae32011-01-11 19:35:53 +0000533 u32 status;
534 int i;
535
536 /* Wait up to 1ms for the DMA to complete */
537 for (i = 0; ; i++) {
538 status = readl(host->base + MMCISTATUS);
539 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
540 break;
541 udelay(10);
542 }
543
544 /*
545 * Check to see whether we still have some data left in the FIFO -
546 * this catches DMA controllers which are unable to monitor the
547 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
548 * contiguous buffers. On TX, we'll get a FIFO underrun error.
549 */
550 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100551 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000552 if (!data->error)
553 data->error = -EIO;
554 }
555
Per Forlin58c7ccb2011-07-01 18:55:24 +0200556 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100557 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000558
559 /*
560 * Use of DMA with scatter-gather is impossible.
561 * Give up with DMA and switch back to PIO mode.
562 */
563 if (status & MCI_RXDATAAVLBLMASK) {
564 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
565 mmci_dma_release(host);
566 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100567
568 host->dma_current = NULL;
569 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000570}
571
Ulf Hansson653a7612013-01-21 21:29:34 +0100572/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
573static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
574 struct dma_chan **dma_chan,
575 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000576{
577 struct variant_data *variant = host->variant;
578 struct dma_slave_config conf = {
579 .src_addr = host->phybase + MMCIFIFO,
580 .dst_addr = host->phybase + MMCIFIFO,
581 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
582 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
583 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
584 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530585 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000586 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000587 struct dma_chan *chan;
588 struct dma_device *device;
589 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530590 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000591 int nr_sg;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100592 unsigned long flags = DMA_CTRL_ACK;
Russell Kingc8ebae32011-01-11 19:35:53 +0000593
Russell Kingc8ebae32011-01-11 19:35:53 +0000594 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530595 conf.direction = DMA_DEV_TO_MEM;
596 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000597 chan = host->dma_rx_channel;
598 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530599 conf.direction = DMA_MEM_TO_DEV;
600 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000601 chan = host->dma_tx_channel;
602 }
603
604 /* If there's no DMA channel, fall back to PIO */
605 if (!chan)
606 return -EINVAL;
607
608 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200609 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000610 return -EINVAL;
611
612 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530613 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000614 if (nr_sg == 0)
615 return -EINVAL;
616
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100617 if (host->variant->qcom_dml)
618 flags |= DMA_PREP_INTERRUPT;
619
Russell Kingc8ebae32011-01-11 19:35:53 +0000620 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500621 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100622 conf.direction, flags);
Russell Kingc8ebae32011-01-11 19:35:53 +0000623 if (!desc)
624 goto unmap_exit;
625
Ulf Hansson653a7612013-01-21 21:29:34 +0100626 *dma_chan = chan;
627 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000628
Per Forlin58c7ccb2011-07-01 18:55:24 +0200629 return 0;
630
631 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530632 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200633 return -ENOMEM;
634}
635
Ulf Hansson653a7612013-01-21 21:29:34 +0100636static inline int mmci_dma_prep_data(struct mmci_host *host,
637 struct mmc_data *data)
638{
639 /* Check if next job is already prepared. */
640 if (host->dma_current && host->dma_desc_current)
641 return 0;
642
643 /* No job were prepared thus do it now. */
644 return __mmci_dma_prep_data(host, data, &host->dma_current,
645 &host->dma_desc_current);
646}
647
648static inline int mmci_dma_prep_next(struct mmci_host *host,
649 struct mmc_data *data)
650{
651 struct mmci_host_next *nd = &host->next_data;
652 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
653}
654
Per Forlin58c7ccb2011-07-01 18:55:24 +0200655static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
656{
657 int ret;
658 struct mmc_data *data = host->data;
659
Ulf Hansson653a7612013-01-21 21:29:34 +0100660 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200661 if (ret)
662 return ret;
663
664 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000665 dev_vdbg(mmc_dev(host->mmc),
666 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
667 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200668 dmaengine_submit(host->dma_desc_current);
669 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000670
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100671 if (host->variant->qcom_dml)
672 dml_start_xfer(host, data);
673
Russell Kingc8ebae32011-01-11 19:35:53 +0000674 datactrl |= MCI_DPSM_DMAENABLE;
675
676 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100677 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000678
679 /*
680 * Let the MMCI say when the data is ended and it's time
681 * to fire next DMA request. When that happens, MMCI will
682 * call mmci_data_end()
683 */
684 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
685 host->base + MMCIMASK0);
686 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000687}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200688
689static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
690{
691 struct mmci_host_next *next = &host->next_data;
692
Ulf Hansson653a7612013-01-21 21:29:34 +0100693 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
694 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200695
696 host->dma_desc_current = next->dma_desc;
697 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200698 next->dma_desc = NULL;
699 next->dma_chan = NULL;
700}
701
Linus Walleijd3c6aac2016-11-23 11:02:24 +0100702static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200703{
704 struct mmci_host *host = mmc_priv(mmc);
705 struct mmc_data *data = mrq->data;
706 struct mmci_host_next *nd = &host->next_data;
707
708 if (!data)
709 return;
710
Ulf Hansson653a7612013-01-21 21:29:34 +0100711 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200712
Ulf Hansson653a7612013-01-21 21:29:34 +0100713 if (mmci_validate_data(host, data))
714 return;
715
716 if (!mmci_dma_prep_next(host, data))
717 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200718}
719
720static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
721 int err)
722{
723 struct mmci_host *host = mmc_priv(mmc);
724 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200725
Ulf Hansson653a7612013-01-21 21:29:34 +0100726 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200727 return;
728
Ulf Hansson653a7612013-01-21 21:29:34 +0100729 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200730
Ulf Hansson653a7612013-01-21 21:29:34 +0100731 if (err) {
732 struct mmci_host_next *next = &host->next_data;
733 struct dma_chan *chan;
734 if (data->flags & MMC_DATA_READ)
735 chan = host->dma_rx_channel;
736 else
737 chan = host->dma_tx_channel;
738 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200739
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100740 if (host->dma_desc_current == next->dma_desc)
741 host->dma_desc_current = NULL;
742
743 if (host->dma_current == next->dma_chan)
744 host->dma_current = NULL;
745
Ulf Hansson653a7612013-01-21 21:29:34 +0100746 next->dma_desc = NULL;
747 next->dma_chan = NULL;
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100748 data->host_cookie = 0;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200749 }
750}
751
Russell Kingc8ebae32011-01-11 19:35:53 +0000752#else
753/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200754static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
755{
756}
Russell Kingc8ebae32011-01-11 19:35:53 +0000757static inline void mmci_dma_setup(struct mmci_host *host)
758{
759}
760
761static inline void mmci_dma_release(struct mmci_host *host)
762{
763}
764
765static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
766{
767}
768
Ulf Hansson653a7612013-01-21 21:29:34 +0100769static inline void mmci_dma_finalize(struct mmci_host *host,
770 struct mmc_data *data)
771{
772}
773
Russell Kingc8ebae32011-01-11 19:35:53 +0000774static inline void mmci_dma_data_error(struct mmci_host *host)
775{
776}
777
778static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
779{
780 return -ENOSYS;
781}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200782
783#define mmci_pre_request NULL
784#define mmci_post_request NULL
785
Russell Kingc8ebae32011-01-11 19:35:53 +0000786#endif
787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
789{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100790 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100792 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100794 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
Linus Walleij64de0282010-02-19 01:09:10 +0100796 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
797 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100800 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000801 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Russell King7b09cda2005-07-01 12:02:59 +0100803 clks = (unsigned long long)data->timeout_ns * host->cclk;
Srinivas Kandagatlac4a35762014-06-02 10:08:39 +0100804 do_div(clks, NSEC_PER_SEC);
Russell King7b09cda2005-07-01 12:02:59 +0100805
806 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 base = host->base;
809 writel(timeout, base + MMCIDATATIMER);
810 writel(host->size, base + MMCIDATALENGTH);
811
Russell King3bc87f22006-08-27 13:51:28 +0100812 blksz_bits = ffs(data->blksz) - 1;
813 BUG_ON(1 << blksz_bits != data->blksz);
814
Philippe Langlais1784b152011-03-25 08:51:52 +0100815 if (variant->blksz_datactrl16)
816 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100817 else if (variant->blksz_datactrl4)
818 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
Philippe Langlais1784b152011-03-25 08:51:52 +0100819 else
820 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000821
822 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000824
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100825 if (host->mmc->card && mmc_card_sdio(host->mmc->card)) {
826 u32 clk;
Ulf Hansson7258db72011-12-13 17:05:28 +0100827
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100828 datactrl |= variant->datactrl_mask_sdio;
Ulf Hansson06c1a122012-10-12 14:01:50 +0100829
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100830 /*
831 * The ST Micro variant for SDIO small write transfers
832 * needs to have clock H/W flow control disabled,
833 * otherwise the transfer will not start. The threshold
834 * depends on the rate of MCLK.
835 */
836 if (variant->st_sdio && data->flags & MMC_DATA_WRITE &&
837 (host->size < 8 ||
838 (host->size <= 8 && host->mclk > 50000000)))
839 clk = host->clk_reg & ~variant->clkreg_enable;
840 else
841 clk = host->clk_reg | variant->clkreg_enable;
842
843 mmci_write_clkreg(host, clk);
844 }
Ulf Hansson06c1a122012-10-12 14:01:50 +0100845
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900846 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
847 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100848 datactrl |= variant->datactrl_mask_ddrmode;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100849
Russell Kingc8ebae32011-01-11 19:35:53 +0000850 /*
851 * Attempt to use DMA operation mode, if this
852 * should fail, fall back to PIO mode
853 */
854 if (!mmci_dma_start_data(host, datactrl))
855 return;
856
857 /* IRQ mode, map the SG list for CPU reading/writing */
858 mmci_init_sg(host, data);
859
860 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000862
863 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000864 * If we have less than the fifo 'half-full' threshold to
865 * transfer, trigger a PIO interrupt as soon as any data
866 * is available.
Russell King0425a142006-02-16 16:48:31 +0000867 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000868 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000869 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 } else {
871 /*
872 * We don't actually need to include "FIFO empty" here
873 * since its implicit in "FIFO half empty".
874 */
875 irqmask = MCI_TXFIFOHALFEMPTYMASK;
876 }
877
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100878 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100880 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881}
882
883static void
884mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
885{
886 void __iomem *base = host->base;
887
Linus Walleij64de0282010-02-19 01:09:10 +0100888 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 cmd->opcode, cmd->arg, cmd->flags);
890
891 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
892 writel(0, base + MMCICOMMAND);
Srinivas Kandagatla6adb2a82014-06-02 10:08:57 +0100893 mmci_reg_delay(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 }
895
896 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000897 if (cmd->flags & MMC_RSP_PRESENT) {
898 if (cmd->flags & MMC_RSP_136)
899 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 }
902 if (/*interrupt*/0)
903 c |= MCI_CPSM_INTERRUPT;
904
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +0100905 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
906 c |= host->variant->data_cmd_enable;
907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 host->cmd = cmd;
909
910 writel(cmd->arg, base + MMCIARGUMENT);
911 writel(c, base + MMCICOMMAND);
912}
913
914static void
915mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
916 unsigned int status)
917{
Ulf Hansson1cb9da52014-06-12 14:42:23 +0200918 /* Make sure we have data to handle */
919 if (!data)
920 return;
921
Linus Walleijf20f8f22010-10-19 13:41:24 +0100922 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100923 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
924 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100925 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100926
Russell Kingc8ebae32011-01-11 19:35:53 +0000927 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100928 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000929 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100930 mmci_dma_unmap(host, data);
931 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000932
Russell Kingc8afc9d2011-02-04 09:19:46 +0000933 /*
934 * Calculate how far we are into the transfer. Note that
935 * the data counter gives the number of bytes transferred
936 * on the MMC bus, not on the host side. On reads, this
937 * can be as much as a FIFO-worth of data ahead. This
938 * matters for FIFO overruns only.
939 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100940 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100941 success = data->blksz * data->blocks - remain;
942
Russell Kingc8afc9d2011-02-04 09:19:46 +0000943 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
944 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100945 if (status & MCI_DATACRCFAIL) {
946 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000947 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200948 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100949 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200950 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100951 } else if (status & MCI_STARTBITERR) {
952 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000953 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200954 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000955 } else if (status & MCI_RXOVERRUN) {
956 if (success > host->variant->fifosize)
957 success -= host->variant->fifosize;
958 else
959 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100960 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100961 }
Russell King51d43752011-01-27 10:56:52 +0000962 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100964
Linus Walleij8cb28152011-01-24 15:22:13 +0100965 if (status & MCI_DATABLOCKEND)
966 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100967
Russell Kingccff9b52011-01-30 21:03:50 +0000968 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000969 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100970 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 mmci_stop_data(host);
972
Linus Walleij8cb28152011-01-24 15:22:13 +0100973 if (!data->error)
974 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000975 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100976
Ulf Hansson024629c2013-05-13 15:40:56 +0100977 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 mmci_request_end(host, data->mrq);
979 } else {
980 mmci_start_command(host, data->stop, 0);
981 }
982 }
983}
984
985static void
986mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
987 unsigned int status)
988{
989 void __iomem *base = host->base;
Linus Walleij49adc0c2016-10-25 11:06:06 +0200990 bool sbc;
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200991
992 if (!cmd)
993 return;
994
995 sbc = (cmd == host->mrq->sbc);
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200996
Linus Walleij49adc0c2016-10-25 11:06:06 +0200997 /*
998 * We need to be one of these interrupts to be considered worth
999 * handling. Note that we tag on any latent IRQs postponed
1000 * due to waiting for busy status.
1001 */
1002 if (!((status|host->busy_status) &
1003 (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND)))
Ulf Hanssonad82bfe2014-06-12 15:01:57 +02001004 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +01001005
Linus Walleij49adc0c2016-10-25 11:06:06 +02001006 /*
1007 * ST Micro variant: handle busy detection.
1008 */
1009 if (host->variant->busy_detect) {
1010 bool busy_resp = !!(cmd->flags & MMC_RSP_BUSY);
Ulf Hansson8d94b542014-01-13 16:49:31 +01001011
Linus Walleij49adc0c2016-10-25 11:06:06 +02001012 /* We are busy with a command, return */
1013 if (host->busy_status &&
1014 (status & host->variant->busy_detect_flag))
1015 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +01001016
Linus Walleij49adc0c2016-10-25 11:06:06 +02001017 /*
1018 * We were not busy, but we now got a busy response on
1019 * something that was not an error, and we double-check
1020 * that the special busy status bit is still set before
1021 * proceeding.
1022 */
1023 if (!host->busy_status && busy_resp &&
1024 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
1025 (readl(base + MMCISTATUS) & host->variant->busy_detect_flag)) {
1026 /* Unmask the busy IRQ */
1027 writel(readl(base + MMCIMASK0) |
1028 host->variant->busy_detect_mask,
1029 base + MMCIMASK0);
1030 /*
1031 * Now cache the last response status code (until
1032 * the busy bit goes low), and return.
1033 */
1034 host->busy_status =
1035 status & (MCI_CMDSENT|MCI_CMDRESPEND);
1036 return;
1037 }
1038
1039 /*
1040 * At this point we are not busy with a command, we have
1041 * not received a new busy request, mask the busy IRQ and
1042 * fall through to process the IRQ.
1043 */
1044 if (host->busy_status) {
1045 writel(readl(base + MMCIMASK0) &
1046 ~host->variant->busy_detect_mask,
1047 base + MMCIMASK0);
1048 host->busy_status = 0;
1049 }
Ulf Hansson8d94b542014-01-13 16:49:31 +01001050 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 host->cmd = NULL;
1053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001055 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001057 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +00001058 } else {
1059 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1060 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1061 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1062 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
Ulf Hansson024629c2013-05-13 15:40:56 +01001065 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001066 if (host->data) {
1067 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +01001068 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001069 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +01001070 mmci_dma_unmap(host, host->data);
1071 }
Russell Kinge47c2222007-01-08 16:42:51 +00001072 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001073 }
Ulf Hansson024629c2013-05-13 15:40:56 +01001074 mmci_request_end(host, host->mrq);
1075 } else if (sbc) {
1076 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1078 mmci_start_data(host, cmd->data);
1079 }
1080}
1081
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001082static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1083{
1084 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1085}
1086
1087static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1088{
1089 /*
1090 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1091 * from the fifo range should be used
1092 */
1093 if (status & MCI_RXFIFOHALFFULL)
1094 return host->variant->fifohalfsize;
1095 else if (status & MCI_RXDATAAVLBL)
1096 return 4;
1097
1098 return 0;
1099}
1100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1102{
1103 void __iomem *base = host->base;
1104 char *ptr = buffer;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001105 u32 status = readl(host->base + MMCISTATUS);
Linus Walleij26eed9a2008-04-26 23:39:44 +01001106 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
1108 do {
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001109 int count = host->get_rx_fifocnt(host, status, host_remain);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
1111 if (count > remain)
1112 count = remain;
1113
1114 if (count <= 0)
1115 break;
1116
Ulf Hansson393e5e22011-12-13 17:08:04 +01001117 /*
1118 * SDIO especially may want to send something that is
1119 * not divisible by 4 (as opposed to card sectors
1120 * etc). Therefore make sure to always read the last bytes
1121 * while only doing full 32-bit reads towards the FIFO.
1122 */
1123 if (unlikely(count & 0x3)) {
1124 if (count < 4) {
1125 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001126 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001127 memcpy(ptr, buf, count);
1128 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001129 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001130 count &= ~0x3;
1131 }
1132 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001133 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001134 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
1136 ptr += count;
1137 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001138 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
1140 if (remain == 0)
1141 break;
1142
1143 status = readl(base + MMCISTATUS);
1144 } while (status & MCI_RXDATAAVLBL);
1145
1146 return ptr - buffer;
1147}
1148
1149static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1150{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001151 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 void __iomem *base = host->base;
1153 char *ptr = buffer;
1154
1155 do {
1156 unsigned int count, maxcnt;
1157
Rabin Vincent8301bb62010-08-09 12:57:30 +01001158 maxcnt = status & MCI_TXFIFOEMPTY ?
1159 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 count = min(remain, maxcnt);
1161
Linus Walleij34177802010-10-19 12:43:58 +01001162 /*
Linus Walleij34177802010-10-19 12:43:58 +01001163 * SDIO especially may want to send something that is
1164 * not divisible by 4 (as opposed to card sectors
1165 * etc), and the FIFO only accept full 32-bit writes.
1166 * So compensate by adding +3 on the count, a single
1167 * byte become a 32bit write, 7 bytes will be two
1168 * 32bit writes etc.
1169 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001170 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 ptr += count;
1173 remain -= count;
1174
1175 if (remain == 0)
1176 break;
1177
1178 status = readl(base + MMCISTATUS);
1179 } while (status & MCI_TXFIFOHALFEMPTY);
1180
1181 return ptr - buffer;
1182}
1183
1184/*
1185 * PIO data transfer IRQ handler.
1186 */
David Howells7d12e782006-10-05 14:55:46 +01001187static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001190 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001191 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001193 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 u32 status;
1195
1196 status = readl(base + MMCISTATUS);
1197
Linus Walleij64de0282010-02-19 01:09:10 +01001198 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001200 local_irq_save(flags);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 unsigned int remain, len;
1204 char *buffer;
1205
1206 /*
1207 * For write, we only need to test the half-empty flag
1208 * here - if the FIFO is completely empty, then by
1209 * definition it is more than half empty.
1210 *
1211 * For read, check for data available.
1212 */
1213 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1214 break;
1215
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001216 if (!sg_miter_next(sg_miter))
1217 break;
1218
1219 buffer = sg_miter->addr;
1220 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222 len = 0;
1223 if (status & MCI_RXACTIVE)
1224 len = mmci_pio_read(host, buffer, remain);
1225 if (status & MCI_TXACTIVE)
1226 len = mmci_pio_write(host, buffer, remain, status);
1227
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001228 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 host->size -= len;
1231 remain -= len;
1232
1233 if (remain)
1234 break;
1235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 status = readl(base + MMCISTATUS);
1237 } while (1);
1238
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001239 sg_miter_stop(sg_miter);
1240
1241 local_irq_restore(flags);
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001244 * If we have less than the fifo 'half-full' threshold to transfer,
1245 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001247 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001248 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250 /*
1251 * If we run out of data, disable the data IRQs; this
1252 * prevents a race where the FIFO becomes empty before
1253 * the chip itself has disabled the data path, and
1254 * stops us racing with our data end IRQ.
1255 */
1256 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001257 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1259 }
1260
1261 return IRQ_HANDLED;
1262}
1263
1264/*
1265 * Handle completion of command and data transfers.
1266 */
David Howells7d12e782006-10-05 14:55:46 +01001267static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268{
1269 struct mmci_host *host = dev_id;
1270 u32 status;
1271 int ret = 0;
1272
1273 spin_lock(&host->lock);
1274
1275 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001277
1278 if (host->singleirq) {
1279 if (status & readl(host->base + MMCIMASK1))
1280 mmci_pio_irq(irq, dev_id);
1281
1282 status &= ~MCI_IRQ1MASK;
1283 }
1284
Ulf Hansson8d94b542014-01-13 16:49:31 +01001285 /*
1286 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1287 * enabled) since the HW seems to be triggering the IRQ on both
1288 * edges while monitoring DAT0 for busy completion.
1289 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 status &= readl(host->base + MMCIMASK0);
1291 writel(status, host->base + MMCICLEAR);
1292
Linus Walleij64de0282010-02-19 01:09:10 +01001293 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Ulf Hansson78782892014-06-13 13:21:38 +02001295 if (host->variant->reversed_irq_handling) {
1296 mmci_data_irq(host, host->data, status);
1297 mmci_cmd_irq(host, host->cmd, status);
1298 } else {
1299 mmci_cmd_irq(host, host->cmd, status);
1300 mmci_data_irq(host, host->data, status);
1301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Linus Walleij49adc0c2016-10-25 11:06:06 +02001303 /*
1304 * Don't poll for busy completion in irq context.
1305 */
1306 if (host->variant->busy_detect && host->busy_status)
1307 status &= ~host->variant->busy_detect_flag;
Ulf Hansson8d94b542014-01-13 16:49:31 +01001308
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 ret = 1;
1310 } while (status);
1311
1312 spin_unlock(&host->lock);
1313
1314 return IRQ_RETVAL(ret);
1315}
1316
1317static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1318{
1319 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001320 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
1322 WARN_ON(host->mrq != NULL);
1323
Ulf Hansson653a7612013-01-21 21:29:34 +01001324 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1325 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001326 mmc_request_done(mmc, mrq);
1327 return;
1328 }
1329
Linus Walleij9e943022008-10-24 21:17:50 +01001330 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
1332 host->mrq = mrq;
1333
Per Forlin58c7ccb2011-07-01 18:55:24 +02001334 if (mrq->data)
1335 mmci_get_next_data(host, mrq->data);
1336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1338 mmci_start_data(host, mrq->data);
1339
Ulf Hansson024629c2013-05-13 15:40:56 +01001340 if (mrq->sbc)
1341 mmci_start_command(host, mrq->sbc, 0);
1342 else
1343 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Linus Walleij9e943022008-10-24 21:17:50 +01001345 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346}
1347
1348static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1349{
1350 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001351 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001352 u32 pwr = 0;
1353 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001354 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
Ulf Hanssonbc521812011-12-13 16:57:55 +01001356 if (host->plat->ios_handler &&
1357 host->plat->ios_handler(mmc_dev(mmc), ios))
1358 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 switch (ios->power_mode) {
1361 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001362 if (!IS_ERR(mmc->supply.vmmc))
1363 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001364
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001365 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001366 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001367 host->vqmmc_enabled = false;
1368 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 break;
1371 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001372 if (!IS_ERR(mmc->supply.vmmc))
1373 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1374
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001375 /*
1376 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1377 * and instead uses MCI_PWR_ON so apply whatever value is
1378 * configured in the variant data.
1379 */
1380 pwr |= variant->pwrreg_powerup;
1381
1382 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001384 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001385 ret = regulator_enable(mmc->supply.vqmmc);
1386 if (ret < 0)
1387 dev_err(mmc_dev(mmc),
1388 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001389 else
1390 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001391 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001392
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 pwr |= MCI_PWR_ON;
1394 break;
1395 }
1396
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001397 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1398 /*
1399 * The ST Micro variant has some additional bits
1400 * indicating signal direction for the signals in
1401 * the SD/MMC bus and feedback-clock usage.
1402 */
Ulf Hansson4593df22014-03-21 10:13:05 +01001403 pwr |= host->pwr_reg_add;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001404
1405 if (ios->bus_width == MMC_BUS_WIDTH_4)
1406 pwr &= ~MCI_ST_DATA74DIREN;
1407 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1408 pwr &= (~MCI_ST_DATA74DIREN &
1409 ~MCI_ST_DATA31DIREN &
1410 ~MCI_ST_DATA2DIREN);
1411 }
1412
Linus Walleijcc30d602009-01-04 15:18:54 +01001413 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001414 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001415 pwr |= MCI_ROD;
1416 else {
1417 /*
1418 * The ST Micro variant use the ROD bit for something
1419 * else and only has OD (Open Drain).
1420 */
1421 pwr |= MCI_OD;
1422 }
1423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001425 /*
1426 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1427 * gating the clock, the MCI_PWR_ON bit is cleared.
1428 */
1429 if (!ios->clock && variant->pwrreg_clkgate)
1430 pwr &= ~MCI_PWR_ON;
1431
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001432 if (host->variant->explicit_mclk_control &&
1433 ios->clock != host->clock_cache) {
1434 ret = clk_set_rate(host->clk, ios->clock);
1435 if (ret < 0)
1436 dev_err(mmc_dev(host->mmc),
1437 "Error setting clock rate (%d)\n", ret);
1438 else
1439 host->mclk = clk_get_rate(host->clk);
1440 }
1441 host->clock_cache = ios->clock;
1442
Linus Walleija6a64642009-09-14 12:56:14 +01001443 spin_lock_irqsave(&host->lock, flags);
1444
1445 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001446 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001447 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001448
1449 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450}
1451
Russell King89001442009-07-09 15:16:07 +01001452static int mmci_get_cd(struct mmc_host *mmc)
1453{
1454 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001455 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001456 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001457
Ulf Hanssond2762092014-03-17 13:56:19 +01001458 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001459 if (!plat->status)
1460 return 1; /* Assume always present */
1461
Rabin Vincent29719442010-08-09 12:54:43 +01001462 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001463 }
Russell King74bc8092010-07-29 15:58:59 +01001464 return status;
Russell King89001442009-07-09 15:16:07 +01001465}
1466
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001467static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1468{
1469 int ret = 0;
1470
1471 if (!IS_ERR(mmc->supply.vqmmc)) {
1472
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001473 switch (ios->signal_voltage) {
1474 case MMC_SIGNAL_VOLTAGE_330:
1475 ret = regulator_set_voltage(mmc->supply.vqmmc,
1476 2700000, 3600000);
1477 break;
1478 case MMC_SIGNAL_VOLTAGE_180:
1479 ret = regulator_set_voltage(mmc->supply.vqmmc,
1480 1700000, 1950000);
1481 break;
1482 case MMC_SIGNAL_VOLTAGE_120:
1483 ret = regulator_set_voltage(mmc->supply.vqmmc,
1484 1100000, 1300000);
1485 break;
1486 }
1487
1488 if (ret)
1489 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001490 }
1491
1492 return ret;
1493}
1494
Ulf Hansson01259622013-05-15 20:53:22 +01001495static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001497 .pre_req = mmci_pre_request,
1498 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001500 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001501 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001502 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503};
1504
Ulf Hansson78f87df2014-03-17 15:53:07 +01001505static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1506{
Ulf Hansson4593df22014-03-21 10:13:05 +01001507 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson78f87df2014-03-17 15:53:07 +01001508 int ret = mmc_of_parse(mmc);
Lee Jones000bc9d2012-04-16 10:18:43 +01001509
Ulf Hansson78f87df2014-03-17 15:53:07 +01001510 if (ret)
1511 return ret;
Lee Jones000bc9d2012-04-16 10:18:43 +01001512
Ulf Hansson4593df22014-03-21 10:13:05 +01001513 if (of_get_property(np, "st,sig-dir-dat0", NULL))
1514 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1515 if (of_get_property(np, "st,sig-dir-dat2", NULL))
1516 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1517 if (of_get_property(np, "st,sig-dir-dat31", NULL))
1518 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1519 if (of_get_property(np, "st,sig-dir-dat74", NULL))
1520 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1521 if (of_get_property(np, "st,sig-dir-cmd", NULL))
1522 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1523 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1524 host->pwr_reg_add |= MCI_ST_FBCLKEN;
1525
Lee Jones000bc9d2012-04-16 10:18:43 +01001526 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001527 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001528 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001529 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001530
Ulf Hansson78f87df2014-03-17 15:53:07 +01001531 return 0;
Lee Jones000bc9d2012-04-16 10:18:43 +01001532}
Lee Jones000bc9d2012-04-16 10:18:43 +01001533
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001534static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001535 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001537 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001538 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001539 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 struct mmci_host *host;
1541 struct mmc_host *mmc;
1542 int ret;
1543
Lee Jones000bc9d2012-04-16 10:18:43 +01001544 /* Must have platform data or Device Tree. */
1545 if (!plat && !np) {
1546 dev_err(&dev->dev, "No plat data or DT found\n");
1547 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 }
1549
Lee Jonesb9b52912012-06-12 10:49:51 +01001550 if (!plat) {
1551 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1552 if (!plat)
1553 return -ENOMEM;
1554 }
1555
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
Ulf Hanssonef289982014-03-17 13:56:32 +01001557 if (!mmc)
1558 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
Ulf Hansson78f87df2014-03-17 15:53:07 +01001560 ret = mmci_of_parse(np, mmc);
1561 if (ret)
1562 goto host_free;
1563
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301565 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001566
1567 host->hw_designer = amba_manf(dev);
1568 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001569 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1570 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001571
Ulf Hansson665ba562013-05-13 15:39:17 +01001572 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 if (IS_ERR(host->clk)) {
1574 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 goto host_free;
1576 }
1577
Julia Lawallac940932012-08-26 16:00:59 +00001578 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001580 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001582 if (variant->qcom_fifo)
1583 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1584 else
1585 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1586
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001588 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001590 /*
1591 * According to the spec, mclk is max 100 MHz,
1592 * so we try to adjust the clock down to this,
1593 * (if possible).
1594 */
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +01001595 if (host->mclk > variant->f_max) {
1596 ret = clk_set_rate(host->clk, variant->f_max);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001597 if (ret < 0)
1598 goto clk_disable;
1599 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001600 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1601 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001602 }
Ulf Hanssonef289982014-03-17 13:56:32 +01001603
Russell Kingc8ebae32011-01-11 19:35:53 +00001604 host->phybase = dev->res.start;
Ulf Hanssonef289982014-03-17 13:56:32 +01001605 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1606 if (IS_ERR(host->base)) {
1607 ret = PTR_ERR(host->base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 goto clk_disable;
1609 }
1610
Linus Walleij7f294e42011-07-08 09:57:15 +01001611 /*
1612 * The ARM and ST versions of the block have slightly different
1613 * clock divider equations which means that the minimum divider
1614 * differs too.
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001615 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
Linus Walleij7f294e42011-07-08 09:57:15 +01001616 */
1617 if (variant->st_clkdiv)
1618 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001619 else if (variant->explicit_mclk_control)
1620 mmc->f_min = clk_round_rate(host->clk, 100000);
Linus Walleij7f294e42011-07-08 09:57:15 +01001621 else
1622 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001623 /*
Ulf Hansson78f87df2014-03-17 15:53:07 +01001624 * If no maximum operating frequency is supplied, fall back to use
1625 * the module parameter, which has a (low) default value in case it
1626 * is not specified. Either value must not exceed the clock rate into
Ulf Hansson5080a082014-03-21 10:46:39 +01001627 * the block, of course.
Linus Walleij808d97c2010-04-08 07:39:38 +01001628 */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001629 if (mmc->f_max)
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001630 mmc->f_max = variant->explicit_mclk_control ?
1631 min(variant->f_max, mmc->f_max) :
1632 min(host->mclk, mmc->f_max);
Linus Walleij808d97c2010-04-08 07:39:38 +01001633 else
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001634 mmc->f_max = variant->explicit_mclk_control ?
1635 fmax : min(host->mclk, fmax);
1636
1637
Linus Walleij64de0282010-02-19 01:09:10 +01001638 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1639
Ulf Hansson599c1d52013-01-07 16:22:50 +01001640 /* Get regulators and the supported OCR mask */
Bjorn Andersson9369c972015-03-24 18:39:49 -07001641 ret = mmc_regulator_get_supply(mmc);
1642 if (ret == -EPROBE_DEFER)
1643 goto clk_disable;
1644
Ulf Hansson599c1d52013-01-07 16:22:50 +01001645 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001646 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001647 else if (plat->ocr_mask)
1648 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1649
Ulf Hansson78f87df2014-03-17 15:53:07 +01001650 /* DT takes precedence over platform data. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001651 if (!np) {
1652 if (!plat->cd_invert)
1653 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1654 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Ulf Hansson9dd8a8b2014-03-19 13:54:18 +01001657 /* We support these capabilities. */
1658 mmc->caps |= MMC_CAP_CMD23;
1659
Linus Walleij49adc0c2016-10-25 11:06:06 +02001660 /*
1661 * Enable busy detection.
1662 */
Ulf Hansson8d94b542014-01-13 16:49:31 +01001663 if (variant->busy_detect) {
1664 mmci_ops.card_busy = mmci_card_busy;
Linus Walleij49adc0c2016-10-25 11:06:06 +02001665 /*
1666 * Not all variants have a flag to enable busy detection
1667 * in the DPSM, but if they do, set it here.
1668 */
1669 if (variant->busy_dpsm_flag)
1670 mmci_write_datactrlreg(host,
1671 host->variant->busy_dpsm_flag);
Ulf Hansson8d94b542014-01-13 16:49:31 +01001672 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1673 mmc->max_busy_timeout = 0;
1674 }
1675
1676 mmc->ops = &mmci_ops;
1677
Ulf Hansson70be2082013-01-07 15:35:06 +01001678 /* We support these PM capabilities. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001679 mmc->pm_caps |= MMC_PM_KEEP_POWER;
Ulf Hansson70be2082013-01-07 15:35:06 +01001680
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 /*
1682 * We can do SGIO
1683 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001684 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
1686 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001687 * Since only a certain number of bits are valid in the data length
1688 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1689 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001691 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
1693 /*
1694 * Set the maximum segment size. Since we aren't doing DMA
1695 * (yet) we are only limited by the data length register.
1696 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001697 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001699 /*
1700 * Block size can be up to 2048 bytes, but must be a power of two.
1701 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001702 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001703
Pierre Ossman55db8902006-11-21 17:55:45 +01001704 /*
Will Deacon8f7f6b72012-02-24 11:25:21 +00001705 * Limit the number of blocks transferred so that we don't overflow
1706 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001707 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001708 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 spin_lock_init(&host->lock);
1711
1712 writel(0, host->base + MMCIMASK0);
1713 writel(0, host->base + MMCIMASK1);
1714 writel(0xfff, host->base + MMCICLEAR);
1715
Linus Walleijce437aa2014-08-27 15:13:54 +02001716 /*
1717 * If:
1718 * - not using DT but using a descriptor table, or
1719 * - using a table of descriptors ALONGSIDE DT, or
1720 * look up these descriptors named "cd" and "wp" right here, fail
1721 * silently of these do not exist and proceed to try platform data
1722 */
1723 if (!np) {
Linus Walleij89168b42014-10-02 09:08:46 +02001724 ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001725 if (ret < 0) {
1726 if (ret == -EPROBE_DEFER)
1727 goto clk_disable;
1728 else if (gpio_is_valid(plat->gpio_cd)) {
1729 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1730 if (ret)
1731 goto clk_disable;
1732 }
1733 }
1734
Linus Walleij89168b42014-10-02 09:08:46 +02001735 ret = mmc_gpiod_request_ro(mmc, "wp", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001736 if (ret < 0) {
1737 if (ret == -EPROBE_DEFER)
1738 goto clk_disable;
1739 else if (gpio_is_valid(plat->gpio_wp)) {
1740 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1741 if (ret)
1742 goto clk_disable;
1743 }
1744 }
Russell King89001442009-07-09 15:16:07 +01001745 }
1746
Ulf Hanssonef289982014-03-17 13:56:32 +01001747 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1748 DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001750 goto clk_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751
Russell Kingdfb851852012-05-03 11:33:15 +01001752 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001753 host->singleirq = true;
1754 else {
Ulf Hanssonef289982014-03-17 13:56:32 +01001755 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1756 IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001757 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001758 goto clk_disable;
Linus Walleij2686b4b2010-10-19 12:39:48 +01001759 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Linus Walleij8cb28152011-01-24 15:22:13 +01001761 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
1763 amba_set_drvdata(dev, mmc);
1764
Russell Kingc8ebae32011-01-11 19:35:53 +00001765 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1766 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1767 amba_rev(dev), (unsigned long long)dev->res.start,
1768 dev->irq[0], dev->irq[1]);
1769
1770 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001772 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1773 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001774
Russell King8c11a942010-12-28 19:40:40 +00001775 mmc_add_host(mmc);
1776
Ulf Hansson6f2d3c82014-12-11 14:35:55 +01001777 pm_runtime_put(&dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 return 0;
1779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001781 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 host_free:
1783 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return ret;
1785}
1786
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001787static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788{
1789 struct mmc_host *mmc = amba_get_drvdata(dev);
1790
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 if (mmc) {
1792 struct mmci_host *host = mmc_priv(mmc);
1793
Russell King1c3be362011-08-14 09:17:05 +01001794 /*
1795 * Undo pm_runtime_put() in probe. We use the _sync
1796 * version here so that we can access the primecell.
1797 */
1798 pm_runtime_get_sync(&dev->dev);
1799
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 mmc_remove_host(mmc);
1801
1802 writel(0, host->base + MMCIMASK0);
1803 writel(0, host->base + MMCIMASK1);
1804
1805 writel(0, host->base + MMCICOMMAND);
1806 writel(0, host->base + MMCIDATACTRL);
1807
Russell Kingc8ebae32011-01-11 19:35:53 +00001808 mmci_dma_release(host);
Julia Lawallac940932012-08-26 16:00:59 +00001809 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 }
1812
1813 return 0;
1814}
1815
Ulf Hansson571dce42014-01-23 00:38:00 +01001816#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001817static void mmci_save(struct mmci_host *host)
1818{
1819 unsigned long flags;
1820
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001821 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001822
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001823 writel(0, host->base + MMCIMASK0);
1824 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001825 writel(0, host->base + MMCIDATACTRL);
1826 writel(0, host->base + MMCIPOWER);
1827 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001828 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001829 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001830
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001831 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001832}
1833
1834static void mmci_restore(struct mmci_host *host)
1835{
1836 unsigned long flags;
1837
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001838 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001839
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001840 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001841 writel(host->clk_reg, host->base + MMCICLOCK);
1842 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1843 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001844 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001845 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1846 mmci_reg_delay(host);
1847
1848 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001849}
1850
Ulf Hansson82592932013-01-09 11:15:26 +01001851static int mmci_runtime_suspend(struct device *dev)
1852{
1853 struct amba_device *adev = to_amba_device(dev);
1854 struct mmc_host *mmc = amba_get_drvdata(adev);
1855
1856 if (mmc) {
1857 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001858 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001859 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001860 clk_disable_unprepare(host->clk);
1861 }
1862
1863 return 0;
1864}
1865
1866static int mmci_runtime_resume(struct device *dev)
1867{
1868 struct amba_device *adev = to_amba_device(dev);
1869 struct mmc_host *mmc = amba_get_drvdata(adev);
1870
1871 if (mmc) {
1872 struct mmci_host *host = mmc_priv(mmc);
1873 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001874 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001875 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001876 }
1877
1878 return 0;
1879}
1880#endif
1881
Ulf Hansson48fa7002011-12-13 16:59:34 +01001882static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001883 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1884 pm_runtime_force_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +01001885 SET_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001886};
1887
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888static struct amba_id mmci_ids[] = {
1889 {
1890 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001891 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001892 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 },
1894 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001895 .id = 0x01041180,
1896 .mask = 0xff0fffff,
1897 .data = &variant_arm_extended_fifo,
1898 },
1899 {
Pawel Moll3a372982013-01-24 14:12:45 +01001900 .id = 0x02041180,
1901 .mask = 0xff0fffff,
1902 .data = &variant_arm_extended_fifo_hwfc,
1903 },
1904 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 .id = 0x00041181,
1906 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001907 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001909 /* ST Micro variants */
1910 {
1911 .id = 0x00180180,
1912 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001913 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001914 },
1915 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001916 .id = 0x10180180,
1917 .mask = 0xf0ffffff,
1918 .data = &variant_nomadik,
1919 },
1920 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001921 .id = 0x00280180,
1922 .mask = 0x00ffffff,
Linus Walleij0bcb7ef2016-01-04 02:21:55 +01001923 .data = &variant_nomadik,
Rabin Vincent4956e102010-07-21 12:54:40 +01001924 },
1925 {
1926 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001927 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001928 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001929 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001930 {
1931 .id = 0x10480180,
1932 .mask = 0xf0ffffff,
1933 .data = &variant_ux500v2,
1934 },
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +01001935 /* Qualcomm variants */
1936 {
1937 .id = 0x00051180,
1938 .mask = 0x000fffff,
1939 .data = &variant_qcom,
1940 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 { 0, 0 },
1942};
1943
Dave Martin9f998352011-10-05 15:15:21 +01001944MODULE_DEVICE_TABLE(amba, mmci_ids);
1945
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946static struct amba_driver mmci_driver = {
1947 .drv = {
1948 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001949 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 },
1951 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001952 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 .id_table = mmci_ids,
1954};
1955
viresh kumar9e5ed092012-03-15 10:40:38 +01001956module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958module_param(fmax, uint, 0444);
1959
1960MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1961MODULE_LICENSE("GPL");