Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 20 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 21 | * SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Jesse Barnes <jbarnes@virtuousgeek.org> |
| 25 | * |
| 26 | * New plane/sprite handling. |
| 27 | * |
| 28 | * The older chips had a separate interface for programming plane related |
| 29 | * registers; newer ones are much simpler and we can use the new DRM plane |
| 30 | * support. |
| 31 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/drm_crtc.h> |
| 34 | #include <drm/drm_fourcc.h> |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 35 | #include <drm/drm_rect.h> |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 36 | #include <drm/drm_atomic.h> |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 37 | #include <drm/drm_plane_helper.h> |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 38 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 39 | #include "intel_frontbuffer.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 40 | #include <drm/i915_drm.h> |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 41 | #include "i915_drv.h" |
| 42 | |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 43 | static bool |
| 44 | format_is_yuv(uint32_t format) |
| 45 | { |
| 46 | switch (format) { |
| 47 | case DRM_FORMAT_YUYV: |
| 48 | case DRM_FORMAT_UYVY: |
| 49 | case DRM_FORMAT_VYUY: |
| 50 | case DRM_FORMAT_YVYU: |
| 51 | return true; |
| 52 | default: |
| 53 | return false; |
| 54 | } |
| 55 | } |
| 56 | |
Ville Syrjälä | dfd2e9a | 2016-05-18 11:34:38 +0300 | [diff] [blame] | 57 | int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode, |
| 58 | int usecs) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 59 | { |
| 60 | /* paranoia */ |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 61 | if (!adjusted_mode->crtc_htotal) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 62 | return 1; |
| 63 | |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 64 | return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock, |
| 65 | 1000 * adjusted_mode->crtc_htotal); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 66 | } |
| 67 | |
Ander Conselvan de Oliveira | 26ff276 | 2014-10-28 15:10:12 +0200 | [diff] [blame] | 68 | /** |
| 69 | * intel_pipe_update_start() - start update of a set of display registers |
| 70 | * @crtc: the crtc of which the registers are going to be updated |
| 71 | * @start_vbl_count: vblank counter return pointer used for error checking |
| 72 | * |
| 73 | * Mark the start of an update to pipe registers that should be updated |
| 74 | * atomically regarding vblank. If the next vblank will happens within |
| 75 | * the next 100 us, this function waits until the vblank passes. |
| 76 | * |
| 77 | * After a successful call to this function, interrupts will be disabled |
| 78 | * until a subsequent call to intel_pipe_update_end(). That is done to |
| 79 | * avoid random delays. The value written to @start_vbl_count should be |
| 80 | * supplied to intel_pipe_update_end() for error checking. |
Ander Conselvan de Oliveira | 26ff276 | 2014-10-28 15:10:12 +0200 | [diff] [blame] | 81 | */ |
Maarten Lankhorst | 34e0adb | 2015-08-31 13:04:25 +0200 | [diff] [blame] | 82 | void intel_pipe_update_start(struct intel_crtc *crtc) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 83 | { |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 84 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 85 | long timeout = msecs_to_jiffies_timeout(1); |
| 86 | int scanline, min, max, vblank_start; |
Ville Syrjälä | 210871b | 2014-05-22 19:00:50 +0300 | [diff] [blame] | 87 | wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 88 | DEFINE_WAIT(wait); |
| 89 | |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 90 | vblank_start = adjusted_mode->crtc_vblank_start; |
| 91 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 92 | vblank_start = DIV_ROUND_UP(vblank_start, 2); |
| 93 | |
| 94 | /* FIXME needs to be calibrated sensibly */ |
Ville Syrjälä | dfd2e9a | 2016-05-18 11:34:38 +0300 | [diff] [blame] | 95 | min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 96 | max = vblank_start - 1; |
| 97 | |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 98 | local_irq_disable(); |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 99 | |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 100 | if (min <= 0 || max <= 0) |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 101 | return; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 102 | |
Daniel Vetter | 1e3feef | 2015-02-13 21:03:45 +0100 | [diff] [blame] | 103 | if (WARN_ON(drm_crtc_vblank_get(&crtc->base))) |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 104 | return; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 105 | |
Jesse Barnes | d637ce3 | 2015-09-17 08:08:32 -0700 | [diff] [blame] | 106 | crtc->debug.min_vbl = min; |
| 107 | crtc->debug.max_vbl = max; |
| 108 | trace_i915_pipe_update_start(crtc); |
Ville Syrjälä | 25ef284 | 2014-04-29 13:35:48 +0300 | [diff] [blame] | 109 | |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 110 | for (;;) { |
| 111 | /* |
| 112 | * prepare_to_wait() has a memory barrier, which guarantees |
| 113 | * other CPUs can see the task state update by the time we |
| 114 | * read the scanline. |
| 115 | */ |
Ville Syrjälä | 210871b | 2014-05-22 19:00:50 +0300 | [diff] [blame] | 116 | prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 117 | |
| 118 | scanline = intel_get_crtc_scanline(crtc); |
| 119 | if (scanline < min || scanline > max) |
| 120 | break; |
| 121 | |
| 122 | if (timeout <= 0) { |
| 123 | DRM_ERROR("Potential atomic update failure on pipe %c\n", |
| 124 | pipe_name(crtc->pipe)); |
| 125 | break; |
| 126 | } |
| 127 | |
| 128 | local_irq_enable(); |
| 129 | |
| 130 | timeout = schedule_timeout(timeout); |
| 131 | |
| 132 | local_irq_disable(); |
| 133 | } |
| 134 | |
Ville Syrjälä | 210871b | 2014-05-22 19:00:50 +0300 | [diff] [blame] | 135 | finish_wait(wq, &wait); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 136 | |
Daniel Vetter | 1e3feef | 2015-02-13 21:03:45 +0100 | [diff] [blame] | 137 | drm_crtc_vblank_put(&crtc->base); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 138 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 139 | crtc->debug.scanline_start = scanline; |
| 140 | crtc->debug.start_vbl_time = ktime_get(); |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 141 | crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 142 | |
Jesse Barnes | d637ce3 | 2015-09-17 08:08:32 -0700 | [diff] [blame] | 143 | trace_i915_pipe_update_vblank_evaded(crtc); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 144 | } |
| 145 | |
Ander Conselvan de Oliveira | 26ff276 | 2014-10-28 15:10:12 +0200 | [diff] [blame] | 146 | /** |
| 147 | * intel_pipe_update_end() - end update of a set of display registers |
| 148 | * @crtc: the crtc of which the registers were updated |
| 149 | * @start_vbl_count: start vblank counter (used for error checking) |
| 150 | * |
| 151 | * Mark the end of an update started with intel_pipe_update_start(). This |
| 152 | * re-enables interrupts and verifies the update was actually completed |
| 153 | * before a vblank using the value of @start_vbl_count. |
| 154 | */ |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 155 | void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 156 | { |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 157 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 158 | int scanline_end = intel_get_crtc_scanline(crtc); |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 159 | u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc); |
Maarten Lankhorst | 85a62bf | 2015-09-01 12:15:33 +0200 | [diff] [blame] | 160 | ktime_t end_vbl_time = ktime_get(); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 161 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 162 | if (work) { |
| 163 | work->flip_queued_vblank = end_vbl_count; |
| 164 | smp_mb__before_atomic(); |
| 165 | atomic_set(&work->pending, 1); |
| 166 | } |
| 167 | |
Jesse Barnes | d637ce3 | 2015-09-17 08:08:32 -0700 | [diff] [blame] | 168 | trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end); |
Ville Syrjälä | 25ef284 | 2014-04-29 13:35:48 +0300 | [diff] [blame] | 169 | |
Daniel Vetter | 1f7528c | 2016-06-13 16:13:45 +0200 | [diff] [blame] | 170 | /* We're still in the vblank-evade critical section, this can't race. |
| 171 | * Would be slightly nice to just grab the vblank count and arm the |
| 172 | * event outside of the critical section - the spinlock might spin for a |
| 173 | * while ... */ |
| 174 | if (crtc->base.state->event) { |
| 175 | WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0); |
| 176 | |
| 177 | spin_lock(&crtc->base.dev->event_lock); |
| 178 | drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event); |
| 179 | spin_unlock(&crtc->base.dev->event_lock); |
| 180 | |
| 181 | crtc->base.state->event = NULL; |
| 182 | } |
| 183 | |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 184 | local_irq_enable(); |
| 185 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 186 | if (crtc->debug.start_vbl_count && |
| 187 | crtc->debug.start_vbl_count != end_vbl_count) { |
| 188 | DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n", |
| 189 | pipe_name(pipe), crtc->debug.start_vbl_count, |
| 190 | end_vbl_count, |
| 191 | ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time), |
| 192 | crtc->debug.min_vbl, crtc->debug.max_vbl, |
| 193 | crtc->debug.scanline_start, scanline_end); |
| 194 | } |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 195 | } |
| 196 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 197 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 198 | skl_update_plane(struct drm_plane *drm_plane, |
| 199 | const struct intel_crtc_state *crtc_state, |
| 200 | const struct intel_plane_state *plane_state) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 201 | { |
| 202 | struct drm_device *dev = drm_plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 203 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 204 | struct intel_plane *intel_plane = to_intel_plane(drm_plane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 205 | struct drm_framebuffer *fb = plane_state->base.fb; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 206 | const struct skl_wm_values *wm = &dev_priv->wm.skl_results; |
| 207 | struct drm_crtc *crtc = crtc_state->base.crtc; |
| 208 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 209 | const int pipe = intel_plane->pipe; |
| 210 | const int plane = intel_plane->plane + 1; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 211 | u32 plane_ctl; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 212 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 213 | u32 surf_addr = plane_state->main.offset; |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 214 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 215 | u32 stride = skl_plane_stride(fb, 0, rotation); |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 216 | int crtc_x = plane_state->base.dst.x1; |
| 217 | int crtc_y = plane_state->base.dst.y1; |
| 218 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 219 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 220 | uint32_t x = plane_state->main.x; |
| 221 | uint32_t y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 222 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 223 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 224 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 225 | plane_ctl = PLANE_CTL_ENABLE | |
Bob Paauwe | e12c8ce | 2015-08-27 13:46:30 -0700 | [diff] [blame] | 226 | PLANE_CTL_PIPE_GAMMA_ENABLE | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 227 | PLANE_CTL_PIPE_CSC_ENABLE; |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 228 | |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 229 | plane_ctl |= skl_plane_ctl_format(fb->pixel_format); |
| 230 | plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 231 | |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 232 | plane_ctl |= skl_plane_ctl_rotation(rotation); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 233 | |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 234 | if (wm->dirty_pipes & drm_crtc_mask(crtc)) |
| 235 | skl_write_plane_wm(intel_crtc, wm, plane); |
| 236 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 237 | if (key->flags) { |
| 238 | I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value); |
| 239 | I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value); |
| 240 | I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask); |
| 241 | } |
| 242 | |
| 243 | if (key->flags & I915_SET_COLORKEY_DESTINATION) |
| 244 | plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION; |
| 245 | else if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 246 | plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE; |
| 247 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 248 | /* Sizes are 0 based */ |
| 249 | src_w--; |
| 250 | src_h--; |
| 251 | crtc_w--; |
| 252 | crtc_h--; |
| 253 | |
| 254 | I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x); |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 255 | I915_WRITE(PLANE_STRIDE(pipe, plane), stride); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 256 | I915_WRITE(PLANE_SIZE(pipe, plane), (src_h << 16) | src_w); |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 257 | |
| 258 | /* program plane scaler */ |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 259 | if (plane_state->scaler_id >= 0) { |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 260 | int scaler_id = plane_state->scaler_id; |
Imre Deak | 7494bcd | 2016-05-12 16:18:49 +0300 | [diff] [blame] | 261 | const struct intel_scaler *scaler; |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 262 | |
| 263 | DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane, |
| 264 | PS_PLANE_SEL(plane)); |
Imre Deak | 7494bcd | 2016-05-12 16:18:49 +0300 | [diff] [blame] | 265 | |
| 266 | scaler = &crtc_state->scaler_state.scalers[scaler_id]; |
| 267 | |
| 268 | I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), |
| 269 | PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode); |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 270 | I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0); |
| 271 | I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y); |
| 272 | I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), |
| 273 | ((crtc_w + 1) << 16)|(crtc_h + 1)); |
| 274 | |
| 275 | I915_WRITE(PLANE_POS(pipe, plane), 0); |
| 276 | } else { |
| 277 | I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x); |
| 278 | } |
| 279 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 280 | I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 281 | I915_WRITE(PLANE_SURF(pipe, plane), |
| 282 | intel_fb_gtt_offset(fb, rotation) + surf_addr); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 283 | POSTING_READ(PLANE_SURF(pipe, plane)); |
| 284 | } |
| 285 | |
| 286 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 287 | skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 288 | { |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 289 | struct drm_device *dev = dplane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 290 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 291 | struct intel_plane *intel_plane = to_intel_plane(dplane); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 292 | const int pipe = intel_plane->pipe; |
| 293 | const int plane = intel_plane->plane + 1; |
| 294 | |
Lyude | ccebc23 | 2016-08-29 12:31:27 -0400 | [diff] [blame] | 295 | /* |
| 296 | * We only populate skl_results on watermark updates, and if the |
| 297 | * plane's visiblity isn't actually changing neither is its watermarks. |
| 298 | */ |
| 299 | if (!dplane->state->visible) |
| 300 | skl_write_plane_wm(to_intel_crtc(crtc), |
| 301 | &dev_priv->wm.skl_results, plane); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 302 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 303 | I915_WRITE(PLANE_CTL(pipe, plane), 0); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 304 | |
Ville Syrjälä | 2ddc1da | 2015-03-19 17:57:14 +0200 | [diff] [blame] | 305 | I915_WRITE(PLANE_SURF(pipe, plane), 0); |
| 306 | POSTING_READ(PLANE_SURF(pipe, plane)); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 307 | } |
| 308 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 309 | static void |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 310 | chv_update_csc(struct intel_plane *intel_plane, uint32_t format) |
| 311 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 312 | struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev); |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 313 | int plane = intel_plane->plane; |
| 314 | |
| 315 | /* Seems RGB data bypasses the CSC always */ |
| 316 | if (!format_is_yuv(format)) |
| 317 | return; |
| 318 | |
| 319 | /* |
| 320 | * BT.601 limited range YCbCr -> full range RGB |
| 321 | * |
| 322 | * |r| | 6537 4769 0| |cr | |
| 323 | * |g| = |-3330 4769 -1605| x |y-64| |
| 324 | * |b| | 0 4769 8263| |cb | |
| 325 | * |
| 326 | * Cb and Cr apparently come in as signed already, so no |
| 327 | * need for any offset. For Y we need to remove the offset. |
| 328 | */ |
| 329 | I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64)); |
| 330 | I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0)); |
| 331 | I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0)); |
| 332 | |
| 333 | I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537)); |
| 334 | I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0)); |
| 335 | I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769)); |
| 336 | I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0)); |
| 337 | I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263)); |
| 338 | |
| 339 | I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64)); |
| 340 | I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448)); |
| 341 | I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448)); |
| 342 | |
| 343 | I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0)); |
| 344 | I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0)); |
| 345 | I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0)); |
| 346 | } |
| 347 | |
| 348 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 349 | vlv_update_plane(struct drm_plane *dplane, |
| 350 | const struct intel_crtc_state *crtc_state, |
| 351 | const struct intel_plane_state *plane_state) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 352 | { |
| 353 | struct drm_device *dev = dplane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 354 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 355 | struct intel_plane *intel_plane = to_intel_plane(dplane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 356 | struct drm_framebuffer *fb = plane_state->base.fb; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 357 | int pipe = intel_plane->pipe; |
| 358 | int plane = intel_plane->plane; |
| 359 | u32 sprctl; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 360 | u32 sprsurf_offset, linear_offset; |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 361 | unsigned int rotation = dplane->state->rotation; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 362 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 363 | int crtc_x = plane_state->base.dst.x1; |
| 364 | int crtc_y = plane_state->base.dst.y1; |
| 365 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 366 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
| 367 | uint32_t x = plane_state->base.src.x1 >> 16; |
| 368 | uint32_t y = plane_state->base.src.y1 >> 16; |
| 369 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 370 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 371 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 372 | sprctl = SP_ENABLE; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 373 | |
| 374 | switch (fb->pixel_format) { |
| 375 | case DRM_FORMAT_YUYV: |
| 376 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV; |
| 377 | break; |
| 378 | case DRM_FORMAT_YVYU: |
| 379 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU; |
| 380 | break; |
| 381 | case DRM_FORMAT_UYVY: |
| 382 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY; |
| 383 | break; |
| 384 | case DRM_FORMAT_VYUY: |
| 385 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY; |
| 386 | break; |
| 387 | case DRM_FORMAT_RGB565: |
| 388 | sprctl |= SP_FORMAT_BGR565; |
| 389 | break; |
| 390 | case DRM_FORMAT_XRGB8888: |
| 391 | sprctl |= SP_FORMAT_BGRX8888; |
| 392 | break; |
| 393 | case DRM_FORMAT_ARGB8888: |
| 394 | sprctl |= SP_FORMAT_BGRA8888; |
| 395 | break; |
| 396 | case DRM_FORMAT_XBGR2101010: |
| 397 | sprctl |= SP_FORMAT_RGBX1010102; |
| 398 | break; |
| 399 | case DRM_FORMAT_ABGR2101010: |
| 400 | sprctl |= SP_FORMAT_RGBA1010102; |
| 401 | break; |
| 402 | case DRM_FORMAT_XBGR8888: |
| 403 | sprctl |= SP_FORMAT_RGBX8888; |
| 404 | break; |
| 405 | case DRM_FORMAT_ABGR8888: |
| 406 | sprctl |= SP_FORMAT_RGBA8888; |
| 407 | break; |
| 408 | default: |
| 409 | /* |
| 410 | * If we get here one of the upper layers failed to filter |
| 411 | * out the unsupported plane formats |
| 412 | */ |
| 413 | BUG(); |
| 414 | break; |
| 415 | } |
| 416 | |
Ville Syrjälä | 4ea67bc | 2013-11-18 18:32:38 -0800 | [diff] [blame] | 417 | /* |
| 418 | * Enable gamma to match primary/cursor plane behaviour. |
| 419 | * FIXME should be user controllable via propertiesa. |
| 420 | */ |
| 421 | sprctl |= SP_GAMMA_ENABLE; |
| 422 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 423 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 424 | sprctl |= SP_TILED; |
| 425 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 426 | /* Sizes are 0 based */ |
| 427 | src_w--; |
| 428 | src_h--; |
| 429 | crtc_w--; |
| 430 | crtc_h--; |
| 431 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 432 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
| 433 | sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 434 | |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 435 | if (rotation == DRM_ROTATE_180) { |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 436 | sprctl |= SP_ROTATE_180; |
| 437 | |
| 438 | x += src_w; |
| 439 | y += src_h; |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 440 | } |
| 441 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 442 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 443 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 444 | if (key->flags) { |
| 445 | I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value); |
| 446 | I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value); |
| 447 | I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask); |
| 448 | } |
| 449 | |
| 450 | if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 451 | sprctl |= SP_SOURCE_KEY; |
| 452 | |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 453 | if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) |
| 454 | chv_update_csc(intel_plane, fb->pixel_format); |
| 455 | |
Ville Syrjälä | ca6ad02 | 2014-01-17 20:09:03 +0200 | [diff] [blame] | 456 | I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]); |
| 457 | I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x); |
| 458 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 459 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 460 | I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x); |
| 461 | else |
| 462 | I915_WRITE(SPLINOFF(pipe, plane), linear_offset); |
| 463 | |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 464 | I915_WRITE(SPCONSTALPHA(pipe, plane), 0); |
| 465 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 466 | I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w); |
| 467 | I915_WRITE(SPCNTR(pipe, plane), sprctl); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 468 | I915_WRITE(SPSURF(pipe, plane), |
| 469 | intel_fb_gtt_offset(fb, rotation) + sprsurf_offset); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 470 | POSTING_READ(SPSURF(pipe, plane)); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 471 | } |
| 472 | |
| 473 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 474 | vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 475 | { |
| 476 | struct drm_device *dev = dplane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 477 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 478 | struct intel_plane *intel_plane = to_intel_plane(dplane); |
| 479 | int pipe = intel_plane->pipe; |
| 480 | int plane = intel_plane->plane; |
| 481 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 482 | I915_WRITE(SPCNTR(pipe, plane), 0); |
| 483 | |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 484 | I915_WRITE(SPSURF(pipe, plane), 0); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 485 | POSTING_READ(SPSURF(pipe, plane)); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 486 | } |
| 487 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 488 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 489 | ivb_update_plane(struct drm_plane *plane, |
| 490 | const struct intel_crtc_state *crtc_state, |
| 491 | const struct intel_plane_state *plane_state) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 492 | { |
| 493 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 494 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 495 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 496 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 497 | enum pipe pipe = intel_plane->pipe; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 498 | u32 sprctl, sprscale = 0; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 499 | u32 sprsurf_offset, linear_offset; |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 500 | unsigned int rotation = plane_state->base.rotation; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 501 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 502 | int crtc_x = plane_state->base.dst.x1; |
| 503 | int crtc_y = plane_state->base.dst.y1; |
| 504 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 505 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
| 506 | uint32_t x = plane_state->base.src.x1 >> 16; |
| 507 | uint32_t y = plane_state->base.src.y1 >> 16; |
| 508 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 509 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 510 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 511 | sprctl = SPRITE_ENABLE; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 512 | |
| 513 | switch (fb->pixel_format) { |
| 514 | case DRM_FORMAT_XBGR8888: |
Vijay Purushothaman | 5ee3691 | 2012-08-23 12:08:57 +0530 | [diff] [blame] | 515 | sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 516 | break; |
| 517 | case DRM_FORMAT_XRGB8888: |
Vijay Purushothaman | 5ee3691 | 2012-08-23 12:08:57 +0530 | [diff] [blame] | 518 | sprctl |= SPRITE_FORMAT_RGBX888; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 519 | break; |
| 520 | case DRM_FORMAT_YUYV: |
| 521 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 522 | break; |
| 523 | case DRM_FORMAT_YVYU: |
| 524 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 525 | break; |
| 526 | case DRM_FORMAT_UYVY: |
| 527 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 528 | break; |
| 529 | case DRM_FORMAT_VYUY: |
| 530 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 531 | break; |
| 532 | default: |
Ville Syrjälä | 28d491d | 2012-10-31 17:50:21 +0200 | [diff] [blame] | 533 | BUG(); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 534 | } |
| 535 | |
Ville Syrjälä | 4ea67bc | 2013-11-18 18:32:38 -0800 | [diff] [blame] | 536 | /* |
| 537 | * Enable gamma to match primary/cursor plane behaviour. |
| 538 | * FIXME should be user controllable via propertiesa. |
| 539 | */ |
| 540 | sprctl |= SPRITE_GAMMA_ENABLE; |
| 541 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 542 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 543 | sprctl |= SPRITE_TILED; |
| 544 | |
Ville Syrjälä | b42c600 | 2013-11-03 13:47:27 +0200 | [diff] [blame] | 545 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Paulo Zanoni | 1f5d76d | 2013-08-23 19:51:28 -0300 | [diff] [blame] | 546 | sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE; |
| 547 | else |
| 548 | sprctl |= SPRITE_TRICKLE_FEED_DISABLE; |
| 549 | |
Ville Syrjälä | 6bbfa1c | 2013-11-02 21:07:39 -0700 | [diff] [blame] | 550 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 551 | sprctl |= SPRITE_PIPE_CSC_ENABLE; |
| 552 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 553 | /* Sizes are 0 based */ |
| 554 | src_w--; |
| 555 | src_h--; |
| 556 | crtc_w--; |
| 557 | crtc_h--; |
| 558 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 559 | if (crtc_w != src_w || crtc_h != src_h) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 560 | sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 561 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 562 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
| 563 | sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 564 | |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 565 | if (rotation == DRM_ROTATE_180) { |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 566 | sprctl |= SPRITE_ROTATE_180; |
| 567 | |
| 568 | /* HSW and BDW does this automagically in hardware */ |
| 569 | if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) { |
| 570 | x += src_w; |
| 571 | y += src_h; |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 572 | } |
| 573 | } |
| 574 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 575 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 576 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 577 | if (key->flags) { |
| 578 | I915_WRITE(SPRKEYVAL(pipe), key->min_value); |
| 579 | I915_WRITE(SPRKEYMAX(pipe), key->max_value); |
| 580 | I915_WRITE(SPRKEYMSK(pipe), key->channel_mask); |
| 581 | } |
| 582 | |
| 583 | if (key->flags & I915_SET_COLORKEY_DESTINATION) |
| 584 | sprctl |= SPRITE_DEST_KEY; |
| 585 | else if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 586 | sprctl |= SPRITE_SOURCE_KEY; |
| 587 | |
Ville Syrjälä | ca6ad02 | 2014-01-17 20:09:03 +0200 | [diff] [blame] | 588 | I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]); |
| 589 | I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x); |
| 590 | |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 591 | /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET |
| 592 | * register */ |
Paulo Zanoni | b3dc685 | 2013-11-02 21:07:33 -0700 | [diff] [blame] | 593 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 594 | I915_WRITE(SPROFFSET(pipe), (y << 16) | x); |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 595 | else if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 596 | I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x); |
| 597 | else |
| 598 | I915_WRITE(SPRLINOFF(pipe), linear_offset); |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 599 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 600 | I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w); |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 601 | if (intel_plane->can_scale) |
| 602 | I915_WRITE(SPRSCALE(pipe), sprscale); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 603 | I915_WRITE(SPRCTL(pipe), sprctl); |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 604 | I915_WRITE(SPRSURF(pipe), |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 605 | intel_fb_gtt_offset(fb, rotation) + sprsurf_offset); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 606 | POSTING_READ(SPRSURF(pipe)); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 607 | } |
| 608 | |
| 609 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 610 | ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 611 | { |
| 612 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 613 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 614 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 615 | int pipe = intel_plane->pipe; |
| 616 | |
Ville Syrjälä | c562657 | 2015-10-15 17:04:04 +0300 | [diff] [blame] | 617 | I915_WRITE(SPRCTL(pipe), 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 618 | /* Can't leave the scaler enabled... */ |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 619 | if (intel_plane->can_scale) |
| 620 | I915_WRITE(SPRSCALE(pipe), 0); |
Ville Syrjälä | 5b633d6 | 2014-04-29 13:35:47 +0300 | [diff] [blame] | 621 | |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 622 | I915_WRITE(SPRSURF(pipe), 0); |
| 623 | POSTING_READ(SPRSURF(pipe)); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 624 | } |
| 625 | |
| 626 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 627 | ilk_update_plane(struct drm_plane *plane, |
| 628 | const struct intel_crtc_state *crtc_state, |
| 629 | const struct intel_plane_state *plane_state) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 630 | { |
| 631 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 632 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 633 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 634 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 2bd3c3c | 2012-10-31 17:50:20 +0200 | [diff] [blame] | 635 | int pipe = intel_plane->pipe; |
Chris Wilson | 8aaa81a | 2012-04-14 22:14:26 +0100 | [diff] [blame] | 636 | u32 dvscntr, dvsscale; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 637 | u32 dvssurf_offset, linear_offset; |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 638 | unsigned int rotation = plane_state->base.rotation; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 639 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 640 | int crtc_x = plane_state->base.dst.x1; |
| 641 | int crtc_y = plane_state->base.dst.y1; |
| 642 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 643 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
| 644 | uint32_t x = plane_state->base.src.x1 >> 16; |
| 645 | uint32_t y = plane_state->base.src.y1 >> 16; |
| 646 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 647 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 648 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 649 | dvscntr = DVS_ENABLE; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 650 | |
| 651 | switch (fb->pixel_format) { |
| 652 | case DRM_FORMAT_XBGR8888: |
Jesse Barnes | ab2f9df | 2012-02-27 12:40:10 -0800 | [diff] [blame] | 653 | dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 654 | break; |
| 655 | case DRM_FORMAT_XRGB8888: |
Jesse Barnes | ab2f9df | 2012-02-27 12:40:10 -0800 | [diff] [blame] | 656 | dvscntr |= DVS_FORMAT_RGBX888; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 657 | break; |
| 658 | case DRM_FORMAT_YUYV: |
| 659 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 660 | break; |
| 661 | case DRM_FORMAT_YVYU: |
| 662 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 663 | break; |
| 664 | case DRM_FORMAT_UYVY: |
| 665 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 666 | break; |
| 667 | case DRM_FORMAT_VYUY: |
| 668 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 669 | break; |
| 670 | default: |
Ville Syrjälä | 28d491d | 2012-10-31 17:50:21 +0200 | [diff] [blame] | 671 | BUG(); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 672 | } |
| 673 | |
Ville Syrjälä | 4ea67bc | 2013-11-18 18:32:38 -0800 | [diff] [blame] | 674 | /* |
| 675 | * Enable gamma to match primary/cursor plane behaviour. |
| 676 | * FIXME should be user controllable via propertiesa. |
| 677 | */ |
| 678 | dvscntr |= DVS_GAMMA_ENABLE; |
| 679 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 680 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 681 | dvscntr |= DVS_TILED; |
| 682 | |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 683 | if (IS_GEN6(dev)) |
| 684 | dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */ |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 685 | |
| 686 | /* Sizes are 0 based */ |
| 687 | src_w--; |
| 688 | src_h--; |
| 689 | crtc_w--; |
| 690 | crtc_h--; |
| 691 | |
Chris Wilson | 8aaa81a | 2012-04-14 22:14:26 +0100 | [diff] [blame] | 692 | dvsscale = 0; |
Ville Syrjälä | 8368f01 | 2013-12-05 15:51:31 +0200 | [diff] [blame] | 693 | if (crtc_w != src_w || crtc_h != src_h) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 694 | dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h; |
| 695 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 696 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
| 697 | dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0); |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 698 | |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 699 | if (rotation == DRM_ROTATE_180) { |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 700 | dvscntr |= DVS_ROTATE_180; |
| 701 | |
| 702 | x += src_w; |
| 703 | y += src_h; |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 704 | } |
| 705 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 706 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 707 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 708 | if (key->flags) { |
| 709 | I915_WRITE(DVSKEYVAL(pipe), key->min_value); |
| 710 | I915_WRITE(DVSKEYMAX(pipe), key->max_value); |
| 711 | I915_WRITE(DVSKEYMSK(pipe), key->channel_mask); |
| 712 | } |
| 713 | |
| 714 | if (key->flags & I915_SET_COLORKEY_DESTINATION) |
| 715 | dvscntr |= DVS_DEST_KEY; |
| 716 | else if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 717 | dvscntr |= DVS_SOURCE_KEY; |
| 718 | |
Ville Syrjälä | ca6ad02 | 2014-01-17 20:09:03 +0200 | [diff] [blame] | 719 | I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]); |
| 720 | I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x); |
| 721 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 722 | if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 723 | I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x); |
| 724 | else |
| 725 | I915_WRITE(DVSLINOFF(pipe), linear_offset); |
| 726 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 727 | I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w); |
| 728 | I915_WRITE(DVSSCALE(pipe), dvsscale); |
| 729 | I915_WRITE(DVSCNTR(pipe), dvscntr); |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 730 | I915_WRITE(DVSSURF(pipe), |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 731 | intel_fb_gtt_offset(fb, rotation) + dvssurf_offset); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 732 | POSTING_READ(DVSSURF(pipe)); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 733 | } |
| 734 | |
| 735 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 736 | ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 737 | { |
| 738 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 739 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 740 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 741 | int pipe = intel_plane->pipe; |
| 742 | |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 743 | I915_WRITE(DVSCNTR(pipe), 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 744 | /* Disable the scaler */ |
| 745 | I915_WRITE(DVSSCALE(pipe), 0); |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 746 | |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 747 | I915_WRITE(DVSSURF(pipe), 0); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 748 | POSTING_READ(DVSSURF(pipe)); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 749 | } |
| 750 | |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 751 | static int |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 752 | intel_check_sprite_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 753 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 754 | struct intel_plane_state *state) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 755 | { |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 756 | struct drm_device *dev = plane->dev; |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 757 | struct drm_crtc *crtc = state->base.crtc; |
| 758 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 759 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 760 | struct drm_framebuffer *fb = state->base.fb; |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 761 | int crtc_x, crtc_y; |
| 762 | unsigned int crtc_w, crtc_h; |
| 763 | uint32_t src_x, src_y, src_w, src_h; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 764 | struct drm_rect *src = &state->base.src; |
| 765 | struct drm_rect *dst = &state->base.dst; |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 766 | const struct drm_rect *clip = &state->clip; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 767 | int hscale, vscale; |
| 768 | int max_scale, min_scale; |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 769 | bool can_scale; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 770 | int ret; |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 771 | |
Ville Syrjälä | f8856a4 | 2016-07-26 19:07:00 +0300 | [diff] [blame] | 772 | src->x1 = state->base.src_x; |
| 773 | src->y1 = state->base.src_y; |
| 774 | src->x2 = state->base.src_x + state->base.src_w; |
| 775 | src->y2 = state->base.src_y + state->base.src_h; |
| 776 | |
| 777 | dst->x1 = state->base.crtc_x; |
| 778 | dst->y1 = state->base.crtc_y; |
| 779 | dst->x2 = state->base.crtc_x + state->base.crtc_w; |
| 780 | dst->y2 = state->base.crtc_y + state->base.crtc_h; |
| 781 | |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 782 | if (!fb) { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 783 | state->base.visible = false; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 784 | return 0; |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 785 | } |
Jesse Barnes | 5e1bac2 | 2013-03-26 09:25:43 -0700 | [diff] [blame] | 786 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 787 | /* Don't modify another pipe's plane */ |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 788 | if (intel_plane->pipe != intel_crtc->pipe) { |
| 789 | DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n"); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 790 | return -EINVAL; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 791 | } |
| 792 | |
| 793 | /* FIXME check all gen limits */ |
| 794 | if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) { |
| 795 | DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n"); |
| 796 | return -EINVAL; |
| 797 | } |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 798 | |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 799 | /* setup can_scale, min_scale, max_scale */ |
| 800 | if (INTEL_INFO(dev)->gen >= 9) { |
| 801 | /* use scaler when colorkey is not required */ |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 802 | if (state->ckey.flags == I915_SET_COLORKEY_NONE) { |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 803 | can_scale = 1; |
| 804 | min_scale = 1; |
| 805 | max_scale = skl_max_scale(intel_crtc, crtc_state); |
| 806 | } else { |
| 807 | can_scale = 0; |
| 808 | min_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 809 | max_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 810 | } |
| 811 | } else { |
| 812 | can_scale = intel_plane->can_scale; |
| 813 | max_scale = intel_plane->max_downscale << 16; |
| 814 | min_scale = intel_plane->can_scale ? 1 : (1 << 16); |
| 815 | } |
| 816 | |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 817 | /* |
| 818 | * FIXME the following code does a bunch of fuzzy adjustments to the |
| 819 | * coordinates and sizes. We probably need some way to decide whether |
| 820 | * more strict checking should be done instead. |
| 821 | */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 822 | drm_rect_rotate(src, fb->width << 16, fb->height << 16, |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 823 | state->base.rotation); |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 824 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 825 | hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 826 | BUG_ON(hscale < 0); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 827 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 828 | vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 829 | BUG_ON(vscale < 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 830 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 831 | state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 832 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 833 | crtc_x = dst->x1; |
| 834 | crtc_y = dst->y1; |
| 835 | crtc_w = drm_rect_width(dst); |
| 836 | crtc_h = drm_rect_height(dst); |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 837 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 838 | if (state->base.visible) { |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 839 | /* check again in case clipping clamped the results */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 840 | hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 841 | if (hscale < 0) { |
| 842 | DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n"); |
Ville Syrjälä | c70f577 | 2015-11-16 17:02:36 +0200 | [diff] [blame] | 843 | drm_rect_debug_print("src: ", src, true); |
| 844 | drm_rect_debug_print("dst: ", dst, false); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 845 | |
| 846 | return hscale; |
| 847 | } |
| 848 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 849 | vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 850 | if (vscale < 0) { |
| 851 | DRM_DEBUG_KMS("Vertical scaling factor out of limits\n"); |
Ville Syrjälä | c70f577 | 2015-11-16 17:02:36 +0200 | [diff] [blame] | 852 | drm_rect_debug_print("src: ", src, true); |
| 853 | drm_rect_debug_print("dst: ", dst, false); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 854 | |
| 855 | return vscale; |
| 856 | } |
| 857 | |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 858 | /* Make the source viewport size an exact multiple of the scaling factors. */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 859 | drm_rect_adjust_size(src, |
| 860 | drm_rect_width(dst) * hscale - drm_rect_width(src), |
| 861 | drm_rect_height(dst) * vscale - drm_rect_height(src)); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 862 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 863 | drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16, |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 864 | state->base.rotation); |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 865 | |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 866 | /* sanity check to make sure the src viewport wasn't enlarged */ |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 867 | WARN_ON(src->x1 < (int) state->base.src_x || |
| 868 | src->y1 < (int) state->base.src_y || |
| 869 | src->x2 > (int) state->base.src_x + state->base.src_w || |
| 870 | src->y2 > (int) state->base.src_y + state->base.src_h); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 871 | |
| 872 | /* |
| 873 | * Hardware doesn't handle subpixel coordinates. |
| 874 | * Adjust to (macro)pixel boundary, but be careful not to |
| 875 | * increase the source viewport size, because that could |
| 876 | * push the downscaling factor out of bounds. |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 877 | */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 878 | src_x = src->x1 >> 16; |
| 879 | src_w = drm_rect_width(src) >> 16; |
| 880 | src_y = src->y1 >> 16; |
| 881 | src_h = drm_rect_height(src) >> 16; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 882 | |
| 883 | if (format_is_yuv(fb->pixel_format)) { |
| 884 | src_x &= ~1; |
| 885 | src_w &= ~1; |
| 886 | |
| 887 | /* |
| 888 | * Must keep src and dst the |
| 889 | * same if we can't scale. |
| 890 | */ |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 891 | if (!can_scale) |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 892 | crtc_w &= ~1; |
| 893 | |
| 894 | if (crtc_w == 0) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 895 | state->base.visible = false; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 896 | } |
| 897 | } |
| 898 | |
| 899 | /* Check size restrictions when scaling */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 900 | if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) { |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 901 | unsigned int width_bytes; |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 902 | int cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 903 | |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 904 | WARN_ON(!can_scale); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 905 | |
| 906 | /* FIXME interlacing min height is 6 */ |
| 907 | |
| 908 | if (crtc_w < 3 || crtc_h < 3) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 909 | state->base.visible = false; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 910 | |
| 911 | if (src_w < 3 || src_h < 3) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 912 | state->base.visible = false; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 913 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 914 | width_bytes = ((src_x * cpp) & 63) + src_w * cpp; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 915 | |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 916 | if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 || |
| 917 | width_bytes > 4096 || fb->pitches[0] > 4096)) { |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 918 | DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n"); |
| 919 | return -EINVAL; |
| 920 | } |
| 921 | } |
| 922 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 923 | if (state->base.visible) { |
Chandra Konduru | 0a5ae1b | 2015-04-09 16:41:54 -0700 | [diff] [blame] | 924 | src->x1 = src_x << 16; |
| 925 | src->x2 = (src_x + src_w) << 16; |
| 926 | src->y1 = src_y << 16; |
| 927 | src->y2 = (src_y + src_h) << 16; |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 928 | } |
| 929 | |
| 930 | dst->x1 = crtc_x; |
| 931 | dst->x2 = crtc_x + crtc_w; |
| 932 | dst->y1 = crtc_y; |
| 933 | dst->y2 = crtc_y + crtc_h; |
| 934 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 935 | if (INTEL_GEN(dev) >= 9) { |
| 936 | ret = skl_check_plane_surface(state); |
| 937 | if (ret) |
| 938 | return ret; |
| 939 | } |
| 940 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 941 | return 0; |
| 942 | } |
| 943 | |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 944 | int intel_sprite_set_colorkey(struct drm_device *dev, void *data, |
| 945 | struct drm_file *file_priv) |
| 946 | { |
| 947 | struct drm_intel_sprite_colorkey *set = data; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 948 | struct drm_plane *plane; |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 949 | struct drm_plane_state *plane_state; |
| 950 | struct drm_atomic_state *state; |
| 951 | struct drm_modeset_acquire_ctx ctx; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 952 | int ret = 0; |
| 953 | |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 954 | /* Make sure we don't try to enable both src & dest simultaneously */ |
| 955 | if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) |
| 956 | return -EINVAL; |
| 957 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 958 | if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) && |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 959 | set->flags & I915_SET_COLORKEY_DESTINATION) |
| 960 | return -EINVAL; |
| 961 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 962 | plane = drm_plane_find(dev, set->plane_id); |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 963 | if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY) |
| 964 | return -ENOENT; |
| 965 | |
| 966 | drm_modeset_acquire_init(&ctx, 0); |
| 967 | |
| 968 | state = drm_atomic_state_alloc(plane->dev); |
| 969 | if (!state) { |
| 970 | ret = -ENOMEM; |
| 971 | goto out; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 972 | } |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 973 | state->acquire_ctx = &ctx; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 974 | |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 975 | while (1) { |
| 976 | plane_state = drm_atomic_get_plane_state(state, plane); |
| 977 | ret = PTR_ERR_OR_ZERO(plane_state); |
| 978 | if (!ret) { |
| 979 | to_intel_plane_state(plane_state)->ckey = *set; |
| 980 | ret = drm_atomic_commit(state); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 981 | } |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 982 | |
| 983 | if (ret != -EDEADLK) |
| 984 | break; |
| 985 | |
| 986 | drm_atomic_state_clear(state); |
| 987 | drm_modeset_backoff(&ctx); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 988 | } |
| 989 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 990 | drm_atomic_state_put(state); |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 991 | out: |
| 992 | drm_modeset_drop_locks(&ctx); |
| 993 | drm_modeset_acquire_fini(&ctx); |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 994 | return ret; |
| 995 | } |
| 996 | |
Damien Lespiau | dada2d5 | 2015-05-12 16:13:22 +0100 | [diff] [blame] | 997 | static const uint32_t ilk_plane_formats[] = { |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 998 | DRM_FORMAT_XRGB8888, |
| 999 | DRM_FORMAT_YUYV, |
| 1000 | DRM_FORMAT_YVYU, |
| 1001 | DRM_FORMAT_UYVY, |
| 1002 | DRM_FORMAT_VYUY, |
| 1003 | }; |
| 1004 | |
Damien Lespiau | dada2d5 | 2015-05-12 16:13:22 +0100 | [diff] [blame] | 1005 | static const uint32_t snb_plane_formats[] = { |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1006 | DRM_FORMAT_XBGR8888, |
| 1007 | DRM_FORMAT_XRGB8888, |
| 1008 | DRM_FORMAT_YUYV, |
| 1009 | DRM_FORMAT_YVYU, |
| 1010 | DRM_FORMAT_UYVY, |
| 1011 | DRM_FORMAT_VYUY, |
| 1012 | }; |
| 1013 | |
Damien Lespiau | dada2d5 | 2015-05-12 16:13:22 +0100 | [diff] [blame] | 1014 | static const uint32_t vlv_plane_formats[] = { |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1015 | DRM_FORMAT_RGB565, |
| 1016 | DRM_FORMAT_ABGR8888, |
| 1017 | DRM_FORMAT_ARGB8888, |
| 1018 | DRM_FORMAT_XBGR8888, |
| 1019 | DRM_FORMAT_XRGB8888, |
| 1020 | DRM_FORMAT_XBGR2101010, |
| 1021 | DRM_FORMAT_ABGR2101010, |
| 1022 | DRM_FORMAT_YUYV, |
| 1023 | DRM_FORMAT_YVYU, |
| 1024 | DRM_FORMAT_UYVY, |
| 1025 | DRM_FORMAT_VYUY, |
| 1026 | }; |
| 1027 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 1028 | static uint32_t skl_plane_formats[] = { |
| 1029 | DRM_FORMAT_RGB565, |
| 1030 | DRM_FORMAT_ABGR8888, |
| 1031 | DRM_FORMAT_ARGB8888, |
| 1032 | DRM_FORMAT_XBGR8888, |
| 1033 | DRM_FORMAT_XRGB8888, |
| 1034 | DRM_FORMAT_YUYV, |
| 1035 | DRM_FORMAT_YVYU, |
| 1036 | DRM_FORMAT_UYVY, |
| 1037 | DRM_FORMAT_VYUY, |
| 1038 | }; |
| 1039 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1040 | int |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1041 | intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1042 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1043 | struct intel_plane *intel_plane = NULL; |
| 1044 | struct intel_plane_state *state = NULL; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1045 | unsigned long possible_crtcs; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1046 | const uint32_t *plane_formats; |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame^] | 1047 | unsigned int supported_rotations; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1048 | int num_plane_formats; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1049 | int ret; |
| 1050 | |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1051 | if (INTEL_INFO(dev)->gen < 5) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1052 | return -ENODEV; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1053 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1054 | intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1055 | if (!intel_plane) { |
| 1056 | ret = -ENOMEM; |
| 1057 | goto fail; |
| 1058 | } |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1059 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1060 | state = intel_create_plane_state(&intel_plane->base); |
| 1061 | if (!state) { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1062 | ret = -ENOMEM; |
| 1063 | goto fail; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1064 | } |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1065 | intel_plane->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1066 | |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1067 | switch (INTEL_INFO(dev)->gen) { |
| 1068 | case 5: |
| 1069 | case 6: |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 1070 | intel_plane->can_scale = true; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1071 | intel_plane->max_downscale = 16; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1072 | intel_plane->update_plane = ilk_update_plane; |
| 1073 | intel_plane->disable_plane = ilk_disable_plane; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1074 | |
| 1075 | if (IS_GEN6(dev)) { |
| 1076 | plane_formats = snb_plane_formats; |
| 1077 | num_plane_formats = ARRAY_SIZE(snb_plane_formats); |
| 1078 | } else { |
| 1079 | plane_formats = ilk_plane_formats; |
| 1080 | num_plane_formats = ARRAY_SIZE(ilk_plane_formats); |
| 1081 | } |
| 1082 | break; |
| 1083 | |
| 1084 | case 7: |
Ben Widawsky | 4e0bbc3 | 2013-11-02 21:07:07 -0700 | [diff] [blame] | 1085 | case 8: |
Damien Lespiau | d49f709 | 2013-04-25 15:15:00 +0100 | [diff] [blame] | 1086 | if (IS_IVYBRIDGE(dev)) { |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 1087 | intel_plane->can_scale = true; |
Damien Lespiau | d49f709 | 2013-04-25 15:15:00 +0100 | [diff] [blame] | 1088 | intel_plane->max_downscale = 2; |
| 1089 | } else { |
| 1090 | intel_plane->can_scale = false; |
| 1091 | intel_plane->max_downscale = 1; |
| 1092 | } |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1093 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 1094 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1095 | intel_plane->update_plane = vlv_update_plane; |
| 1096 | intel_plane->disable_plane = vlv_disable_plane; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1097 | |
| 1098 | plane_formats = vlv_plane_formats; |
| 1099 | num_plane_formats = ARRAY_SIZE(vlv_plane_formats); |
| 1100 | } else { |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1101 | intel_plane->update_plane = ivb_update_plane; |
| 1102 | intel_plane->disable_plane = ivb_disable_plane; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1103 | |
| 1104 | plane_formats = snb_plane_formats; |
| 1105 | num_plane_formats = ARRAY_SIZE(snb_plane_formats); |
| 1106 | } |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1107 | break; |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 1108 | case 9: |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 1109 | intel_plane->can_scale = true; |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 1110 | intel_plane->update_plane = skl_update_plane; |
| 1111 | intel_plane->disable_plane = skl_disable_plane; |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 1112 | state->scaler_id = -1; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1113 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 1114 | plane_formats = skl_plane_formats; |
| 1115 | num_plane_formats = ARRAY_SIZE(skl_plane_formats); |
| 1116 | break; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1117 | default: |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1118 | MISSING_CASE(INTEL_INFO(dev)->gen); |
| 1119 | ret = -ENODEV; |
| 1120 | goto fail; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1121 | } |
| 1122 | |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame^] | 1123 | if (INTEL_GEN(dev) >= 9) { |
| 1124 | supported_rotations = |
| 1125 | DRM_ROTATE_0 | DRM_ROTATE_90 | |
| 1126 | DRM_ROTATE_180 | DRM_ROTATE_270; |
| 1127 | } else { |
| 1128 | supported_rotations = |
| 1129 | DRM_ROTATE_0 | DRM_ROTATE_180; |
| 1130 | } |
| 1131 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1132 | intel_plane->pipe = pipe; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1133 | intel_plane->plane = plane; |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 1134 | intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 1135 | intel_plane->check_plane = intel_check_sprite_plane; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1136 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1137 | possible_crtcs = (1 << pipe); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1138 | |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 1139 | if (INTEL_INFO(dev)->gen >= 9) |
| 1140 | ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs, |
| 1141 | &intel_plane_funcs, |
| 1142 | plane_formats, num_plane_formats, |
| 1143 | DRM_PLANE_TYPE_OVERLAY, |
| 1144 | "plane %d%c", plane + 2, pipe_name(pipe)); |
| 1145 | else |
| 1146 | ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs, |
| 1147 | &intel_plane_funcs, |
| 1148 | plane_formats, num_plane_formats, |
| 1149 | DRM_PLANE_TYPE_OVERLAY, |
| 1150 | "sprite %c", sprite_name(pipe, plane)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1151 | if (ret) |
| 1152 | goto fail; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1153 | |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame^] | 1154 | drm_plane_create_rotation_property(&intel_plane->base, |
| 1155 | DRM_ROTATE_0, |
| 1156 | supported_rotations); |
Ville Syrjälä | 7ed6eee | 2014-08-05 11:26:55 +0530 | [diff] [blame] | 1157 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1158 | drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs); |
| 1159 | |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1160 | return 0; |
| 1161 | |
| 1162 | fail: |
| 1163 | kfree(state); |
| 1164 | kfree(intel_plane); |
| 1165 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1166 | return ret; |
| 1167 | } |