blob: 2d24c74ea06d744688b09c82331e5603046a6ec6 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030057static int usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020068/**
69 * intel_pipe_update_start() - start update of a set of display registers
70 * @crtc: the crtc of which the registers are going to be updated
71 * @start_vbl_count: vblank counter return pointer used for error checking
72 *
73 * Mark the start of an update to pipe registers that should be updated
74 * atomically regarding vblank. If the next vblank will happens within
75 * the next 100 us, this function waits until the vblank passes.
76 *
77 * After a successful call to this function, interrupts will be disabled
78 * until a subsequent call to intel_pipe_update_end(). That is done to
79 * avoid random delays. The value written to @start_vbl_count should be
80 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020081 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020082void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030083{
Ville Syrjälä124abe02015-09-08 13:40:45 +030084 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 long timeout = msecs_to_jiffies_timeout(1);
86 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030087 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030088 DEFINE_WAIT(wait);
89
Ville Syrjälä124abe02015-09-08 13:40:45 +030090 vblank_start = adjusted_mode->crtc_vblank_start;
91 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030092 vblank_start = DIV_ROUND_UP(vblank_start, 2);
93
94 /* FIXME needs to be calibrated sensibly */
Ville Syrjälä124abe02015-09-08 13:40:45 +030095 min = vblank_start - usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030096 max = vblank_start - 1;
97
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020098 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020099
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300100 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300102
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100103 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Jesse Barnesd637ce32015-09-17 08:08:32 -0700106 crtc->debug.min_vbl = min;
107 crtc->debug.max_vbl = max;
108 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300109
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300110 for (;;) {
111 /*
112 * prepare_to_wait() has a memory barrier, which guarantees
113 * other CPUs can see the task state update by the time we
114 * read the scanline.
115 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300116 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
118 scanline = intel_get_crtc_scanline(crtc);
119 if (scanline < min || scanline > max)
120 break;
121
122 if (timeout <= 0) {
123 DRM_ERROR("Potential atomic update failure on pipe %c\n",
124 pipe_name(crtc->pipe));
125 break;
126 }
127
128 local_irq_enable();
129
130 timeout = schedule_timeout(timeout);
131
132 local_irq_disable();
133 }
134
Ville Syrjälä210871b2014-05-22 19:00:50 +0300135 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300136
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100137 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300138
Jesse Barneseb120ef2015-09-15 14:19:32 -0700139 crtc->debug.scanline_start = scanline;
140 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200141 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Jesse Barnesd637ce32015-09-17 08:08:32 -0700143 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144}
145
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200146/**
147 * intel_pipe_update_end() - end update of a set of display registers
148 * @crtc: the crtc of which the registers were updated
149 * @start_vbl_count: start vblank counter (used for error checking)
150 *
151 * Mark the end of an update started with intel_pipe_update_start(). This
152 * re-enables interrupts and verifies the update was actually completed
153 * before a vblank using the value of @start_vbl_count.
154 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200155void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300156{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300157 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700158 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200159 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200160 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300161
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200162 if (work) {
163 work->flip_queued_vblank = end_vbl_count;
164 smp_mb__before_atomic();
165 atomic_set(&work->pending, 1);
166 }
167
Jesse Barnesd637ce32015-09-17 08:08:32 -0700168 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300169
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200170 /* We're still in the vblank-evade critical section, this can't race.
171 * Would be slightly nice to just grab the vblank count and arm the
172 * event outside of the critical section - the spinlock might spin for a
173 * while ... */
174 if (crtc->base.state->event) {
175 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
176
177 spin_lock(&crtc->base.dev->event_lock);
178 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
179 spin_unlock(&crtc->base.dev->event_lock);
180
181 crtc->base.state->event = NULL;
182 }
183
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300184 local_irq_enable();
185
Jesse Barneseb120ef2015-09-15 14:19:32 -0700186 if (crtc->debug.start_vbl_count &&
187 crtc->debug.start_vbl_count != end_vbl_count) {
188 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
189 pipe_name(pipe), crtc->debug.start_vbl_count,
190 end_vbl_count,
191 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
192 crtc->debug.min_vbl, crtc->debug.max_vbl,
193 crtc->debug.scanline_start, scanline_end);
194 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300195}
196
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800197static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100198skl_update_plane(struct drm_plane *drm_plane,
199 const struct intel_crtc_state *crtc_state,
200 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000201{
202 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100203 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000204 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100205 struct drm_framebuffer *fb = plane_state->base.fb;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000206 const int pipe = intel_plane->pipe;
207 const int plane = intel_plane->plane + 1;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200208 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100209 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +0200210 u32 surf_addr;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200211 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200212 u32 stride = skl_plane_stride(fb, 0, rotation);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100213 int crtc_x = plane_state->dst.x1;
214 int crtc_y = plane_state->dst.y1;
215 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
216 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
217 uint32_t x = plane_state->src.x1 >> 16;
218 uint32_t y = plane_state->src.y1 >> 16;
219 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
220 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000221
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200222 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700223 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200224 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000225
Chandra Konduruc3318792015-04-15 15:15:02 -0700226 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
227 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000228
Chandra Konduruc3318792015-04-15 15:15:02 -0700229 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000230
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200231 if (key->flags) {
232 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
233 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
234 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
235 }
236
237 if (key->flags & I915_SET_COLORKEY_DESTINATION)
238 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
239 else if (key->flags & I915_SET_COLORKEY_SOURCE)
240 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
241
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530242 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +0300243 struct drm_rect r = {
244 .x1 = x,
245 .x2 = x + src_w,
246 .y1 = y,
247 .y2 = y + src_h,
248 };
Ville Syrjälä832be822016-01-12 21:08:33 +0200249
Ville Syrjälä6687c902015-09-15 13:16:41 +0300250 /* Rotate src coordinates to match rotated GTT view */
251 drm_rect_rotate(&r, fb->width, fb->height, BIT(DRM_ROTATE_270));
252
253 x = r.x1;
254 y = r.y1;
255 src_w = drm_rect_width(&r);
256 src_h = drm_rect_height(&r);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530257 }
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530258
Ville Syrjälä6687c902015-09-15 13:16:41 +0300259 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300260 surf_addr = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300261
262 /* Sizes are 0 based */
263 src_w--;
264 src_h--;
265 crtc_w--;
266 crtc_h--;
267
268 I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300269 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300270 I915_WRITE(PLANE_SIZE(pipe, plane), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700271
272 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100273 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100274 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300275 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700276
277 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
278 PS_PLANE_SEL(plane));
Imre Deak7494bcd2016-05-12 16:18:49 +0300279
280 scaler = &crtc_state->scaler_state.scalers[scaler_id];
281
282 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
283 PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700284 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
285 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
286 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
287 ((crtc_w + 1) << 16)|(crtc_h + 1));
288
289 I915_WRITE(PLANE_POS(pipe, plane), 0);
290 } else {
291 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
292 }
293
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000294 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300295 I915_WRITE(PLANE_SURF(pipe, plane),
296 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000297 POSTING_READ(PLANE_SURF(pipe, plane));
298}
299
300static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200301skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000302{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300303 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100304 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300305 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000306 const int pipe = intel_plane->pipe;
307 const int plane = intel_plane->plane + 1;
308
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200309 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000310
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200311 I915_WRITE(PLANE_SURF(pipe, plane), 0);
312 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000313}
314
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000315static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300316chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300319 int plane = intel_plane->plane;
320
321 /* Seems RGB data bypasses the CSC always */
322 if (!format_is_yuv(format))
323 return;
324
325 /*
326 * BT.601 limited range YCbCr -> full range RGB
327 *
328 * |r| | 6537 4769 0| |cr |
329 * |g| = |-3330 4769 -1605| x |y-64|
330 * |b| | 0 4769 8263| |cb |
331 *
332 * Cb and Cr apparently come in as signed already, so no
333 * need for any offset. For Y we need to remove the offset.
334 */
335 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
336 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
337 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
338
339 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
340 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
341 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
342 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
343 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
344
345 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
346 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
347 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
348
349 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
350 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
351 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
352}
353
354static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100355vlv_update_plane(struct drm_plane *dplane,
356 const struct intel_crtc_state *crtc_state,
357 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700358{
359 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100360 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700361 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100362 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200363 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700364 int pipe = intel_plane->pipe;
365 int plane = intel_plane->plane;
366 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200367 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200368 unsigned int rotation = dplane->state->rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100369 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
370 int crtc_x = plane_state->dst.x1;
371 int crtc_y = plane_state->dst.y1;
372 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
373 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
374 uint32_t x = plane_state->src.x1 >> 16;
375 uint32_t y = plane_state->src.y1 >> 16;
376 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
377 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700378
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200379 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700380
381 switch (fb->pixel_format) {
382 case DRM_FORMAT_YUYV:
383 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
384 break;
385 case DRM_FORMAT_YVYU:
386 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
387 break;
388 case DRM_FORMAT_UYVY:
389 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
390 break;
391 case DRM_FORMAT_VYUY:
392 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
393 break;
394 case DRM_FORMAT_RGB565:
395 sprctl |= SP_FORMAT_BGR565;
396 break;
397 case DRM_FORMAT_XRGB8888:
398 sprctl |= SP_FORMAT_BGRX8888;
399 break;
400 case DRM_FORMAT_ARGB8888:
401 sprctl |= SP_FORMAT_BGRA8888;
402 break;
403 case DRM_FORMAT_XBGR2101010:
404 sprctl |= SP_FORMAT_RGBX1010102;
405 break;
406 case DRM_FORMAT_ABGR2101010:
407 sprctl |= SP_FORMAT_RGBA1010102;
408 break;
409 case DRM_FORMAT_XBGR8888:
410 sprctl |= SP_FORMAT_RGBX8888;
411 break;
412 case DRM_FORMAT_ABGR8888:
413 sprctl |= SP_FORMAT_RGBA8888;
414 break;
415 default:
416 /*
417 * If we get here one of the upper layers failed to filter
418 * out the unsupported plane formats
419 */
420 BUG();
421 break;
422 }
423
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800424 /*
425 * Enable gamma to match primary/cursor plane behaviour.
426 * FIXME should be user controllable via propertiesa.
427 */
428 sprctl |= SP_GAMMA_ENABLE;
429
Chris Wilson3e510a82016-08-05 10:14:23 +0100430 if (i915_gem_object_is_tiled(obj))
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700431 sprctl |= SP_TILED;
432
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700433 /* Sizes are 0 based */
434 src_w--;
435 src_h--;
436 crtc_w--;
437 crtc_h--;
438
Ville Syrjälä6687c902015-09-15 13:16:41 +0300439 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300440 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700441
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200442 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530443 sprctl |= SP_ROTATE_180;
444
445 x += src_w;
446 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530447 }
448
Ville Syrjälä6687c902015-09-15 13:16:41 +0300449 linear_offset = intel_fb_xy_to_linear(x, y, fb, 0);
450
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200451 if (key->flags) {
452 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
453 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
454 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
455 }
456
457 if (key->flags & I915_SET_COLORKEY_SOURCE)
458 sprctl |= SP_SOURCE_KEY;
459
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300460 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
461 chv_update_csc(intel_plane, fb->pixel_format);
462
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200463 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
464 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
465
Chris Wilson3e510a82016-08-05 10:14:23 +0100466 if (i915_gem_object_is_tiled(obj))
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700467 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
468 else
469 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
470
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300471 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
472
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700473 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
474 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300475 I915_WRITE(SPSURF(pipe, plane),
476 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300477 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700478}
479
480static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200481vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700482{
483 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100484 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700485 struct intel_plane *intel_plane = to_intel_plane(dplane);
486 int pipe = intel_plane->pipe;
487 int plane = intel_plane->plane;
488
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200489 I915_WRITE(SPCNTR(pipe, plane), 0);
490
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100491 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300492 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700493}
494
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700495static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100496ivb_update_plane(struct drm_plane *plane,
497 const struct intel_crtc_state *crtc_state,
498 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800499{
500 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100501 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800502 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100503 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200504 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200505 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800506 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200507 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200508 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100509 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
510 int crtc_x = plane_state->dst.x1;
511 int crtc_y = plane_state->dst.y1;
512 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
513 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
514 uint32_t x = plane_state->src.x1 >> 16;
515 uint32_t y = plane_state->src.y1 >> 16;
516 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
517 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800518
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200519 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800520
521 switch (fb->pixel_format) {
522 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530523 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800524 break;
525 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530526 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800527 break;
528 case DRM_FORMAT_YUYV:
529 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800530 break;
531 case DRM_FORMAT_YVYU:
532 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800533 break;
534 case DRM_FORMAT_UYVY:
535 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800536 break;
537 case DRM_FORMAT_VYUY:
538 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800539 break;
540 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200541 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800542 }
543
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800544 /*
545 * Enable gamma to match primary/cursor plane behaviour.
546 * FIXME should be user controllable via propertiesa.
547 */
548 sprctl |= SPRITE_GAMMA_ENABLE;
549
Chris Wilson3e510a82016-08-05 10:14:23 +0100550 if (i915_gem_object_is_tiled(obj))
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800551 sprctl |= SPRITE_TILED;
552
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200553 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300554 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
555 else
556 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
557
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700558 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200559 sprctl |= SPRITE_PIPE_CSC_ENABLE;
560
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800561 /* Sizes are 0 based */
562 src_w--;
563 src_h--;
564 crtc_w--;
565 crtc_h--;
566
Ville Syrjälä8553c182013-12-05 15:51:39 +0200567 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800568 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800569
Ville Syrjälä6687c902015-09-15 13:16:41 +0300570 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300571 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800572
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200573 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530574 sprctl |= SPRITE_ROTATE_180;
575
576 /* HSW and BDW does this automagically in hardware */
577 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
578 x += src_w;
579 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530580 }
581 }
582
Ville Syrjälä6687c902015-09-15 13:16:41 +0300583 linear_offset = intel_fb_xy_to_linear(x, y, fb, 0);
584
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200585 if (key->flags) {
586 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
587 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
588 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
589 }
590
591 if (key->flags & I915_SET_COLORKEY_DESTINATION)
592 sprctl |= SPRITE_DEST_KEY;
593 else if (key->flags & I915_SET_COLORKEY_SOURCE)
594 sprctl |= SPRITE_SOURCE_KEY;
595
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200596 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
597 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
598
Damien Lespiau5a35e992012-10-26 18:20:12 +0100599 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
600 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700601 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100602 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
Chris Wilson3e510a82016-08-05 10:14:23 +0100603 else if (i915_gem_object_is_tiled(obj))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100604 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
605 else
606 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100607
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800608 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100609 if (intel_plane->can_scale)
610 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800611 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100612 I915_WRITE(SPRSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300613 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300614 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800615}
616
617static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200618ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800619{
620 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100621 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800622 struct intel_plane *intel_plane = to_intel_plane(plane);
623 int pipe = intel_plane->pipe;
624
Ville Syrjäläc5626572015-10-15 17:04:04 +0300625 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800626 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100627 if (intel_plane->can_scale)
628 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300629
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300630 I915_WRITE(SPRSURF(pipe), 0);
631 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800632}
633
634static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100635ilk_update_plane(struct drm_plane *plane,
636 const struct intel_crtc_state *crtc_state,
637 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800638{
639 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100640 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800641 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100642 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200643 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200644 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100645 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200646 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200647 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100648 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
649 int crtc_x = plane_state->dst.x1;
650 int crtc_y = plane_state->dst.y1;
651 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
652 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
653 uint32_t x = plane_state->src.x1 >> 16;
654 uint32_t y = plane_state->src.y1 >> 16;
655 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
656 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800657
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200658 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659
660 switch (fb->pixel_format) {
661 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800662 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800663 break;
664 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800665 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800666 break;
667 case DRM_FORMAT_YUYV:
668 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800669 break;
670 case DRM_FORMAT_YVYU:
671 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800672 break;
673 case DRM_FORMAT_UYVY:
674 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800675 break;
676 case DRM_FORMAT_VYUY:
677 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800678 break;
679 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200680 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800681 }
682
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800683 /*
684 * Enable gamma to match primary/cursor plane behaviour.
685 * FIXME should be user controllable via propertiesa.
686 */
687 dvscntr |= DVS_GAMMA_ENABLE;
688
Chris Wilson3e510a82016-08-05 10:14:23 +0100689 if (i915_gem_object_is_tiled(obj))
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800690 dvscntr |= DVS_TILED;
691
Chris Wilsond1686ae2012-04-10 11:41:49 +0100692 if (IS_GEN6(dev))
693 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694
695 /* Sizes are 0 based */
696 src_w--;
697 src_h--;
698 crtc_w--;
699 crtc_h--;
700
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100701 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200702 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800703 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
704
Ville Syrjälä6687c902015-09-15 13:16:41 +0300705 intel_add_fb_offsets(&x, &y, fb, 0, rotation);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300706 dvssurf_offset = intel_compute_tile_offset(&x, &y, fb, 0, rotation);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100707
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200708 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530709 dvscntr |= DVS_ROTATE_180;
710
711 x += src_w;
712 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530713 }
714
Ville Syrjälä6687c902015-09-15 13:16:41 +0300715 linear_offset = intel_fb_xy_to_linear(x, y, fb, 0);
716
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200717 if (key->flags) {
718 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
719 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
720 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
721 }
722
723 if (key->flags & I915_SET_COLORKEY_DESTINATION)
724 dvscntr |= DVS_DEST_KEY;
725 else if (key->flags & I915_SET_COLORKEY_SOURCE)
726 dvscntr |= DVS_SOURCE_KEY;
727
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200728 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
729 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
730
Chris Wilson3e510a82016-08-05 10:14:23 +0100731 if (i915_gem_object_is_tiled(obj))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100732 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
733 else
734 I915_WRITE(DVSLINOFF(pipe), linear_offset);
735
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800736 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
737 I915_WRITE(DVSSCALE(pipe), dvsscale);
738 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100739 I915_WRITE(DVSSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300740 intel_fb_gtt_offset(fb, rotation) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300741 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800742}
743
744static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200745ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800746{
747 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100748 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800749 struct intel_plane *intel_plane = to_intel_plane(plane);
750 int pipe = intel_plane->pipe;
751
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200752 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800753 /* Disable the scaler */
754 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200755
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100756 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300757 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800758}
759
Jesse Barnes8ea30862012-01-03 08:05:39 -0800760static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300761intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200762 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300763 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800764{
Chandra Konduruc3318792015-04-15 15:15:02 -0700765 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200766 struct drm_crtc *crtc = state->base.crtc;
767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800768 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800769 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300770 int crtc_x, crtc_y;
771 unsigned int crtc_w, crtc_h;
772 uint32_t src_x, src_y, src_w, src_h;
773 struct drm_rect *src = &state->src;
774 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300775 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300776 int hscale, vscale;
777 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700778 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800779
780 if (!fb) {
781 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200782 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800783 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700784
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800785 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300786 if (intel_plane->pipe != intel_crtc->pipe) {
787 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800788 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300789 }
790
791 /* FIXME check all gen limits */
792 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
793 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
794 return -EINVAL;
795 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800796
Chandra Konduru225c2282015-05-18 16:18:44 -0700797 /* setup can_scale, min_scale, max_scale */
798 if (INTEL_INFO(dev)->gen >= 9) {
799 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200800 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700801 can_scale = 1;
802 min_scale = 1;
803 max_scale = skl_max_scale(intel_crtc, crtc_state);
804 } else {
805 can_scale = 0;
806 min_scale = DRM_PLANE_HELPER_NO_SCALING;
807 max_scale = DRM_PLANE_HELPER_NO_SCALING;
808 }
809 } else {
810 can_scale = intel_plane->can_scale;
811 max_scale = intel_plane->max_downscale << 16;
812 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
813 }
814
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300815 /*
816 * FIXME the following code does a bunch of fuzzy adjustments to the
817 * coordinates and sizes. We probably need some way to decide whether
818 * more strict checking should be done instead.
819 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300820 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800821 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530822
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300823 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300824 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300825
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300826 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300827 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800828
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200829 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800830
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300831 crtc_x = dst->x1;
832 crtc_y = dst->y1;
833 crtc_w = drm_rect_width(dst);
834 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100835
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300836 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300837 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300838 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300839 if (hscale < 0) {
840 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200841 drm_rect_debug_print("src: ", src, true);
842 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300843
844 return hscale;
845 }
846
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300847 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300848 if (vscale < 0) {
849 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200850 drm_rect_debug_print("src: ", src, true);
851 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300852
853 return vscale;
854 }
855
Ville Syrjälä17316932013-04-24 18:52:38 +0300856 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300857 drm_rect_adjust_size(src,
858 drm_rect_width(dst) * hscale - drm_rect_width(src),
859 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300860
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300861 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800862 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530863
Ville Syrjälä17316932013-04-24 18:52:38 +0300864 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800865 WARN_ON(src->x1 < (int) state->base.src_x ||
866 src->y1 < (int) state->base.src_y ||
867 src->x2 > (int) state->base.src_x + state->base.src_w ||
868 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300869
870 /*
871 * Hardware doesn't handle subpixel coordinates.
872 * Adjust to (macro)pixel boundary, but be careful not to
873 * increase the source viewport size, because that could
874 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300875 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300876 src_x = src->x1 >> 16;
877 src_w = drm_rect_width(src) >> 16;
878 src_y = src->y1 >> 16;
879 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300880
881 if (format_is_yuv(fb->pixel_format)) {
882 src_x &= ~1;
883 src_w &= ~1;
884
885 /*
886 * Must keep src and dst the
887 * same if we can't scale.
888 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700889 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300890 crtc_w &= ~1;
891
892 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300893 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300894 }
895 }
896
897 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300898 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300899 unsigned int width_bytes;
Ville Syrjäläac484962016-01-20 21:05:26 +0200900 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300901
Chandra Konduru225c2282015-05-18 16:18:44 -0700902 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300903
904 /* FIXME interlacing min height is 6 */
905
906 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300907 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300908
909 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300910 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300911
Ville Syrjäläac484962016-01-20 21:05:26 +0200912 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300913
Chandra Konduruc3318792015-04-15 15:15:02 -0700914 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
915 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300916 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
917 return -EINVAL;
918 }
919 }
920
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300921 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700922 src->x1 = src_x << 16;
923 src->x2 = (src_x + src_w) << 16;
924 src->y1 = src_y << 16;
925 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300926 }
927
928 dst->x1 = crtc_x;
929 dst->x2 = crtc_x + crtc_w;
930 dst->y1 = crtc_y;
931 dst->y2 = crtc_y + crtc_h;
932
933 return 0;
934}
935
Jesse Barnes8ea30862012-01-03 08:05:39 -0800936int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
937 struct drm_file *file_priv)
938{
939 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800940 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200941 struct drm_plane_state *plane_state;
942 struct drm_atomic_state *state;
943 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800944 int ret = 0;
945
Jesse Barnes8ea30862012-01-03 08:05:39 -0800946 /* Make sure we don't try to enable both src & dest simultaneously */
947 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
948 return -EINVAL;
949
Wayne Boyer666a4532015-12-09 12:29:35 -0800950 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200951 set->flags & I915_SET_COLORKEY_DESTINATION)
952 return -EINVAL;
953
Rob Clark7707e652014-07-17 23:30:04 -0400954 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200955 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
956 return -ENOENT;
957
958 drm_modeset_acquire_init(&ctx, 0);
959
960 state = drm_atomic_state_alloc(plane->dev);
961 if (!state) {
962 ret = -ENOMEM;
963 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800964 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200965 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800966
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200967 while (1) {
968 plane_state = drm_atomic_get_plane_state(state, plane);
969 ret = PTR_ERR_OR_ZERO(plane_state);
970 if (!ret) {
971 to_intel_plane_state(plane_state)->ckey = *set;
972 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700973 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200974
975 if (ret != -EDEADLK)
976 break;
977
978 drm_atomic_state_clear(state);
979 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700980 }
981
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200982 if (ret)
983 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200984
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200985out:
986 drm_modeset_drop_locks(&ctx);
987 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800988 return ret;
989}
990
Damien Lespiaudada2d52015-05-12 16:13:22 +0100991static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +0100992 DRM_FORMAT_XRGB8888,
993 DRM_FORMAT_YUYV,
994 DRM_FORMAT_YVYU,
995 DRM_FORMAT_UYVY,
996 DRM_FORMAT_VYUY,
997};
998
Damien Lespiaudada2d52015-05-12 16:13:22 +0100999static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001000 DRM_FORMAT_XBGR8888,
1001 DRM_FORMAT_XRGB8888,
1002 DRM_FORMAT_YUYV,
1003 DRM_FORMAT_YVYU,
1004 DRM_FORMAT_UYVY,
1005 DRM_FORMAT_VYUY,
1006};
1007
Damien Lespiaudada2d52015-05-12 16:13:22 +01001008static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001009 DRM_FORMAT_RGB565,
1010 DRM_FORMAT_ABGR8888,
1011 DRM_FORMAT_ARGB8888,
1012 DRM_FORMAT_XBGR8888,
1013 DRM_FORMAT_XRGB8888,
1014 DRM_FORMAT_XBGR2101010,
1015 DRM_FORMAT_ABGR2101010,
1016 DRM_FORMAT_YUYV,
1017 DRM_FORMAT_YVYU,
1018 DRM_FORMAT_UYVY,
1019 DRM_FORMAT_VYUY,
1020};
1021
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001022static uint32_t skl_plane_formats[] = {
1023 DRM_FORMAT_RGB565,
1024 DRM_FORMAT_ABGR8888,
1025 DRM_FORMAT_ARGB8888,
1026 DRM_FORMAT_XBGR8888,
1027 DRM_FORMAT_XRGB8888,
1028 DRM_FORMAT_YUYV,
1029 DRM_FORMAT_YVYU,
1030 DRM_FORMAT_UYVY,
1031 DRM_FORMAT_VYUY,
1032};
1033
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001034int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001035intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001036{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001037 struct intel_plane *intel_plane = NULL;
1038 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001039 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001040 const uint32_t *plane_formats;
1041 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001042 int ret;
1043
Chris Wilsond1686ae2012-04-10 11:41:49 +01001044 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001045 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001046
Daniel Vetterb14c5672013-09-19 12:18:32 +02001047 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001048 if (!intel_plane) {
1049 ret = -ENOMEM;
1050 goto fail;
1051 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001052
Matt Roper8e7d6882015-01-21 16:35:41 -08001053 state = intel_create_plane_state(&intel_plane->base);
1054 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001055 ret = -ENOMEM;
1056 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001057 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001058 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001059
Chris Wilsond1686ae2012-04-10 11:41:49 +01001060 switch (INTEL_INFO(dev)->gen) {
1061 case 5:
1062 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001063 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001064 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001065 intel_plane->update_plane = ilk_update_plane;
1066 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001067
1068 if (IS_GEN6(dev)) {
1069 plane_formats = snb_plane_formats;
1070 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1071 } else {
1072 plane_formats = ilk_plane_formats;
1073 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1074 }
1075 break;
1076
1077 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001078 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001079 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001080 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001081 intel_plane->max_downscale = 2;
1082 } else {
1083 intel_plane->can_scale = false;
1084 intel_plane->max_downscale = 1;
1085 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001086
Wayne Boyer666a4532015-12-09 12:29:35 -08001087 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001088 intel_plane->update_plane = vlv_update_plane;
1089 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001090
1091 plane_formats = vlv_plane_formats;
1092 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1093 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001094 intel_plane->update_plane = ivb_update_plane;
1095 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001096
1097 plane_formats = snb_plane_formats;
1098 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1099 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001100 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001101 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001102 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001103 intel_plane->update_plane = skl_update_plane;
1104 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001105 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001106
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001107 plane_formats = skl_plane_formats;
1108 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1109 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001110 default:
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001111 MISSING_CASE(INTEL_INFO(dev)->gen);
1112 ret = -ENODEV;
1113 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001114 }
1115
1116 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001117 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301118 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001119 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001121 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001122
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001123 if (INTEL_INFO(dev)->gen >= 9)
1124 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1125 &intel_plane_funcs,
1126 plane_formats, num_plane_formats,
1127 DRM_PLANE_TYPE_OVERLAY,
1128 "plane %d%c", plane + 2, pipe_name(pipe));
1129 else
1130 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1131 &intel_plane_funcs,
1132 plane_formats, num_plane_formats,
1133 DRM_PLANE_TYPE_OVERLAY,
1134 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001135 if (ret)
1136 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001137
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301138 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301139
Matt Roperea2c67b2014-12-23 10:41:52 -08001140 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1141
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001142 return 0;
1143
1144fail:
1145 kfree(state);
1146 kfree(intel_plane);
1147
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001148 return ret;
1149}