blob: 8db0d40ccacde84a61d292936f6bbdeeed7ac358 [file] [log] [blame]
Mika Westerbergd16a5aa2014-03-20 22:04:23 +08001/*
2 * Intel Low Power Subsystem PWM controller driver
3 *
4 * Copyright (C) 2014, Intel Corporation
5 * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Author: Chew Kean Ho <kean.ho.chew@intel.com>
7 * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com>
8 * Author: Chew Chiau Ee <chiau.ee.chew@intel.com>
Alan Cox093e00b2014-04-18 19:17:40 +08009 * Author: Alan Cox <alan@linux.intel.com>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Mika Westerberg37670672015-11-18 13:25:18 +020016#include <linux/delay.h>
Thierry Redinge0c86a32014-08-23 00:22:45 +020017#include <linux/io.h>
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020018#include <linux/iopoll.h>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080019#include <linux/kernel.h>
20#include <linux/module.h>
Qipeng Zhaf080be22015-10-26 12:58:27 +020021#include <linux/pm_runtime.h>
qipeng.zha883e4d02015-11-17 17:20:15 +080022#include <linux/time.h>
Alan Cox093e00b2014-04-18 19:17:40 +080023
Andy Shevchenkoc558e392014-08-19 19:17:35 +030024#include "pwm-lpss.h"
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080025
26#define PWM 0x00000000
27#define PWM_ENABLE BIT(31)
28#define PWM_SW_UPDATE BIT(30)
29#define PWM_BASE_UNIT_SHIFT 8
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080030#define PWM_ON_TIME_DIV_MASK 0x000000ff
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080031
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030032/* Size of each PWM register space if multiple */
33#define PWM_SIZE 0x400
34
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080035struct pwm_lpss_chip {
36 struct pwm_chip chip;
37 void __iomem *regs;
qipeng.zha883e4d02015-11-17 17:20:15 +080038 const struct pwm_lpss_boardinfo *info;
Alan Cox093e00b2014-04-18 19:17:40 +080039};
40
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080041static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip)
42{
43 return container_of(chip, struct pwm_lpss_chip, chip);
44}
45
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030046static inline u32 pwm_lpss_read(const struct pwm_device *pwm)
47{
48 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
49
50 return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
51}
52
53static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value)
54{
55 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
56
57 writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
58}
59
Hans de Goedeb997e3e2017-04-06 14:54:01 +030060static int pwm_lpss_wait_for_update(struct pwm_device *pwm)
Mika Westerberg37670672015-11-18 13:25:18 +020061{
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020062 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
63 const void __iomem *addr = lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM;
64 const unsigned int ms = 500 * USEC_PER_MSEC;
65 u32 val;
66 int err;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020067
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020068 /*
69 * PWM Configuration register has SW_UPDATE bit that is set when a new
70 * configuration is written to the register. The bit is automatically
71 * cleared at the start of the next output cycle by the IP block.
72 *
73 * If one writes a new configuration to the register while it still has
74 * the bit enabled, PWM may freeze. That is, while one can still write
75 * to the register, it won't have an effect. Thus, we try to sleep long
76 * enough that the bit gets cleared and make sure the bit is not
77 * enabled while we update the configuration.
78 */
79 err = readl_poll_timeout(addr, val, !(val & PWM_SW_UPDATE), 40, ms);
80 if (err)
81 dev_err(pwm->chip->dev, "PWM_SW_UPDATE was not cleared\n");
82
83 return err;
84}
85
86static inline int pwm_lpss_is_updating(struct pwm_device *pwm)
87{
88 return (pwm_lpss_read(pwm) & PWM_SW_UPDATE) ? -EBUSY : 0;
Mika Westerberg37670672015-11-18 13:25:18 +020089}
90
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020091static void pwm_lpss_prepare(struct pwm_lpss_chip *lpwm, struct pwm_device *pwm,
92 int duty_ns, int period_ns)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080093{
Mika Westerbergab248b62016-06-10 15:43:21 +030094 unsigned long long on_time_div;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +030095 unsigned long c = lpwm->info->clk_rate, base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +080096 unsigned long long base_unit, freq = NSEC_PER_SEC;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080097 u32 ctrl;
98
99 do_div(freq, period_ns);
100
qipeng.zha883e4d02015-11-17 17:20:15 +0800101 /*
102 * The equation is:
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100103 * base_unit = round(base_unit_range * freq / c)
qipeng.zha883e4d02015-11-17 17:20:15 +0800104 */
Andy Shevchenko684309e2017-01-28 17:10:39 +0200105 base_unit_range = BIT(lpwm->info->base_unit_bits) - 1;
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100106 freq *= base_unit_range;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800107
Dan O'Donovane5ca4242016-06-01 15:31:12 +0100108 base_unit = DIV_ROUND_CLOSEST_ULL(freq, c);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800109
Mika Westerbergab248b62016-06-10 15:43:21 +0300110 on_time_div = 255ULL * duty_ns;
111 do_div(on_time_div, period_ns);
112 on_time_div = 255ULL - on_time_div;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800113
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300114 ctrl = pwm_lpss_read(pwm);
qipeng.zha883e4d02015-11-17 17:20:15 +0800115 ctrl &= ~PWM_ON_TIME_DIV_MASK;
Andy Shevchenko684309e2017-01-28 17:10:39 +0200116 ctrl &= ~(base_unit_range << PWM_BASE_UNIT_SHIFT);
117 base_unit &= base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +0800118 ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800119 ctrl |= on_time_div;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300120 pwm_lpss_write(pwm, ctrl);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800121}
122
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300123static inline void pwm_lpss_cond_enable(struct pwm_device *pwm, bool cond)
124{
125 if (cond)
126 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE);
127}
128
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200129static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm,
130 struct pwm_state *state)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800131{
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200132 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200133 int ret;
Mika Westerberg37670672015-11-18 13:25:18 +0200134
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200135 if (state->enabled) {
136 if (!pwm_is_enabled(pwm)) {
137 pm_runtime_get_sync(chip->dev);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200138 ret = pwm_lpss_is_updating(pwm);
139 if (ret) {
140 pm_runtime_put(chip->dev);
141 return ret;
142 }
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200143 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300144 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE);
145 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == false);
146 ret = pwm_lpss_wait_for_update(pwm);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200147 if (ret) {
148 pm_runtime_put(chip->dev);
149 return ret;
150 }
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300151 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == true);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200152 } else {
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200153 ret = pwm_lpss_is_updating(pwm);
154 if (ret)
155 return ret;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200156 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300157 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_SW_UPDATE);
158 return pwm_lpss_wait_for_update(pwm);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200159 }
160 } else if (pwm_is_enabled(pwm)) {
161 pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE);
162 pm_runtime_put(chip->dev);
163 }
164
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800165 return 0;
166}
167
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800168static const struct pwm_ops pwm_lpss_ops = {
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200169 .apply = pwm_lpss_apply,
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800170 .owner = THIS_MODULE,
171};
172
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300173struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r,
174 const struct pwm_lpss_boardinfo *info)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800175{
176 struct pwm_lpss_chip *lpwm;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300177 unsigned long c;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800178 int ret;
179
Alan Cox093e00b2014-04-18 19:17:40 +0800180 lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800181 if (!lpwm)
Alan Cox093e00b2014-04-18 19:17:40 +0800182 return ERR_PTR(-ENOMEM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800183
Alan Cox093e00b2014-04-18 19:17:40 +0800184 lpwm->regs = devm_ioremap_resource(dev, r);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800185 if (IS_ERR(lpwm->regs))
Thierry Reding89c03392014-05-07 10:27:57 +0200186 return ERR_CAST(lpwm->regs);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800187
qipeng.zha883e4d02015-11-17 17:20:15 +0800188 lpwm->info = info;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300189
190 c = lpwm->info->clk_rate;
191 if (!c)
192 return ERR_PTR(-EINVAL);
193
Alan Cox093e00b2014-04-18 19:17:40 +0800194 lpwm->chip.dev = dev;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800195 lpwm->chip.ops = &pwm_lpss_ops;
196 lpwm->chip.base = -1;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300197 lpwm->chip.npwm = info->npwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800198
199 ret = pwmchip_add(&lpwm->chip);
200 if (ret) {
Alan Cox093e00b2014-04-18 19:17:40 +0800201 dev_err(dev, "failed to add PWM chip: %d\n", ret);
202 return ERR_PTR(ret);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800203 }
204
Alan Cox093e00b2014-04-18 19:17:40 +0800205 return lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800206}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300207EXPORT_SYMBOL_GPL(pwm_lpss_probe);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800208
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300209int pwm_lpss_remove(struct pwm_lpss_chip *lpwm)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800210{
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800211 return pwmchip_remove(&lpwm->chip);
212}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300213EXPORT_SYMBOL_GPL(pwm_lpss_remove);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800214
215MODULE_DESCRIPTION("PWM driver for Intel LPSS");
216MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
217MODULE_LICENSE("GPL v2");