Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 1 | /* |
Uwe Zeisberger | f30c226 | 2006-10-03 23:01:26 +0200 | [diff] [blame] | 2 | * linux/arch/arm/mach-omap2/irq.c |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 3 | * |
| 4 | * Interrupt handler for OMAP2 boards. |
| 5 | * |
| 6 | * Copyright (C) 2005 Nokia Corporation |
| 7 | * Author: Paul Mundt <paul.mundt@nokia.com> |
| 8 | * |
| 9 | * This file is subject to the terms and conditions of the GNU General Public |
| 10 | * License. See the file "COPYING" in the main directory of this archive |
| 11 | * for more details. |
| 12 | */ |
| 13 | #include <linux/kernel.h> |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 14 | #include <linux/module.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 15 | #include <linux/init.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 16 | #include <linux/interrupt.h> |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 17 | #include <linux/io.h> |
Tony Lindgren | ee0839c | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 18 | |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 19 | #include <asm/exception.h> |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 20 | #include <linux/irqdomain.h> |
| 21 | #include <linux/of.h> |
| 22 | #include <linux/of_address.h> |
R Sricharan | c4082d4 | 2012-06-05 16:31:06 +0530 | [diff] [blame] | 23 | #include <linux/of_irq.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 24 | |
Felipe Balbi | 8598066 | 2014-09-15 16:15:02 -0500 | [diff] [blame] | 25 | #include "irqchip.h" |
| 26 | |
| 27 | /* Define these here for now until we drop all board-files */ |
| 28 | #define OMAP24XX_IC_BASE 0x480fe000 |
| 29 | #define OMAP34XX_IC_BASE 0x48200000 |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 30 | |
| 31 | /* selected INTC register offsets */ |
| 32 | |
| 33 | #define INTC_REVISION 0x0000 |
| 34 | #define INTC_SYSCONFIG 0x0010 |
| 35 | #define INTC_SYSSTATUS 0x0014 |
Tony Lindgren | 6ccc4c0 | 2008-12-10 17:36:52 -0800 | [diff] [blame] | 36 | #define INTC_SIR 0x0040 |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 37 | #define INTC_CONTROL 0x0048 |
Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 38 | #define INTC_PROTECTION 0x004C |
| 39 | #define INTC_IDLE 0x0050 |
| 40 | #define INTC_THRESHOLD 0x0068 |
| 41 | #define INTC_MIR0 0x0084 |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 42 | #define INTC_MIR_CLEAR0 0x0088 |
| 43 | #define INTC_MIR_SET0 0x008c |
| 44 | #define INTC_PENDING_IRQ0 0x0098 |
Felipe Balbi | 1198365 | 2014-09-08 17:54:37 -0700 | [diff] [blame] | 45 | #define INTC_PENDING_IRQ1 0x00b8 |
| 46 | #define INTC_PENDING_IRQ2 0x00d8 |
| 47 | #define INTC_PENDING_IRQ3 0x00f8 |
Felipe Balbi | 33c7c7b | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 48 | #define INTC_ILR0 0x0100 |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 49 | |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 50 | #define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */ |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 51 | #define INTCPS_NR_ILR_REGS 128 |
Tony Lindgren | 3003ce3 | 2012-09-04 17:43:29 -0700 | [diff] [blame] | 52 | #define INTCPS_NR_MIR_REGS 3 |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 53 | |
Felipe Balbi | 9836ee9 | 2014-09-15 16:15:06 -0500 | [diff] [blame^] | 54 | #define INTC_PROTECTION_ENABLE (1 << 0) |
| 55 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 56 | /* |
| 57 | * OMAP2 has a number of different interrupt controllers, each interrupt |
| 58 | * controller is identified as its own "bank". Register definitions are |
| 59 | * fairly consistent for each bank, but not all registers are implemented |
| 60 | * for each bank.. when in doubt, consult the TRM. |
| 61 | */ |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 62 | |
Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 63 | /* Structure to save interrupt controller context */ |
Felipe Balbi | 272a8b0 | 2014-09-08 17:54:38 -0700 | [diff] [blame] | 64 | struct omap_intc_regs { |
Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 65 | u32 sysconfig; |
| 66 | u32 protection; |
| 67 | u32 idle; |
| 68 | u32 threshold; |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 69 | u32 ilr[INTCPS_NR_ILR_REGS]; |
Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 70 | u32 mir[INTCPS_NR_MIR_REGS]; |
| 71 | }; |
Felipe Balbi | 131b48c | 2014-09-08 17:54:42 -0700 | [diff] [blame] | 72 | static struct omap_intc_regs intc_context; |
| 73 | |
| 74 | static struct irq_domain *domain; |
| 75 | static void __iomem *omap_irq_base; |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 76 | static int omap_nr_pending = 3; |
Felipe Balbi | 131b48c | 2014-09-08 17:54:42 -0700 | [diff] [blame] | 77 | static int omap_nr_irqs = 96; |
Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 78 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 79 | /* INTC bank register get/set */ |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 80 | static void intc_writel(u32 reg, u32 val) |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 81 | { |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 82 | writel_relaxed(val, omap_irq_base + reg); |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 83 | } |
| 84 | |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 85 | static u32 intc_readl(u32 reg) |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 86 | { |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 87 | return readl_relaxed(omap_irq_base + reg); |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 88 | } |
| 89 | |
Felipe Balbi | 131b48c | 2014-09-08 17:54:42 -0700 | [diff] [blame] | 90 | void omap_intc_save_context(void) |
| 91 | { |
| 92 | int i; |
| 93 | |
| 94 | intc_context.sysconfig = |
| 95 | intc_readl(INTC_SYSCONFIG); |
| 96 | intc_context.protection = |
| 97 | intc_readl(INTC_PROTECTION); |
| 98 | intc_context.idle = |
| 99 | intc_readl(INTC_IDLE); |
| 100 | intc_context.threshold = |
| 101 | intc_readl(INTC_THRESHOLD); |
| 102 | |
| 103 | for (i = 0; i < omap_nr_irqs; i++) |
| 104 | intc_context.ilr[i] = |
| 105 | intc_readl((INTC_ILR0 + 0x4 * i)); |
| 106 | for (i = 0; i < INTCPS_NR_MIR_REGS; i++) |
| 107 | intc_context.mir[i] = |
| 108 | intc_readl(INTC_MIR0 + (0x20 * i)); |
| 109 | } |
| 110 | |
| 111 | void omap_intc_restore_context(void) |
| 112 | { |
| 113 | int i; |
| 114 | |
| 115 | intc_writel(INTC_SYSCONFIG, intc_context.sysconfig); |
| 116 | intc_writel(INTC_PROTECTION, intc_context.protection); |
| 117 | intc_writel(INTC_IDLE, intc_context.idle); |
| 118 | intc_writel(INTC_THRESHOLD, intc_context.threshold); |
| 119 | |
| 120 | for (i = 0; i < omap_nr_irqs; i++) |
| 121 | intc_writel(INTC_ILR0 + 0x4 * i, |
| 122 | intc_context.ilr[i]); |
| 123 | |
| 124 | for (i = 0; i < INTCPS_NR_MIR_REGS; i++) |
| 125 | intc_writel(INTC_MIR0 + 0x20 * i, |
| 126 | intc_context.mir[i]); |
| 127 | /* MIRs are saved and restore with other PRCM registers */ |
| 128 | } |
| 129 | |
| 130 | void omap3_intc_prepare_idle(void) |
| 131 | { |
| 132 | /* |
| 133 | * Disable autoidle as it can stall interrupt controller, |
| 134 | * cf. errata ID i540 for 3430 (all revisions up to 3.1.x) |
| 135 | */ |
| 136 | intc_writel(INTC_SYSCONFIG, 0); |
| 137 | } |
| 138 | |
| 139 | void omap3_intc_resume_idle(void) |
| 140 | { |
| 141 | /* Re-enable autoidle */ |
| 142 | intc_writel(INTC_SYSCONFIG, 1); |
| 143 | } |
| 144 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 145 | /* XXX: FIQ and additional INTC support (only MPU at the moment) */ |
Lennert Buytenhek | df30347 | 2010-11-29 10:39:59 +0100 | [diff] [blame] | 146 | static void omap_ack_irq(struct irq_data *d) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 147 | { |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 148 | intc_writel(INTC_CONTROL, 0x1); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Lennert Buytenhek | df30347 | 2010-11-29 10:39:59 +0100 | [diff] [blame] | 151 | static void omap_mask_ack_irq(struct irq_data *d) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 152 | { |
Tony Lindgren | 667a11f | 2011-05-16 02:07:38 -0700 | [diff] [blame] | 153 | irq_gc_mask_disable_reg(d); |
Lennert Buytenhek | df30347 | 2010-11-29 10:39:59 +0100 | [diff] [blame] | 154 | omap_ack_irq(d); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 155 | } |
| 156 | |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 157 | static void __init omap_irq_soft_reset(void) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 158 | { |
| 159 | unsigned long tmp; |
| 160 | |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 161 | tmp = intc_readl(INTC_REVISION) & 0xff; |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 162 | |
Paul Walmsley | 7852ec0 | 2012-07-26 00:54:26 -0600 | [diff] [blame] | 163 | pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n", |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 164 | omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 165 | |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 166 | tmp = intc_readl(INTC_SYSCONFIG); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 167 | tmp |= 1 << 1; /* soft reset */ |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 168 | intc_writel(INTC_SYSCONFIG, tmp); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 169 | |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 170 | while (!(intc_readl(INTC_SYSSTATUS) & 0x1)) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 171 | /* Wait for reset to complete */; |
Juha Yrjola | 375e12a | 2006-12-06 17:13:50 -0800 | [diff] [blame] | 172 | |
| 173 | /* Enable autoidle */ |
Felipe Balbi | 71be00c | 2014-09-08 17:54:32 -0700 | [diff] [blame] | 174 | intc_writel(INTC_SYSCONFIG, 1 << 0); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 177 | int omap_irq_pending(void) |
| 178 | { |
Felipe Balbi | 6bd0f16 | 2014-09-15 16:15:03 -0500 | [diff] [blame] | 179 | int i; |
Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 180 | |
Felipe Balbi | 6bd0f16 | 2014-09-15 16:15:03 -0500 | [diff] [blame] | 181 | for (i = 0; i < omap_nr_pending; i++) |
| 182 | if (intc_readl(INTC_PENDING_IRQ0 + (0x20 * i))) |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 183 | return 1; |
Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 184 | return 0; |
| 185 | } |
| 186 | |
Felipe Balbi | 131b48c | 2014-09-08 17:54:42 -0700 | [diff] [blame] | 187 | void omap3_intc_suspend(void) |
| 188 | { |
| 189 | /* A pending interrupt would prevent OMAP from entering suspend */ |
| 190 | omap_ack_irq(NULL); |
| 191 | } |
| 192 | |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 193 | static int __init omap_alloc_gc_of(struct irq_domain *d, void __iomem *base) |
| 194 | { |
| 195 | int ret; |
| 196 | int i; |
| 197 | |
| 198 | ret = irq_alloc_domain_generic_chips(d, 32, 1, "INTC", |
| 199 | handle_level_irq, IRQ_NOREQUEST | IRQ_NOPROBE, |
| 200 | IRQ_LEVEL, 0); |
| 201 | if (ret) { |
| 202 | pr_warn("Failed to allocate irq chips\n"); |
| 203 | return ret; |
| 204 | } |
| 205 | |
| 206 | for (i = 0; i < omap_nr_pending; i++) { |
| 207 | struct irq_chip_generic *gc; |
| 208 | struct irq_chip_type *ct; |
| 209 | |
| 210 | gc = irq_get_domain_generic_chip(d, 32 * i); |
| 211 | gc->reg_base = base; |
| 212 | ct = gc->chip_types; |
| 213 | |
| 214 | ct->type = IRQ_TYPE_LEVEL_MASK; |
| 215 | ct->handler = handle_level_irq; |
| 216 | |
| 217 | ct->chip.irq_ack = omap_mask_ack_irq; |
| 218 | ct->chip.irq_mask = irq_gc_mask_disable_reg; |
| 219 | ct->chip.irq_unmask = irq_gc_unmask_enable_reg; |
| 220 | |
| 221 | ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE; |
| 222 | |
| 223 | ct->regs.enable = INTC_MIR_CLEAR0 + 32 * i; |
| 224 | ct->regs.disable = INTC_MIR_SET0 + 32 * i; |
| 225 | } |
| 226 | |
| 227 | return 0; |
| 228 | } |
| 229 | |
| 230 | static void __init omap_alloc_gc_legacy(void __iomem *base, |
| 231 | unsigned int irq_start, unsigned int num) |
Tony Lindgren | 667a11f | 2011-05-16 02:07:38 -0700 | [diff] [blame] | 232 | { |
| 233 | struct irq_chip_generic *gc; |
| 234 | struct irq_chip_type *ct; |
| 235 | |
| 236 | gc = irq_alloc_generic_chip("INTC", 1, irq_start, base, |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 237 | handle_level_irq); |
Tony Lindgren | 667a11f | 2011-05-16 02:07:38 -0700 | [diff] [blame] | 238 | ct = gc->chip_types; |
| 239 | ct->chip.irq_ack = omap_mask_ack_irq; |
| 240 | ct->chip.irq_mask = irq_gc_mask_disable_reg; |
| 241 | ct->chip.irq_unmask = irq_gc_unmask_enable_reg; |
NeilBrown | e3c83c2 | 2012-04-25 13:05:24 +1000 | [diff] [blame] | 242 | ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE; |
Tony Lindgren | 667a11f | 2011-05-16 02:07:38 -0700 | [diff] [blame] | 243 | |
Tony Lindgren | 667a11f | 2011-05-16 02:07:38 -0700 | [diff] [blame] | 244 | ct->regs.enable = INTC_MIR_CLEAR0; |
| 245 | ct->regs.disable = INTC_MIR_SET0; |
| 246 | irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 247 | IRQ_NOREQUEST | IRQ_NOPROBE, 0); |
Tony Lindgren | 667a11f | 2011-05-16 02:07:38 -0700 | [diff] [blame] | 248 | } |
| 249 | |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 250 | static int __init omap_init_irq_of(struct device_node *node) |
| 251 | { |
| 252 | int ret; |
| 253 | |
| 254 | omap_irq_base = of_iomap(node, 0); |
| 255 | if (WARN_ON(!omap_irq_base)) |
| 256 | return -ENOMEM; |
| 257 | |
| 258 | domain = irq_domain_add_linear(node, omap_nr_irqs, |
| 259 | &irq_generic_chip_ops, NULL); |
| 260 | |
| 261 | omap_irq_soft_reset(); |
| 262 | |
| 263 | ret = omap_alloc_gc_of(domain, omap_irq_base); |
| 264 | if (ret < 0) |
| 265 | irq_domain_remove(domain); |
| 266 | |
| 267 | return ret; |
| 268 | } |
| 269 | |
| 270 | static int __init omap_init_irq_legacy(u32 base) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 271 | { |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 272 | int j, irq_base; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 273 | |
Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 274 | omap_irq_base = ioremap(base, SZ_4K); |
| 275 | if (WARN_ON(!omap_irq_base)) |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 276 | return -ENOMEM; |
Tony Lindgren | 741e3a8 | 2011-05-17 03:51:26 -0700 | [diff] [blame] | 277 | |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 278 | irq_base = irq_alloc_descs(-1, 0, omap_nr_irqs, 0); |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 279 | if (irq_base < 0) { |
| 280 | pr_warn("Couldn't allocate IRQ numbers\n"); |
| 281 | irq_base = 0; |
| 282 | } |
| 283 | |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 284 | domain = irq_domain_add_legacy(NULL, omap_nr_irqs, irq_base, 0, |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 285 | &irq_domain_simple_ops, NULL); |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 286 | |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 287 | omap_irq_soft_reset(); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 288 | |
Felipe Balbi | a88ab43 | 2014-09-08 17:54:35 -0700 | [diff] [blame] | 289 | for (j = 0; j < omap_nr_irqs; j += 32) |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 290 | omap_alloc_gc_legacy(omap_irq_base + j, j + irq_base, 32); |
| 291 | |
| 292 | return 0; |
| 293 | } |
| 294 | |
Felipe Balbi | 9836ee9 | 2014-09-15 16:15:06 -0500 | [diff] [blame^] | 295 | static void __init omap_irq_enable_protection(void) |
| 296 | { |
| 297 | u32 reg; |
| 298 | |
| 299 | reg = intc_readl(INTC_PROTECTION); |
| 300 | reg |= INTC_PROTECTION_ENABLE; |
| 301 | intc_writel(INTC_PROTECTION, reg); |
| 302 | } |
| 303 | |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 304 | static int __init omap_init_irq(u32 base, struct device_node *node) |
| 305 | { |
Felipe Balbi | 9836ee9 | 2014-09-15 16:15:06 -0500 | [diff] [blame^] | 306 | int ret; |
| 307 | |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 308 | if (node) |
Felipe Balbi | 9836ee9 | 2014-09-15 16:15:06 -0500 | [diff] [blame^] | 309 | ret = omap_init_irq_of(node); |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 310 | else |
Felipe Balbi | 9836ee9 | 2014-09-15 16:15:06 -0500 | [diff] [blame^] | 311 | ret = omap_init_irq_legacy(base); |
| 312 | |
| 313 | if (ret == 0) |
| 314 | omap_irq_enable_protection(); |
| 315 | |
| 316 | return ret; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 317 | } |
| 318 | |
Felipe Balbi | 2aced89 | 2014-09-08 17:54:52 -0700 | [diff] [blame] | 319 | static asmlinkage void __exception_irq_entry |
| 320 | omap_intc_handle_irq(struct pt_regs *regs) |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 321 | { |
Felipe Balbi | d6a7c5c | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 322 | u32 irqnr = 0; |
Stefan Sørensen | 698b485 | 2014-03-06 16:27:15 +0100 | [diff] [blame] | 323 | int handled_irq = 0; |
Felipe Balbi | d6a7c5c | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 324 | int i; |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 325 | |
| 326 | do { |
Felipe Balbi | d6a7c5c | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 327 | for (i = 0; i < omap_nr_pending; i++) { |
| 328 | irqnr = intc_readl(INTC_PENDING_IRQ0 + (0x20 * i)); |
| 329 | if (irqnr) |
| 330 | goto out; |
| 331 | } |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 332 | |
| 333 | out: |
| 334 | if (!irqnr) |
| 335 | break; |
| 336 | |
Felipe Balbi | 1198365 | 2014-09-08 17:54:37 -0700 | [diff] [blame] | 337 | irqnr = intc_readl(INTC_SIR); |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 338 | irqnr &= ACTIVEIRQ_MASK; |
| 339 | |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 340 | if (irqnr) { |
| 341 | irqnr = irq_find_mapping(domain, irqnr); |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 342 | handle_IRQ(irqnr, regs); |
Stefan Sørensen | 698b485 | 2014-03-06 16:27:15 +0100 | [diff] [blame] | 343 | handled_irq = 1; |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 344 | } |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 345 | } while (irqnr); |
Stefan Sørensen | 698b485 | 2014-03-06 16:27:15 +0100 | [diff] [blame] | 346 | |
Felipe Balbi | 503b8d1 | 2014-09-15 16:15:04 -0500 | [diff] [blame] | 347 | /* |
| 348 | * If an irq is masked or deasserted while active, we will |
Stefan Sørensen | 698b485 | 2014-03-06 16:27:15 +0100 | [diff] [blame] | 349 | * keep ending up here with no irq handled. So remove it from |
Felipe Balbi | 503b8d1 | 2014-09-15 16:15:04 -0500 | [diff] [blame] | 350 | * the INTC with an ack. |
| 351 | */ |
Stefan Sørensen | 698b485 | 2014-03-06 16:27:15 +0100 | [diff] [blame] | 352 | if (!handled_irq) |
| 353 | omap_ack_irq(NULL); |
Marc Zyngier | 2db1499 | 2011-09-06 09:56:17 +0100 | [diff] [blame] | 354 | } |
| 355 | |
Felipe Balbi | a4d3c5d | 2014-09-08 17:54:51 -0700 | [diff] [blame] | 356 | void __init omap2_init_irq(void) |
| 357 | { |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 358 | omap_nr_irqs = 96; |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 359 | omap_nr_pending = 3; |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 360 | omap_init_irq(OMAP24XX_IC_BASE, NULL); |
Felipe Balbi | 2aced89 | 2014-09-08 17:54:52 -0700 | [diff] [blame] | 361 | set_handle_irq(omap_intc_handle_irq); |
Felipe Balbi | a4d3c5d | 2014-09-08 17:54:51 -0700 | [diff] [blame] | 362 | } |
| 363 | |
| 364 | void __init omap3_init_irq(void) |
| 365 | { |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 366 | omap_nr_irqs = 96; |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 367 | omap_nr_pending = 3; |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 368 | omap_init_irq(OMAP34XX_IC_BASE, NULL); |
Felipe Balbi | 2aced89 | 2014-09-08 17:54:52 -0700 | [diff] [blame] | 369 | set_handle_irq(omap_intc_handle_irq); |
Felipe Balbi | a4d3c5d | 2014-09-08 17:54:51 -0700 | [diff] [blame] | 370 | } |
| 371 | |
| 372 | void __init ti81xx_init_irq(void) |
| 373 | { |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 374 | omap_nr_irqs = 96; |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 375 | omap_nr_pending = 4; |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 376 | omap_init_irq(OMAP34XX_IC_BASE, NULL); |
Felipe Balbi | 2aced89 | 2014-09-08 17:54:52 -0700 | [diff] [blame] | 377 | set_handle_irq(omap_intc_handle_irq); |
Felipe Balbi | a4d3c5d | 2014-09-08 17:54:51 -0700 | [diff] [blame] | 378 | } |
| 379 | |
Felipe Balbi | 00b6b03 | 2014-09-08 17:54:43 -0700 | [diff] [blame] | 380 | static int __init intc_of_init(struct device_node *node, |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 381 | struct device_node *parent) |
| 382 | { |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 383 | int ret; |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 384 | |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 385 | omap_nr_pending = 3; |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 386 | omap_nr_irqs = 96; |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 387 | |
| 388 | if (WARN_ON(!node)) |
| 389 | return -ENODEV; |
| 390 | |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 391 | if (of_device_is_compatible(node, "ti,am33xx-intc")) { |
Felipe Balbi | a74f0a1 | 2014-09-08 17:54:55 -0700 | [diff] [blame] | 392 | omap_nr_irqs = 128; |
Felipe Balbi | 52b1e12 | 2014-09-08 17:54:57 -0700 | [diff] [blame] | 393 | omap_nr_pending = 4; |
| 394 | } |
Felipe Balbi | 470f30d | 2014-09-08 17:54:47 -0700 | [diff] [blame] | 395 | |
Felipe Balbi | 55601c9f | 2014-09-08 17:54:58 -0700 | [diff] [blame] | 396 | ret = omap_init_irq(-1, of_node_get(node)); |
| 397 | if (ret < 0) |
| 398 | return ret; |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 399 | |
Felipe Balbi | 2aced89 | 2014-09-08 17:54:52 -0700 | [diff] [blame] | 400 | set_handle_irq(omap_intc_handle_irq); |
Felipe Balbi | b15c76b | 2014-09-08 17:54:43 -0700 | [diff] [blame] | 401 | |
Benoit Cousson | 52fa212 | 2011-11-30 19:21:07 +0100 | [diff] [blame] | 402 | return 0; |
| 403 | } |
| 404 | |
Felipe Balbi | a35db9a | 2014-09-08 17:54:46 -0700 | [diff] [blame] | 405 | IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init); |
| 406 | IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init); |
| 407 | IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init); |