blob: ddabc827ac44fc2d5d50d6ec198de4b2584dceb3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(enable, bool, NULL, 0444);
70MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
71module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020074MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020075 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020076module_param_array(bdl_pos_adj, int, NULL, 0644);
77MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010079MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010080module_param_array(probe_only, bool, NULL, 0444);
81MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010082module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020083MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
84 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010086MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010087
Takashi Iwaidee1b662007-08-13 16:10:30 +020088#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010089static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
90module_param(power_save, int, 0644);
91MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
92 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Takashi Iwaidee1b662007-08-13 16:10:30 +020094/* reset the HD-audio controller in power save mode.
95 * this may give more power-saving, but will take longer time to
96 * wake up.
97 */
98static int power_save_controller = 1;
99module_param(power_save_controller, bool, 0644);
100MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
101#endif
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103MODULE_LICENSE("GPL");
104MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
105 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700106 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200107 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100108 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100109 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100110 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700111 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100112 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200114 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200115 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200116 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200117 "{ATI, RS780},"
118 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100119 "{ATI, RV630},"
120 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100121 "{ATI, RV670},"
122 "{ATI, RV635},"
123 "{ATI, RV620},"
124 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200125 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200126 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200127 "{SiS, SIS966},"
128 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129MODULE_DESCRIPTION("Intel HDA driver");
130
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200131#ifdef CONFIG_SND_VERBOSE_PRINTK
132#define SFX /* nop */
133#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200135#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200136
137/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * registers
139 */
140#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200141#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
142#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
143#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
144#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
145#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#define ICH6_REG_VMIN 0x02
147#define ICH6_REG_VMAJ 0x03
148#define ICH6_REG_OUTPAY 0x04
149#define ICH6_REG_INPAY 0x06
150#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200151#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200152#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
153#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#define ICH6_REG_WAKEEN 0x0c
155#define ICH6_REG_STATESTS 0x0e
156#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200157#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define ICH6_REG_INTCTL 0x20
159#define ICH6_REG_INTSTS 0x24
160#define ICH6_REG_WALCLK 0x30
161#define ICH6_REG_SYNC 0x34
162#define ICH6_REG_CORBLBASE 0x40
163#define ICH6_REG_CORBUBASE 0x44
164#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200165#define ICH6_REG_CORBRP 0x4a
166#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200168#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
169#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200171#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172#define ICH6_REG_CORBSIZE 0x4e
173
174#define ICH6_REG_RIRBLBASE 0x50
175#define ICH6_REG_RIRBUBASE 0x54
176#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200177#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#define ICH6_REG_RINTCNT 0x5a
179#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200180#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
181#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
182#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200184#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
185#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_RIRBSIZE 0x5e
187
188#define ICH6_REG_IC 0x60
189#define ICH6_REG_IR 0x64
190#define ICH6_REG_IRS 0x68
191#define ICH6_IRS_VALID (1<<1)
192#define ICH6_IRS_BUSY (1<<0)
193
194#define ICH6_REG_DPLBASE 0x70
195#define ICH6_REG_DPUBASE 0x74
196#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
197
198/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
199enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
200
201/* stream register offsets from stream base */
202#define ICH6_REG_SD_CTL 0x00
203#define ICH6_REG_SD_STS 0x03
204#define ICH6_REG_SD_LPIB 0x04
205#define ICH6_REG_SD_CBL 0x08
206#define ICH6_REG_SD_LVI 0x0c
207#define ICH6_REG_SD_FIFOW 0x0e
208#define ICH6_REG_SD_FIFOSIZE 0x10
209#define ICH6_REG_SD_FORMAT 0x12
210#define ICH6_REG_SD_BDLPL 0x18
211#define ICH6_REG_SD_BDLPU 0x1c
212
213/* PCI space */
214#define ICH6_PCIREG_TCSEL 0x44
215
216/*
217 * other constants
218 */
219
220/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200221/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200222#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200223#define ICH6_NUM_PLAYBACK 4
224
225/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200226#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200227#define ULI_NUM_PLAYBACK 6
228
Felix Kuehling778b6e12006-05-17 11:22:21 +0200229/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200230#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200231#define ATIHDMI_NUM_PLAYBACK 1
232
Kailang Yangf2690022008-05-27 11:44:55 +0200233/* TERA has 4 playback and 3 capture */
234#define TERA_NUM_CAPTURE 3
235#define TERA_NUM_PLAYBACK 4
236
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200237/* this number is statically defined for simplicity */
238#define MAX_AZX_DEV 16
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100241#define BDL_SIZE 4096
242#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
243#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244/* max buffer size - no h/w limit, you can increase as you like */
245#define AZX_MAX_BUF_SIZE (1024*1024*1024)
246/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100247#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
249/* RIRB int mask: overrun[2], response[0] */
250#define RIRB_INT_RESPONSE 0x01
251#define RIRB_INT_OVERRUN 0x04
252#define RIRB_INT_MASK 0x05
253
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200254/* STATESTS int mask: S3,SD2,SD1,SD0 */
255#define AZX_MAX_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800256#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258/* SD_CTL bits */
259#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
260#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100261#define SD_CTL_STRIPE (3 << 16) /* stripe control */
262#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
263#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
265#define SD_CTL_STREAM_TAG_SHIFT 20
266
267/* SD_CTL and SD_STS */
268#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
269#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
270#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200271#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
272 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/* SD_STS */
275#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
276
277/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200278#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
279#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
280#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* below are so far hardcoded - should read registers in future */
283#define ICH6_MAX_CORB_ENTRIES 256
284#define ICH6_MAX_RIRB_ENTRIES 256
285
Takashi Iwaic74db862005-05-12 14:26:27 +0200286/* position fix mode */
287enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200288 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200289 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200290 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200291};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Frederick Lif5d40b32005-05-12 14:55:20 +0200293/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200294#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
295#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
296
Vinod Gda3fca22005-09-13 18:49:12 +0200297/* Defines for Nvidia HDA support */
298#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
299#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700300#define NVIDIA_HDA_ISTRM_COH 0x4d
301#define NVIDIA_HDA_OSTRM_COH 0x4c
302#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200303
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100304/* Defines for Intel SCH HDA snoop control */
305#define INTEL_SCH_HDA_DEVC 0x78
306#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
307
Joseph Chan0e153472008-08-26 14:38:03 +0200308/* Define IN stream 0 FIFO size offset in VIA controller */
309#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
310/* Define VIA HD Audio Device ID*/
311#define VIA_HDAC_DEVICE_ID 0x3288
312
Yang, Libinc4da29c2008-11-13 11:07:07 +0100313/* HD Audio class code */
314#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 */
318
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100319struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100320 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Takashi Iwaid01ce992007-07-27 16:52:19 +0200323 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200324 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200325 unsigned int frags; /* number for period in the play buffer */
326 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200327 unsigned long start_jiffies; /* start + minimum jiffies */
328 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Takashi Iwaid01ce992007-07-27 16:52:19 +0200330 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200335 struct snd_pcm_substream *substream; /* assigned substream,
336 * set in PCM open
337 */
338 unsigned int format_val; /* format value to be set in the
339 * controller and the codec
340 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 unsigned char stream_tag; /* assigned stream */
342 unsigned char index; /* stream index */
343
Pavel Machek927fc862006-08-31 17:03:43 +0200344 unsigned int opened :1;
345 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200346 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700347 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200348 /*
349 * For VIA:
350 * A flag to ensure DMA position is 0
351 * when link position is not greater than FIFO size
352 */
353 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354};
355
356/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100357struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 u32 *buf; /* CORB/RIRB buffer
359 * Each CORB entry is 4byte, RIRB is 8byte
360 */
361 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
362 /* for RIRB */
363 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800364 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
365 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100368struct azx {
369 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200371 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200373 /* chip type specific */
374 int driver_type;
375 int playback_streams;
376 int playback_index_offset;
377 int capture_streams;
378 int capture_index_offset;
379 int num_streams;
380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 /* pci resources */
382 unsigned long addr;
383 void __iomem *remap_addr;
384 int irq;
385
386 /* locks */
387 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100388 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100391 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100394 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
396 /* HD codec */
397 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100398 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 struct hda_bus *bus;
400
401 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100402 struct azx_rb corb;
403 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100405 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 struct snd_dma_buffer rb;
407 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200408
409 /* flags */
410 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200411 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200412 unsigned int initialized :1;
413 unsigned int single_cmd :1;
414 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200415 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200416 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200417 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100418 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200419
420 /* for debugging */
421 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200422
423 /* for pending irqs */
424 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100425
426 /* reboot notifier (for mysterious hangup problem at power-down) */
427 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428};
429
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200430/* driver types */
431enum {
432 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100433 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200435 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200436 AZX_DRIVER_VIA,
437 AZX_DRIVER_SIS,
438 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200439 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200440 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100441 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200442 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443};
444
445static char *driver_short_names[] __devinitdata = {
446 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100447 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200448 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200449 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200450 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
451 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200452 [AZX_DRIVER_ULI] = "HDA ULI M5461",
453 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200454 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100455 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456};
457
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458/*
459 * macros for easy use
460 */
461#define azx_writel(chip,reg,value) \
462 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
463#define azx_readl(chip,reg) \
464 readl((chip)->remap_addr + ICH6_REG_##reg)
465#define azx_writew(chip,reg,value) \
466 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
467#define azx_readw(chip,reg) \
468 readw((chip)->remap_addr + ICH6_REG_##reg)
469#define azx_writeb(chip,reg,value) \
470 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
471#define azx_readb(chip,reg) \
472 readb((chip)->remap_addr + ICH6_REG_##reg)
473
474#define azx_sd_writel(dev,reg,value) \
475 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
476#define azx_sd_readl(dev,reg) \
477 readl((dev)->sd_addr + ICH6_REG_##reg)
478#define azx_sd_writew(dev,reg,value) \
479 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
480#define azx_sd_readw(dev,reg) \
481 readw((dev)->sd_addr + ICH6_REG_##reg)
482#define azx_sd_writeb(dev,reg,value) \
483 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
484#define azx_sd_readb(dev,reg) \
485 readb((dev)->sd_addr + ICH6_REG_##reg)
486
487/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200490static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/*
493 * Interface for HD codec
494 */
495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496/*
497 * CORB / RIRB interface
498 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100499static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
501 int err;
502
503 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200504 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
505 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 PAGE_SIZE, &chip->rb);
507 if (err < 0) {
508 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
509 return err;
510 }
511 return 0;
512}
513
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100514static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 /* CORB set up */
517 chip->corb.addr = chip->rb.addr;
518 chip->corb.buf = (u32 *)chip->rb.area;
519 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200520 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200522 /* set the corb size to 256 entries (ULI requires explicitly) */
523 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 /* set the corb write pointer to 0 */
525 azx_writew(chip, CORBWP, 0);
526 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200527 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200529 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
531 /* RIRB set up */
532 chip->rirb.addr = chip->rb.addr + 2048;
533 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800534 chip->rirb.wp = chip->rirb.rp = 0;
535 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200537 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200539 /* set the rirb size to 256 entries (ULI requires explicitly) */
540 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200542 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 /* set N=1, get RIRB response interrupt for new entry */
544 azx_writew(chip, RINTCNT, 1);
545 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547}
548
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100549static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
551 /* disable ringbuffer DMAs */
552 azx_writeb(chip, RIRBCTL, 0);
553 azx_writeb(chip, CORBCTL, 0);
554}
555
Wu Fengguangdeadff12009-08-01 18:45:16 +0800556static unsigned int azx_command_addr(u32 cmd)
557{
558 unsigned int addr = cmd >> 28;
559
560 if (addr >= AZX_MAX_CODECS) {
561 snd_BUG();
562 addr = 0;
563 }
564
565 return addr;
566}
567
568static unsigned int azx_response_addr(u32 res)
569{
570 unsigned int addr = res & 0xf;
571
572 if (addr >= AZX_MAX_CODECS) {
573 snd_BUG();
574 addr = 0;
575 }
576
577 return addr;
578}
579
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100581static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100583 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800584 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 /* add command to corb */
588 wp = azx_readb(chip, CORBWP);
589 wp++;
590 wp %= ICH6_MAX_CORB_ENTRIES;
591
592 spin_lock_irq(&chip->reg_lock);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800593 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 chip->corb.buf[wp] = cpu_to_le32(val);
595 azx_writel(chip, CORBWP, wp);
596 spin_unlock_irq(&chip->reg_lock);
597
598 return 0;
599}
600
601#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
602
603/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100604static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
606 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800607 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 u32 res, res_ex;
609
610 wp = azx_readb(chip, RIRBWP);
611 if (wp == chip->rirb.wp)
612 return;
613 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800614
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 while (chip->rirb.rp != wp) {
616 chip->rirb.rp++;
617 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
618
619 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
620 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
621 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800622 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
624 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800625 else if (chip->rirb.cmds[addr]) {
626 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100627 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800628 chip->rirb.cmds[addr]--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
630 }
631}
632
633/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800634static unsigned int azx_rirb_get_response(struct hda_bus *bus,
635 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100637 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200638 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200640 again:
641 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100642 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200643 if (chip->polling_mode) {
644 spin_lock_irq(&chip->reg_lock);
645 azx_update_rirb(chip);
646 spin_unlock_irq(&chip->reg_lock);
647 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800648 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100649 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100650 bus->rirb_error = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800651 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100652 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100653 if (time_after(jiffies, timeout))
654 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100655 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100656 msleep(2); /* temporary workaround */
657 else {
658 udelay(10);
659 cond_resched();
660 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100661 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200662
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200663 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200664 snd_printk(KERN_WARNING SFX "No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200665 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200666 free_irq(chip->irq, chip);
667 chip->irq = -1;
668 pci_disable_msi(chip->pci);
669 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100670 if (azx_acquire_irq(chip, 1) < 0) {
671 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200672 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100673 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200674 goto again;
675 }
676
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200677 if (!chip->polling_mode) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200678 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200679 "switching to polling mode: last cmd=0x%08x\n",
680 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200681 chip->polling_mode = 1;
682 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200684
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100685 if (chip->probing) {
686 /* If this critical timeout happens during the codec probing
687 * phase, this is likely an access to a non-existing codec
688 * slot. Better to return an error and reset the system.
689 */
690 return -1;
691 }
692
Takashi Iwai8dd78332009-06-02 01:16:07 +0200693 /* a fatal communication error; need either to reset or to fallback
694 * to the single_cmd mode
695 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100696 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200697 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200698 bus->response_reset = 1;
699 return -1; /* give a chance to retry */
700 }
701
702 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
703 "switching to single_cmd mode: last cmd=0x%08x\n",
704 chip->last_cmd);
705 chip->single_cmd = 1;
706 bus->response_reset = 0;
707 /* re-initialize CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200708 azx_free_cmd_io(chip);
709 azx_init_cmd_io(chip);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200710 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711}
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713/*
714 * Use the single immediate command instead of CORB/RIRB for simplicity
715 *
716 * Note: according to Intel, this is not preferred use. The command was
717 * intended for the BIOS only, and may get confused with unsolicited
718 * responses. So, we shouldn't use it for normal operation from the
719 * driver.
720 * I left the codes, however, for debugging/testing purposes.
721 */
722
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200723/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800724static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200725{
726 int timeout = 50;
727
728 while (timeout--) {
729 /* check IRV busy bit */
730 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
731 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800732 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200733 return 0;
734 }
735 udelay(1);
736 }
737 if (printk_ratelimit())
738 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
739 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800740 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200741 return -EIO;
742}
743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100745static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100747 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800748 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 int timeout = 50;
750
Takashi Iwai8dd78332009-06-02 01:16:07 +0200751 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 while (timeout--) {
753 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200754 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200756 azx_writew(chip, IRS, azx_readw(chip, IRS) |
757 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200759 azx_writew(chip, IRS, azx_readw(chip, IRS) |
760 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800761 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 }
763 udelay(1);
764 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100765 if (printk_ratelimit())
766 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
767 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 return -EIO;
769}
770
771/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800772static unsigned int azx_single_get_response(struct hda_bus *bus,
773 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100775 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800776 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777}
778
Takashi Iwai111d3af2006-02-16 18:17:58 +0100779/*
780 * The below are the main callbacks from hda_codec.
781 *
782 * They are just the skeleton to call sub-callbacks according to the
783 * current setting of chip->single_cmd.
784 */
785
786/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100787static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100788{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100789 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200790
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200791 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100792 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100794 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100795 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100796}
797
798/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800799static unsigned int azx_get_response(struct hda_bus *bus,
800 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100801{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100802 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100803 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800804 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100805 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100807}
808
Takashi Iwaicb53c622007-08-10 17:21:45 +0200809#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100810static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200811#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100814static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
816 int count;
817
Danny Tholene8a7f132007-09-11 21:41:56 +0200818 /* clear STATESTS */
819 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 /* reset controller */
822 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
823
824 count = 50;
825 while (azx_readb(chip, GCTL) && --count)
826 msleep(1);
827
828 /* delay for >= 100us for codec PLL to settle per spec
829 * Rev 0.9 section 5.5.1
830 */
831 msleep(1);
832
833 /* Bring controller out of reset */
834 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
835
836 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200837 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 msleep(1);
839
Pavel Machek927fc862006-08-31 17:03:43 +0200840 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 msleep(1);
842
843 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200844 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200845 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 return -EBUSY;
847 }
848
Matt41e2fce2005-07-04 17:49:55 +0200849 /* Accept unsolicited responses */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200850 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200853 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200855 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 }
857
858 return 0;
859}
860
861
862/*
863 * Lowlevel interface
864 */
865
866/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100867static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868{
869 /* enable controller CIE and GIE */
870 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
871 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
872}
873
874/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100875static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
877 int i;
878
879 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200880 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100881 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 azx_sd_writeb(azx_dev, SD_CTL,
883 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
884 }
885
886 /* disable SIE for all streams */
887 azx_writeb(chip, INTCTL, 0);
888
889 /* disable controller CIE and GIE */
890 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
891 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
892}
893
894/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100895static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896{
897 int i;
898
899 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200900 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100901 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
903 }
904
905 /* clear STATESTS */
906 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
907
908 /* clear rirb status */
909 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
910
911 /* clear int status */
912 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
913}
914
915/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100916static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
Joseph Chan0e153472008-08-26 14:38:03 +0200918 /*
919 * Before stream start, initialize parameter
920 */
921 azx_dev->insufficient = 1;
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 /* enable SIE */
924 azx_writeb(chip, INTCTL,
925 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
926 /* set DMA start and interrupt mask */
927 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
928 SD_CTL_DMA_START | SD_INT_MASK);
929}
930
Takashi Iwai1dddab42009-03-18 15:15:37 +0100931/* stop DMA */
932static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
935 ~(SD_CTL_DMA_START | SD_INT_MASK));
936 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100937}
938
939/* stop a stream */
940static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
941{
942 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 /* disable SIE */
944 azx_writeb(chip, INTCTL,
945 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
946}
947
948
949/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200950 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100952static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200954 if (chip->initialized)
955 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
957 /* reset controller */
958 azx_reset(chip);
959
960 /* initialize interrupts */
961 azx_int_clear(chip);
962 azx_int_enable(chip);
963
964 /* initialize the codec command I/O */
Takashi Iwai817408612009-05-26 15:22:00 +0200965 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200967 /* program the position buffer */
968 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200969 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200970
Takashi Iwaicb53c622007-08-10 17:21:45 +0200971 chip->initialized = 1;
972}
973
974/*
975 * initialize the PCI registers
976 */
977/* update bits in a PCI register byte */
978static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
979 unsigned char mask, unsigned char val)
980{
981 unsigned char data;
982
983 pci_read_config_byte(pci, reg, &data);
984 data &= ~mask;
985 data |= (val & mask);
986 pci_write_config_byte(pci, reg, data);
987}
988
989static void azx_init_pci(struct azx *chip)
990{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100991 unsigned short snoop;
992
Takashi Iwaicb53c622007-08-10 17:21:45 +0200993 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
994 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
995 * Ensuring these bits are 0 clears playback static on some HD Audio
996 * codecs
997 */
998 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
999
Vinod Gda3fca22005-09-13 18:49:12 +02001000 switch (chip->driver_type) {
1001 case AZX_DRIVER_ATI:
1002 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001003 update_pci_byte(chip->pci,
1004 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1005 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001006 break;
1007 case AZX_DRIVER_NVIDIA:
1008 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001009 update_pci_byte(chip->pci,
1010 NVIDIA_HDA_TRANSREG_ADDR,
1011 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001012 update_pci_byte(chip->pci,
1013 NVIDIA_HDA_ISTRM_COH,
1014 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1015 update_pci_byte(chip->pci,
1016 NVIDIA_HDA_OSTRM_COH,
1017 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001018 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001019 case AZX_DRIVER_SCH:
1020 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1021 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001022 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001023 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1024 pci_read_config_word(chip->pci,
1025 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001026 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1027 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001028 ? "Failed" : "OK");
1029 }
1030 break;
1031
Vinod Gda3fca22005-09-13 18:49:12 +02001032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033}
1034
1035
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001036static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038/*
1039 * interrupt handler
1040 */
David Howells7d12e782006-10-05 14:55:46 +01001041static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001043 struct azx *chip = dev_id;
1044 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001046 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 spin_lock(&chip->reg_lock);
1049
1050 status = azx_readl(chip, INTSTS);
1051 if (status == 0) {
1052 spin_unlock(&chip->reg_lock);
1053 return IRQ_NONE;
1054 }
1055
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001056 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 azx_dev = &chip->azx_dev[i];
1058 if (status & azx_dev->sd_int_sta_mask) {
1059 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001060 if (!azx_dev->substream || !azx_dev->running)
1061 continue;
1062 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001063 ok = azx_position_ok(chip, azx_dev);
1064 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001065 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 spin_unlock(&chip->reg_lock);
1067 snd_pcm_period_elapsed(azx_dev->substream);
1068 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001069 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001070 /* bogus IRQ, process it later */
1071 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001072 queue_work(chip->bus->workq,
1073 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 }
1075 }
1076 }
1077
1078 /* clear rirb int */
1079 status = azx_readb(chip, RIRBSTS);
1080 if (status & RIRB_INT_MASK) {
Takashi Iwai817408612009-05-26 15:22:00 +02001081 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 azx_update_rirb(chip);
1083 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1084 }
1085
1086#if 0
1087 /* clear state status int */
1088 if (azx_readb(chip, STATESTS) & 0x04)
1089 azx_writeb(chip, STATESTS, 0x04);
1090#endif
1091 spin_unlock(&chip->reg_lock);
1092
1093 return IRQ_HANDLED;
1094}
1095
1096
1097/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001098 * set up a BDL entry
1099 */
1100static int setup_bdle(struct snd_pcm_substream *substream,
1101 struct azx_dev *azx_dev, u32 **bdlp,
1102 int ofs, int size, int with_ioc)
1103{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001104 u32 *bdl = *bdlp;
1105
1106 while (size > 0) {
1107 dma_addr_t addr;
1108 int chunk;
1109
1110 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1111 return -EINVAL;
1112
Takashi Iwai77a23f22008-08-21 13:00:13 +02001113 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001114 /* program the address field of the BDL entry */
1115 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001116 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001117 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001118 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001119 bdl[2] = cpu_to_le32(chunk);
1120 /* program the IOC to enable interrupt
1121 * only when the whole fragment is processed
1122 */
1123 size -= chunk;
1124 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1125 bdl += 4;
1126 azx_dev->frags++;
1127 ofs += chunk;
1128 }
1129 *bdlp = bdl;
1130 return ofs;
1131}
1132
1133/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 * set up BDL entries
1135 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001136static int azx_setup_periods(struct azx *chip,
1137 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001138 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001140 u32 *bdl;
1141 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001142 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 /* reset BDL address */
1145 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1146 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1147
Takashi Iwai97b71c92009-03-18 15:09:13 +01001148 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001149 periods = azx_dev->bufsize / period_bytes;
1150
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001152 bdl = (u32 *)azx_dev->bdl.area;
1153 ofs = 0;
1154 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001155 pos_adj = bdl_pos_adj[chip->dev_index];
1156 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001157 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001158 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001159 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001160 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001161 pos_adj = pos_align;
1162 else
1163 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1164 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001165 pos_adj = frames_to_bytes(runtime, pos_adj);
1166 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001167 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001168 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001169 pos_adj = 0;
1170 } else {
1171 ofs = setup_bdle(substream, azx_dev,
1172 &bdl, ofs, pos_adj, 1);
1173 if (ofs < 0)
1174 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001175 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001176 } else
1177 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001178 for (i = 0; i < periods; i++) {
1179 if (i == periods - 1 && pos_adj)
1180 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1181 period_bytes - pos_adj, 0);
1182 else
1183 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1184 period_bytes, 1);
1185 if (ofs < 0)
1186 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001188 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001189
1190 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001191 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001192 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001193 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194}
1195
Takashi Iwai1dddab42009-03-18 15:15:37 +01001196/* reset stream */
1197static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198{
1199 unsigned char val;
1200 int timeout;
1201
Takashi Iwai1dddab42009-03-18 15:15:37 +01001202 azx_stream_clear(chip, azx_dev);
1203
Takashi Iwaid01ce992007-07-27 16:52:19 +02001204 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1205 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 udelay(3);
1207 timeout = 300;
1208 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1209 --timeout)
1210 ;
1211 val &= ~SD_CTL_STREAM_RESET;
1212 azx_sd_writeb(azx_dev, SD_CTL, val);
1213 udelay(3);
1214
1215 timeout = 300;
1216 /* waiting for hardware to report that the stream is out of reset */
1217 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1218 --timeout)
1219 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001220
1221 /* reset first position - may not be synced with hw at this time */
1222 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001223}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
Takashi Iwai1dddab42009-03-18 15:15:37 +01001225/*
1226 * set up the SD for streaming
1227 */
1228static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1229{
1230 /* make sure the run bit is zero for SD */
1231 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 /* program the stream_tag */
1233 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001234 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1236
1237 /* program the length of samples in cyclic buffer */
1238 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1239
1240 /* program the stream format */
1241 /* this value needs to be the same as the one programmed */
1242 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1243
1244 /* program the stream LVI (last valid index) of the BDL */
1245 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1246
1247 /* program the BDL address */
1248 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001249 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001251 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001253 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001254 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001255 chip->position_fix == POS_FIX_AUTO ||
1256 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001257 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1258 azx_writel(chip, DPLBASE,
1259 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1260 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001263 azx_sd_writel(azx_dev, SD_CTL,
1264 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
1266 return 0;
1267}
1268
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001269/*
1270 * Probe the given codec address
1271 */
1272static int probe_codec(struct azx *chip, int addr)
1273{
1274 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1275 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1276 unsigned int res;
1277
Wu Fengguanga678cde2009-08-01 18:46:46 +08001278 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001279 chip->probing = 1;
1280 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001281 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001282 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001283 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001284 if (res == -1)
1285 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001286 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001287 return 0;
1288}
1289
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001290static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1291 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001292static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Takashi Iwai8dd78332009-06-02 01:16:07 +02001294static void azx_bus_reset(struct hda_bus *bus)
1295{
1296 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001297
1298 bus->in_reset = 1;
1299 azx_stop_chip(chip);
1300 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001301#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001302 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001303 int i;
1304
Takashi Iwai8dd78332009-06-02 01:16:07 +02001305 for (i = 0; i < AZX_MAX_PCMS; i++)
1306 snd_pcm_suspend_all(chip->pcm[i]);
1307 snd_hda_suspend(chip->bus);
1308 snd_hda_resume(chip->bus);
1309 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001310#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001311 bus->in_reset = 0;
1312}
1313
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314/*
1315 * Codec initialization
1316 */
1317
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001318/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1319static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001320 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001321};
1322
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001323static int __devinit azx_codec_create(struct azx *chip, const char *model,
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001324 int no_init)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325{
1326 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001327 int c, codecs, err;
1328 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
1330 memset(&bus_temp, 0, sizeof(bus_temp));
1331 bus_temp.private_data = chip;
1332 bus_temp.modelname = model;
1333 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001334 bus_temp.ops.command = azx_send_cmd;
1335 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001336 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001337 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001338#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001339 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001340 bus_temp.ops.pm_notify = azx_power_notify;
1341#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
Takashi Iwaid01ce992007-07-27 16:52:19 +02001343 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1344 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 return err;
1346
Wei Nidc9c8e22008-09-26 13:55:56 +08001347 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1348 chip->bus->needs_damn_long_delay = 1;
1349
Takashi Iwai34c25352008-10-28 11:38:58 +01001350 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001351 max_slots = azx_max_codecs[chip->driver_type];
1352 if (!max_slots)
1353 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001354
1355 /* First try to probe all given codec slots */
1356 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001357 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001358 if (probe_codec(chip, c) < 0) {
1359 /* Some BIOSen give you wrong codec addresses
1360 * that don't exist
1361 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001362 snd_printk(KERN_WARNING SFX
1363 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001364 "disabling it...\n", c);
1365 chip->codec_mask &= ~(1 << c);
1366 /* More badly, accessing to a non-existing
1367 * codec often screws up the controller chip,
1368 * and distrubs the further communications.
1369 * Thus if an error occurs during probing,
1370 * better to reset the controller chip to
1371 * get back to the sanity state.
1372 */
1373 azx_stop_chip(chip);
1374 azx_init_chip(chip);
1375 }
1376 }
1377 }
1378
1379 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001380 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001381 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001382 struct hda_codec *codec;
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001383 err = snd_hda_codec_new(chip->bus, c, !no_init, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 if (err < 0)
1385 continue;
1386 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001387 }
1388 }
1389 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1391 return -ENXIO;
1392 }
1393
1394 return 0;
1395}
1396
1397
1398/*
1399 * PCM support
1400 */
1401
1402/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001403static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001405 int dev, i, nums;
1406 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1407 dev = chip->playback_index_offset;
1408 nums = chip->playback_streams;
1409 } else {
1410 dev = chip->capture_index_offset;
1411 nums = chip->capture_streams;
1412 }
1413 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001414 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 chip->azx_dev[dev].opened = 1;
1416 return &chip->azx_dev[dev];
1417 }
1418 return NULL;
1419}
1420
1421/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001422static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423{
1424 azx_dev->opened = 0;
1425}
1426
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001427static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001428 .info = (SNDRV_PCM_INFO_MMAP |
1429 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1431 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001432 /* No full-resume yet implemented */
1433 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001434 SNDRV_PCM_INFO_PAUSE |
1435 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1437 .rates = SNDRV_PCM_RATE_48000,
1438 .rate_min = 48000,
1439 .rate_max = 48000,
1440 .channels_min = 2,
1441 .channels_max = 2,
1442 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1443 .period_bytes_min = 128,
1444 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1445 .periods_min = 2,
1446 .periods_max = AZX_MAX_FRAG,
1447 .fifo_size = 0,
1448};
1449
1450struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001451 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 struct hda_codec *codec;
1453 struct hda_pcm_stream *hinfo[2];
1454};
1455
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001456static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457{
1458 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1459 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001460 struct azx *chip = apcm->chip;
1461 struct azx_dev *azx_dev;
1462 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 unsigned long flags;
1464 int err;
1465
Ingo Molnar62932df2006-01-16 16:34:20 +01001466 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 azx_dev = azx_assign_device(chip, substream->stream);
1468 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001469 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 return -EBUSY;
1471 }
1472 runtime->hw = azx_pcm_hw;
1473 runtime->hw.channels_min = hinfo->channels_min;
1474 runtime->hw.channels_max = hinfo->channels_max;
1475 runtime->hw.formats = hinfo->formats;
1476 runtime->hw.rates = hinfo->rates;
1477 snd_pcm_limit_hw_rates(runtime);
1478 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001479 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1480 128);
1481 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1482 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001483 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001484 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1485 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001487 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001488 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 return err;
1490 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001491 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001492 /* sanity check */
1493 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1494 snd_BUG_ON(!runtime->hw.channels_max) ||
1495 snd_BUG_ON(!runtime->hw.formats) ||
1496 snd_BUG_ON(!runtime->hw.rates)) {
1497 azx_release_device(azx_dev);
1498 hinfo->ops.close(hinfo, apcm->codec, substream);
1499 snd_hda_power_down(apcm->codec);
1500 mutex_unlock(&chip->open_mutex);
1501 return -EINVAL;
1502 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 spin_lock_irqsave(&chip->reg_lock, flags);
1504 azx_dev->substream = substream;
1505 azx_dev->running = 0;
1506 spin_unlock_irqrestore(&chip->reg_lock, flags);
1507
1508 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001509 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001510 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 return 0;
1512}
1513
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001514static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
1516 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1517 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001518 struct azx *chip = apcm->chip;
1519 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 unsigned long flags;
1521
Ingo Molnar62932df2006-01-16 16:34:20 +01001522 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 spin_lock_irqsave(&chip->reg_lock, flags);
1524 azx_dev->substream = NULL;
1525 azx_dev->running = 0;
1526 spin_unlock_irqrestore(&chip->reg_lock, flags);
1527 azx_release_device(azx_dev);
1528 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001529 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001530 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 return 0;
1532}
1533
Takashi Iwaid01ce992007-07-27 16:52:19 +02001534static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1535 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001537 struct azx_dev *azx_dev = get_azx_dev(substream);
1538
1539 azx_dev->bufsize = 0;
1540 azx_dev->period_bytes = 0;
1541 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001542 return snd_pcm_lib_malloc_pages(substream,
1543 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544}
1545
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001546static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547{
1548 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001549 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1551
1552 /* reset BDL address */
1553 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1554 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1555 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001556 azx_dev->bufsize = 0;
1557 azx_dev->period_bytes = 0;
1558 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
1560 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1561
1562 return snd_pcm_lib_free_pages(substream);
1563}
1564
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001565static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566{
1567 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001568 struct azx *chip = apcm->chip;
1569 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001571 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001572 unsigned int bufsize, period_bytes, format_val;
1573 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001575 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001576 format_val = snd_hda_calc_stream_format(runtime->rate,
1577 runtime->channels,
1578 runtime->format,
1579 hinfo->maxbps);
1580 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001581 snd_printk(KERN_ERR SFX
1582 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 runtime->rate, runtime->channels, runtime->format);
1584 return -EINVAL;
1585 }
1586
Takashi Iwai97b71c92009-03-18 15:09:13 +01001587 bufsize = snd_pcm_lib_buffer_bytes(substream);
1588 period_bytes = snd_pcm_lib_period_bytes(substream);
1589
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001590 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001591 bufsize, format_val);
1592
1593 if (bufsize != azx_dev->bufsize ||
1594 period_bytes != azx_dev->period_bytes ||
1595 format_val != azx_dev->format_val) {
1596 azx_dev->bufsize = bufsize;
1597 azx_dev->period_bytes = period_bytes;
1598 azx_dev->format_val = format_val;
1599 err = azx_setup_periods(chip, substream, azx_dev);
1600 if (err < 0)
1601 return err;
1602 }
1603
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001604 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1605 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 azx_setup_controller(chip, azx_dev);
1607 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1608 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1609 else
1610 azx_dev->fifo_size = 0;
1611
1612 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1613 azx_dev->format_val, substream);
1614}
1615
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001616static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617{
1618 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001619 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001620 struct azx_dev *azx_dev;
1621 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001622 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001623 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001626 case SNDRV_PCM_TRIGGER_START:
1627 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1629 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001630 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 break;
1632 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001633 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001635 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 break;
1637 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001638 return -EINVAL;
1639 }
1640
1641 snd_pcm_group_for_each_entry(s, substream) {
1642 if (s->pcm->card != substream->pcm->card)
1643 continue;
1644 azx_dev = get_azx_dev(s);
1645 sbits |= 1 << azx_dev->index;
1646 nsync++;
1647 snd_pcm_trigger_done(s, substream);
1648 }
1649
1650 spin_lock(&chip->reg_lock);
1651 if (nsync > 1) {
1652 /* first, set SYNC bits of corresponding streams */
1653 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1654 }
1655 snd_pcm_group_for_each_entry(s, substream) {
1656 if (s->pcm->card != substream->pcm->card)
1657 continue;
1658 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001659 if (rstart) {
1660 azx_dev->start_flag = 1;
1661 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1662 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001663 if (start)
1664 azx_stream_start(chip, azx_dev);
1665 else
1666 azx_stream_stop(chip, azx_dev);
1667 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 }
1669 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001670 if (start) {
1671 if (nsync == 1)
1672 return 0;
1673 /* wait until all FIFOs get ready */
1674 for (timeout = 5000; timeout; timeout--) {
1675 nwait = 0;
1676 snd_pcm_group_for_each_entry(s, substream) {
1677 if (s->pcm->card != substream->pcm->card)
1678 continue;
1679 azx_dev = get_azx_dev(s);
1680 if (!(azx_sd_readb(azx_dev, SD_STS) &
1681 SD_STS_FIFO_READY))
1682 nwait++;
1683 }
1684 if (!nwait)
1685 break;
1686 cpu_relax();
1687 }
1688 } else {
1689 /* wait until all RUN bits are cleared */
1690 for (timeout = 5000; timeout; timeout--) {
1691 nwait = 0;
1692 snd_pcm_group_for_each_entry(s, substream) {
1693 if (s->pcm->card != substream->pcm->card)
1694 continue;
1695 azx_dev = get_azx_dev(s);
1696 if (azx_sd_readb(azx_dev, SD_CTL) &
1697 SD_CTL_DMA_START)
1698 nwait++;
1699 }
1700 if (!nwait)
1701 break;
1702 cpu_relax();
1703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001705 if (nsync > 1) {
1706 spin_lock(&chip->reg_lock);
1707 /* reset SYNC bits */
1708 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1709 spin_unlock(&chip->reg_lock);
1710 }
1711 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712}
1713
Joseph Chan0e153472008-08-26 14:38:03 +02001714/* get the current DMA position with correction on VIA chips */
1715static unsigned int azx_via_get_position(struct azx *chip,
1716 struct azx_dev *azx_dev)
1717{
1718 unsigned int link_pos, mini_pos, bound_pos;
1719 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1720 unsigned int fifo_size;
1721
1722 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1723 if (azx_dev->index >= 4) {
1724 /* Playback, no problem using link position */
1725 return link_pos;
1726 }
1727
1728 /* Capture */
1729 /* For new chipset,
1730 * use mod to get the DMA position just like old chipset
1731 */
1732 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1733 mod_dma_pos %= azx_dev->period_bytes;
1734
1735 /* azx_dev->fifo_size can't get FIFO size of in stream.
1736 * Get from base address + offset.
1737 */
1738 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1739
1740 if (azx_dev->insufficient) {
1741 /* Link position never gather than FIFO size */
1742 if (link_pos <= fifo_size)
1743 return 0;
1744
1745 azx_dev->insufficient = 0;
1746 }
1747
1748 if (link_pos <= fifo_size)
1749 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1750 else
1751 mini_pos = link_pos - fifo_size;
1752
1753 /* Find nearest previous boudary */
1754 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1755 mod_link_pos = link_pos % azx_dev->period_bytes;
1756 if (mod_link_pos >= fifo_size)
1757 bound_pos = link_pos - mod_link_pos;
1758 else if (mod_dma_pos >= mod_mini_pos)
1759 bound_pos = mini_pos - mod_mini_pos;
1760 else {
1761 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1762 if (bound_pos >= azx_dev->bufsize)
1763 bound_pos = 0;
1764 }
1765
1766 /* Calculate real DMA position we want */
1767 return bound_pos + mod_dma_pos;
1768}
1769
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001770static unsigned int azx_get_position(struct azx *chip,
1771 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 unsigned int pos;
1774
Joseph Chan0e153472008-08-26 14:38:03 +02001775 if (chip->via_dmapos_patch)
1776 pos = azx_via_get_position(chip, azx_dev);
1777 else if (chip->position_fix == POS_FIX_POSBUF ||
1778 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001779 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001780 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001781 } else {
1782 /* read LPIB */
1783 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001784 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 if (pos >= azx_dev->bufsize)
1786 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001787 return pos;
1788}
1789
1790static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1791{
1792 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1793 struct azx *chip = apcm->chip;
1794 struct azx_dev *azx_dev = get_azx_dev(substream);
1795 return bytes_to_frames(substream->runtime,
1796 azx_get_position(chip, azx_dev));
1797}
1798
1799/*
1800 * Check whether the current DMA position is acceptable for updating
1801 * periods. Returns non-zero if it's OK.
1802 *
1803 * Many HD-audio controllers appear pretty inaccurate about
1804 * the update-IRQ timing. The IRQ is issued before actually the
1805 * data is processed. So, we need to process it afterwords in a
1806 * workqueue.
1807 */
1808static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1809{
1810 unsigned int pos;
1811
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001812 if (azx_dev->start_flag &&
1813 time_before_eq(jiffies, azx_dev->start_jiffies))
1814 return -1; /* bogus (too early) interrupt */
1815 azx_dev->start_flag = 0;
1816
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001817 pos = azx_get_position(chip, azx_dev);
1818 if (chip->position_fix == POS_FIX_AUTO) {
1819 if (!pos) {
1820 printk(KERN_WARNING
1821 "hda-intel: Invalid position buffer, "
1822 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001823 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001824 pos = azx_get_position(chip, azx_dev);
1825 } else
1826 chip->position_fix = POS_FIX_POSBUF;
1827 }
1828
Takashi Iwaia62741c2008-08-18 17:11:09 +02001829 if (!bdl_pos_adj[chip->dev_index])
1830 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001831 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1832 return 0; /* NG - it's below the period boundary */
1833 return 1; /* OK, it's fine */
1834}
1835
1836/*
1837 * The work for pending PCM period updates.
1838 */
1839static void azx_irq_pending_work(struct work_struct *work)
1840{
1841 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1842 int i, pending;
1843
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001844 if (!chip->irq_pending_warned) {
1845 printk(KERN_WARNING
1846 "hda-intel: IRQ timing workaround is activated "
1847 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1848 chip->card->number);
1849 chip->irq_pending_warned = 1;
1850 }
1851
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001852 for (;;) {
1853 pending = 0;
1854 spin_lock_irq(&chip->reg_lock);
1855 for (i = 0; i < chip->num_streams; i++) {
1856 struct azx_dev *azx_dev = &chip->azx_dev[i];
1857 if (!azx_dev->irq_pending ||
1858 !azx_dev->substream ||
1859 !azx_dev->running)
1860 continue;
1861 if (azx_position_ok(chip, azx_dev)) {
1862 azx_dev->irq_pending = 0;
1863 spin_unlock(&chip->reg_lock);
1864 snd_pcm_period_elapsed(azx_dev->substream);
1865 spin_lock(&chip->reg_lock);
1866 } else
1867 pending++;
1868 }
1869 spin_unlock_irq(&chip->reg_lock);
1870 if (!pending)
1871 return;
1872 cond_resched();
1873 }
1874}
1875
1876/* clear irq_pending flags and assure no on-going workq */
1877static void azx_clear_irq_pending(struct azx *chip)
1878{
1879 int i;
1880
1881 spin_lock_irq(&chip->reg_lock);
1882 for (i = 0; i < chip->num_streams; i++)
1883 chip->azx_dev[i].irq_pending = 0;
1884 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885}
1886
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001887static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 .open = azx_pcm_open,
1889 .close = azx_pcm_close,
1890 .ioctl = snd_pcm_lib_ioctl,
1891 .hw_params = azx_pcm_hw_params,
1892 .hw_free = azx_pcm_hw_free,
1893 .prepare = azx_pcm_prepare,
1894 .trigger = azx_pcm_trigger,
1895 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001896 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897};
1898
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001899static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900{
Takashi Iwai176d5332008-07-30 15:01:44 +02001901 struct azx_pcm *apcm = pcm->private_data;
1902 if (apcm) {
1903 apcm->chip->pcm[pcm->device] = NULL;
1904 kfree(apcm);
1905 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906}
1907
Takashi Iwai176d5332008-07-30 15:01:44 +02001908static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001909azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1910 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001912 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001913 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001915 int pcm_dev = cpcm->device;
1916 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917
Takashi Iwai176d5332008-07-30 15:01:44 +02001918 if (pcm_dev >= AZX_MAX_PCMS) {
1919 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1920 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001921 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001922 }
1923 if (chip->pcm[pcm_dev]) {
1924 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1925 return -EBUSY;
1926 }
1927 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1928 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1929 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 &pcm);
1931 if (err < 0)
1932 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001933 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001934 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 if (apcm == NULL)
1936 return -ENOMEM;
1937 apcm->chip = chip;
1938 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 pcm->private_data = apcm;
1940 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001941 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1942 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1943 chip->pcm[pcm_dev] = pcm;
1944 cpcm->pcm = pcm;
1945 for (s = 0; s < 2; s++) {
1946 apcm->hinfo[s] = &cpcm->stream[s];
1947 if (cpcm->stream[s].substreams)
1948 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1949 }
1950 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001951 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001953 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 return 0;
1955}
1956
1957/*
1958 * mixer creation - all stuff is implemented in hda module
1959 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001960static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961{
1962 return snd_hda_build_controls(chip->bus);
1963}
1964
1965
1966/*
1967 * initialize SD streams
1968 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001969static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970{
1971 int i;
1972
1973 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001974 * assign the starting bdl address to each stream (device)
1975 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001977 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001978 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001979 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1981 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1982 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1983 azx_dev->sd_int_sta_mask = 1 << i;
1984 /* stream tag: must be non-zero and unique */
1985 azx_dev->index = i;
1986 azx_dev->stream_tag = i + 1;
1987 }
1988
1989 return 0;
1990}
1991
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001992static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1993{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001994 if (request_irq(chip->pci->irq, azx_interrupt,
1995 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001996 "HDA Intel", chip)) {
1997 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1998 "disabling device\n", chip->pci->irq);
1999 if (do_disconnect)
2000 snd_card_disconnect(chip->card);
2001 return -1;
2002 }
2003 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002004 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002005 return 0;
2006}
2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Takashi Iwaicb53c622007-08-10 17:21:45 +02002009static void azx_stop_chip(struct azx *chip)
2010{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002011 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002012 return;
2013
2014 /* disable interrupts */
2015 azx_int_disable(chip);
2016 azx_int_clear(chip);
2017
2018 /* disable CORB/RIRB */
2019 azx_free_cmd_io(chip);
2020
2021 /* disable position buffer */
2022 azx_writel(chip, DPLBASE, 0);
2023 azx_writel(chip, DPUBASE, 0);
2024
2025 chip->initialized = 0;
2026}
2027
2028#ifdef CONFIG_SND_HDA_POWER_SAVE
2029/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002030static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002031{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002032 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002033 struct hda_codec *c;
2034 int power_on = 0;
2035
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002036 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002037 if (c->power_on) {
2038 power_on = 1;
2039 break;
2040 }
2041 }
2042 if (power_on)
2043 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02002044 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002045 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002046}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002047#endif /* CONFIG_SND_HDA_POWER_SAVE */
2048
2049#ifdef CONFIG_PM
2050/*
2051 * power management
2052 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002053
2054static int snd_hda_codecs_inuse(struct hda_bus *bus)
2055{
2056 struct hda_codec *codec;
2057
2058 list_for_each_entry(codec, &bus->codec_list, list) {
2059 if (snd_hda_codec_needs_resume(codec))
2060 return 1;
2061 }
2062 return 0;
2063}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002064
Takashi Iwai421a1252005-11-17 16:11:09 +01002065static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
Takashi Iwai421a1252005-11-17 16:11:09 +01002067 struct snd_card *card = pci_get_drvdata(pci);
2068 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 int i;
2070
Takashi Iwai421a1252005-11-17 16:11:09 +01002071 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002072 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01002073 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002074 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002075 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002076 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002077 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002078 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002079 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002080 chip->irq = -1;
2081 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002082 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002083 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002084 pci_disable_device(pci);
2085 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002086 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 return 0;
2088}
2089
Takashi Iwai421a1252005-11-17 16:11:09 +01002090static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091{
Takashi Iwai421a1252005-11-17 16:11:09 +01002092 struct snd_card *card = pci_get_drvdata(pci);
2093 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002095 pci_set_power_state(pci, PCI_D0);
2096 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002097 if (pci_enable_device(pci) < 0) {
2098 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2099 "disabling device\n");
2100 snd_card_disconnect(card);
2101 return -EIO;
2102 }
2103 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002104 if (chip->msi)
2105 if (pci_enable_msi(pci) < 0)
2106 chip->msi = 0;
2107 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002108 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002109 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002110
2111 if (snd_hda_codecs_inuse(chip->bus))
2112 azx_init_chip(chip);
2113
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002115 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 return 0;
2117}
2118#endif /* CONFIG_PM */
2119
2120
2121/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002122 * reboot notifier for hang-up problem at power-down
2123 */
2124static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2125{
2126 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2127 azx_stop_chip(chip);
2128 return NOTIFY_OK;
2129}
2130
2131static void azx_notifier_register(struct azx *chip)
2132{
2133 chip->reboot_notifier.notifier_call = azx_halt;
2134 register_reboot_notifier(&chip->reboot_notifier);
2135}
2136
2137static void azx_notifier_unregister(struct azx *chip)
2138{
2139 if (chip->reboot_notifier.notifier_call)
2140 unregister_reboot_notifier(&chip->reboot_notifier);
2141}
2142
2143/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 * destructor
2145 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002146static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002148 int i;
2149
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002150 azx_notifier_unregister(chip);
2151
Takashi Iwaice43fba2005-05-30 20:33:44 +02002152 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002153 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002154 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002156 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 }
2158
Jeff Garzikf000fd82008-04-22 13:50:34 +02002159 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002161 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002162 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002163 if (chip->remap_addr)
2164 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002166 if (chip->azx_dev) {
2167 for (i = 0; i < chip->num_streams; i++)
2168 if (chip->azx_dev[i].bdl.area)
2169 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2170 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171 if (chip->rb.area)
2172 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 if (chip->posbuf.area)
2174 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 pci_release_regions(chip->pci);
2176 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002177 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 kfree(chip);
2179
2180 return 0;
2181}
2182
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002183static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184{
2185 return azx_free(device->device_data);
2186}
2187
2188/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002189 * white/black-listing for position_fix
2190 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002191static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002192 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2193 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2194 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002195 {}
2196};
2197
2198static int __devinit check_position_fix(struct azx *chip, int fix)
2199{
2200 const struct snd_pci_quirk *q;
2201
Takashi Iwaic673ba12009-03-17 07:49:14 +01002202 switch (fix) {
2203 case POS_FIX_LPIB:
2204 case POS_FIX_POSBUF:
2205 return fix;
2206 }
2207
2208 /* Check VIA/ATI HD Audio Controller exist */
2209 switch (chip->driver_type) {
2210 case AZX_DRIVER_VIA:
2211 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002212 chip->via_dmapos_patch = 1;
2213 /* Use link position directly, avoid any transfer problem. */
2214 return POS_FIX_LPIB;
2215 }
2216 chip->via_dmapos_patch = 0;
2217
Takashi Iwaic673ba12009-03-17 07:49:14 +01002218 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2219 if (q) {
2220 printk(KERN_INFO
2221 "hda_intel: position_fix set to %d "
2222 "for device %04x:%04x\n",
2223 q->value, q->subvendor, q->subdevice);
2224 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002225 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002226 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002227}
2228
2229/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002230 * black-lists for probe_mask
2231 */
2232static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2233 /* Thinkpad often breaks the controller communication when accessing
2234 * to the non-working (or non-existing) modem codec slot.
2235 */
2236 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2237 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2238 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002239 /* broken BIOS */
2240 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002241 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2242 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002243 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002244 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002245 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002246 {}
2247};
2248
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002249#define AZX_FORCE_CODEC_MASK 0x100
2250
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002251static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002252{
2253 const struct snd_pci_quirk *q;
2254
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002255 chip->codec_probe_mask = probe_mask[dev];
2256 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002257 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2258 if (q) {
2259 printk(KERN_INFO
2260 "hda_intel: probe_mask set to 0x%x "
2261 "for device %04x:%04x\n",
2262 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002263 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002264 }
2265 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002266
2267 /* check forced option */
2268 if (chip->codec_probe_mask != -1 &&
2269 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2270 chip->codec_mask = chip->codec_probe_mask & 0xff;
2271 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2272 chip->codec_mask);
2273 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002274}
2275
2276
2277/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 * constructor
2279 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002280static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002281 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002282 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002284 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002285 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002286 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002287 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 .dev_free = azx_dev_free,
2289 };
2290
2291 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002292
Pavel Machek927fc862006-08-31 17:03:43 +02002293 err = pci_enable_device(pci);
2294 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295 return err;
2296
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002297 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002298 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2300 pci_disable_device(pci);
2301 return -ENOMEM;
2302 }
2303
2304 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002305 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 chip->card = card;
2307 chip->pci = pci;
2308 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002309 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002310 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002311 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002312 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002314 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2315 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002316
Takashi Iwai27346162006-01-12 18:28:44 +01002317 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002318
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002319 if (bdl_pos_adj[dev] < 0) {
2320 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002321 case AZX_DRIVER_ICH:
2322 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002323 break;
2324 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002325 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002326 break;
2327 }
2328 }
2329
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002330#if BITS_PER_LONG != 64
2331 /* Fix up base address on ULI M5461 */
2332 if (chip->driver_type == AZX_DRIVER_ULI) {
2333 u16 tmp3;
2334 pci_read_config_word(pci, 0x40, &tmp3);
2335 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2336 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2337 }
2338#endif
2339
Pavel Machek927fc862006-08-31 17:03:43 +02002340 err = pci_request_regions(pci, "ICH HD audio");
2341 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 kfree(chip);
2343 pci_disable_device(pci);
2344 return err;
2345 }
2346
Pavel Machek927fc862006-08-31 17:03:43 +02002347 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002348 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349 if (chip->remap_addr == NULL) {
2350 snd_printk(KERN_ERR SFX "ioremap error\n");
2351 err = -ENXIO;
2352 goto errout;
2353 }
2354
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002355 if (chip->msi)
2356 if (pci_enable_msi(pci) < 0)
2357 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002358
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002359 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 err = -EBUSY;
2361 goto errout;
2362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363
2364 pci_set_master(pci);
2365 synchronize_irq(chip->irq);
2366
Tobin Davisbcd72002008-01-15 11:23:55 +01002367 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002368 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002369
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002370 /* disable SB600 64bit support for safety */
2371 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2372 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2373 struct pci_dev *p_smbus;
2374 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2375 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2376 NULL);
2377 if (p_smbus) {
2378 if (p_smbus->revision < 0x30)
2379 gcap &= ~ICH6_GCAP_64OK;
2380 pci_dev_put(p_smbus);
2381 }
2382 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002383
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002384 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002385 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002386 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002387 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002388 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2389 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002390 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002391
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002392 /* read number of streams from GCAP register instead of using
2393 * hardcoded value
2394 */
2395 chip->capture_streams = (gcap >> 8) & 0x0f;
2396 chip->playback_streams = (gcap >> 12) & 0x0f;
2397 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002398 /* gcap didn't give any info, switching to old method */
2399
2400 switch (chip->driver_type) {
2401 case AZX_DRIVER_ULI:
2402 chip->playback_streams = ULI_NUM_PLAYBACK;
2403 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002404 break;
2405 case AZX_DRIVER_ATIHDMI:
2406 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2407 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002408 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002409 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002410 default:
2411 chip->playback_streams = ICH6_NUM_PLAYBACK;
2412 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002413 break;
2414 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002415 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002416 chip->capture_index_offset = 0;
2417 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002418 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002419 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2420 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002421 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002422 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002423 goto errout;
2424 }
2425
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002426 for (i = 0; i < chip->num_streams; i++) {
2427 /* allocate memory for the BDL for each stream */
2428 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2429 snd_dma_pci_data(chip->pci),
2430 BDL_SIZE, &chip->azx_dev[i].bdl);
2431 if (err < 0) {
2432 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2433 goto errout;
2434 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002436 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002437 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2438 snd_dma_pci_data(chip->pci),
2439 chip->num_streams * 8, &chip->posbuf);
2440 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002441 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2442 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02002445 err = azx_alloc_cmd_io(chip);
2446 if (err < 0)
2447 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448
2449 /* initialize streams */
2450 azx_init_stream(chip);
2451
2452 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002453 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 azx_init_chip(chip);
2455
2456 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002457 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 snd_printk(KERN_ERR SFX "no codecs found!\n");
2459 err = -ENODEV;
2460 goto errout;
2461 }
2462
Takashi Iwaid01ce992007-07-27 16:52:19 +02002463 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2464 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2466 goto errout;
2467 }
2468
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002469 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002470 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2471 sizeof(card->shortname));
2472 snprintf(card->longname, sizeof(card->longname),
2473 "%s at 0x%lx irq %i",
2474 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002475
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 *rchip = chip;
2477 return 0;
2478
2479 errout:
2480 azx_free(chip);
2481 return err;
2482}
2483
Takashi Iwaicb53c622007-08-10 17:21:45 +02002484static void power_down_all_codecs(struct azx *chip)
2485{
2486#ifdef CONFIG_SND_HDA_POWER_SAVE
2487 /* The codecs were powered up in snd_hda_codec_new().
2488 * Now all initialization done, so turn them down if possible
2489 */
2490 struct hda_codec *codec;
2491 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2492 snd_hda_power_down(codec);
2493 }
2494#endif
2495}
2496
Takashi Iwaid01ce992007-07-27 16:52:19 +02002497static int __devinit azx_probe(struct pci_dev *pci,
2498 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002500 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002501 struct snd_card *card;
2502 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002503 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002505 if (dev >= SNDRV_CARDS)
2506 return -ENODEV;
2507 if (!enable[dev]) {
2508 dev++;
2509 return -ENOENT;
2510 }
2511
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002512 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2513 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002515 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 }
2517
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002518 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002519 if (err < 0)
2520 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002521 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523 /* create codec instances */
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002524 err = azx_codec_create(chip, model[dev], probe_only[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002525 if (err < 0)
2526 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527
2528 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002529 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002530 if (err < 0)
2531 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
2533 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002534 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002535 if (err < 0)
2536 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 snd_card_set_dev(card, &pci->dev);
2539
Takashi Iwaid01ce992007-07-27 16:52:19 +02002540 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002541 if (err < 0)
2542 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
2544 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002545 chip->running = 1;
2546 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002547 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002549 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002551out_free:
2552 snd_card_free(card);
2553 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554}
2555
2556static void __devexit azx_remove(struct pci_dev *pci)
2557{
2558 snd_card_free(pci_get_drvdata(pci));
2559 pci_set_drvdata(pci, NULL);
2560}
2561
2562/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002563static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002564 /* ICH 6..10 */
2565 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2566 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2567 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2568 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002569 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002570 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2571 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2572 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2573 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002574 /* PCH */
2575 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002576 /* SCH */
2577 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2578 /* ATI SB 450/600 */
2579 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2580 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2581 /* ATI HDMI */
2582 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2583 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2584 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002585 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002586 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2587 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2588 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2589 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2590 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2591 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2592 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2593 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2594 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2595 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2596 /* VIA VT8251/VT8237A */
2597 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2598 /* SIS966 */
2599 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2600 /* ULI M5461 */
2601 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2602 /* NVIDIA MCP */
2603 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2604 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2605 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2606 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2607 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2608 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2609 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2610 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2611 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2612 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2613 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2614 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2615 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2616 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2617 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2618 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2619 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2620 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002621 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2622 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2623 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2624 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002625 /* Teradici */
2626 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002627 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002628#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2629 /* the following entry conflicts with snd-ctxfi driver,
2630 * as ctxfi driver mutates from HD-audio to native mode with
2631 * a special command sequence.
2632 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002633 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2634 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2635 .class_mask = 0xffffff,
2636 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002637#else
2638 /* this entry seems still valid -- i.e. without emu20kx chip */
2639 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2640#endif
Yang, Libinc4da29c2008-11-13 11:07:07 +01002641 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2642 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2643 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2644 .class_mask = 0xffffff,
2645 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 { 0, }
2647};
2648MODULE_DEVICE_TABLE(pci, azx_ids);
2649
2650/* pci_driver definition */
2651static struct pci_driver driver = {
2652 .name = "HDA Intel",
2653 .id_table = azx_ids,
2654 .probe = azx_probe,
2655 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002656#ifdef CONFIG_PM
2657 .suspend = azx_suspend,
2658 .resume = azx_resume,
2659#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660};
2661
2662static int __init alsa_card_azx_init(void)
2663{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002664 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665}
2666
2667static void __exit alsa_card_azx_exit(void)
2668{
2669 pci_unregister_driver(&driver);
2670}
2671
2672module_init(alsa_card_azx_init)
2673module_exit(alsa_card_azx_exit)