Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2009 Intel Corporation |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | * Jesse Barnes <jesse.barnes@intel.com> |
| 27 | */ |
| 28 | |
| 29 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 31 | #include <linux/delay.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 32 | #include <linux/hdmi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 34 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drm_crtc.h> |
| 36 | #include <drm/drm_edid.h> |
Sean Paul | 2320175 | 2018-01-08 14:55:42 -0500 | [diff] [blame] | 37 | #include <drm/drm_hdcp.h> |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 38 | #include <drm/drm_scdc_helper.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 39 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 40 | #include <drm/i915_drm.h> |
Jerome Anand | 46d196e | 2017-01-25 04:27:50 +0530 | [diff] [blame] | 41 | #include <drm/intel_lpe_audio.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 42 | #include "i915_drv.h" |
| 43 | |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 44 | static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi) |
| 45 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 46 | return hdmi_to_dig_port(intel_hdmi)->base.base.dev; |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 47 | } |
| 48 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 49 | static void |
| 50 | assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi) |
| 51 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 52 | struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 53 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 54 | uint32_t enabled_bits; |
| 55 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 56 | enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE; |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 57 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 58 | WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits, |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 59 | "HDMI port enabled, expecting disabled\n"); |
| 60 | } |
| 61 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 62 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 63 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 64 | struct intel_digital_port *intel_dig_port = |
| 65 | container_of(encoder, struct intel_digital_port, base.base); |
| 66 | return &intel_dig_port->hdmi; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 67 | } |
| 68 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 69 | static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector) |
| 70 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 71 | return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 72 | } |
| 73 | |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 74 | static u32 g4x_infoframe_index(unsigned int type) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 75 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 76 | switch (type) { |
| 77 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 78 | return VIDEO_DIP_SELECT_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 79 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 80 | return VIDEO_DIP_SELECT_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 81 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 82 | return VIDEO_DIP_SELECT_VENDOR; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 83 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 84 | MISSING_CASE(type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 85 | return 0; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 86 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 87 | } |
| 88 | |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 89 | static u32 g4x_infoframe_enable(unsigned int type) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 90 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 91 | switch (type) { |
| 92 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 93 | return VIDEO_DIP_ENABLE_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 94 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 95 | return VIDEO_DIP_ENABLE_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 96 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 97 | return VIDEO_DIP_ENABLE_VENDOR; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 98 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 99 | MISSING_CASE(type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 100 | return 0; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 101 | } |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 102 | } |
| 103 | |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 104 | static u32 hsw_infoframe_enable(unsigned int type) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 105 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 106 | switch (type) { |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 107 | case DP_SDP_VSC: |
| 108 | return VIDEO_DIP_ENABLE_VSC_HSW; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 109 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 110 | return VIDEO_DIP_ENABLE_AVI_HSW; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 111 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 112 | return VIDEO_DIP_ENABLE_SPD_HSW; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 113 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 114 | return VIDEO_DIP_ENABLE_VS_HSW; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 115 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 116 | MISSING_CASE(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 117 | return 0; |
| 118 | } |
| 119 | } |
| 120 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 121 | static i915_reg_t |
| 122 | hsw_dip_data_reg(struct drm_i915_private *dev_priv, |
| 123 | enum transcoder cpu_transcoder, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 124 | unsigned int type, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 125 | int i) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 126 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 127 | switch (type) { |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 128 | case DP_SDP_VSC: |
| 129 | return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 130 | case HDMI_INFOFRAME_TYPE_AVI: |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 131 | return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 132 | case HDMI_INFOFRAME_TYPE_SPD: |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 133 | return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 134 | case HDMI_INFOFRAME_TYPE_VENDOR: |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 135 | return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 136 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 137 | MISSING_CASE(type); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 138 | return INVALID_MMIO_REG; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 139 | } |
| 140 | } |
| 141 | |
Daniel Vetter | a3da1df | 2012-05-08 15:19:06 +0200 | [diff] [blame] | 142 | static void g4x_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 143 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 144 | unsigned int type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 145 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 146 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 147 | const uint32_t *data = frame; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 148 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 149 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 150 | u32 val = I915_READ(VIDEO_DIP_CTL); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 151 | int i; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 152 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 153 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 154 | |
Paulo Zanoni | 1d4f85a | 2012-05-04 17:18:18 -0300 | [diff] [blame] | 155 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 156 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 157 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 158 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 159 | |
| 160 | I915_WRITE(VIDEO_DIP_CTL, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 161 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 162 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 163 | for (i = 0; i < len; i += 4) { |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 164 | I915_WRITE(VIDEO_DIP_DATA, *data); |
| 165 | data++; |
| 166 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 167 | /* Write every possible data byte to force correct ECC calculation. */ |
| 168 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 169 | I915_WRITE(VIDEO_DIP_DATA, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 170 | mmiowb(); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 171 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 172 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 173 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 174 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 175 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 176 | I915_WRITE(VIDEO_DIP_CTL, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 177 | POSTING_READ(VIDEO_DIP_CTL); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 178 | } |
| 179 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 180 | static bool g4x_infoframe_enabled(struct drm_encoder *encoder, |
| 181 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 182 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 183 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jesse Barnes | 89a35ec | 2014-11-20 13:24:13 -0800 | [diff] [blame] | 184 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 185 | u32 val = I915_READ(VIDEO_DIP_CTL); |
| 186 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 187 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 188 | return false; |
Jesse Barnes | 89a35ec | 2014-11-20 13:24:13 -0800 | [diff] [blame] | 189 | |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 190 | if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port)) |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 191 | return false; |
| 192 | |
| 193 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 194 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 195 | } |
| 196 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 197 | static void ibx_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 198 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 199 | unsigned int type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 200 | const void *frame, ssize_t len) |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 201 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 202 | const uint32_t *data = frame; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 203 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 204 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 205 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 206 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 207 | u32 val = I915_READ(reg); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 208 | int i; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 209 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 210 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 211 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 212 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 213 | val |= g4x_infoframe_index(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 214 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 215 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 216 | |
| 217 | I915_WRITE(reg, val); |
| 218 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 219 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 220 | for (i = 0; i < len; i += 4) { |
| 221 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 222 | data++; |
| 223 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 224 | /* Write every possible data byte to force correct ECC calculation. */ |
| 225 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 226 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 227 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 228 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 229 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 230 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 231 | val |= VIDEO_DIP_FREQ_VSYNC; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 232 | |
| 233 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 234 | POSTING_READ(reg); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 235 | } |
| 236 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 237 | static bool ibx_infoframe_enabled(struct drm_encoder *encoder, |
| 238 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 239 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 240 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jani Nikula | 052f62f | 2015-04-29 15:30:07 +0300 | [diff] [blame] | 241 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 242 | enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe; |
| 243 | i915_reg_t reg = TVIDEO_DIP_CTL(pipe); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 244 | u32 val = I915_READ(reg); |
| 245 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 246 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 247 | return false; |
Jani Nikula | 052f62f | 2015-04-29 15:30:07 +0300 | [diff] [blame] | 248 | |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 249 | if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port)) |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 250 | return false; |
| 251 | |
| 252 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 253 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 254 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 255 | } |
| 256 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 257 | static void cpt_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 258 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 259 | unsigned int type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 260 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 261 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 262 | const uint32_t *data = frame; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 263 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 264 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 265 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 266 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 267 | u32 val = I915_READ(reg); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 268 | int i; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 269 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 270 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 271 | |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 272 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 273 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 274 | |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 275 | /* The DIP control register spec says that we need to update the AVI |
| 276 | * infoframe without clearing its enable bit */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 277 | if (type != HDMI_INFOFRAME_TYPE_AVI) |
| 278 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 279 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 280 | I915_WRITE(reg, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 281 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 282 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 283 | for (i = 0; i < len; i += 4) { |
| 284 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 285 | data++; |
| 286 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 287 | /* Write every possible data byte to force correct ECC calculation. */ |
| 288 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 289 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 290 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 291 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 292 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 293 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 294 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 295 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 296 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 297 | POSTING_READ(reg); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 298 | } |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 299 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 300 | static bool cpt_infoframe_enabled(struct drm_encoder *encoder, |
| 301 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 302 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 303 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
| 304 | enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe; |
| 305 | u32 val = I915_READ(TVIDEO_DIP_CTL(pipe)); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 306 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 307 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 308 | return false; |
| 309 | |
| 310 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 311 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 312 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 313 | } |
| 314 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 315 | static void vlv_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 316 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 317 | unsigned int type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 318 | const void *frame, ssize_t len) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 319 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 320 | const uint32_t *data = frame; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 321 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 322 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 323 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 324 | i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 325 | u32 val = I915_READ(reg); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 326 | int i; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 327 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 328 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 329 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 330 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 331 | val |= g4x_infoframe_index(type); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 332 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 333 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 334 | |
| 335 | I915_WRITE(reg, val); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 336 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 337 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 338 | for (i = 0; i < len; i += 4) { |
| 339 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 340 | data++; |
| 341 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 342 | /* Write every possible data byte to force correct ECC calculation. */ |
| 343 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 344 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 345 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 346 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 347 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 348 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 349 | val |= VIDEO_DIP_FREQ_VSYNC; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 350 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 351 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 352 | POSTING_READ(reg); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 353 | } |
| 354 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 355 | static bool vlv_infoframe_enabled(struct drm_encoder *encoder, |
| 356 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 357 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 358 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jesse Barnes | 535afa2 | 2015-04-15 16:52:29 -0700 | [diff] [blame] | 359 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 360 | enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe; |
| 361 | u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe)); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 362 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 363 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 364 | return false; |
Jesse Barnes | 535afa2 | 2015-04-15 16:52:29 -0700 | [diff] [blame] | 365 | |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 366 | if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port)) |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 367 | return false; |
| 368 | |
| 369 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 370 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 371 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 372 | } |
| 373 | |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 374 | static void hsw_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 375 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 376 | unsigned int type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 377 | const void *frame, ssize_t len) |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 378 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 379 | const uint32_t *data = frame; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 380 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 381 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 382 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 383 | i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder); |
| 384 | i915_reg_t data_reg; |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 385 | int data_size = type == DP_SDP_VSC ? |
| 386 | VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 387 | int i; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 388 | u32 val = I915_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 389 | |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 390 | data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 391 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 392 | val &= ~hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 393 | I915_WRITE(ctl_reg, val); |
| 394 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 395 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 396 | for (i = 0; i < len; i += 4) { |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 397 | I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder, |
| 398 | type, i >> 2), *data); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 399 | data++; |
| 400 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 401 | /* Write every possible data byte to force correct ECC calculation. */ |
Ville Syrjälä | 1d77653 | 2017-10-13 22:40:51 +0300 | [diff] [blame] | 402 | for (; i < data_size; i += 4) |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 403 | I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder, |
| 404 | type, i >> 2), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 405 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 406 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 407 | val |= hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 408 | I915_WRITE(ctl_reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 409 | POSTING_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 410 | } |
| 411 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 412 | static bool hsw_infoframe_enabled(struct drm_encoder *encoder, |
| 413 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 414 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 415 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
| 416 | u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder)); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 417 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 418 | return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW | |
| 419 | VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW | |
| 420 | VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 421 | } |
| 422 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 423 | /* |
| 424 | * The data we write to the DIP data buffer registers is 1 byte bigger than the |
| 425 | * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting |
| 426 | * at 0). It's also a byte used by DisplayPort so the same DIP registers can be |
| 427 | * used for both technologies. |
| 428 | * |
| 429 | * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0 |
| 430 | * DW1: DB3 | DB2 | DB1 | DB0 |
| 431 | * DW2: DB7 | DB6 | DB5 | DB4 |
| 432 | * DW3: ... |
| 433 | * |
| 434 | * (HB is Header Byte, DB is Data Byte) |
| 435 | * |
| 436 | * The hdmi pack() functions don't know about that hardware specific hole so we |
| 437 | * trick them by giving an offset into the buffer and moving back the header |
| 438 | * bytes by one. |
| 439 | */ |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 440 | static void intel_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 441 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 442 | union hdmi_infoframe *frame) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 443 | { |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 444 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 445 | uint8_t buffer[VIDEO_DIP_DATA_SIZE]; |
| 446 | ssize_t len; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 447 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 448 | /* see comment above for the reason for this offset */ |
| 449 | len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1); |
| 450 | if (len < 0) |
| 451 | return; |
| 452 | |
| 453 | /* Insert the 'hole' (see big comment above) at position 3 */ |
| 454 | buffer[0] = buffer[1]; |
| 455 | buffer[1] = buffer[2]; |
| 456 | buffer[2] = buffer[3]; |
| 457 | buffer[3] = 0; |
| 458 | len++; |
| 459 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 460 | intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 461 | } |
| 462 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 463 | static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 464 | const struct intel_crtc_state *crtc_state) |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 465 | { |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 466 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 467 | const struct drm_display_mode *adjusted_mode = |
| 468 | &crtc_state->base.adjusted_mode; |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 469 | struct drm_connector *connector = &intel_hdmi->attached_connector->base; |
| 470 | bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported; |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 471 | union hdmi_infoframe frame; |
| 472 | int ret; |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 473 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 474 | ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 475 | adjusted_mode, |
| 476 | is_hdmi2_sink); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 477 | if (ret < 0) { |
| 478 | DRM_ERROR("couldn't fill AVI infoframe\n"); |
| 479 | return; |
| 480 | } |
Paulo Zanoni | c846b61 | 2012-04-13 16:31:41 -0300 | [diff] [blame] | 481 | |
Shashank Sharma | 2d8bd2b | 2017-07-21 20:55:08 +0530 | [diff] [blame] | 482 | if (crtc_state->ycbcr420) |
| 483 | frame.avi.colorspace = HDMI_COLORSPACE_YUV420; |
| 484 | else |
| 485 | frame.avi.colorspace = HDMI_COLORSPACE_RGB; |
| 486 | |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 487 | drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode, |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 488 | crtc_state->limited_color_range ? |
| 489 | HDMI_QUANTIZATION_RANGE_LIMITED : |
| 490 | HDMI_QUANTIZATION_RANGE_FULL, |
Ville Syrjälä | 9271c0c | 2017-11-08 17:25:04 +0200 | [diff] [blame] | 491 | intel_hdmi->rgb_quant_range_selectable, |
| 492 | is_hdmi2_sink); |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 493 | |
Shashank Sharma | 2d8bd2b | 2017-07-21 20:55:08 +0530 | [diff] [blame] | 494 | /* TODO: handle pixel repetition for YCBCR420 outputs */ |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 495 | intel_write_infoframe(encoder, crtc_state, &frame); |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 496 | } |
| 497 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 498 | static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder, |
| 499 | const struct intel_crtc_state *crtc_state) |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 500 | { |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 501 | union hdmi_infoframe frame; |
| 502 | int ret; |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 503 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 504 | ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx"); |
| 505 | if (ret < 0) { |
| 506 | DRM_ERROR("couldn't fill SPD infoframe\n"); |
| 507 | return; |
| 508 | } |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 509 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 510 | frame.spd.sdi = HDMI_SPD_SDI_PC; |
| 511 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 512 | intel_write_infoframe(encoder, crtc_state, &frame); |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 513 | } |
| 514 | |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 515 | static void |
| 516 | intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder, |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 517 | const struct intel_crtc_state *crtc_state, |
| 518 | const struct drm_connector_state *conn_state) |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 519 | { |
| 520 | union hdmi_infoframe frame; |
| 521 | int ret; |
| 522 | |
| 523 | ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi, |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 524 | conn_state->connector, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 525 | &crtc_state->base.adjusted_mode); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 526 | if (ret < 0) |
| 527 | return; |
| 528 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 529 | intel_write_infoframe(encoder, crtc_state, &frame); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 530 | } |
| 531 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 532 | static void g4x_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 533 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 534 | const struct intel_crtc_state *crtc_state, |
| 535 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 536 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 537 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 538 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 539 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 540 | i915_reg_t reg = VIDEO_DIP_CTL; |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 541 | u32 val = I915_READ(reg); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 542 | u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 543 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 544 | assert_hdmi_port_disabled(intel_hdmi); |
| 545 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 546 | /* If the registers were not initialized yet, they might be zeroes, |
| 547 | * which means we're selecting the AVI DIP and we're setting its |
| 548 | * frequency to once. This seems to really confuse the HW and make |
| 549 | * things stop working (the register spec says the AVI always needs to |
| 550 | * be sent every VSync). So here we avoid writing to the register more |
| 551 | * than we need and also explicitly select the AVI DIP and explicitly |
| 552 | * set its frequency to every VSync. Avoiding to write it twice seems to |
| 553 | * be enough to solve the problem, but being defensive shouldn't hurt us |
| 554 | * either. */ |
| 555 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 556 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 557 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 558 | if (!(val & VIDEO_DIP_ENABLE)) |
| 559 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 560 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 561 | DRM_DEBUG_KMS("video DIP still enabled on port %c\n", |
| 562 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
| 563 | return; |
| 564 | } |
| 565 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 566 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 567 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 568 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 569 | return; |
| 570 | } |
| 571 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 572 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 573 | if (val & VIDEO_DIP_ENABLE) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 574 | DRM_DEBUG_KMS("video DIP already enabled on port %c\n", |
| 575 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
| 576 | return; |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 577 | } |
| 578 | val &= ~VIDEO_DIP_PORT_MASK; |
| 579 | val |= port; |
| 580 | } |
| 581 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 582 | val |= VIDEO_DIP_ENABLE; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 583 | val &= ~(VIDEO_DIP_ENABLE_AVI | |
| 584 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 585 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 586 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 587 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 588 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 589 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 590 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 591 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 592 | } |
| 593 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 594 | static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 595 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 596 | struct drm_connector *connector = conn_state->connector; |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 597 | |
| 598 | /* |
| 599 | * HDMI cloning is only supported on g4x which doesn't |
| 600 | * support deep color or GCP infoframes anyway so no |
| 601 | * need to worry about multiple HDMI sinks here. |
| 602 | */ |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 603 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 604 | return connector->display_info.bpc > 8; |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 605 | } |
| 606 | |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame] | 607 | /* |
| 608 | * Determine if default_phase=1 can be indicated in the GCP infoframe. |
| 609 | * |
| 610 | * From HDMI specification 1.4a: |
| 611 | * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0 |
| 612 | * - The first pixel following each Video Data Period shall have a pixel packing phase of 0 |
| 613 | * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase |
| 614 | * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing |
| 615 | * phase of 0 |
| 616 | */ |
| 617 | static bool gcp_default_phase_possible(int pipe_bpp, |
| 618 | const struct drm_display_mode *mode) |
| 619 | { |
| 620 | unsigned int pixels_per_group; |
| 621 | |
| 622 | switch (pipe_bpp) { |
| 623 | case 30: |
| 624 | /* 4 pixels in 5 clocks */ |
| 625 | pixels_per_group = 4; |
| 626 | break; |
| 627 | case 36: |
| 628 | /* 2 pixels in 3 clocks */ |
| 629 | pixels_per_group = 2; |
| 630 | break; |
| 631 | case 48: |
| 632 | /* 1 pixel in 2 clocks */ |
| 633 | pixels_per_group = 1; |
| 634 | break; |
| 635 | default: |
| 636 | /* phase information not relevant for 8bpc */ |
| 637 | return false; |
| 638 | } |
| 639 | |
| 640 | return mode->crtc_hdisplay % pixels_per_group == 0 && |
| 641 | mode->crtc_htotal % pixels_per_group == 0 && |
| 642 | mode->crtc_hblank_start % pixels_per_group == 0 && |
| 643 | mode->crtc_hblank_end % pixels_per_group == 0 && |
| 644 | mode->crtc_hsync_start % pixels_per_group == 0 && |
| 645 | mode->crtc_hsync_end % pixels_per_group == 0 && |
| 646 | ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 || |
| 647 | mode->crtc_htotal/2 % pixels_per_group == 0); |
| 648 | } |
| 649 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 650 | static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder, |
| 651 | const struct intel_crtc_state *crtc_state, |
| 652 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 653 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 654 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 655 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 656 | i915_reg_t reg; |
| 657 | u32 val = 0; |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 658 | |
| 659 | if (HAS_DDI(dev_priv)) |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 660 | reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder); |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 661 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 662 | reg = VLV_TVIDEO_DIP_GCP(crtc->pipe); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 663 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 664 | reg = TVIDEO_DIP_GCP(crtc->pipe); |
| 665 | else |
| 666 | return false; |
| 667 | |
| 668 | /* Indicate color depth whenever the sink supports deep color */ |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 669 | if (hdmi_sink_is_deep_color(conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 670 | val |= GCP_COLOR_INDICATION; |
| 671 | |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame] | 672 | /* Enable default_phase whenever the display mode is suitably aligned */ |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 673 | if (gcp_default_phase_possible(crtc_state->pipe_bpp, |
| 674 | &crtc_state->base.adjusted_mode)) |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame] | 675 | val |= GCP_DEFAULT_PHASE_ENABLE; |
| 676 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 677 | I915_WRITE(reg, val); |
| 678 | |
| 679 | return val != 0; |
| 680 | } |
| 681 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 682 | static void ibx_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 683 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 684 | const struct intel_crtc_state *crtc_state, |
| 685 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 686 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 687 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 688 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 689 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 690 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 691 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 692 | u32 val = I915_READ(reg); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 693 | u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 694 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 695 | assert_hdmi_port_disabled(intel_hdmi); |
| 696 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 697 | /* See the big comment in g4x_set_infoframes() */ |
| 698 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 699 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 700 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 701 | if (!(val & VIDEO_DIP_ENABLE)) |
| 702 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 703 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 704 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 705 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 706 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 707 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 708 | return; |
| 709 | } |
| 710 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 711 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 712 | WARN(val & VIDEO_DIP_ENABLE, |
| 713 | "DIP already enabled on port %c\n", |
| 714 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 715 | val &= ~VIDEO_DIP_PORT_MASK; |
| 716 | val |= port; |
| 717 | } |
| 718 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 719 | val |= VIDEO_DIP_ENABLE; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 720 | val &= ~(VIDEO_DIP_ENABLE_AVI | |
| 721 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 722 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 723 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 724 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 725 | val |= VIDEO_DIP_ENABLE_GCP; |
| 726 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 727 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 728 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 729 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 730 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 731 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 732 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 733 | } |
| 734 | |
| 735 | static void cpt_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 736 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 737 | const struct intel_crtc_state *crtc_state, |
| 738 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 739 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 740 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 741 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 742 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 743 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 744 | u32 val = I915_READ(reg); |
| 745 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 746 | assert_hdmi_port_disabled(intel_hdmi); |
| 747 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 748 | /* See the big comment in g4x_set_infoframes() */ |
| 749 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 750 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 751 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 752 | if (!(val & VIDEO_DIP_ENABLE)) |
| 753 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 754 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 755 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 756 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 757 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 758 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 759 | return; |
| 760 | } |
| 761 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 762 | /* Set both together, unset both together: see the spec. */ |
| 763 | val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 764 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 765 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 766 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 767 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 768 | val |= VIDEO_DIP_ENABLE_GCP; |
| 769 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 770 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 771 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 772 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 773 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 774 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 775 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 776 | } |
| 777 | |
| 778 | static void vlv_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 779 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 780 | const struct intel_crtc_state *crtc_state, |
| 781 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 782 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 783 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 784 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 785 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 786 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 787 | i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 788 | u32 val = I915_READ(reg); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 789 | u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 790 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 791 | assert_hdmi_port_disabled(intel_hdmi); |
| 792 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 793 | /* See the big comment in g4x_set_infoframes() */ |
| 794 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 795 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 796 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 797 | if (!(val & VIDEO_DIP_ENABLE)) |
| 798 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 799 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 800 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 801 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 802 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 803 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 804 | return; |
| 805 | } |
| 806 | |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 807 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 808 | WARN(val & VIDEO_DIP_ENABLE, |
| 809 | "DIP already enabled on port %c\n", |
| 810 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 811 | val &= ~VIDEO_DIP_PORT_MASK; |
| 812 | val |= port; |
| 813 | } |
| 814 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 815 | val |= VIDEO_DIP_ENABLE; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 816 | val &= ~(VIDEO_DIP_ENABLE_AVI | |
| 817 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 818 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 819 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 820 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 821 | val |= VIDEO_DIP_ENABLE_GCP; |
| 822 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 823 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 824 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 825 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 826 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 827 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 828 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 829 | } |
| 830 | |
| 831 | static void hsw_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 832 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 833 | const struct intel_crtc_state *crtc_state, |
| 834 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 835 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 836 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 837 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 838 | i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 839 | u32 val = I915_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 840 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 841 | assert_hdmi_port_disabled(intel_hdmi); |
| 842 | |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 843 | val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW | |
| 844 | VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW | |
| 845 | VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW); |
| 846 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 847 | if (!enable) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 848 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 849 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 850 | return; |
| 851 | } |
| 852 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 853 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 854 | val |= VIDEO_DIP_ENABLE_GCP_HSW; |
| 855 | |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 856 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 857 | POSTING_READ(reg); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 858 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 859 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 860 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 861 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 862 | } |
| 863 | |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 864 | void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable) |
| 865 | { |
| 866 | struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi)); |
| 867 | struct i2c_adapter *adapter = |
| 868 | intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus); |
| 869 | |
| 870 | if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI) |
| 871 | return; |
| 872 | |
| 873 | DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n", |
| 874 | enable ? "Enabling" : "Disabling"); |
| 875 | |
| 876 | drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type, |
| 877 | adapter, enable); |
| 878 | } |
| 879 | |
Sean Paul | 2320175 | 2018-01-08 14:55:42 -0500 | [diff] [blame] | 880 | static int intel_hdmi_hdcp_read(struct intel_digital_port *intel_dig_port, |
| 881 | unsigned int offset, void *buffer, size_t size) |
| 882 | { |
| 883 | struct intel_hdmi *hdmi = &intel_dig_port->hdmi; |
| 884 | struct drm_i915_private *dev_priv = |
| 885 | intel_dig_port->base.base.dev->dev_private; |
| 886 | struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv, |
| 887 | hdmi->ddc_bus); |
| 888 | int ret; |
| 889 | u8 start = offset & 0xff; |
| 890 | struct i2c_msg msgs[] = { |
| 891 | { |
| 892 | .addr = DRM_HDCP_DDC_ADDR, |
| 893 | .flags = 0, |
| 894 | .len = 1, |
| 895 | .buf = &start, |
| 896 | }, |
| 897 | { |
| 898 | .addr = DRM_HDCP_DDC_ADDR, |
| 899 | .flags = I2C_M_RD, |
| 900 | .len = size, |
| 901 | .buf = buffer |
| 902 | } |
| 903 | }; |
| 904 | ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs)); |
| 905 | if (ret == ARRAY_SIZE(msgs)) |
| 906 | return 0; |
| 907 | return ret >= 0 ? -EIO : ret; |
| 908 | } |
| 909 | |
| 910 | static int intel_hdmi_hdcp_write(struct intel_digital_port *intel_dig_port, |
| 911 | unsigned int offset, void *buffer, size_t size) |
| 912 | { |
| 913 | struct intel_hdmi *hdmi = &intel_dig_port->hdmi; |
| 914 | struct drm_i915_private *dev_priv = |
| 915 | intel_dig_port->base.base.dev->dev_private; |
| 916 | struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv, |
| 917 | hdmi->ddc_bus); |
| 918 | int ret; |
| 919 | u8 *write_buf; |
| 920 | struct i2c_msg msg; |
| 921 | |
| 922 | write_buf = kzalloc(size + 1, GFP_KERNEL); |
| 923 | if (!write_buf) |
| 924 | return -ENOMEM; |
| 925 | |
| 926 | write_buf[0] = offset & 0xff; |
| 927 | memcpy(&write_buf[1], buffer, size); |
| 928 | |
| 929 | msg.addr = DRM_HDCP_DDC_ADDR; |
| 930 | msg.flags = 0, |
| 931 | msg.len = size + 1, |
| 932 | msg.buf = write_buf; |
| 933 | |
| 934 | ret = i2c_transfer(adapter, &msg, 1); |
| 935 | if (ret == 1) |
| 936 | return 0; |
| 937 | return ret >= 0 ? -EIO : ret; |
| 938 | } |
| 939 | |
| 940 | static |
| 941 | int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port, |
| 942 | u8 *an) |
| 943 | { |
| 944 | struct intel_hdmi *hdmi = &intel_dig_port->hdmi; |
| 945 | struct drm_i915_private *dev_priv = |
| 946 | intel_dig_port->base.base.dev->dev_private; |
| 947 | struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv, |
| 948 | hdmi->ddc_bus); |
| 949 | int ret; |
| 950 | |
| 951 | ret = intel_hdmi_hdcp_write(intel_dig_port, DRM_HDCP_DDC_AN, an, |
| 952 | DRM_HDCP_AN_LEN); |
| 953 | if (ret) { |
| 954 | DRM_ERROR("Write An over DDC failed (%d)\n", ret); |
| 955 | return ret; |
| 956 | } |
| 957 | |
| 958 | ret = intel_gmbus_output_aksv(adapter); |
| 959 | if (ret < 0) { |
| 960 | DRM_ERROR("Failed to output aksv (%d)\n", ret); |
| 961 | return ret; |
| 962 | } |
| 963 | return 0; |
| 964 | } |
| 965 | |
| 966 | static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *intel_dig_port, |
| 967 | u8 *bksv) |
| 968 | { |
| 969 | int ret; |
| 970 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BKSV, bksv, |
| 971 | DRM_HDCP_KSV_LEN); |
| 972 | if (ret) |
| 973 | DRM_ERROR("Read Bksv over DDC failed (%d)\n", ret); |
| 974 | return ret; |
| 975 | } |
| 976 | |
| 977 | static |
| 978 | int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port, |
| 979 | u8 *bstatus) |
| 980 | { |
| 981 | int ret; |
| 982 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BSTATUS, |
| 983 | bstatus, DRM_HDCP_BSTATUS_LEN); |
| 984 | if (ret) |
| 985 | DRM_ERROR("Read bstatus over DDC failed (%d)\n", ret); |
| 986 | return ret; |
| 987 | } |
| 988 | |
| 989 | static |
| 990 | int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *intel_dig_port, |
| 991 | bool *repeater_present) |
| 992 | { |
| 993 | int ret; |
| 994 | u8 val; |
| 995 | |
| 996 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1); |
| 997 | if (ret) { |
| 998 | DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret); |
| 999 | return ret; |
| 1000 | } |
| 1001 | *repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT; |
| 1002 | return 0; |
| 1003 | } |
| 1004 | |
| 1005 | static |
| 1006 | int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port, |
| 1007 | u8 *ri_prime) |
| 1008 | { |
| 1009 | int ret; |
| 1010 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_RI_PRIME, |
| 1011 | ri_prime, DRM_HDCP_RI_LEN); |
| 1012 | if (ret) |
| 1013 | DRM_ERROR("Read Ri' over DDC failed (%d)\n", ret); |
| 1014 | return ret; |
| 1015 | } |
| 1016 | |
| 1017 | static |
| 1018 | int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port, |
| 1019 | bool *ksv_ready) |
| 1020 | { |
| 1021 | int ret; |
| 1022 | u8 val; |
| 1023 | |
| 1024 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1); |
| 1025 | if (ret) { |
| 1026 | DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret); |
| 1027 | return ret; |
| 1028 | } |
| 1029 | *ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY; |
| 1030 | return 0; |
| 1031 | } |
| 1032 | |
| 1033 | static |
| 1034 | int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port, |
| 1035 | int num_downstream, u8 *ksv_fifo) |
| 1036 | { |
| 1037 | int ret; |
| 1038 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_KSV_FIFO, |
| 1039 | ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN); |
| 1040 | if (ret) { |
| 1041 | DRM_ERROR("Read ksv fifo over DDC failed (%d)\n", ret); |
| 1042 | return ret; |
| 1043 | } |
| 1044 | return 0; |
| 1045 | } |
| 1046 | |
| 1047 | static |
| 1048 | int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port, |
| 1049 | int i, u32 *part) |
| 1050 | { |
| 1051 | int ret; |
| 1052 | |
| 1053 | if (i >= DRM_HDCP_V_PRIME_NUM_PARTS) |
| 1054 | return -EINVAL; |
| 1055 | |
| 1056 | ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_V_PRIME(i), |
| 1057 | part, DRM_HDCP_V_PRIME_PART_LEN); |
| 1058 | if (ret) |
| 1059 | DRM_ERROR("Read V'[%d] over DDC failed (%d)\n", i, ret); |
| 1060 | return ret; |
| 1061 | } |
| 1062 | |
| 1063 | static |
| 1064 | int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port, |
| 1065 | bool enable) |
| 1066 | { |
| 1067 | int ret; |
| 1068 | |
| 1069 | if (!enable) |
| 1070 | usleep_range(6, 60); /* Bspec says >= 6us */ |
| 1071 | |
| 1072 | ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, enable); |
| 1073 | if (ret) { |
| 1074 | DRM_ERROR("%s HDCP signalling failed (%d)\n", |
| 1075 | enable ? "Enable" : "Disable", ret); |
| 1076 | return ret; |
| 1077 | } |
| 1078 | return 0; |
| 1079 | } |
| 1080 | |
| 1081 | static |
| 1082 | bool intel_hdmi_hdcp_check_link(struct intel_digital_port *intel_dig_port) |
| 1083 | { |
| 1084 | struct drm_i915_private *dev_priv = |
| 1085 | intel_dig_port->base.base.dev->dev_private; |
| 1086 | enum port port = intel_dig_port->base.port; |
| 1087 | int ret; |
| 1088 | union { |
| 1089 | u32 reg; |
| 1090 | u8 shim[DRM_HDCP_RI_LEN]; |
| 1091 | } ri; |
| 1092 | |
| 1093 | ret = intel_hdmi_hdcp_read_ri_prime(intel_dig_port, ri.shim); |
| 1094 | if (ret) |
| 1095 | return false; |
| 1096 | |
| 1097 | I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg); |
| 1098 | |
| 1099 | /* Wait for Ri prime match */ |
| 1100 | if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) & |
| 1101 | (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) { |
| 1102 | DRM_ERROR("Ri' mismatch detected, link check failed (%x)\n", |
| 1103 | I915_READ(PORT_HDCP_STATUS(port))); |
| 1104 | return false; |
| 1105 | } |
| 1106 | return true; |
| 1107 | } |
| 1108 | |
| 1109 | static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = { |
| 1110 | .write_an_aksv = intel_hdmi_hdcp_write_an_aksv, |
| 1111 | .read_bksv = intel_hdmi_hdcp_read_bksv, |
| 1112 | .read_bstatus = intel_hdmi_hdcp_read_bstatus, |
| 1113 | .repeater_present = intel_hdmi_hdcp_repeater_present, |
| 1114 | .read_ri_prime = intel_hdmi_hdcp_read_ri_prime, |
| 1115 | .read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready, |
| 1116 | .read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo, |
| 1117 | .read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part, |
| 1118 | .toggle_signalling = intel_hdmi_hdcp_toggle_signalling, |
| 1119 | .check_link = intel_hdmi_hdcp_check_link, |
| 1120 | }; |
| 1121 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1122 | static void intel_hdmi_prepare(struct intel_encoder *encoder, |
| 1123 | const struct intel_crtc_state *crtc_state) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1124 | { |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 1125 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1126 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1127 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 1128 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1129 | const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1130 | u32 hdmi_val; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1131 | |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 1132 | intel_dp_dual_mode_set_tmds_output(intel_hdmi, true); |
| 1133 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1134 | hdmi_val = SDVO_ENCODING_HDMI; |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1135 | if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range) |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1136 | hdmi_val |= HDMI_COLOR_RANGE_16_235; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 1137 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1138 | hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 1139 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1140 | hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1141 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1142 | if (crtc_state->pipe_bpp > 24) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1143 | hdmi_val |= HDMI_COLOR_FORMAT_12bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 1144 | else |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 1145 | hdmi_val |= SDVO_COLOR_FORMAT_8bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 1146 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1147 | if (crtc_state->has_hdmi_sink) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1148 | hdmi_val |= HDMI_MODE_SELECT_HDMI; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 1149 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1150 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 1151 | hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1152 | else if (IS_CHERRYVIEW(dev_priv)) |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1153 | hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe); |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1154 | else |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 1155 | hdmi_val |= SDVO_PIPE_SEL(crtc->pipe); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1156 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1157 | I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val); |
| 1158 | POSTING_READ(intel_hdmi->hdmi_reg); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1159 | } |
| 1160 | |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1161 | static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder, |
| 1162 | enum pipe *pipe) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1163 | { |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1164 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1165 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1166 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1167 | u32 tmp; |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 1168 | bool ret; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1169 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1170 | if (!intel_display_power_get_if_enabled(dev_priv, |
| 1171 | encoder->power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 1172 | return false; |
| 1173 | |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 1174 | ret = false; |
| 1175 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1176 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1177 | |
| 1178 | if (!(tmp & SDVO_ENABLE)) |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 1179 | goto out; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1180 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1181 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1182 | *pipe = PORT_TO_PIPE_CPT(tmp); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1183 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 71485e0 | 2014-04-09 13:28:55 +0300 | [diff] [blame] | 1184 | *pipe = SDVO_PORT_TO_PIPE_CHV(tmp); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1185 | else |
| 1186 | *pipe = PORT_TO_PIPE(tmp); |
| 1187 | |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 1188 | ret = true; |
| 1189 | |
| 1190 | out: |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1191 | intel_display_power_put(dev_priv, encoder->power_domain); |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 1192 | |
| 1193 | return ret; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1194 | } |
| 1195 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1196 | static void intel_hdmi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1197 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1198 | { |
| 1199 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1200 | struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi); |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 1201 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1202 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1203 | u32 tmp, flags = 0; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 1204 | int dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1205 | |
Ville Syrjälä | e1214b9 | 2017-10-27 22:31:23 +0300 | [diff] [blame] | 1206 | pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI); |
| 1207 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1208 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
| 1209 | |
| 1210 | if (tmp & SDVO_HSYNC_ACTIVE_HIGH) |
| 1211 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 1212 | else |
| 1213 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 1214 | |
| 1215 | if (tmp & SDVO_VSYNC_ACTIVE_HIGH) |
| 1216 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 1217 | else |
| 1218 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 1219 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1220 | if (tmp & HDMI_MODE_SELECT_HDMI) |
| 1221 | pipe_config->has_hdmi_sink = true; |
| 1222 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1223 | if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config)) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1224 | pipe_config->has_infoframe = true; |
| 1225 | |
Jani Nikula | c84db77 | 2014-09-17 15:34:58 +0300 | [diff] [blame] | 1226 | if (tmp & SDVO_AUDIO_ENABLE) |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 1227 | pipe_config->has_audio = true; |
| 1228 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1229 | if (!HAS_PCH_SPLIT(dev_priv) && |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 1230 | tmp & HDMI_COLOR_RANGE_16_235) |
| 1231 | pipe_config->limited_color_range = true; |
| 1232 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1233 | pipe_config->base.adjusted_mode.flags |= flags; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 1234 | |
| 1235 | if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc) |
| 1236 | dotclock = pipe_config->port_clock * 2 / 3; |
| 1237 | else |
| 1238 | dotclock = pipe_config->port_clock; |
| 1239 | |
Ville Syrjälä | be69a13 | 2015-05-05 17:06:26 +0300 | [diff] [blame] | 1240 | if (pipe_config->pixel_multiplier) |
| 1241 | dotclock /= pipe_config->pixel_multiplier; |
| 1242 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1243 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
Ander Conselvan de Oliveira | d4d6279 | 2016-04-27 15:44:16 +0300 | [diff] [blame] | 1244 | |
| 1245 | pipe_config->lane_count = 4; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1246 | } |
| 1247 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1248 | static void intel_enable_hdmi_audio(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1249 | const struct intel_crtc_state *pipe_config, |
| 1250 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1251 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1252 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1253 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1254 | WARN_ON(!pipe_config->has_hdmi_sink); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1255 | DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n", |
| 1256 | pipe_name(crtc->pipe)); |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 1257 | intel_audio_codec_enable(encoder, pipe_config, conn_state); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1258 | } |
| 1259 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1260 | static void g4x_enable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1261 | const struct intel_crtc_state *pipe_config, |
| 1262 | const struct drm_connector_state *conn_state) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1263 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1264 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1265 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1266 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1267 | u32 temp; |
| 1268 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1269 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 1270 | |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1271 | temp |= SDVO_ENABLE; |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1272 | if (pipe_config->has_audio) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1273 | temp |= SDVO_AUDIO_ENABLE; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1274 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1275 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1276 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1277 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1278 | if (pipe_config->has_audio) |
| 1279 | intel_enable_hdmi_audio(encoder, pipe_config, conn_state); |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1280 | } |
| 1281 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1282 | static void ibx_enable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1283 | const struct intel_crtc_state *pipe_config, |
| 1284 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1285 | { |
| 1286 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1287 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1288 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1289 | u32 temp; |
| 1290 | |
| 1291 | temp = I915_READ(intel_hdmi->hdmi_reg); |
| 1292 | |
| 1293 | temp |= SDVO_ENABLE; |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1294 | if (pipe_config->has_audio) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1295 | temp |= SDVO_AUDIO_ENABLE; |
| 1296 | |
| 1297 | /* |
| 1298 | * HW workaround, need to write this twice for issue |
| 1299 | * that may result in first write getting masked. |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1300 | */ |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1301 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1302 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1303 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1304 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1305 | |
| 1306 | /* |
| 1307 | * HW workaround, need to toggle enable bit off and on |
| 1308 | * for 12bpc with pixel repeat. |
| 1309 | * |
| 1310 | * FIXME: BSpec says this should be done at the end of |
| 1311 | * of the modeset sequence, so not sure if this isn't too soon. |
| 1312 | */ |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1313 | if (pipe_config->pipe_bpp > 24 && |
| 1314 | pipe_config->pixel_multiplier > 1) { |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1315 | I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE); |
| 1316 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1317 | |
| 1318 | /* |
| 1319 | * HW workaround, need to write this twice for issue |
| 1320 | * that may result in first write getting masked. |
| 1321 | */ |
| 1322 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1323 | POSTING_READ(intel_hdmi->hdmi_reg); |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1324 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1325 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1326 | } |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 1327 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1328 | if (pipe_config->has_audio) |
| 1329 | intel_enable_hdmi_audio(encoder, pipe_config, conn_state); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1330 | } |
| 1331 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1332 | static void cpt_enable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1333 | const struct intel_crtc_state *pipe_config, |
| 1334 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1335 | { |
| 1336 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1337 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1338 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1339 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1340 | enum pipe pipe = crtc->pipe; |
| 1341 | u32 temp; |
| 1342 | |
| 1343 | temp = I915_READ(intel_hdmi->hdmi_reg); |
| 1344 | |
| 1345 | temp |= SDVO_ENABLE; |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1346 | if (pipe_config->has_audio) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1347 | temp |= SDVO_AUDIO_ENABLE; |
| 1348 | |
| 1349 | /* |
| 1350 | * WaEnableHDMI8bpcBefore12bpc:snb,ivb |
| 1351 | * |
| 1352 | * The procedure for 12bpc is as follows: |
| 1353 | * 1. disable HDMI clock gating |
| 1354 | * 2. enable HDMI with 8bpc |
| 1355 | * 3. enable HDMI with 12bpc |
| 1356 | * 4. enable HDMI clock gating |
| 1357 | */ |
| 1358 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1359 | if (pipe_config->pipe_bpp > 24) { |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1360 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 1361 | I915_READ(TRANS_CHICKEN1(pipe)) | |
| 1362 | TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); |
| 1363 | |
| 1364 | temp &= ~SDVO_COLOR_FORMAT_MASK; |
| 1365 | temp |= SDVO_COLOR_FORMAT_8bpc; |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 1366 | } |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1367 | |
| 1368 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1369 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1370 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1371 | if (pipe_config->pipe_bpp > 24) { |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1372 | temp &= ~SDVO_COLOR_FORMAT_MASK; |
| 1373 | temp |= HDMI_COLOR_FORMAT_12bpc; |
| 1374 | |
| 1375 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1376 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1377 | |
| 1378 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 1379 | I915_READ(TRANS_CHICKEN1(pipe)) & |
| 1380 | ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); |
| 1381 | } |
| 1382 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1383 | if (pipe_config->has_audio) |
| 1384 | intel_enable_hdmi_audio(encoder, pipe_config, conn_state); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1385 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1386 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1387 | static void vlv_enable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1388 | const struct intel_crtc_state *pipe_config, |
| 1389 | const struct drm_connector_state *conn_state) |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1390 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1391 | } |
| 1392 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1393 | static void intel_disable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1394 | const struct intel_crtc_state *old_crtc_state, |
| 1395 | const struct drm_connector_state *old_conn_state) |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1396 | { |
| 1397 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1398 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1399 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1400 | struct intel_digital_port *intel_dig_port = |
| 1401 | hdmi_to_dig_port(intel_hdmi); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1402 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1403 | u32 temp; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1404 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1405 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1406 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1407 | temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE); |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1408 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1409 | POSTING_READ(intel_hdmi->hdmi_reg); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1410 | |
| 1411 | /* |
| 1412 | * HW workaround for IBX, we need to move the port |
| 1413 | * to transcoder A after disabling it to allow the |
| 1414 | * matching DP port to be enabled on transcoder A. |
| 1415 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1416 | if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) { |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1417 | /* |
| 1418 | * We get CPU/PCH FIFO underruns on the other pipe when |
| 1419 | * doing the workaround. Sweep them under the rug. |
| 1420 | */ |
| 1421 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 1422 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 1423 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1424 | temp &= ~SDVO_PIPE_B_SELECT; |
| 1425 | temp |= SDVO_ENABLE; |
| 1426 | /* |
| 1427 | * HW workaround, need to write this twice for issue |
| 1428 | * that may result in first write getting masked. |
| 1429 | */ |
| 1430 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1431 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1432 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1433 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1434 | |
| 1435 | temp &= ~SDVO_ENABLE; |
| 1436 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1437 | POSTING_READ(intel_hdmi->hdmi_reg); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1438 | |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1439 | intel_wait_for_vblank_if_active(dev_priv, PIPE_A); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1440 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
| 1441 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1442 | } |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 1443 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1444 | intel_dig_port->set_infoframes(&encoder->base, false, |
| 1445 | old_crtc_state, old_conn_state); |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 1446 | |
| 1447 | intel_dp_dual_mode_set_tmds_output(intel_hdmi, false); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1448 | } |
| 1449 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1450 | static void g4x_disable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1451 | const struct intel_crtc_state *old_crtc_state, |
| 1452 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1453 | { |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1454 | if (old_crtc_state->has_audio) |
Ville Syrjälä | 8ec47de | 2017-10-30 20:46:53 +0200 | [diff] [blame] | 1455 | intel_audio_codec_disable(encoder, |
| 1456 | old_crtc_state, old_conn_state); |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1457 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1458 | intel_disable_hdmi(encoder, old_crtc_state, old_conn_state); |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1459 | } |
| 1460 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1461 | static void pch_disable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1462 | const struct intel_crtc_state *old_crtc_state, |
| 1463 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1464 | { |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1465 | if (old_crtc_state->has_audio) |
Ville Syrjälä | 8ec47de | 2017-10-30 20:46:53 +0200 | [diff] [blame] | 1466 | intel_audio_codec_disable(encoder, |
| 1467 | old_crtc_state, old_conn_state); |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1468 | } |
| 1469 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1470 | static void pch_post_disable_hdmi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1471 | const struct intel_crtc_state *old_crtc_state, |
| 1472 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1473 | { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1474 | intel_disable_hdmi(encoder, old_crtc_state, old_conn_state); |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1475 | } |
| 1476 | |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 1477 | static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder) |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1478 | { |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 1479 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 1480 | const struct ddi_vbt_port_info *info = |
| 1481 | &dev_priv->vbt.ddi_port_info[encoder->port]; |
| 1482 | int max_tmds_clock; |
| 1483 | |
Rodrigo Vivi | 9672a69 | 2017-11-15 10:42:05 -0800 | [diff] [blame] | 1484 | if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 1485 | max_tmds_clock = 594000; |
| 1486 | else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) |
| 1487 | max_tmds_clock = 300000; |
| 1488 | else if (INTEL_GEN(dev_priv) >= 5) |
| 1489 | max_tmds_clock = 225000; |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1490 | else |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 1491 | max_tmds_clock = 165000; |
| 1492 | |
| 1493 | if (info->max_tmds_clock) |
| 1494 | max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock); |
| 1495 | |
| 1496 | return max_tmds_clock; |
Daniel Vetter | 7d148ef | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1497 | } |
| 1498 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1499 | static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1500 | bool respect_downstream_limits, |
| 1501 | bool force_dvi) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1502 | { |
Ville Syrjälä | d603861 | 2017-10-30 16:57:02 +0200 | [diff] [blame] | 1503 | struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base; |
| 1504 | int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder); |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1505 | |
| 1506 | if (respect_downstream_limits) { |
Ville Syrjälä | 8cadab0 | 2016-09-28 16:51:43 +0300 | [diff] [blame] | 1507 | struct intel_connector *connector = hdmi->attached_connector; |
| 1508 | const struct drm_display_info *info = &connector->base.display_info; |
| 1509 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1510 | if (hdmi->dp_dual_mode.max_tmds_clock) |
| 1511 | max_tmds_clock = min(max_tmds_clock, |
| 1512 | hdmi->dp_dual_mode.max_tmds_clock); |
Ville Syrjälä | 8cadab0 | 2016-09-28 16:51:43 +0300 | [diff] [blame] | 1513 | |
| 1514 | if (info->max_tmds_clock) |
| 1515 | max_tmds_clock = min(max_tmds_clock, |
| 1516 | info->max_tmds_clock); |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1517 | else if (!hdmi->has_hdmi_sink || force_dvi) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1518 | max_tmds_clock = min(max_tmds_clock, 165000); |
| 1519 | } |
| 1520 | |
| 1521 | return max_tmds_clock; |
| 1522 | } |
| 1523 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 1524 | static enum drm_mode_status |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1525 | hdmi_port_clock_valid(struct intel_hdmi *hdmi, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1526 | int clock, bool respect_downstream_limits, |
| 1527 | bool force_dvi) |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1528 | { |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 1529 | struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi)); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1530 | |
| 1531 | if (clock < 25000) |
| 1532 | return MODE_CLOCK_LOW; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1533 | if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi)) |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1534 | return MODE_CLOCK_HIGH; |
| 1535 | |
Ville Syrjälä | 5e6ccc0 | 2015-07-06 14:44:11 +0300 | [diff] [blame] | 1536 | /* BXT DPLL can't generate 223-240 MHz */ |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 1537 | if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000) |
Ville Syrjälä | 5e6ccc0 | 2015-07-06 14:44:11 +0300 | [diff] [blame] | 1538 | return MODE_CLOCK_RANGE; |
| 1539 | |
| 1540 | /* CHV DPLL can't generate 216-240 MHz */ |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 1541 | if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000) |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1542 | return MODE_CLOCK_RANGE; |
| 1543 | |
| 1544 | return MODE_OK; |
| 1545 | } |
| 1546 | |
| 1547 | static enum drm_mode_status |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 1548 | intel_hdmi_mode_valid(struct drm_connector *connector, |
| 1549 | struct drm_display_mode *mode) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1550 | { |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1551 | struct intel_hdmi *hdmi = intel_attached_hdmi(connector); |
| 1552 | struct drm_device *dev = intel_hdmi_to_dev(hdmi); |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 1553 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1554 | enum drm_mode_status status; |
| 1555 | int clock; |
Mika Kahola | 587bf49 | 2016-02-02 15:16:39 +0200 | [diff] [blame] | 1556 | int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1557 | bool force_dvi = |
| 1558 | READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1559 | |
Ville Syrjälä | 541ab84 | 2018-05-24 15:54:03 +0300 | [diff] [blame] | 1560 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 1561 | return MODE_NO_DBLESCAN; |
| 1562 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1563 | clock = mode->clock; |
Mika Kahola | 587bf49 | 2016-02-02 15:16:39 +0200 | [diff] [blame] | 1564 | |
| 1565 | if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING) |
| 1566 | clock *= 2; |
| 1567 | |
| 1568 | if (clock > max_dotclk) |
| 1569 | return MODE_CLOCK_HIGH; |
| 1570 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1571 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 1572 | clock *= 2; |
| 1573 | |
Shashank Sharma | b22ca99 | 2017-07-24 19:19:32 +0530 | [diff] [blame] | 1574 | if (drm_mode_is_420_only(&connector->display_info, mode)) |
| 1575 | clock /= 2; |
| 1576 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1577 | /* check if we can do 8bpc */ |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1578 | status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1579 | |
| 1580 | /* if we can't do 8bpc we may still be able to do 12bpc */ |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1581 | if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi) |
| 1582 | status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1583 | |
| 1584 | return status; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1585 | } |
| 1586 | |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1587 | static bool hdmi_12bpc_possible(const struct intel_crtc_state *crtc_state) |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1588 | { |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1589 | struct drm_i915_private *dev_priv = |
| 1590 | to_i915(crtc_state->base.crtc->dev); |
| 1591 | struct drm_atomic_state *state = crtc_state->base.state; |
| 1592 | struct drm_connector_state *connector_state; |
| 1593 | struct drm_connector *connector; |
| 1594 | int i; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1595 | |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1596 | if (HAS_GMCH_DISPLAY(dev_priv)) |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1597 | return false; |
| 1598 | |
Ville Syrjälä | be33be5 | 2017-10-26 18:14:04 +0300 | [diff] [blame] | 1599 | if (crtc_state->pipe_bpp <= 8*3) |
| 1600 | return false; |
| 1601 | |
| 1602 | if (!crtc_state->has_hdmi_sink) |
| 1603 | return false; |
| 1604 | |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1605 | /* |
| 1606 | * HDMI 12bpc affects the clocks, so it's only possible |
| 1607 | * when not cloning with other encoder types. |
| 1608 | */ |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1609 | if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI) |
| 1610 | return false; |
| 1611 | |
Maarten Lankhorst | fe5f6b1 | 2017-07-12 10:13:34 +0200 | [diff] [blame] | 1612 | for_each_new_connector_in_state(state, connector, connector_state, i) { |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1613 | const struct drm_display_info *info = &connector->display_info; |
| 1614 | |
| 1615 | if (connector_state->crtc != crtc_state->base.crtc) |
| 1616 | continue; |
| 1617 | |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 1618 | if (crtc_state->ycbcr420) { |
| 1619 | const struct drm_hdmi_info *hdmi = &info->hdmi; |
| 1620 | |
| 1621 | if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36)) |
| 1622 | return false; |
| 1623 | } else { |
| 1624 | if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36)) |
| 1625 | return false; |
| 1626 | } |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1627 | } |
| 1628 | |
Lucas De Marchi | 2abf3c0 | 2017-12-05 11:01:18 -0800 | [diff] [blame] | 1629 | /* Display WA #1139: glk */ |
Ander Conselvan de Oliveira | 46649d8 | 2017-04-24 13:47:18 +0300 | [diff] [blame] | 1630 | if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) && |
| 1631 | crtc_state->base.adjusted_mode.htotal > 5460) |
| 1632 | return false; |
| 1633 | |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1634 | return true; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1635 | } |
| 1636 | |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 1637 | static bool |
| 1638 | intel_hdmi_ycbcr420_config(struct drm_connector *connector, |
| 1639 | struct intel_crtc_state *config, |
| 1640 | int *clock_12bpc, int *clock_8bpc) |
| 1641 | { |
Shashank Sharma | e5c0593 | 2017-07-21 20:55:05 +0530 | [diff] [blame] | 1642 | struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc); |
| 1643 | |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 1644 | if (!connector->ycbcr_420_allowed) { |
| 1645 | DRM_ERROR("Platform doesn't support YCBCR420 output\n"); |
| 1646 | return false; |
| 1647 | } |
| 1648 | |
| 1649 | /* YCBCR420 TMDS rate requirement is half the pixel clock */ |
| 1650 | config->port_clock /= 2; |
| 1651 | *clock_12bpc /= 2; |
| 1652 | *clock_8bpc /= 2; |
| 1653 | config->ycbcr420 = true; |
Shashank Sharma | e5c0593 | 2017-07-21 20:55:05 +0530 | [diff] [blame] | 1654 | |
| 1655 | /* YCBCR 420 output conversion needs a scaler */ |
| 1656 | if (skl_update_scaler_crtc(config)) { |
| 1657 | DRM_DEBUG_KMS("Scaler allocation for output failed\n"); |
| 1658 | return false; |
| 1659 | } |
| 1660 | |
| 1661 | intel_pch_panel_fitting(intel_crtc, config, |
| 1662 | DRM_MODE_SCALE_FULLSCREEN); |
| 1663 | |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 1664 | return true; |
| 1665 | } |
| 1666 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1667 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1668 | struct intel_crtc_state *pipe_config, |
| 1669 | struct drm_connector_state *conn_state) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1670 | { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1671 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1672 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1673 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 1674 | struct drm_connector *connector = conn_state->connector; |
| 1675 | struct drm_scdc *scdc = &connector->display_info.hdmi.scdc; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1676 | struct intel_digital_connector_state *intel_conn_state = |
| 1677 | to_intel_digital_connector_state(conn_state); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1678 | int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock; |
| 1679 | int clock_12bpc = clock_8bpc * 3 / 2; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1680 | int desired_bpp; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1681 | bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1682 | |
Ville Syrjälä | 541ab84 | 2018-05-24 15:54:03 +0300 | [diff] [blame] | 1683 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 1684 | return false; |
| 1685 | |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1686 | pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink; |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1687 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1688 | if (pipe_config->has_hdmi_sink) |
| 1689 | pipe_config->has_infoframe = true; |
| 1690 | |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1691 | if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) { |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1692 | /* See CEA-861-E - 5.1 Default Encoding Parameters */ |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1693 | pipe_config->limited_color_range = |
| 1694 | pipe_config->has_hdmi_sink && |
Ville Syrjälä | c8127cf0 | 2017-01-11 16:18:35 +0200 | [diff] [blame] | 1695 | drm_default_rgb_quant_range(adjusted_mode) == |
| 1696 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1697 | } else { |
| 1698 | pipe_config->limited_color_range = |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1699 | intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1700 | } |
| 1701 | |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1702 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) { |
| 1703 | pipe_config->pixel_multiplier = 2; |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1704 | clock_8bpc *= 2; |
Ville Syrjälä | 3320e37 | 2015-05-05 17:06:27 +0300 | [diff] [blame] | 1705 | clock_12bpc *= 2; |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1706 | } |
| 1707 | |
Shashank Sharma | 60436fd | 2017-07-21 20:55:04 +0530 | [diff] [blame] | 1708 | if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) { |
| 1709 | if (!intel_hdmi_ycbcr420_config(connector, pipe_config, |
| 1710 | &clock_12bpc, &clock_8bpc)) { |
| 1711 | DRM_ERROR("Can't support YCBCR420 output\n"); |
| 1712 | return false; |
| 1713 | } |
| 1714 | } |
| 1715 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1716 | if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv)) |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1717 | pipe_config->has_pch_encoder = true; |
| 1718 | |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1719 | if (pipe_config->has_hdmi_sink) { |
| 1720 | if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) |
| 1721 | pipe_config->has_audio = intel_hdmi->has_audio; |
| 1722 | else |
| 1723 | pipe_config->has_audio = |
| 1724 | intel_conn_state->force_audio == HDMI_AUDIO_ON; |
| 1725 | } |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 1726 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1727 | /* |
| 1728 | * HDMI is either 12 or 8, so if the display lets 10bpc sneak |
| 1729 | * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1730 | * outputs. We also need to check that the higher clock still fits |
| 1731 | * within limits. |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1732 | */ |
Ville Syrjälä | be33be5 | 2017-10-26 18:14:04 +0300 | [diff] [blame] | 1733 | if (hdmi_12bpc_possible(pipe_config) && |
| 1734 | hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1735 | DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n"); |
| 1736 | desired_bpp = 12*3; |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1737 | |
| 1738 | /* Need to adjust the port link by 1.5x for 12bpc. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1739 | pipe_config->port_clock = clock_12bpc; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1740 | } else { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1741 | DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n"); |
| 1742 | desired_bpp = 8*3; |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1743 | |
| 1744 | pipe_config->port_clock = clock_8bpc; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1745 | } |
| 1746 | |
| 1747 | if (!pipe_config->bw_constrained) { |
Dhinakaran Pandiyan | b64b7a6 | 2017-04-04 11:16:05 -0700 | [diff] [blame] | 1748 | DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1749 | pipe_config->pipe_bpp = desired_bpp; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1750 | } |
| 1751 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1752 | if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1753 | false, force_dvi) != MODE_OK) { |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1754 | DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n"); |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1755 | return false; |
| 1756 | } |
| 1757 | |
Ville Syrjälä | 28b468a | 2015-09-08 13:40:48 +0300 | [diff] [blame] | 1758 | /* Set user selected PAR to incoming mode's member */ |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame] | 1759 | adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio; |
Ville Syrjälä | 28b468a | 2015-09-08 13:40:48 +0300 | [diff] [blame] | 1760 | |
Ander Conselvan de Oliveira | d4d6279 | 2016-04-27 15:44:16 +0300 | [diff] [blame] | 1761 | pipe_config->lane_count = 4; |
| 1762 | |
Rodrigo Vivi | 9672a69 | 2017-11-15 10:42:05 -0800 | [diff] [blame] | 1763 | if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 || |
| 1764 | IS_GEMINILAKE(dev_priv))) { |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1765 | if (scdc->scrambling.low_rates) |
| 1766 | pipe_config->hdmi_scrambling = true; |
| 1767 | |
| 1768 | if (pipe_config->port_clock > 340000) { |
| 1769 | pipe_config->hdmi_scrambling = true; |
| 1770 | pipe_config->hdmi_high_tmds_clock_ratio = true; |
| 1771 | } |
| 1772 | } |
| 1773 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1774 | return true; |
| 1775 | } |
| 1776 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1777 | static void |
| 1778 | intel_hdmi_unset_edid(struct drm_connector *connector) |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1779 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1780 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1781 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1782 | intel_hdmi->has_hdmi_sink = false; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 1783 | intel_hdmi->has_audio = false; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1784 | intel_hdmi->rgb_quant_range_selectable = false; |
ling.ma@intel.com | 2ded9e2 | 2009-07-16 17:23:09 +0800 | [diff] [blame] | 1785 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1786 | intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE; |
| 1787 | intel_hdmi->dp_dual_mode.max_tmds_clock = 0; |
| 1788 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1789 | kfree(to_intel_connector(connector)->detect_edid); |
| 1790 | to_intel_connector(connector)->detect_edid = NULL; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1791 | } |
| 1792 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1793 | static void |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1794 | intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1795 | { |
| 1796 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
| 1797 | struct intel_hdmi *hdmi = intel_attached_hdmi(connector); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 1798 | enum port port = hdmi_to_dig_port(hdmi)->base.port; |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1799 | struct i2c_adapter *adapter = |
| 1800 | intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus); |
| 1801 | enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter); |
| 1802 | |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1803 | /* |
| 1804 | * Type 1 DVI adaptors are not required to implement any |
| 1805 | * registers, so we can't always detect their presence. |
| 1806 | * Ideally we should be able to check the state of the |
| 1807 | * CONFIG1 pin, but no such luck on our hardware. |
| 1808 | * |
| 1809 | * The only method left to us is to check the VBT to see |
| 1810 | * if the port is a dual mode capable DP port. But let's |
| 1811 | * only do that when we sucesfully read the EDID, to avoid |
| 1812 | * confusing log messages about DP dual mode adaptors when |
| 1813 | * there's nothing connected to the port. |
| 1814 | */ |
| 1815 | if (type == DRM_DP_DUAL_MODE_UNKNOWN) { |
Abdiel Janulgue | 3019062 | 2017-12-15 12:20:55 +0200 | [diff] [blame] | 1816 | /* An overridden EDID imply that we want this port for testing. |
| 1817 | * Make sure not to set limits for that port. |
| 1818 | */ |
| 1819 | if (has_edid && !connector->override_edid && |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1820 | intel_bios_is_port_dp_dual_mode(dev_priv, port)) { |
| 1821 | DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n"); |
| 1822 | type = DRM_DP_DUAL_MODE_TYPE1_DVI; |
| 1823 | } else { |
| 1824 | type = DRM_DP_DUAL_MODE_NONE; |
| 1825 | } |
| 1826 | } |
| 1827 | |
| 1828 | if (type == DRM_DP_DUAL_MODE_NONE) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1829 | return; |
| 1830 | |
| 1831 | hdmi->dp_dual_mode.type = type; |
| 1832 | hdmi->dp_dual_mode.max_tmds_clock = |
| 1833 | drm_dp_dual_mode_max_tmds_clock(type, adapter); |
| 1834 | |
| 1835 | DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n", |
| 1836 | drm_dp_get_dual_mode_type_name(type), |
| 1837 | hdmi->dp_dual_mode.max_tmds_clock); |
| 1838 | } |
| 1839 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1840 | static bool |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1841 | intel_hdmi_set_edid(struct drm_connector *connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1842 | { |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1843 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
| 1844 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1845 | struct edid *edid; |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1846 | bool connected = false; |
Stefan Brüns | cfb926e | 2017-12-31 23:34:54 +0100 | [diff] [blame] | 1847 | struct i2c_adapter *i2c; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1848 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1849 | intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1850 | |
Stefan Brüns | cfb926e | 2017-12-31 23:34:54 +0100 | [diff] [blame] | 1851 | i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus); |
| 1852 | |
| 1853 | edid = drm_get_edid(connector, i2c); |
| 1854 | |
| 1855 | if (!edid && !intel_gmbus_is_forced_bit(i2c)) { |
| 1856 | DRM_DEBUG_KMS("HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n"); |
| 1857 | intel_gmbus_force_bit(i2c, true); |
| 1858 | edid = drm_get_edid(connector, i2c); |
| 1859 | intel_gmbus_force_bit(i2c, false); |
| 1860 | } |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1861 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1862 | intel_hdmi_dp_dual_mode_detect(connector, edid != NULL); |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1863 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1864 | intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1865 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1866 | to_intel_connector(connector)->detect_edid = edid; |
| 1867 | if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) { |
| 1868 | intel_hdmi->rgb_quant_range_selectable = |
| 1869 | drm_rgb_quant_range_selectable(edid); |
| 1870 | |
| 1871 | intel_hdmi->has_audio = drm_detect_monitor_audio(edid); |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1872 | intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1873 | |
| 1874 | connected = true; |
| 1875 | } |
| 1876 | |
| 1877 | return connected; |
| 1878 | } |
| 1879 | |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1880 | static enum drm_connector_status |
| 1881 | intel_hdmi_detect(struct drm_connector *connector, bool force) |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1882 | { |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1883 | enum drm_connector_status status; |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1884 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1885 | |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1886 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1887 | connector->base.id, connector->name); |
| 1888 | |
Imre Deak | 29bb94b | 2015-11-19 20:55:01 +0200 | [diff] [blame] | 1889 | intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); |
| 1890 | |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1891 | intel_hdmi_unset_edid(connector); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1892 | |
Ville Syrjälä | 7e732ca | 2017-10-27 22:31:24 +0300 | [diff] [blame] | 1893 | if (intel_hdmi_set_edid(connector)) |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1894 | status = connector_status_connected; |
Ville Syrjälä | 7e732ca | 2017-10-27 22:31:24 +0300 | [diff] [blame] | 1895 | else |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1896 | status = connector_status_disconnected; |
| 1897 | |
Imre Deak | 29bb94b | 2015-11-19 20:55:01 +0200 | [diff] [blame] | 1898 | intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS); |
| 1899 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1900 | return status; |
| 1901 | } |
| 1902 | |
| 1903 | static void |
| 1904 | intel_hdmi_force(struct drm_connector *connector) |
| 1905 | { |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1906 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1907 | connector->base.id, connector->name); |
| 1908 | |
| 1909 | intel_hdmi_unset_edid(connector); |
| 1910 | |
| 1911 | if (connector->status != connector_status_connected) |
| 1912 | return; |
| 1913 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1914 | intel_hdmi_set_edid(connector); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1915 | } |
| 1916 | |
| 1917 | static int intel_hdmi_get_modes(struct drm_connector *connector) |
| 1918 | { |
| 1919 | struct edid *edid; |
| 1920 | |
| 1921 | edid = to_intel_connector(connector)->detect_edid; |
| 1922 | if (edid == NULL) |
| 1923 | return 0; |
| 1924 | |
| 1925 | return intel_connector_update_modes(connector, edid); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1926 | } |
| 1927 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1928 | static void intel_hdmi_pre_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1929 | const struct intel_crtc_state *pipe_config, |
| 1930 | const struct drm_connector_state *conn_state) |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1931 | { |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1932 | struct intel_digital_port *intel_dig_port = |
| 1933 | enc_to_dig_port(&encoder->base); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1934 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1935 | intel_hdmi_prepare(encoder, pipe_config); |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 1936 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1937 | intel_dig_port->set_infoframes(&encoder->base, |
| 1938 | pipe_config->has_infoframe, |
| 1939 | pipe_config, conn_state); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1940 | } |
| 1941 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1942 | static void vlv_hdmi_pre_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1943 | const struct intel_crtc_state *pipe_config, |
| 1944 | const struct drm_connector_state *conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1945 | { |
| 1946 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 1947 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1948 | |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 1949 | vlv_phy_pre_encoder_enable(encoder, pipe_config); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1950 | |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 1951 | /* HDMI 1.0V-2dB */ |
| 1952 | vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a, |
| 1953 | 0x2b247878); |
| 1954 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 1955 | dport->set_infoframes(&encoder->base, |
| 1956 | pipe_config->has_infoframe, |
| 1957 | pipe_config, conn_state); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1958 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1959 | g4x_enable_hdmi(encoder, pipe_config, conn_state); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1960 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1961 | vlv_wait_port_ready(dev_priv, dport, 0x0); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1962 | } |
| 1963 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1964 | static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1965 | const struct intel_crtc_state *pipe_config, |
| 1966 | const struct drm_connector_state *conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1967 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1968 | intel_hdmi_prepare(encoder, pipe_config); |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 1969 | |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 1970 | vlv_phy_pre_pll_enable(encoder, pipe_config); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1971 | } |
| 1972 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1973 | static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1974 | const struct intel_crtc_state *pipe_config, |
| 1975 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1976 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1977 | intel_hdmi_prepare(encoder, pipe_config); |
Ville Syrjälä | 625695f | 2014-06-28 02:04:02 +0300 | [diff] [blame] | 1978 | |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 1979 | chv_phy_pre_pll_enable(encoder, pipe_config); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1980 | } |
| 1981 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1982 | static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1983 | const struct intel_crtc_state *old_crtc_state, |
| 1984 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 1985 | { |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 1986 | chv_phy_post_pll_disable(encoder, old_crtc_state); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 1987 | } |
| 1988 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1989 | static void vlv_hdmi_post_disable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1990 | const struct intel_crtc_state *old_crtc_state, |
| 1991 | const struct drm_connector_state *old_conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1992 | { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1993 | /* Reset lanes to avoid HDMI flicker (VLV w/a) */ |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 1994 | vlv_phy_reset_lanes(encoder, old_crtc_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1995 | } |
| 1996 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1997 | static void chv_hdmi_post_disable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 1998 | const struct intel_crtc_state *old_crtc_state, |
| 1999 | const struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2000 | { |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2001 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2002 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2003 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2004 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2005 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 2006 | /* Assert data lane reset */ |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 2007 | chv_data_lane_soft_reset(encoder, old_crtc_state, true); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2008 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2009 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2010 | } |
| 2011 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2012 | static void chv_hdmi_pre_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2013 | const struct intel_crtc_state *pipe_config, |
| 2014 | const struct drm_connector_state *conn_state) |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2015 | { |
| 2016 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 2017 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2018 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2019 | |
Ville Syrjälä | 2e1029c | 2017-10-31 22:51:18 +0200 | [diff] [blame] | 2020 | chv_phy_pre_encoder_enable(encoder, pipe_config); |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 2021 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2022 | /* FIXME: Program the support xxx V-dB */ |
| 2023 | /* Use 800mV-0dB */ |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 2024 | chv_set_phy_signal_level(encoder, 128, 102, false); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2025 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2026 | dport->set_infoframes(&encoder->base, |
| 2027 | pipe_config->has_infoframe, |
| 2028 | pipe_config, conn_state); |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 2029 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2030 | g4x_enable_hdmi(encoder, pipe_config, conn_state); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2031 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 2032 | vlv_wait_port_ready(dev_priv, dport, 0x0); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 2033 | |
| 2034 | /* Second common lane will stay alive on its own now */ |
Ander Conselvan de Oliveira | e7d2a717 | 2016-04-27 15:44:20 +0300 | [diff] [blame] | 2035 | chv_phy_release_cl2_override(encoder); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2036 | } |
| 2037 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2038 | static void intel_hdmi_destroy(struct drm_connector *connector) |
| 2039 | { |
Chris Wilson | 10e972d | 2014-09-04 21:43:45 +0100 | [diff] [blame] | 2040 | kfree(to_intel_connector(connector)->detect_edid); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2041 | drm_connector_cleanup(connector); |
Zhenyu Wang | 674e2d0 | 2010-03-29 15:57:42 +0800 | [diff] [blame] | 2042 | kfree(connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2043 | } |
| 2044 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2045 | static const struct drm_connector_funcs intel_hdmi_connector_funcs = { |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2046 | .detect = intel_hdmi_detect, |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 2047 | .force = intel_hdmi_force, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2048 | .fill_modes = drm_helper_probe_single_connector_modes, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 2049 | .atomic_get_property = intel_digital_connector_atomic_get_property, |
| 2050 | .atomic_set_property = intel_digital_connector_atomic_set_property, |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 2051 | .late_register = intel_connector_register, |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 2052 | .early_unregister = intel_connector_unregister, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2053 | .destroy = intel_hdmi_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 2054 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 2055 | .atomic_duplicate_state = intel_digital_connector_duplicate_state, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2056 | }; |
| 2057 | |
| 2058 | static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = { |
| 2059 | .get_modes = intel_hdmi_get_modes, |
| 2060 | .mode_valid = intel_hdmi_mode_valid, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 2061 | .atomic_check = intel_digital_connector_atomic_check, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2062 | }; |
| 2063 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2064 | static const struct drm_encoder_funcs intel_hdmi_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2065 | .destroy = intel_encoder_destroy, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2066 | }; |
| 2067 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2068 | static void |
| 2069 | intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector) |
| 2070 | { |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2071 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2072 | intel_attach_broadcast_rgb_property(connector); |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 2073 | intel_attach_aspect_ratio_property(connector); |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame] | 2074 | connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2075 | } |
| 2076 | |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2077 | /* |
| 2078 | * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup |
| 2079 | * @encoder: intel_encoder |
| 2080 | * @connector: drm_connector |
| 2081 | * @high_tmds_clock_ratio = bool to indicate if the function needs to set |
| 2082 | * or reset the high tmds clock ratio for scrambling |
| 2083 | * @scrambling: bool to Indicate if the function needs to set or reset |
| 2084 | * sink scrambling |
| 2085 | * |
| 2086 | * This function handles scrambling on HDMI 2.0 capable sinks. |
| 2087 | * If required clock rate is > 340 Mhz && scrambling is supported by sink |
| 2088 | * it enables scrambling. This should be called before enabling the HDMI |
| 2089 | * 2.0 port, as the sink can choose to disable the scrambling if it doesn't |
| 2090 | * detect a scrambled clock within 100 ms. |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2091 | * |
| 2092 | * Returns: |
| 2093 | * True on success, false on failure. |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2094 | */ |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2095 | bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder, |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2096 | struct drm_connector *connector, |
| 2097 | bool high_tmds_clock_ratio, |
| 2098 | bool scrambling) |
| 2099 | { |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2100 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2101 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2102 | struct drm_scrambling *sink_scrambling = |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2103 | &connector->display_info.hdmi.scdc.scrambling; |
| 2104 | struct i2c_adapter *adapter = |
| 2105 | intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus); |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2106 | |
| 2107 | if (!sink_scrambling->supported) |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2108 | return true; |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2109 | |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2110 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] scrambling=%s, TMDS bit clock ratio=1/%d\n", |
| 2111 | connector->base.id, connector->name, |
| 2112 | yesno(scrambling), high_tmds_clock_ratio ? 40 : 10); |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2113 | |
Ville Syrjälä | 277ab5a | 2018-03-22 17:47:07 +0200 | [diff] [blame] | 2114 | /* Set TMDS bit clock ratio to 1/40 or 1/10, and enable/disable scrambling */ |
| 2115 | return drm_scdc_set_high_tmds_clock_ratio(adapter, |
| 2116 | high_tmds_clock_ratio) && |
| 2117 | drm_scdc_set_scrambling(adapter, scrambling); |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2118 | } |
| 2119 | |
Anusha Srivatsa | cec3bb0 | 2017-08-16 16:45:14 -0700 | [diff] [blame] | 2120 | static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) |
| 2121 | { |
| 2122 | u8 ddc_pin; |
| 2123 | |
| 2124 | switch (port) { |
| 2125 | case PORT_B: |
| 2126 | ddc_pin = GMBUS_PIN_DPB; |
| 2127 | break; |
| 2128 | case PORT_C: |
| 2129 | ddc_pin = GMBUS_PIN_DPC; |
| 2130 | break; |
| 2131 | case PORT_D: |
| 2132 | ddc_pin = GMBUS_PIN_DPD_CHV; |
| 2133 | break; |
| 2134 | default: |
| 2135 | MISSING_CASE(port); |
| 2136 | ddc_pin = GMBUS_PIN_DPB; |
| 2137 | break; |
| 2138 | } |
| 2139 | return ddc_pin; |
| 2140 | } |
| 2141 | |
| 2142 | static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) |
| 2143 | { |
| 2144 | u8 ddc_pin; |
| 2145 | |
| 2146 | switch (port) { |
| 2147 | case PORT_B: |
| 2148 | ddc_pin = GMBUS_PIN_1_BXT; |
| 2149 | break; |
| 2150 | case PORT_C: |
| 2151 | ddc_pin = GMBUS_PIN_2_BXT; |
| 2152 | break; |
| 2153 | default: |
| 2154 | MISSING_CASE(port); |
| 2155 | ddc_pin = GMBUS_PIN_1_BXT; |
| 2156 | break; |
| 2157 | } |
| 2158 | return ddc_pin; |
| 2159 | } |
| 2160 | |
| 2161 | static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv, |
| 2162 | enum port port) |
| 2163 | { |
| 2164 | u8 ddc_pin; |
| 2165 | |
| 2166 | switch (port) { |
| 2167 | case PORT_B: |
| 2168 | ddc_pin = GMBUS_PIN_1_BXT; |
| 2169 | break; |
| 2170 | case PORT_C: |
| 2171 | ddc_pin = GMBUS_PIN_2_BXT; |
| 2172 | break; |
| 2173 | case PORT_D: |
| 2174 | ddc_pin = GMBUS_PIN_4_CNP; |
| 2175 | break; |
Rodrigo Vivi | 3a2a59c | 2018-01-29 15:22:19 -0800 | [diff] [blame] | 2176 | case PORT_F: |
| 2177 | ddc_pin = GMBUS_PIN_3_BXT; |
| 2178 | break; |
Anusha Srivatsa | cec3bb0 | 2017-08-16 16:45:14 -0700 | [diff] [blame] | 2179 | default: |
| 2180 | MISSING_CASE(port); |
| 2181 | ddc_pin = GMBUS_PIN_1_BXT; |
| 2182 | break; |
| 2183 | } |
| 2184 | return ddc_pin; |
| 2185 | } |
| 2186 | |
Anusha Srivatsa | 5c749c5 | 2018-01-11 16:00:09 -0200 | [diff] [blame] | 2187 | static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port) |
| 2188 | { |
| 2189 | u8 ddc_pin; |
| 2190 | |
| 2191 | switch (port) { |
| 2192 | case PORT_A: |
| 2193 | ddc_pin = GMBUS_PIN_1_BXT; |
| 2194 | break; |
| 2195 | case PORT_B: |
| 2196 | ddc_pin = GMBUS_PIN_2_BXT; |
| 2197 | break; |
| 2198 | case PORT_C: |
| 2199 | ddc_pin = GMBUS_PIN_9_TC1_ICP; |
| 2200 | break; |
| 2201 | case PORT_D: |
| 2202 | ddc_pin = GMBUS_PIN_10_TC2_ICP; |
| 2203 | break; |
| 2204 | case PORT_E: |
| 2205 | ddc_pin = GMBUS_PIN_11_TC3_ICP; |
| 2206 | break; |
| 2207 | case PORT_F: |
| 2208 | ddc_pin = GMBUS_PIN_12_TC4_ICP; |
| 2209 | break; |
| 2210 | default: |
| 2211 | MISSING_CASE(port); |
| 2212 | ddc_pin = GMBUS_PIN_2_BXT; |
| 2213 | break; |
| 2214 | } |
| 2215 | return ddc_pin; |
| 2216 | } |
| 2217 | |
Anusha Srivatsa | cec3bb0 | 2017-08-16 16:45:14 -0700 | [diff] [blame] | 2218 | static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv, |
| 2219 | enum port port) |
| 2220 | { |
| 2221 | u8 ddc_pin; |
| 2222 | |
| 2223 | switch (port) { |
| 2224 | case PORT_B: |
| 2225 | ddc_pin = GMBUS_PIN_DPB; |
| 2226 | break; |
| 2227 | case PORT_C: |
| 2228 | ddc_pin = GMBUS_PIN_DPC; |
| 2229 | break; |
| 2230 | case PORT_D: |
| 2231 | ddc_pin = GMBUS_PIN_DPD; |
| 2232 | break; |
| 2233 | default: |
| 2234 | MISSING_CASE(port); |
| 2235 | ddc_pin = GMBUS_PIN_DPB; |
| 2236 | break; |
| 2237 | } |
| 2238 | return ddc_pin; |
| 2239 | } |
| 2240 | |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 2241 | static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv, |
| 2242 | enum port port) |
| 2243 | { |
| 2244 | const struct ddi_vbt_port_info *info = |
| 2245 | &dev_priv->vbt.ddi_port_info[port]; |
| 2246 | u8 ddc_pin; |
| 2247 | |
| 2248 | if (info->alternate_ddc_pin) { |
| 2249 | DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n", |
| 2250 | info->alternate_ddc_pin, port_name(port)); |
| 2251 | return info->alternate_ddc_pin; |
| 2252 | } |
| 2253 | |
Anusha Srivatsa | cec3bb0 | 2017-08-16 16:45:14 -0700 | [diff] [blame] | 2254 | if (IS_CHERRYVIEW(dev_priv)) |
| 2255 | ddc_pin = chv_port_to_ddc_pin(dev_priv, port); |
| 2256 | else if (IS_GEN9_LP(dev_priv)) |
| 2257 | ddc_pin = bxt_port_to_ddc_pin(dev_priv, port); |
| 2258 | else if (HAS_PCH_CNP(dev_priv)) |
| 2259 | ddc_pin = cnp_port_to_ddc_pin(dev_priv, port); |
Anusha Srivatsa | 5c749c5 | 2018-01-11 16:00:09 -0200 | [diff] [blame] | 2260 | else if (IS_ICELAKE(dev_priv)) |
| 2261 | ddc_pin = icl_port_to_ddc_pin(dev_priv, port); |
Anusha Srivatsa | cec3bb0 | 2017-08-16 16:45:14 -0700 | [diff] [blame] | 2262 | else |
| 2263 | ddc_pin = g4x_port_to_ddc_pin(dev_priv, port); |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 2264 | |
| 2265 | DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n", |
| 2266 | ddc_pin, port_name(port)); |
| 2267 | |
| 2268 | return ddc_pin; |
| 2269 | } |
| 2270 | |
Ville Syrjälä | 385e4de | 2017-08-18 16:49:55 +0300 | [diff] [blame] | 2271 | void intel_infoframe_init(struct intel_digital_port *intel_dig_port) |
| 2272 | { |
| 2273 | struct drm_i915_private *dev_priv = |
| 2274 | to_i915(intel_dig_port->base.base.dev); |
| 2275 | |
| 2276 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
| 2277 | intel_dig_port->write_infoframe = vlv_write_infoframe; |
| 2278 | intel_dig_port->set_infoframes = vlv_set_infoframes; |
| 2279 | intel_dig_port->infoframe_enabled = vlv_infoframe_enabled; |
| 2280 | } else if (IS_G4X(dev_priv)) { |
| 2281 | intel_dig_port->write_infoframe = g4x_write_infoframe; |
| 2282 | intel_dig_port->set_infoframes = g4x_set_infoframes; |
| 2283 | intel_dig_port->infoframe_enabled = g4x_infoframe_enabled; |
| 2284 | } else if (HAS_DDI(dev_priv)) { |
| 2285 | intel_dig_port->write_infoframe = hsw_write_infoframe; |
| 2286 | intel_dig_port->set_infoframes = hsw_set_infoframes; |
| 2287 | intel_dig_port->infoframe_enabled = hsw_infoframe_enabled; |
| 2288 | } else if (HAS_PCH_IBX(dev_priv)) { |
| 2289 | intel_dig_port->write_infoframe = ibx_write_infoframe; |
| 2290 | intel_dig_port->set_infoframes = ibx_set_infoframes; |
| 2291 | intel_dig_port->infoframe_enabled = ibx_infoframe_enabled; |
| 2292 | } else { |
| 2293 | intel_dig_port->write_infoframe = cpt_write_infoframe; |
| 2294 | intel_dig_port->set_infoframes = cpt_set_infoframes; |
| 2295 | intel_dig_port->infoframe_enabled = cpt_infoframe_enabled; |
| 2296 | } |
| 2297 | } |
| 2298 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2299 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 2300 | struct intel_connector *intel_connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2301 | { |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2302 | struct drm_connector *connector = &intel_connector->base; |
| 2303 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
| 2304 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 2305 | struct drm_device *dev = intel_encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2306 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8f4f279 | 2017-11-09 17:24:34 +0200 | [diff] [blame] | 2307 | enum port port = intel_encoder->port; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2308 | |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 2309 | DRM_DEBUG_KMS("Adding HDMI connector on port %c\n", |
| 2310 | port_name(port)); |
| 2311 | |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 2312 | if (WARN(intel_dig_port->max_lanes < 4, |
| 2313 | "Not enough lanes (%d) for HDMI on port %c\n", |
| 2314 | intel_dig_port->max_lanes, port_name(port))) |
| 2315 | return; |
| 2316 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2317 | drm_connector_init(dev, connector, &intel_hdmi_connector_funcs, |
Adam Jackson | 8d91104 | 2009-09-23 15:08:29 -0400 | [diff] [blame] | 2318 | DRM_MODE_CONNECTOR_HDMIA); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2319 | drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs); |
| 2320 | |
Peter Ross | c3febcc | 2012-01-28 14:49:26 +0100 | [diff] [blame] | 2321 | connector->interlace_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2322 | connector->doublescan_allowed = 0; |
Damien Lespiau | 573e74a | 2013-09-25 16:45:40 +0100 | [diff] [blame] | 2323 | connector->stereo_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2324 | |
Rodrigo Vivi | 9672a69 | 2017-11-15 10:42:05 -0800 | [diff] [blame] | 2325 | if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) |
Shashank Sharma | eadc2e5 | 2017-07-21 20:55:09 +0530 | [diff] [blame] | 2326 | connector->ycbcr_420_allowed = true; |
| 2327 | |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 2328 | intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port); |
| 2329 | |
Rodrigo Vivi | f761bef2 | 2017-08-11 11:26:50 -0700 | [diff] [blame] | 2330 | if (WARN_ON(port == PORT_A)) |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 2331 | return; |
Rodrigo Vivi | cf53902 | 2018-01-29 15:22:21 -0800 | [diff] [blame] | 2332 | intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2333 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 2334 | if (HAS_DDI(dev_priv)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 2335 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 2336 | else |
| 2337 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2338 | |
| 2339 | intel_hdmi_add_properties(intel_hdmi, connector); |
| 2340 | |
Ramalingam C | fdddd08 | 2018-01-18 11:18:05 +0530 | [diff] [blame] | 2341 | if (is_hdcp_supported(dev_priv, port)) { |
Sean Paul | 2320175 | 2018-01-08 14:55:42 -0500 | [diff] [blame] | 2342 | int ret = intel_hdcp_init(intel_connector, |
| 2343 | &intel_hdmi_hdcp_shim); |
| 2344 | if (ret) |
| 2345 | DRM_DEBUG_KMS("HDCP init failed, skipping.\n"); |
| 2346 | } |
| 2347 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2348 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Shashank Sharma | d8b4c43 | 2015-09-04 18:56:11 +0530 | [diff] [blame] | 2349 | intel_hdmi->attached_connector = intel_connector; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2350 | |
| 2351 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 2352 | * 0xd. Failure to do so will result in spurious interrupts being |
| 2353 | * generated on the port when a cable is not attached. |
| 2354 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 2355 | if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) { |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2356 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 2357 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 2358 | } |
| 2359 | } |
| 2360 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2361 | void intel_hdmi_init(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2362 | i915_reg_t hdmi_reg, enum port port) |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2363 | { |
| 2364 | struct intel_digital_port *intel_dig_port; |
| 2365 | struct intel_encoder *intel_encoder; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2366 | struct intel_connector *intel_connector; |
| 2367 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 2368 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2369 | if (!intel_dig_port) |
| 2370 | return; |
| 2371 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2372 | intel_connector = intel_connector_alloc(); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2373 | if (!intel_connector) { |
| 2374 | kfree(intel_dig_port); |
| 2375 | return; |
| 2376 | } |
| 2377 | |
| 2378 | intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2379 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2380 | drm_encoder_init(&dev_priv->drm, &intel_encoder->base, |
| 2381 | &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS, |
| 2382 | "HDMI %c", port_name(port)); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2383 | |
Ville Syrjälä | dba14b2 | 2018-01-17 21:21:46 +0200 | [diff] [blame] | 2384 | intel_encoder->hotplug = intel_encoder_hotplug; |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 2385 | intel_encoder->compute_config = intel_hdmi_compute_config; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2386 | if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 2387 | intel_encoder->disable = pch_disable_hdmi; |
| 2388 | intel_encoder->post_disable = pch_post_disable_hdmi; |
| 2389 | } else { |
| 2390 | intel_encoder->disable = g4x_disable_hdmi; |
| 2391 | } |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2392 | intel_encoder->get_hw_state = intel_hdmi_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2393 | intel_encoder->get_config = intel_hdmi_get_config; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2394 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 2395 | intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2396 | intel_encoder->pre_enable = chv_hdmi_pre_enable; |
| 2397 | intel_encoder->enable = vlv_enable_hdmi; |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2398 | intel_encoder->post_disable = chv_hdmi_post_disable; |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 2399 | intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 2400 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 2401 | intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable; |
| 2402 | intel_encoder->pre_enable = vlv_hdmi_pre_enable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 2403 | intel_encoder->enable = vlv_enable_hdmi; |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 2404 | intel_encoder->post_disable = vlv_hdmi_post_disable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 2405 | } else { |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 2406 | intel_encoder->pre_enable = intel_hdmi_pre_enable; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2407 | if (HAS_PCH_CPT(dev_priv)) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 2408 | intel_encoder->enable = cpt_enable_hdmi; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 2409 | else if (HAS_PCH_IBX(dev_priv)) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 2410 | intel_encoder->enable = ibx_enable_hdmi; |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 2411 | else |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 2412 | intel_encoder->enable = g4x_enable_hdmi; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2413 | } |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 2414 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2415 | intel_encoder->type = INTEL_OUTPUT_HDMI; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 2416 | intel_encoder->power_domain = intel_port_to_power_domain(port); |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 2417 | intel_encoder->port = port; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2418 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 882ec38 | 2014-04-28 14:07:43 +0300 | [diff] [blame] | 2419 | if (port == PORT_D) |
| 2420 | intel_encoder->crtc_mask = 1 << 2; |
| 2421 | else |
| 2422 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
| 2423 | } else { |
| 2424 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
| 2425 | } |
Ville Syrjälä | 301ea74 | 2014-03-03 16:15:30 +0200 | [diff] [blame] | 2426 | intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG; |
Ville Syrjälä | c6f1495 | 2014-03-03 16:15:31 +0200 | [diff] [blame] | 2427 | /* |
| 2428 | * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems |
| 2429 | * to work on real hardware. And since g4x can send infoframes to |
| 2430 | * only one port anyway, nothing is lost by allowing it. |
| 2431 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 2432 | if (IS_G4X(dev_priv)) |
Ville Syrjälä | c6f1495 | 2014-03-03 16:15:31 +0200 | [diff] [blame] | 2433 | intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2434 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 2435 | intel_dig_port->hdmi.hdmi_reg = hdmi_reg; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2436 | intel_dig_port->dp.output_reg = INVALID_MMIO_REG; |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 2437 | intel_dig_port->max_lanes = 4; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2438 | |
Ville Syrjälä | 385e4de | 2017-08-18 16:49:55 +0300 | [diff] [blame] | 2439 | intel_infoframe_init(intel_dig_port); |
| 2440 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2441 | intel_hdmi_init_connector(intel_dig_port, intel_connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2442 | } |