blob: c7d5f7a30fe80dda57de2d06b9a91629b5057761 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020057#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
Chris Wilsond501b1d2016-04-13 17:35:02 +010062#include "i915_gem.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020063#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010065#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010067#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010068#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070069
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020070#include "i915_vma.h"
71
Zhi Wang0ad35fe2016-06-16 08:07:00 -040072#include "intel_gvt.h"
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* General customization:
75 */
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
Daniel Vettere9cbc4b2016-11-21 09:45:03 +010079#define DRIVER_DATE "20161121"
80#define DRIVER_TIMESTAMP 1479717903
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010083/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020091#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010092#endif
93
Jani Nikulacd9bfac2015-03-12 13:01:12 +020094#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020095#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020096
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010097#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020099
Rob Clarke2c719b2014-12-15 13:56:32 -0500100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500111 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500112 unlikely(__ret_warn_on); \
113})
114
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117
Imre Deak4fec15d2016-03-16 13:39:08 +0200118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
Jani Nikula42a8ca42015-08-27 16:23:30 +0300122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
Jani Nikula87ad3212016-01-14 12:53:34 +0200127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000132static inline const char *enableddisabled(bool v)
133{
134 return v ? "enabled" : "disabled";
135}
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700138 INVALID_PIPE = -1,
139 PIPE_A = 0,
140 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200142 _PIPE_EDP,
143 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700144};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700146
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200147enum transcoder {
148 TRANSCODER_A = 0,
149 TRANSCODER_B,
150 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200151 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200152 TRANSCODER_DSI_A,
153 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200154 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200155};
Jani Nikulada205632016-03-15 21:51:10 +0200156
157static inline const char *transcoder_name(enum transcoder transcoder)
158{
159 switch (transcoder) {
160 case TRANSCODER_A:
161 return "A";
162 case TRANSCODER_B:
163 return "B";
164 case TRANSCODER_C:
165 return "C";
166 case TRANSCODER_EDP:
167 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200168 case TRANSCODER_DSI_A:
169 return "DSI A";
170 case TRANSCODER_DSI_C:
171 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200172 default:
173 return "<invalid>";
174 }
175}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200176
Jani Nikula4d1de972016-03-18 17:05:42 +0200177static inline bool transcoder_is_dsi(enum transcoder transcoder)
178{
179 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
180}
181
Damien Lespiau84139d12014-03-28 00:18:32 +0530182/*
Matt Roper31409e92015-09-24 15:53:09 -0700183 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
184 * number of planes per CRTC. Not all platforms really have this many planes,
185 * which means some arrays of size I915_MAX_PLANES may have unused entries
186 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530187 */
Jesse Barnes80824002009-09-10 15:28:06 -0700188enum plane {
189 PLANE_A = 0,
190 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800191 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700192 PLANE_CURSOR,
193 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700194};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800195#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800196
Ville Syrjälä580503c2016-10-31 22:37:00 +0200197#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300198
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300199enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700200 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300201 PORT_A = 0,
202 PORT_B,
203 PORT_C,
204 PORT_D,
205 PORT_E,
206 I915_MAX_PORTS
207};
208#define port_name(p) ((p) + 'A')
209
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300210#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800211
212enum dpio_channel {
213 DPIO_CH0,
214 DPIO_CH1
215};
216
217enum dpio_phy {
218 DPIO_PHY0,
219 DPIO_PHY1
220};
221
Paulo Zanonib97186f2013-05-03 12:15:36 -0300222enum intel_display_power_domain {
223 POWER_DOMAIN_PIPE_A,
224 POWER_DOMAIN_PIPE_B,
225 POWER_DOMAIN_PIPE_C,
226 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
227 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
228 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
229 POWER_DOMAIN_TRANSCODER_A,
230 POWER_DOMAIN_TRANSCODER_B,
231 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300232 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200233 POWER_DOMAIN_TRANSCODER_DSI_A,
234 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100235 POWER_DOMAIN_PORT_DDI_A_LANES,
236 POWER_DOMAIN_PORT_DDI_B_LANES,
237 POWER_DOMAIN_PORT_DDI_C_LANES,
238 POWER_DOMAIN_PORT_DDI_D_LANES,
239 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200240 POWER_DOMAIN_PORT_DSI,
241 POWER_DOMAIN_PORT_CRT,
242 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300243 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200244 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300245 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000246 POWER_DOMAIN_AUX_A,
247 POWER_DOMAIN_AUX_B,
248 POWER_DOMAIN_AUX_C,
249 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100250 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100251 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300252 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300253
254 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300255};
256
257#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
258#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
259 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300260#define POWER_DOMAIN_TRANSCODER(tran) \
261 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
262 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300263
Egbert Eich1d843f92013-02-25 12:06:49 -0500264enum hpd_pin {
265 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500266 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
267 HPD_CRT,
268 HPD_SDVO_B,
269 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700270 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500271 HPD_PORT_B,
272 HPD_PORT_C,
273 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800274 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500275 HPD_NUM_PINS
276};
277
Jani Nikulac91711f2015-05-28 15:43:48 +0300278#define for_each_hpd_pin(__pin) \
279 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
280
Jani Nikula5fcece82015-05-27 15:03:42 +0300281struct i915_hotplug {
282 struct work_struct hotplug_work;
283
284 struct {
285 unsigned long last_jiffies;
286 int count;
287 enum {
288 HPD_ENABLED = 0,
289 HPD_DISABLED = 1,
290 HPD_MARK_DISABLED = 2
291 } state;
292 } stats[HPD_NUM_PINS];
293 u32 event_bits;
294 struct delayed_work reenable_work;
295
296 struct intel_digital_port *irq_port[I915_MAX_PORTS];
297 u32 long_port_mask;
298 u32 short_port_mask;
299 struct work_struct dig_port_work;
300
Lyude19625e82016-06-21 17:03:44 -0400301 struct work_struct poll_init_work;
302 bool poll_enabled;
303
Jani Nikula5fcece82015-05-27 15:03:42 +0300304 /*
305 * if we get a HPD irq from DP and a HPD irq from non-DP
306 * the non-DP HPD could block the workqueue on a mode config
307 * mutex getting, that userspace may have taken. However
308 * userspace is waiting on the DP workqueue to run which is
309 * blocked behind the non-DP one.
310 */
311 struct workqueue_struct *dp_wq;
312};
313
Chris Wilson2a2d5482012-12-03 11:49:06 +0000314#define I915_GEM_GPU_DOMAINS \
315 (I915_GEM_DOMAIN_RENDER | \
316 I915_GEM_DOMAIN_SAMPLER | \
317 I915_GEM_DOMAIN_COMMAND | \
318 I915_GEM_DOMAIN_INSTRUCTION | \
319 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700320
Damien Lespiau055e3932014-08-18 13:49:10 +0100321#define for_each_pipe(__dev_priv, __p) \
322 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200323#define for_each_pipe_masked(__dev_priv, __p, __mask) \
324 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
325 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700326#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000327 for ((__p) = 0; \
328 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
329 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000330#define for_each_sprite(__dev_priv, __p, __s) \
331 for ((__s) = 0; \
332 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
333 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800334
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200335#define for_each_port_masked(__port, __ports_mask) \
336 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
337 for_each_if ((__ports_mask) & (1 << (__port)))
338
Damien Lespiaud79b8142014-05-13 23:32:23 +0100339#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100340 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100341
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300342#define for_each_intel_plane(dev, intel_plane) \
343 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100344 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300345 base.head)
346
Matt Roperc107acf2016-05-12 07:06:01 -0700347#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100348 list_for_each_entry(intel_plane, \
349 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700350 base.head) \
351 for_each_if ((plane_mask) & \
352 (1 << drm_plane_index(&intel_plane->base)))
353
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300354#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
355 list_for_each_entry(intel_plane, \
356 &(dev)->mode_config.plane_list, \
357 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200358 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300359
Chris Wilson91c8a322016-07-05 10:40:23 +0100360#define for_each_intel_crtc(dev, intel_crtc) \
361 list_for_each_entry(intel_crtc, \
362 &(dev)->mode_config.crtc_list, \
363 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100364
Chris Wilson91c8a322016-07-05 10:40:23 +0100365#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
366 list_for_each_entry(intel_crtc, \
367 &(dev)->mode_config.crtc_list, \
368 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700369 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
370
Damien Lespiaub2784e12014-08-05 11:29:37 +0100371#define for_each_intel_encoder(dev, intel_encoder) \
372 list_for_each_entry(intel_encoder, \
373 &(dev)->mode_config.encoder_list, \
374 base.head)
375
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200376#define for_each_intel_connector(dev, intel_connector) \
377 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100378 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200379 base.head)
380
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200381#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
382 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200383 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200384
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800385#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
386 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200387 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800388
Borun Fub04c5bd2014-07-12 10:02:27 +0530389#define for_each_power_domain(domain, mask) \
390 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200391 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530392
Daniel Vettere7b903d2013-06-05 13:34:14 +0200393struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100394struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100395struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200396
Chris Wilsona6f766f2015-04-27 13:41:20 +0100397struct drm_i915_file_private {
398 struct drm_i915_private *dev_priv;
399 struct drm_file *file;
400
401 struct {
402 spinlock_t lock;
403 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100404/* 20ms is a fairly arbitrary limit (greater than the average frame time)
405 * chosen to prevent the CPU getting more than a frame ahead of the GPU
406 * (when using lax throttling for the frontbuffer). We also use it to
407 * offer free GPU waitboosts for severely congested workloads.
408 */
409#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100410 } mm;
411 struct idr context_idr;
412
Chris Wilson2e1b8732015-04-27 13:41:22 +0100413 struct intel_rps_client {
414 struct list_head link;
415 unsigned boosts;
416 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100417
Chris Wilsonc80ff162016-07-27 09:07:27 +0100418 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200419
420/* Client can have a maximum of 3 contexts banned before
421 * it is denied of creating new contexts. As one context
422 * ban needs 4 consecutive hangs, and more if there is
423 * progress in between, this is a last resort stop gap measure
424 * to limit the badly behaving clients access to gpu.
425 */
426#define I915_MAX_CLIENT_CONTEXT_BANS 3
427 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100428};
429
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100430/* Used by dp and fdi links */
431struct intel_link_m_n {
432 uint32_t tu;
433 uint32_t gmch_m;
434 uint32_t gmch_n;
435 uint32_t link_m;
436 uint32_t link_n;
437};
438
439void intel_link_compute_m_n(int bpp, int nlanes,
440 int pixel_clock, int link_clock,
441 struct intel_link_m_n *m_n);
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/* Interface history:
444 *
445 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100446 * 1.2: Add Power Management
447 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100448 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000449 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000450 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
451 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 */
453#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000454#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455#define DRIVER_PATCHLEVEL 0
456
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700457struct opregion_header;
458struct opregion_acpi;
459struct opregion_swsci;
460struct opregion_asle;
461
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100462struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000463 struct opregion_header *header;
464 struct opregion_acpi *acpi;
465 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300466 u32 swsci_gbda_sub_functions;
467 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000468 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200469 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200470 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200471 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000472 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200473 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100474};
Chris Wilson44834a62010-08-19 16:09:23 +0100475#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100476
Chris Wilson6ef3d422010-08-04 20:26:07 +0100477struct intel_overlay;
478struct intel_overlay_error_state;
479
yakui_zhao9b9d1722009-05-31 17:17:17 +0800480struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100481 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800482 u8 dvo_port;
483 u8 slave_addr;
484 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100485 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400486 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800487};
488
Jani Nikula7bd688c2013-11-08 16:48:56 +0200489struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200490struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100491struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200492struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000493struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100494struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200495struct intel_limit;
496struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100497
Jesse Barnese70236a2009-09-21 10:42:27 -0700498struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200499 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200500 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100501 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800502 int (*compute_intermediate_wm)(struct drm_device *dev,
503 struct intel_crtc *intel_crtc,
504 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100505 void (*initial_watermarks)(struct intel_atomic_state *state,
506 struct intel_crtc_state *cstate);
507 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
508 struct intel_crtc_state *cstate);
509 void (*optimize_watermarks)(struct intel_atomic_state *state,
510 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700511 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200512 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200513 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
514 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100515 /* Returns the active state of the crtc, and if the crtc is active,
516 * fills out the pipe-config with the hw state. */
517 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200518 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000519 void (*get_initial_plane_config)(struct intel_crtc *,
520 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200521 int (*crtc_compute_clock)(struct intel_crtc *crtc,
522 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200523 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
524 struct drm_atomic_state *old_state);
525 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
526 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200527 void (*update_crtcs)(struct drm_atomic_state *state,
528 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200529 void (*audio_codec_enable)(struct drm_connector *connector,
530 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300531 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200532 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700533 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200534 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200535 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
536 struct drm_framebuffer *fb,
537 struct drm_i915_gem_object *obj,
538 struct drm_i915_gem_request *req,
539 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100540 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700541 /* clock updates for mode set */
542 /* cursor updates */
543 /* render clock increase/decrease */
544 /* display clock increase/decrease */
545 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000546
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200547 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
548 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700549};
550
Mika Kuoppala48c10262015-01-16 11:34:41 +0200551enum forcewake_domain_id {
552 FW_DOMAIN_ID_RENDER = 0,
553 FW_DOMAIN_ID_BLITTER,
554 FW_DOMAIN_ID_MEDIA,
555
556 FW_DOMAIN_ID_COUNT
557};
558
559enum forcewake_domains {
560 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
561 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
562 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
563 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
564 FORCEWAKE_BLITTER |
565 FORCEWAKE_MEDIA)
566};
567
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100568#define FW_REG_READ (1)
569#define FW_REG_WRITE (2)
570
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530571enum decoupled_power_domain {
572 GEN9_DECOUPLED_PD_BLITTER = 0,
573 GEN9_DECOUPLED_PD_RENDER,
574 GEN9_DECOUPLED_PD_MEDIA,
575 GEN9_DECOUPLED_PD_ALL
576};
577
578enum decoupled_ops {
579 GEN9_DECOUPLED_OP_WRITE = 0,
580 GEN9_DECOUPLED_OP_READ
581};
582
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100583enum forcewake_domains
584intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
585 i915_reg_t reg, unsigned int op);
586
Chris Wilson907b28c2013-07-19 20:36:52 +0100587struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530588 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200589 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530590 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200591 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200593 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
594 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
595 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
596 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200598 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700599 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200600 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700601 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700603 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300604};
605
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100606struct intel_forcewake_range {
607 u32 start;
608 u32 end;
609
610 enum forcewake_domains domains;
611};
612
Chris Wilson907b28c2013-07-19 20:36:52 +0100613struct intel_uncore {
614 spinlock_t lock; /** lock is also taken in irq contexts. */
615
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100616 const struct intel_forcewake_range *fw_domains_table;
617 unsigned int fw_domains_table_entries;
618
Chris Wilson907b28c2013-07-19 20:36:52 +0100619 struct intel_uncore_funcs funcs;
620
621 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100622
Mika Kuoppala48c10262015-01-16 11:34:41 +0200623 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100624 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100625
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200626 struct intel_uncore_forcewake_domain {
627 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200628 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100629 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200630 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100631 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200632 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200633 u32 val_set;
634 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200635 i915_reg_t reg_ack;
636 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200637 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200638 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200639
640 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100641};
642
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200643/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100644#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
645 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
646 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
647 (domain__)++) \
648 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200649
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100650#define for_each_fw_domain(domain__, dev_priv__) \
651 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200652
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200653#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
654#define CSR_VERSION_MAJOR(version) ((version) >> 16)
655#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
656
Daniel Vettereb805622015-05-04 14:58:44 +0200657struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200658 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200659 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530660 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200661 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200662 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200663 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200664 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200665 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200666 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200667 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200668};
669
Joonas Lahtinen604db652016-10-05 13:50:16 +0300670#define DEV_INFO_FOR_EACH_FLAG(func) \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300671 /* Keep is_* in chronological order */ \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300672 func(is_mobile); \
673 func(is_i85x); \
674 func(is_i915g); \
675 func(is_i945gm); \
676 func(is_g33); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300677 func(is_g4x); \
678 func(is_pineview); \
679 func(is_broadwater); \
680 func(is_crestline); \
681 func(is_ivybridge); \
682 func(is_valleyview); \
683 func(is_cherryview); \
684 func(is_haswell); \
685 func(is_broadwell); \
686 func(is_skylake); \
687 func(is_broxton); \
688 func(is_kabylake); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200689 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300690 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200691 func(has_64bit_reloc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300692 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300693 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300694 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300695 func(has_fbc); \
696 func(has_fpga_dbg); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300697 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300698 func(has_gmch_display); \
699 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300700 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300701 func(has_hw_contexts); \
702 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300703 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300704 func(has_logical_ring_contexts); \
705 func(has_overlay); \
706 func(has_pipe_cxsr); \
707 func(has_pooled_eu); \
708 func(has_psr); \
709 func(has_rc6); \
710 func(has_rc6p); \
711 func(has_resource_streamer); \
712 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300713 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300714 func(cursor_needs_physical); \
715 func(hws_needs_physical); \
716 func(overlay_needs_physical); \
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530717 func(supports_tv); \
718 func(has_decoupled_mmio)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200719
Imre Deak915490d2016-08-31 19:13:01 +0300720struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300721 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300722 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300723 u8 eu_total;
724 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300725 u8 min_eu_in_pool;
726 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
727 u8 subslice_7eu[3];
728 u8 has_slice_pg:1;
729 u8 has_subslice_pg:1;
730 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300731};
732
Imre Deak57ec1712016-08-31 19:13:05 +0300733static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
734{
735 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
736}
737
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500738struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200739 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100740 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100741 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000742 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100743 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100744 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700745 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100746 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300747#define DEFINE_FLAG(name) u8 name:1
748 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
749#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530750 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200751 /* Register offsets for the various display pipes and transcoders */
752 int pipe_offsets[I915_MAX_TRANSCODERS];
753 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200754 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300755 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600756
757 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300758 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000759
760 struct color_luts {
761 u16 degamma_lut_size;
762 u16 gamma_lut_size;
763 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500764};
765
Chris Wilson2bd160a2016-08-15 10:48:45 +0100766struct intel_display_error_state;
767
768struct drm_i915_error_state {
769 struct kref ref;
770 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100771 struct timeval boottime;
772 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100773
Chris Wilson9f267eb2016-10-12 10:05:19 +0100774 struct drm_i915_private *i915;
775
Chris Wilson2bd160a2016-08-15 10:48:45 +0100776 char error_msg[128];
777 bool simulated;
778 int iommu;
779 u32 reset_count;
780 u32 suspend_count;
781 struct intel_device_info device_info;
782
783 /* Generic register state */
784 u32 eir;
785 u32 pgtbl_er;
786 u32 ier;
787 u32 gtier[4];
788 u32 ccid;
789 u32 derrmr;
790 u32 forcewake;
791 u32 error; /* gen6+ */
792 u32 err_int; /* gen7 */
793 u32 fault_data0; /* gen8, gen9 */
794 u32 fault_data1; /* gen8, gen9 */
795 u32 done_reg;
796 u32 gac_eco;
797 u32 gam_ecochk;
798 u32 gab_ctl;
799 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300800
Chris Wilson2bd160a2016-08-15 10:48:45 +0100801 u64 fence[I915_MAX_NUM_FENCES];
802 struct intel_overlay_error_state *overlay;
803 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100804 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530805 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100806
807 struct drm_i915_error_engine {
808 int engine_id;
809 /* Software tracked state */
810 bool waiting;
811 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200812 unsigned long hangcheck_timestamp;
813 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100814 enum intel_engine_hangcheck_action hangcheck_action;
815 struct i915_address_space *vm;
816 int num_requests;
817
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100818 /* position of active request inside the ring */
819 u32 rq_head, rq_post, rq_tail;
820
Chris Wilson2bd160a2016-08-15 10:48:45 +0100821 /* our own tracking of ring head and tail */
822 u32 cpu_ring_head;
823 u32 cpu_ring_tail;
824
825 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100826
827 /* Register state */
828 u32 start;
829 u32 tail;
830 u32 head;
831 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100832 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100833 u32 hws;
834 u32 ipeir;
835 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100836 u32 bbstate;
837 u32 instpm;
838 u32 instps;
839 u32 seqno;
840 u64 bbaddr;
841 u64 acthd;
842 u32 fault_reg;
843 u64 faddr;
844 u32 rc_psmi; /* sleep state */
845 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300846 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100847
848 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100849 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100850 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100851 int page_count;
852 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100853 u32 *pages[0];
854 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
855
856 struct drm_i915_error_object *wa_ctx;
857
858 struct drm_i915_error_request {
859 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100860 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100861 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200862 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100863 u32 seqno;
864 u32 head;
865 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100866 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100867
868 struct drm_i915_error_waiter {
869 char comm[TASK_COMM_LEN];
870 pid_t pid;
871 u32 seqno;
872 } *waiters;
873
874 struct {
875 u32 gfx_mode;
876 union {
877 u64 pdp[4];
878 u32 pp_dir_base;
879 };
880 } vm_info;
881
882 pid_t pid;
883 char comm[TASK_COMM_LEN];
Mika Kuoppalab083a082016-11-18 15:10:47 +0200884 int context_bans;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100885 } engine[I915_NUM_ENGINES];
886
887 struct drm_i915_error_buffer {
888 u32 size;
889 u32 name;
890 u32 rseqno[I915_NUM_ENGINES], wseqno;
891 u64 gtt_offset;
892 u32 read_domains;
893 u32 write_domain;
894 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
895 u32 tiling:2;
896 u32 dirty:1;
897 u32 purgeable:1;
898 u32 userptr:1;
899 s32 engine:4;
900 u32 cache_level:3;
901 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
902 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
903 struct i915_address_space *active_vm[I915_NUM_ENGINES];
904};
905
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800906enum i915_cache_level {
907 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100908 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
909 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
910 caches, eg sampler/render caches, and the
911 large Last-Level-Cache. LLC is coherent with
912 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100913 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800914};
915
Oscar Mateo821d66d2014-07-03 16:28:00 +0100916#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300917
Oscar Mateo31b7a882014-07-03 16:28:01 +0100918/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100919 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100920 * @ref: reference count.
921 * @user_handle: userspace tracking identity for this context.
922 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300923 * @flags: context specific flags:
924 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100925 * @file_priv: filp associated with this context (NULL for global default
926 * context).
927 * @hang_stats: information about the role of this context in possible GPU
928 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100929 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100930 * @legacy_hw_ctx: render context backing object and whether it is correctly
931 * initialized (legacy ring submission mechanism only).
932 * @link: link in the global list of contexts.
933 *
934 * Contexts are memory images used by the hardware to store copies of their
935 * internal state.
936 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100937struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300938 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100939 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700940 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200941 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100942 struct pid *pid;
Chris Wilson562f5d42016-10-28 13:58:54 +0100943 const char *name;
Ben Widawskya33afea2013-09-17 21:12:45 -0700944
Chris Wilson8d59bc62016-05-24 14:53:42 +0100945 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100946#define CONTEXT_NO_ZEROMAP BIT(0)
947#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100948
949 /* Unique identifier for this context, used by the hw for tracking */
950 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100951 u32 user_handle;
Chris Wilson9f792eb2016-11-14 20:41:04 +0000952 int priority; /* greater priorities are serviced first */
Chris Wilson5d1808e2016-04-28 09:56:51 +0100953
Chris Wilson0cb26a82016-06-24 14:55:53 +0100954 u32 ggtt_alignment;
955
Chris Wilson9021ad02016-05-24 14:53:37 +0100956 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100957 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100958 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000959 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100960 u64 lrc_desc;
961 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100962 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000963 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400964 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400965 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400966 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400967 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100968
Ben Widawskya33afea2013-09-17 21:12:45 -0700969 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100970
971 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100972 bool closed:1;
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +0200973 bool bannable:1;
974 bool banned:1;
975
976 unsigned int guilty_count; /* guilty of a hang */
977 unsigned int active_count; /* active during hang */
978
979#define CONTEXT_SCORE_GUILTY 10
980#define CONTEXT_SCORE_BAN_THRESHOLD 40
981 /* Accumulated score of hangs caused by this context */
982 int ban_score;
Ben Widawsky40521052012-06-04 14:42:43 -0700983};
984
Paulo Zanonia4001f12015-02-13 17:23:44 -0200985enum fb_op_origin {
986 ORIGIN_GTT,
987 ORIGIN_CPU,
988 ORIGIN_CS,
989 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300990 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200991};
992
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200993struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300994 /* This is always the inner lock when overlapping with struct_mutex and
995 * it's the outer lock when overlapping with stolen_lock. */
996 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700997 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200998 unsigned int possible_framebuffer_bits;
999 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001000 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001001 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001002
Ben Widawskyc4213882014-06-19 12:06:10 -07001003 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001004 struct drm_mm_node *compressed_llb;
1005
Rodrigo Vivida46f932014-08-01 02:04:45 -07001006 bool false_color;
1007
Paulo Zanonid029bca2015-10-15 10:44:46 -03001008 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001009 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001010
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001011 bool underrun_detected;
1012 struct work_struct underrun_work;
1013
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001014 struct intel_fbc_state_cache {
1015 struct {
1016 unsigned int mode_flags;
1017 uint32_t hsw_bdw_pixel_rate;
1018 } crtc;
1019
1020 struct {
1021 unsigned int rotation;
1022 int src_w;
1023 int src_h;
1024 bool visible;
1025 } plane;
1026
1027 struct {
1028 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001029 uint32_t pixel_format;
1030 unsigned int stride;
1031 int fence_reg;
1032 unsigned int tiling_mode;
1033 } fb;
1034 } state_cache;
1035
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001036 struct intel_fbc_reg_params {
1037 struct {
1038 enum pipe pipe;
1039 enum plane plane;
1040 unsigned int fence_y_offset;
1041 } crtc;
1042
1043 struct {
1044 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001045 uint32_t pixel_format;
1046 unsigned int stride;
1047 int fence_reg;
1048 } fb;
1049
1050 int cfb_size;
1051 } params;
1052
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001053 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001054 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001055 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001056 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001057 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001058
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001059 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001060};
1061
Vandana Kannan96178ee2015-01-10 02:25:56 +05301062/**
1063 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1064 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1065 * parsing for same resolution.
1066 */
1067enum drrs_refresh_rate_type {
1068 DRRS_HIGH_RR,
1069 DRRS_LOW_RR,
1070 DRRS_MAX_RR, /* RR count */
1071};
1072
1073enum drrs_support_type {
1074 DRRS_NOT_SUPPORTED = 0,
1075 STATIC_DRRS_SUPPORT = 1,
1076 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301077};
1078
Daniel Vetter2807cf62014-07-11 10:30:11 -07001079struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301080struct i915_drrs {
1081 struct mutex mutex;
1082 struct delayed_work work;
1083 struct intel_dp *dp;
1084 unsigned busy_frontbuffer_bits;
1085 enum drrs_refresh_rate_type refresh_rate_type;
1086 enum drrs_support_type type;
1087};
1088
Rodrigo Vivia031d702013-10-03 16:15:06 -03001089struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001090 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001091 bool sink_support;
1092 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001093 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001094 bool active;
1095 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001096 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301097 bool psr2_support;
1098 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001099 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001100};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001101
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001102enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001103 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001104 PCH_IBX, /* Ibexpeak PCH */
1105 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001106 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301107 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001108 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001109 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001110};
1111
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001112enum intel_sbi_destination {
1113 SBI_ICLK,
1114 SBI_MPHY,
1115};
1116
Jesse Barnesb690e962010-07-19 13:53:12 -07001117#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001118#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001119#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001120#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001121#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001122#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001123
Dave Airlie8be48d92010-03-30 05:34:14 +00001124struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001125struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001126
Daniel Vetterc2b91522012-02-14 22:37:19 +01001127struct intel_gmbus {
1128 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001129#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001130 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001131 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001133 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001134 struct drm_i915_private *dev_priv;
1135};
1136
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001137struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001138 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001139 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001140 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001141 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001142 u32 saveSWF0[16];
1143 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001144 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001145 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001146 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001147 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001148};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001149
Imre Deakddeea5b2014-05-05 15:19:56 +03001150struct vlv_s0ix_state {
1151 /* GAM */
1152 u32 wr_watermark;
1153 u32 gfx_prio_ctrl;
1154 u32 arb_mode;
1155 u32 gfx_pend_tlb0;
1156 u32 gfx_pend_tlb1;
1157 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1158 u32 media_max_req_count;
1159 u32 gfx_max_req_count;
1160 u32 render_hwsp;
1161 u32 ecochk;
1162 u32 bsd_hwsp;
1163 u32 blt_hwsp;
1164 u32 tlb_rd_addr;
1165
1166 /* MBC */
1167 u32 g3dctl;
1168 u32 gsckgctl;
1169 u32 mbctl;
1170
1171 /* GCP */
1172 u32 ucgctl1;
1173 u32 ucgctl3;
1174 u32 rcgctl1;
1175 u32 rcgctl2;
1176 u32 rstctl;
1177 u32 misccpctl;
1178
1179 /* GPM */
1180 u32 gfxpause;
1181 u32 rpdeuhwtc;
1182 u32 rpdeuc;
1183 u32 ecobus;
1184 u32 pwrdwnupctl;
1185 u32 rp_down_timeout;
1186 u32 rp_deucsw;
1187 u32 rcubmabdtmr;
1188 u32 rcedata;
1189 u32 spare2gh;
1190
1191 /* Display 1 CZ domain */
1192 u32 gt_imr;
1193 u32 gt_ier;
1194 u32 pm_imr;
1195 u32 pm_ier;
1196 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1197
1198 /* GT SA CZ domain */
1199 u32 tilectl;
1200 u32 gt_fifoctl;
1201 u32 gtlc_wake_ctrl;
1202 u32 gtlc_survive;
1203 u32 pmwgicz;
1204
1205 /* Display 2 CZ domain */
1206 u32 gu_ctl0;
1207 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001208 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001209 u32 clock_gate_dis2;
1210};
1211
Chris Wilsonbf225f22014-07-10 20:31:18 +01001212struct intel_rps_ei {
1213 u32 cz_clock;
1214 u32 render_c0;
1215 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001216};
1217
Daniel Vetterc85aa882012-11-02 19:55:03 +01001218struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001219 /*
1220 * work, interrupts_enabled and pm_iir are protected by
1221 * dev_priv->irq_lock
1222 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001223 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001224 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001225 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001226
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001227 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301228 u32 pm_intr_keep;
1229
Ben Widawskyb39fb292014-03-19 18:31:11 -07001230 /* Frequencies are stored in potentially platform dependent multiples.
1231 * In other words, *_freq needs to be multiplied by X to be interesting.
1232 * Soft limits are those which are used for the dynamic reclocking done
1233 * by the driver (raise frequencies under heavy loads, and lower for
1234 * lighter loads). Hard limits are those imposed by the hardware.
1235 *
1236 * A distinction is made for overclocking, which is never enabled by
1237 * default, and is considered to be above the hard limit if it's
1238 * possible at all.
1239 */
1240 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1241 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1242 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1243 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1244 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001245 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001246 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001247 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1248 u8 rp1_freq; /* "less than" RP0 power/freqency */
1249 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001250 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001251
Chris Wilson8fb55192015-04-07 16:20:28 +01001252 u8 up_threshold; /* Current %busy required to uplock */
1253 u8 down_threshold; /* Current %busy required to downclock */
1254
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001255 int last_adj;
1256 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1257
Chris Wilson8d3afd72015-05-21 21:01:47 +01001258 spinlock_t client_lock;
1259 struct list_head clients;
1260 bool client_boost;
1261
Chris Wilsonc0951f02013-10-10 21:58:50 +01001262 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001263 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001264 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001265
Chris Wilsonbf225f22014-07-10 20:31:18 +01001266 /* manual wa residency calculations */
1267 struct intel_rps_ei up_ei, down_ei;
1268
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001269 /*
1270 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001271 * Must be taken after struct_mutex if nested. Note that
1272 * this lock may be held for long periods of time when
1273 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001274 */
1275 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001276};
1277
Daniel Vetter1a240d42012-11-29 22:18:51 +01001278/* defined intel_pm.c */
1279extern spinlock_t mchdev_lock;
1280
Daniel Vetterc85aa882012-11-02 19:55:03 +01001281struct intel_ilk_power_mgmt {
1282 u8 cur_delay;
1283 u8 min_delay;
1284 u8 max_delay;
1285 u8 fmax;
1286 u8 fstart;
1287
1288 u64 last_count1;
1289 unsigned long last_time1;
1290 unsigned long chipset_power;
1291 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001292 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001293 unsigned long gfx_power;
1294 u8 corr;
1295
1296 int c_m;
1297 int r_t;
1298};
1299
Imre Deakc6cb5822014-03-04 19:22:55 +02001300struct drm_i915_private;
1301struct i915_power_well;
1302
1303struct i915_power_well_ops {
1304 /*
1305 * Synchronize the well's hw state to match the current sw state, for
1306 * example enable/disable it based on the current refcount. Called
1307 * during driver init and resume time, possibly after first calling
1308 * the enable/disable handlers.
1309 */
1310 void (*sync_hw)(struct drm_i915_private *dev_priv,
1311 struct i915_power_well *power_well);
1312 /*
1313 * Enable the well and resources that depend on it (for example
1314 * interrupts located on the well). Called after the 0->1 refcount
1315 * transition.
1316 */
1317 void (*enable)(struct drm_i915_private *dev_priv,
1318 struct i915_power_well *power_well);
1319 /*
1320 * Disable the well and resources that depend on it. Called after
1321 * the 1->0 refcount transition.
1322 */
1323 void (*disable)(struct drm_i915_private *dev_priv,
1324 struct i915_power_well *power_well);
1325 /* Returns the hw enabled state. */
1326 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1327 struct i915_power_well *power_well);
1328};
1329
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001330/* Power well structure for haswell */
1331struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001332 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001333 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001334 /* power well enable/disable usage count */
1335 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001336 /* cached hw enabled state */
1337 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001338 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001339 /* unique identifier for this power well */
1340 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001341 /*
1342 * Arbitraty data associated with this power well. Platform and power
1343 * well specific.
1344 */
1345 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001346 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001347};
1348
Imre Deak83c00f52013-10-25 17:36:47 +03001349struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001350 /*
1351 * Power wells needed for initialization at driver init and suspend
1352 * time are on. They are kept on until after the first modeset.
1353 */
1354 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001355 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001356 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001357
Imre Deak83c00f52013-10-25 17:36:47 +03001358 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001359 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001360 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001361};
1362
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001363#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001364struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001365 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001366 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001367 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001368};
1369
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001370struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001371 /** Memory allocator for GTT stolen memory */
1372 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001373 /** Protects the usage of the GTT stolen memory allocator. This is
1374 * always the inner lock when overlapping with struct_mutex. */
1375 struct mutex stolen_lock;
1376
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001377 /** List of all objects in gtt_space. Used to restore gtt
1378 * mappings on resume */
1379 struct list_head bound_list;
1380 /**
1381 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001382 * are idle and not used by the GPU). These objects may or may
1383 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001384 */
1385 struct list_head unbound_list;
1386
Chris Wilson275f0392016-10-24 13:42:14 +01001387 /** List of all objects in gtt_space, currently mmaped by userspace.
1388 * All objects within this list must also be on bound_list.
1389 */
1390 struct list_head userfault_list;
1391
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001392 /**
1393 * List of objects which are pending destruction.
1394 */
1395 struct llist_head free_list;
1396 struct work_struct free_work;
1397
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001398 /** Usable portion of the GTT for GEM */
1399 unsigned long stolen_base; /* limited to low memory (32-bit) */
1400
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001401 /** PPGTT used for aliasing the PPGTT with the GTT */
1402 struct i915_hw_ppgtt *aliasing_ppgtt;
1403
Chris Wilson2cfcd322014-05-20 08:28:43 +01001404 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001405 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001406 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001407
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001408 /** LRU list of objects with fence regs on them. */
1409 struct list_head fence_list;
1410
1411 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001412 * Are we in a non-interruptible section of code like
1413 * modesetting?
1414 */
1415 bool interruptible;
1416
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001417 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001418 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001419
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001420 /** Bit 6 swizzling required for X tiling */
1421 uint32_t bit_6_swizzle_x;
1422 /** Bit 6 swizzling required for Y tiling */
1423 uint32_t bit_6_swizzle_y;
1424
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001425 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001426 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001427 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001428 u32 object_count;
1429};
1430
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001431struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001432 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001433 unsigned bytes;
1434 unsigned size;
1435 int err;
1436 u8 *buf;
1437 loff_t start;
1438 loff_t pos;
1439};
1440
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001441struct i915_error_state_file_priv {
1442 struct drm_device *dev;
1443 struct drm_i915_error_state *error;
1444};
1445
Chris Wilsonb52992c2016-10-28 13:58:24 +01001446#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1447#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1448
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001449#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1450#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1451
Daniel Vetter99584db2012-11-14 17:14:04 +01001452struct i915_gpu_error {
1453 /* For hangcheck timer */
1454#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1455#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001456
Chris Wilson737b1502015-01-26 18:03:03 +02001457 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001458
1459 /* For reset and error_state handling. */
1460 spinlock_t lock;
1461 /* Protected by the above dev->gpu_error.lock. */
1462 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001463
1464 unsigned long missed_irq_rings;
1465
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001466 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001467 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001468 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001469 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001470 *
1471 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1472 * meaning that any waiters holding onto the struct_mutex should
1473 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001474 *
1475 * If reset is not completed succesfully, the I915_WEDGE bit is
1476 * set meaning that hardware is terminally sour and there is no
1477 * recovery. All waiters on the reset_queue will be woken when
1478 * that happens.
1479 *
1480 * This counter is used by the wait_seqno code to notice that reset
1481 * event happened and it needs to restart the entire ioctl (since most
1482 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001483 *
1484 * This is important for lock-free wait paths, where no contended lock
1485 * naturally enforces the correct ordering between the bail-out of the
1486 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001487 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001488 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001489
Chris Wilson8af29b02016-09-09 14:11:47 +01001490 unsigned long flags;
1491#define I915_RESET_IN_PROGRESS 0
1492#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001493
1494 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001495 * Waitqueue to signal when a hang is detected. Used to for waiters
1496 * to release the struct_mutex for the reset to procede.
1497 */
1498 wait_queue_head_t wait_queue;
1499
1500 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001501 * Waitqueue to signal when the reset has completed. Used by clients
1502 * that wait for dev_priv->mm.wedged to settle.
1503 */
1504 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001505
Chris Wilson094f9a52013-09-25 17:34:55 +01001506 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001507 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001508};
1509
Zhang Ruib8efb172013-02-05 15:41:53 +08001510enum modeset_restore {
1511 MODESET_ON_LID_OPEN,
1512 MODESET_DONE,
1513 MODESET_SUSPENDED,
1514};
1515
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001516#define DP_AUX_A 0x40
1517#define DP_AUX_B 0x10
1518#define DP_AUX_C 0x20
1519#define DP_AUX_D 0x30
1520
Xiong Zhang11c1b652015-08-17 16:04:04 +08001521#define DDC_PIN_B 0x05
1522#define DDC_PIN_C 0x04
1523#define DDC_PIN_D 0x06
1524
Paulo Zanoni6acab152013-09-12 17:06:24 -03001525struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001526 /*
1527 * This is an index in the HDMI/DVI DDI buffer translation table.
1528 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1529 * populate this field.
1530 */
1531#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001532 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001533
1534 uint8_t supports_dvi:1;
1535 uint8_t supports_hdmi:1;
1536 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001537
1538 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001539 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001540
1541 uint8_t dp_boost_level;
1542 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001543};
1544
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001545enum psr_lines_to_wait {
1546 PSR_0_LINES_TO_WAIT = 0,
1547 PSR_1_LINE_TO_WAIT,
1548 PSR_4_LINES_TO_WAIT,
1549 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301550};
1551
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001552struct intel_vbt_data {
1553 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1554 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1555
1556 /* Feature bits */
1557 unsigned int int_tv_support:1;
1558 unsigned int lvds_dither:1;
1559 unsigned int lvds_vbt:1;
1560 unsigned int int_crt_support:1;
1561 unsigned int lvds_use_ssc:1;
1562 unsigned int display_clock_mode:1;
1563 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001564 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001565 int lvds_ssc_freq;
1566 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1567
Pradeep Bhat83a72802014-03-28 10:14:57 +05301568 enum drrs_support_type drrs_type;
1569
Jani Nikula6aa23e62016-03-24 17:50:20 +02001570 struct {
1571 int rate;
1572 int lanes;
1573 int preemphasis;
1574 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001575 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001576 bool initialized;
1577 bool support;
1578 int bpp;
1579 struct edp_power_seq pps;
1580 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001581
Jani Nikulaf00076d2013-12-14 20:38:29 -02001582 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001583 bool full_link;
1584 bool require_aux_wakeup;
1585 int idle_frames;
1586 enum psr_lines_to_wait lines_to_wait;
1587 int tp1_wakeup_time;
1588 int tp2_tp3_wakeup_time;
1589 } psr;
1590
1591 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001592 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001593 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001594 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001595 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001596 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001597 } backlight;
1598
Shobhit Kumard17c5442013-08-27 15:12:25 +03001599 /* MIPI DSI */
1600 struct {
1601 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301602 struct mipi_config *config;
1603 struct mipi_pps_data *pps;
1604 u8 seq_version;
1605 u32 size;
1606 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001607 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001608 } dsi;
1609
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001610 int crt_ddc_pin;
1611
1612 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001613 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001614
1615 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001616 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001617};
1618
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001619enum intel_ddb_partitioning {
1620 INTEL_DDB_PART_1_2,
1621 INTEL_DDB_PART_5_6, /* IVB+ */
1622};
1623
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001624struct intel_wm_level {
1625 bool enable;
1626 uint32_t pri_val;
1627 uint32_t spr_val;
1628 uint32_t cur_val;
1629 uint32_t fbc_val;
1630};
1631
Imre Deak820c1982013-12-17 14:46:36 +02001632struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001633 uint32_t wm_pipe[3];
1634 uint32_t wm_lp[3];
1635 uint32_t wm_lp_spr[3];
1636 uint32_t wm_linetime[3];
1637 bool enable_fbc_wm;
1638 enum intel_ddb_partitioning partitioning;
1639};
1640
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001641struct vlv_pipe_wm {
1642 uint16_t primary;
1643 uint16_t sprite[2];
1644 uint8_t cursor;
1645};
1646
1647struct vlv_sr_wm {
1648 uint16_t plane;
1649 uint8_t cursor;
1650};
1651
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001652struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001653 struct vlv_pipe_wm pipe[3];
1654 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001655 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001656 uint8_t cursor;
1657 uint8_t sprite[2];
1658 uint8_t primary;
1659 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001660 uint8_t level;
1661 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001662};
1663
Damien Lespiauc1939242014-11-04 17:06:41 +00001664struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001665 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001666};
1667
1668static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1669{
Damien Lespiau16160e32014-11-04 17:06:53 +00001670 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001671}
1672
Damien Lespiau08db6652014-11-04 17:06:52 +00001673static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1674 const struct skl_ddb_entry *e2)
1675{
1676 if (e1->start == e2->start && e1->end == e2->end)
1677 return true;
1678
1679 return false;
1680}
1681
Damien Lespiauc1939242014-11-04 17:06:41 +00001682struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001683 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001684 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001685};
1686
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001687struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001688 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001689 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001690};
1691
1692struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001693 bool plane_en;
1694 uint16_t plane_res_b;
1695 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001696};
1697
Paulo Zanonic67a4702013-08-19 13:18:09 -03001698/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001699 * This struct helps tracking the state needed for runtime PM, which puts the
1700 * device in PCI D3 state. Notice that when this happens, nothing on the
1701 * graphics device works, even register access, so we don't get interrupts nor
1702 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001703 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001704 * Every piece of our code that needs to actually touch the hardware needs to
1705 * either call intel_runtime_pm_get or call intel_display_power_get with the
1706 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001707 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001708 * Our driver uses the autosuspend delay feature, which means we'll only really
1709 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001710 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001711 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001712 *
1713 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1714 * goes back to false exactly before we reenable the IRQs. We use this variable
1715 * to check if someone is trying to enable/disable IRQs while they're supposed
1716 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001717 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001718 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001719 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001720 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001721struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001722 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001723 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001724 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001725};
1726
Daniel Vetter926321d2013-10-16 13:30:34 +02001727enum intel_pipe_crc_source {
1728 INTEL_PIPE_CRC_SOURCE_NONE,
1729 INTEL_PIPE_CRC_SOURCE_PLANE1,
1730 INTEL_PIPE_CRC_SOURCE_PLANE2,
1731 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001732 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001733 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1734 INTEL_PIPE_CRC_SOURCE_TV,
1735 INTEL_PIPE_CRC_SOURCE_DP_B,
1736 INTEL_PIPE_CRC_SOURCE_DP_C,
1737 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001738 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001739 INTEL_PIPE_CRC_SOURCE_MAX,
1740};
1741
Shuang He8bf1e9f2013-10-15 18:55:27 +01001742struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001743 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001744 uint32_t crc[5];
1745};
1746
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001747#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001748struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001749 spinlock_t lock;
1750 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001751 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001752 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001753 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001754 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001755};
1756
Daniel Vetterf99d7062014-06-19 16:01:59 +02001757struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001758 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001759
1760 /*
1761 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1762 * scheduled flips.
1763 */
1764 unsigned busy_bits;
1765 unsigned flip_bits;
1766};
1767
Mika Kuoppala72253422014-10-07 17:21:26 +03001768struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001769 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001770 u32 value;
1771 /* bitmask representing WA bits */
1772 u32 mask;
1773};
1774
Arun Siluvery33136b02016-01-21 21:43:47 +00001775/*
1776 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1777 * allowing it for RCS as we don't foresee any requirement of having
1778 * a whitelist for other engines. When it is really required for
1779 * other engines then the limit need to be increased.
1780 */
1781#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001782
1783struct i915_workarounds {
1784 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1785 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001786 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001787};
1788
Yu Zhangcf9d2892015-02-10 19:05:47 +08001789struct i915_virtual_gpu {
1790 bool active;
1791};
1792
Matt Roperaa363132015-09-24 15:53:18 -07001793/* used in computing the new watermarks state */
1794struct intel_wm_config {
1795 unsigned int num_pipes_active;
1796 bool sprites_enabled;
1797 bool sprites_scaled;
1798};
1799
Jani Nikula77fec552014-03-31 14:27:22 +03001800struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001801 struct drm_device drm;
1802
Chris Wilsonefab6d82015-04-07 16:20:57 +01001803 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001804 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001805 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001806 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001807
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001808 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001809
1810 int relative_constants_mode;
1811
1812 void __iomem *regs;
1813
Chris Wilson907b28c2013-07-19 20:36:52 +01001814 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815
Yu Zhangcf9d2892015-02-10 19:05:47 +08001816 struct i915_virtual_gpu vgpu;
1817
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001818 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001819
Alex Dai33a732f2015-08-12 15:43:36 +01001820 struct intel_guc guc;
1821
Daniel Vettereb805622015-05-04 14:58:44 +02001822 struct intel_csr csr;
1823
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001824 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001825
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001826 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1827 * controller on different i2c buses. */
1828 struct mutex gmbus_mutex;
1829
1830 /**
1831 * Base address of the gmbus and gpio block.
1832 */
1833 uint32_t gpio_mmio_base;
1834
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301835 /* MMIO base address for MIPI regs */
1836 uint32_t mipi_mmio_base;
1837
Ville Syrjälä443a3892015-11-11 20:34:15 +02001838 uint32_t psr_mmio_base;
1839
Imre Deak44cb7342016-08-10 14:07:29 +03001840 uint32_t pps_mmio_base;
1841
Daniel Vetter28c70f12012-12-01 13:53:45 +01001842 wait_queue_head_t gmbus_wait_queue;
1843
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001844 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001845 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05301846 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001847 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001848
Daniel Vetterba8286f2014-09-11 07:43:25 +02001849 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001850 struct resource mch_res;
1851
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001852 /* protects the irq masks */
1853 spinlock_t irq_lock;
1854
Sourab Gupta84c33a62014-06-02 16:47:17 +05301855 /* protects the mmio flip data */
1856 spinlock_t mmio_flip_lock;
1857
Imre Deakf8b79e52014-03-04 19:23:07 +02001858 bool display_irqs_enabled;
1859
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001860 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1861 struct pm_qos_request pm_qos;
1862
Ville Syrjäläa5805162015-05-26 20:42:30 +03001863 /* Sideband mailbox protection */
1864 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001865
1866 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001867 union {
1868 u32 irq_mask;
1869 u32 de_irq_mask[I915_MAX_PIPES];
1870 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001871 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301872 u32 pm_imr;
1873 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301874 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301875 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001876 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001877
Jani Nikula5fcece82015-05-27 15:03:42 +03001878 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001879 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301880 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001881 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001882 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001883
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001884 bool preserve_bios_swizzle;
1885
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001886 /* overlay */
1887 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001888
Jani Nikula58c68772013-11-08 16:48:54 +02001889 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001890 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001891
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001892 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001893 bool no_aux_handshake;
1894
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001895 /* protects panel power sequencer state */
1896 struct mutex pps_mutex;
1897
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001898 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001899 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1900
1901 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001902 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001903 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001904 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001905 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001906 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001907 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001908
Ville Syrjälä63911d72016-05-13 23:41:32 +03001909 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001910 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001911 } cdclk_pll;
1912
Daniel Vetter645416f2013-09-02 16:22:25 +02001913 /**
1914 * wq - Driver workqueue for GEM.
1915 *
1916 * NOTE: Work items scheduled here are not allowed to grab any modeset
1917 * locks, for otherwise the flushing done in the pageflip code will
1918 * result in deadlocks.
1919 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001920 struct workqueue_struct *wq;
1921
1922 /* Display functions */
1923 struct drm_i915_display_funcs display;
1924
1925 /* PCH chipset type */
1926 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001927 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001928
1929 unsigned long quirks;
1930
Zhang Ruib8efb172013-02-05 15:41:53 +08001931 enum modeset_restore modeset_restore;
1932 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001933 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001934 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001935
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001936 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001937 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001938
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001939 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001940 DECLARE_HASHTABLE(mm_structs, 7);
1941 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001942
Chris Wilson5d1808e2016-04-28 09:56:51 +01001943 /* The hw wants to have a stable context identifier for the lifetime
1944 * of the context (for OA, PASID, faults, etc). This is limited
1945 * in execlists to 21 bits.
1946 */
1947 struct ida context_hw_ida;
1948#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1949
Daniel Vetter87813422012-05-02 11:49:32 +02001950 /* Kernel Modesetting */
1951
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001952 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1953 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001954 wait_queue_head_t pending_flip_queue;
1955
Daniel Vetterc4597872013-10-21 21:04:07 +02001956#ifdef CONFIG_DEBUG_FS
1957 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1958#endif
1959
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001960 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001961 int num_shared_dpll;
1962 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001963 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001964
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001965 /*
1966 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1967 * Must be global rather than per dpll, because on some platforms
1968 * plls share registers.
1969 */
1970 struct mutex dpll_lock;
1971
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001972 unsigned int active_crtcs;
1973 unsigned int min_pixclk[I915_MAX_PIPES];
1974
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001975 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001976
Mika Kuoppala72253422014-10-07 17:21:26 +03001977 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001978
Daniel Vetterf99d7062014-06-19 16:01:59 +02001979 struct i915_frontbuffer_tracking fb_tracking;
1980
Jesse Barnes652c3932009-08-17 13:31:43 -07001981 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001982
Zhenyu Wangc48044112009-12-17 14:48:43 +08001983 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001984
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001985 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001986
Ben Widawsky59124502013-07-04 11:02:05 -07001987 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001988 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001989
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001990 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001991 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001992
Daniel Vetter20e4d402012-08-08 23:35:39 +02001993 /* ilk-only ips/rps state. Everything in here is protected by the global
1994 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001995 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001996
Imre Deak83c00f52013-10-25 17:36:47 +03001997 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001998
Rodrigo Vivia031d702013-10-03 16:15:06 -03001999 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002000
Daniel Vetter99584db2012-11-14 17:14:04 +01002001 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002002
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002003 struct drm_i915_gem_object *vlv_pctx;
2004
Daniel Vetter06957262015-08-10 13:34:08 +02002005#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002006 /* list of fbdev register on this device */
2007 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002008 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002009#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002010
2011 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002012 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002013
Imre Deak58fddc22015-01-08 17:54:14 +02002014 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002015 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002016 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002017 /**
2018 * av_mutex - mutex for audio/video sync
2019 *
2020 */
2021 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002022
Ben Widawsky254f9652012-06-04 14:42:42 -07002023 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002024 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002025
Damien Lespiau3e683202012-12-11 18:48:29 +00002026 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002027
Ville Syrjäläc2317752016-03-15 16:39:56 +02002028 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002029 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002030 /*
2031 * Shadows for CHV DPLL_MD regs to keep the state
2032 * checker somewhat working in the presence hardware
2033 * crappiness (can't read out DPLL_MD for pipes B & C).
2034 */
2035 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002036 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002037
Daniel Vetter842f1c82014-03-10 10:01:44 +01002038 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002039 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002040 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002041 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002042
Lyude656d1b82016-08-17 15:55:54 -04002043 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002044 I915_SAGV_UNKNOWN = 0,
2045 I915_SAGV_DISABLED,
2046 I915_SAGV_ENABLED,
2047 I915_SAGV_NOT_CONTROLLED
2048 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002049
Ville Syrjälä53615a52013-08-01 16:18:50 +03002050 struct {
2051 /*
2052 * Raw watermark latency values:
2053 * in 0.1us units for WM0,
2054 * in 0.5us units for WM1+.
2055 */
2056 /* primary */
2057 uint16_t pri_latency[5];
2058 /* sprite */
2059 uint16_t spr_latency[5];
2060 /* cursor */
2061 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002062 /*
2063 * Raw watermark memory latency values
2064 * for SKL for all 8 levels
2065 * in 1us units.
2066 */
2067 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002068
2069 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002070 union {
2071 struct ilk_wm_values hw;
2072 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002073 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002074 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002075
2076 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002077
2078 /*
2079 * Should be held around atomic WM register writing; also
2080 * protects * intel_crtc->wm.active and
2081 * cstate->wm.need_postvbl_update.
2082 */
2083 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002084
2085 /*
2086 * Set during HW readout of watermarks/DDB. Some platforms
2087 * need to know when we're still using BIOS-provided values
2088 * (which we don't fully trust).
2089 */
2090 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002091 } wm;
2092
Paulo Zanoni8a187452013-12-06 20:32:13 -02002093 struct i915_runtime_pm pm;
2094
Oscar Mateoa83014d2014-07-24 17:04:21 +01002095 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2096 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002097 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002098 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002099
Chris Wilson73cb9702016-10-28 13:58:46 +01002100 struct list_head timelines;
2101 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002102 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002103
Chris Wilson67d97da2016-07-04 08:08:31 +01002104 /**
2105 * Is the GPU currently considered idle, or busy executing
2106 * userspace requests? Whilst idle, we allow runtime power
2107 * management to power down the hardware and display clocks.
2108 * In order to reduce the effect on performance, there
2109 * is a slight delay before we do so.
2110 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002111 bool awake;
2112
2113 /**
2114 * We leave the user IRQ off as much as possible,
2115 * but this means that requests will finish and never
2116 * be retired once the system goes idle. Set a timer to
2117 * fire periodically while the ring is running. When it
2118 * fires, go retire requests.
2119 */
2120 struct delayed_work retire_work;
2121
2122 /**
2123 * When we detect an idle GPU, we want to turn on
2124 * powersaving features. So once we see that there
2125 * are no more requests outstanding and no more
2126 * arrive within a small period of time, we fire
2127 * off the idle_work.
2128 */
2129 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002130
2131 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002132 } gt;
2133
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002134 /* perform PHY state sanity checks? */
2135 bool chv_phy_assert[2];
2136
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002137 /* Used to save the pipe-to-encoder mapping for audio */
2138 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002139
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002140 /*
2141 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2142 * will be rejected. Instead look for a better place.
2143 */
Jani Nikula77fec552014-03-31 14:27:22 +03002144};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145
Chris Wilson2c1792a2013-08-01 18:39:55 +01002146static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2147{
Chris Wilson091387c2016-06-24 14:00:21 +01002148 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002149}
2150
David Weinehallc49d13e2016-08-22 13:32:42 +03002151static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002152{
David Weinehallc49d13e2016-08-22 13:32:42 +03002153 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002154}
2155
Alex Dai33a732f2015-08-12 15:43:36 +01002156static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2157{
2158 return container_of(guc, struct drm_i915_private, guc);
2159}
2160
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002161/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302162#define for_each_engine(engine__, dev_priv__, id__) \
2163 for ((id__) = 0; \
2164 (id__) < I915_NUM_ENGINES; \
2165 (id__)++) \
2166 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002167
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002168#define __mask_next_bit(mask) ({ \
2169 int __idx = ffs(mask) - 1; \
2170 mask &= ~BIT(__idx); \
2171 __idx; \
2172})
2173
Dave Gordonc3232b12016-03-23 18:19:53 +00002174/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002175#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2176 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302177 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002178
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002179enum hdmi_force_audio {
2180 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2181 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2182 HDMI_AUDIO_AUTO, /* trust EDID */
2183 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2184};
2185
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002186#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002187
Daniel Vettera071fa02014-06-18 23:28:09 +02002188/*
2189 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302190 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002191 * doesn't mean that the hw necessarily already scans it out, but that any
2192 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2193 *
2194 * We have one bit per pipe and per scanout plane type.
2195 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302196#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2197#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002198#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2199 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2200#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302201 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2202#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2203 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002204#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302205 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002206#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302207 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002208
Dave Gordon85d12252016-05-20 11:54:06 +01002209/*
2210 * Optimised SGL iterator for GEM objects
2211 */
2212static __always_inline struct sgt_iter {
2213 struct scatterlist *sgp;
2214 union {
2215 unsigned long pfn;
2216 dma_addr_t dma;
2217 };
2218 unsigned int curr;
2219 unsigned int max;
2220} __sgt_iter(struct scatterlist *sgl, bool dma) {
2221 struct sgt_iter s = { .sgp = sgl };
2222
2223 if (s.sgp) {
2224 s.max = s.curr = s.sgp->offset;
2225 s.max += s.sgp->length;
2226 if (dma)
2227 s.dma = sg_dma_address(s.sgp);
2228 else
2229 s.pfn = page_to_pfn(sg_page(s.sgp));
2230 }
2231
2232 return s;
2233}
2234
Chris Wilson96d77632016-10-28 13:58:33 +01002235static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2236{
2237 ++sg;
2238 if (unlikely(sg_is_chain(sg)))
2239 sg = sg_chain_ptr(sg);
2240 return sg;
2241}
2242
Dave Gordon85d12252016-05-20 11:54:06 +01002243/**
Dave Gordon63d15322016-05-20 11:54:07 +01002244 * __sg_next - return the next scatterlist entry in a list
2245 * @sg: The current sg entry
2246 *
2247 * Description:
2248 * If the entry is the last, return NULL; otherwise, step to the next
2249 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2250 * otherwise just return the pointer to the current element.
2251 **/
2252static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2253{
2254#ifdef CONFIG_DEBUG_SG
2255 BUG_ON(sg->sg_magic != SG_MAGIC);
2256#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002257 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002258}
2259
2260/**
Dave Gordon85d12252016-05-20 11:54:06 +01002261 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2262 * @__dmap: DMA address (output)
2263 * @__iter: 'struct sgt_iter' (iterator state, internal)
2264 * @__sgt: sg_table to iterate over (input)
2265 */
2266#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2267 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2268 ((__dmap) = (__iter).dma + (__iter).curr); \
2269 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002270 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002271
2272/**
2273 * for_each_sgt_page - iterate over the pages of the given sg_table
2274 * @__pp: page pointer (output)
2275 * @__iter: 'struct sgt_iter' (iterator state, internal)
2276 * @__sgt: sg_table to iterate over (input)
2277 */
2278#define for_each_sgt_page(__pp, __iter, __sgt) \
2279 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2280 ((__pp) = (__iter).pfn == 0 ? NULL : \
2281 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2282 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002283 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002284
Brad Volkin351e3db2014-02-18 10:15:46 -08002285/*
2286 * A command that requires special handling by the command parser.
2287 */
2288struct drm_i915_cmd_descriptor {
2289 /*
2290 * Flags describing how the command parser processes the command.
2291 *
2292 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2293 * a length mask if not set
2294 * CMD_DESC_SKIP: The command is allowed but does not follow the
2295 * standard length encoding for the opcode range in
2296 * which it falls
2297 * CMD_DESC_REJECT: The command is never allowed
2298 * CMD_DESC_REGISTER: The command should be checked against the
2299 * register whitelist for the appropriate ring
2300 * CMD_DESC_MASTER: The command is allowed if the submitting process
2301 * is the DRM master
2302 */
2303 u32 flags;
2304#define CMD_DESC_FIXED (1<<0)
2305#define CMD_DESC_SKIP (1<<1)
2306#define CMD_DESC_REJECT (1<<2)
2307#define CMD_DESC_REGISTER (1<<3)
2308#define CMD_DESC_BITMASK (1<<4)
2309#define CMD_DESC_MASTER (1<<5)
2310
2311 /*
2312 * The command's unique identification bits and the bitmask to get them.
2313 * This isn't strictly the opcode field as defined in the spec and may
2314 * also include type, subtype, and/or subop fields.
2315 */
2316 struct {
2317 u32 value;
2318 u32 mask;
2319 } cmd;
2320
2321 /*
2322 * The command's length. The command is either fixed length (i.e. does
2323 * not include a length field) or has a length field mask. The flag
2324 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2325 * a length mask. All command entries in a command table must include
2326 * length information.
2327 */
2328 union {
2329 u32 fixed;
2330 u32 mask;
2331 } length;
2332
2333 /*
2334 * Describes where to find a register address in the command to check
2335 * against the ring's register whitelist. Only valid if flags has the
2336 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002337 *
2338 * A non-zero step value implies that the command may access multiple
2339 * registers in sequence (e.g. LRI), in that case step gives the
2340 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002341 */
2342 struct {
2343 u32 offset;
2344 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002345 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002346 } reg;
2347
2348#define MAX_CMD_DESC_BITMASKS 3
2349 /*
2350 * Describes command checks where a particular dword is masked and
2351 * compared against an expected value. If the command does not match
2352 * the expected value, the parser rejects it. Only valid if flags has
2353 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2354 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002355 *
2356 * If the check specifies a non-zero condition_mask then the parser
2357 * only performs the check when the bits specified by condition_mask
2358 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002359 */
2360 struct {
2361 u32 offset;
2362 u32 mask;
2363 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002364 u32 condition_offset;
2365 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002366 } bits[MAX_CMD_DESC_BITMASKS];
2367};
2368
2369/*
2370 * A table of commands requiring special handling by the command parser.
2371 *
Chris Wilson33a051a2016-07-27 09:07:26 +01002372 * Each engine has an array of tables. Each table consists of an array of
2373 * command descriptors, which must be sorted with command opcodes in
2374 * ascending order.
Brad Volkin351e3db2014-02-18 10:15:46 -08002375 */
2376struct drm_i915_cmd_table {
2377 const struct drm_i915_cmd_descriptor *table;
2378 int count;
2379};
2380
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002381static inline const struct intel_device_info *
2382intel_info(const struct drm_i915_private *dev_priv)
2383{
2384 return &dev_priv->info;
2385}
2386
2387#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002388
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002389#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002390#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002391
Jani Nikulae87a0052015-10-20 15:22:02 +03002392#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002393#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002394
2395#define GEN_FOREVER (0)
2396/*
2397 * Returns true if Gen is in inclusive range [Start, End].
2398 *
2399 * Use GEN_FOREVER for unbound start and or end.
2400 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002401#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002402 unsigned int __s = (s), __e = (e); \
2403 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2404 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2405 if ((__s) != GEN_FOREVER) \
2406 __s = (s) - 1; \
2407 if ((__e) == GEN_FOREVER) \
2408 __e = BITS_PER_LONG - 1; \
2409 else \
2410 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002411 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002412})
2413
Jani Nikulae87a0052015-10-20 15:22:02 +03002414/*
2415 * Return true if revision is in range [since,until] inclusive.
2416 *
2417 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2418 */
2419#define IS_REVID(p, since, until) \
2420 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2421
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002422#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2423#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002424#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002425#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002426#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002427#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2428#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002429#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
Ville Syrjäläa26e5232016-10-31 22:37:19 +02002430#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2431#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002432#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002433#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002434#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2435#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02002436#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002437#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002438#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002439#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002440#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2441 INTEL_DEVID(dev_priv) == 0x0152 || \
2442 INTEL_DEVID(dev_priv) == 0x015a)
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002443#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002444#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002445#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002446#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002447#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002448#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002449#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002450#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002451#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2452 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2453#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2454 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2455 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2456 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002457/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002458#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2459 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2460#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2461 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2462#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2463 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2464#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2465 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002466/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002467#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2468 INTEL_DEVID(dev_priv) == 0x0A1E)
2469#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2470 INTEL_DEVID(dev_priv) == 0x1913 || \
2471 INTEL_DEVID(dev_priv) == 0x1916 || \
2472 INTEL_DEVID(dev_priv) == 0x1921 || \
2473 INTEL_DEVID(dev_priv) == 0x1926)
2474#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2475 INTEL_DEVID(dev_priv) == 0x1915 || \
2476 INTEL_DEVID(dev_priv) == 0x191E)
2477#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2478 INTEL_DEVID(dev_priv) == 0x5913 || \
2479 INTEL_DEVID(dev_priv) == 0x5916 || \
2480 INTEL_DEVID(dev_priv) == 0x5921 || \
2481 INTEL_DEVID(dev_priv) == 0x5926)
2482#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2483 INTEL_DEVID(dev_priv) == 0x5915 || \
2484 INTEL_DEVID(dev_priv) == 0x591E)
2485#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2486 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2487#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2488 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302489
Jani Nikulac007fb42016-10-31 12:18:28 +02002490#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002491
Jani Nikulaef712bb2015-10-20 15:22:00 +03002492#define SKL_REVID_A0 0x0
2493#define SKL_REVID_B0 0x1
2494#define SKL_REVID_C0 0x2
2495#define SKL_REVID_D0 0x3
2496#define SKL_REVID_E0 0x4
2497#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002498#define SKL_REVID_G0 0x6
2499#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002500
Jani Nikulae87a0052015-10-20 15:22:02 +03002501#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2502
Jani Nikulaef712bb2015-10-20 15:22:00 +03002503#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002504#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002505#define BXT_REVID_B0 0x3
2506#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002507
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002508#define IS_BXT_REVID(dev_priv, since, until) \
2509 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002510
Mika Kuoppalac033a372016-06-07 17:18:55 +03002511#define KBL_REVID_A0 0x0
2512#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002513#define KBL_REVID_C0 0x2
2514#define KBL_REVID_D0 0x3
2515#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002516
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002517#define IS_KBL_REVID(dev_priv, since, until) \
2518 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002519
Jesse Barnes85436692011-04-06 12:11:14 -07002520/*
2521 * The genX designation typically refers to the render engine, so render
2522 * capability related checks should use IS_GEN, while display and other checks
2523 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2524 * chips, etc.).
2525 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002526#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2527#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2528#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2529#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2530#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2531#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2532#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2533#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002534
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002535#define ENGINE_MASK(id) BIT(id)
2536#define RENDER_RING ENGINE_MASK(RCS)
2537#define BSD_RING ENGINE_MASK(VCS)
2538#define BLT_RING ENGINE_MASK(BCS)
2539#define VEBOX_RING ENGINE_MASK(VECS)
2540#define BSD2_RING ENGINE_MASK(VCS2)
2541#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002542
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002543#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002544 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002545
2546#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2547#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2548#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2549#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2550
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002551#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2552#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2553#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002554#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2555 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002556
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002557#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002558
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002559#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2560#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2561 ((dev_priv)->info.has_logical_ring_contexts)
2562#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2563#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2564#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2565
2566#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2567#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2568 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002569
Daniel Vetterb45305f2012-12-17 16:21:27 +01002570/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002571#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002572
2573/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002574#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2575 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2576 IS_SKL_GT3(dev_priv) || \
2577 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002578
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002579/*
2580 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2581 * even when in MSI mode. This results in spurious interrupt warnings if the
2582 * legacy irq no. is shared with another device. The kernel then disables that
2583 * interrupt source and so prevents the other device from working properly.
2584 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002585#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2586#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002587
Zou Nan haicae58522010-11-09 17:17:32 +08002588/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2589 * rows, which changed the alignment requirements and fence programming.
2590 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002591#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2592 !(IS_I915G(dev_priv) || \
2593 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002594#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2595#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002596
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002597#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2598#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2599#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002600
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002601#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002602
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002603#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002604
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002605#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2606#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2607#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2608#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2609#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002610
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002611#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002612
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002613#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002614#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2615
Dave Gordon1a3d1892016-05-13 15:36:30 +01002616/*
2617 * For now, anything with a GuC requires uCode loading, and then supports
2618 * command submission once loaded. But these are logically independent
2619 * properties, so we have separate macros to test them.
2620 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002621#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2622#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2623#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002624
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002625#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002626
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002627#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002628
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002629#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2630#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2631#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2632#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2633#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2634#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302635#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2636#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002637#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002638#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002639#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002640#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002641
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002642#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2643#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2644#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2645#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002646#define HAS_PCH_LPT_LP(dev_priv) \
2647 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2648#define HAS_PCH_LPT_H(dev_priv) \
2649 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002650#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2651#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2652#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2653#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002654
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002655#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302656
Shashank Sharma6389dd82016-10-14 19:56:50 +05302657#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2658
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002659/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002660#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002661#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2662 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002663
Ben Widawskyc8735b02012-09-07 19:43:39 -07002664#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302665#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002666
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302667#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2668
Chris Wilson05394f32010-11-08 19:18:58 +00002669#include "i915_trace.h"
2670
Chris Wilson48f112f2016-06-24 14:07:14 +01002671static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2672{
2673#ifdef CONFIG_INTEL_IOMMU
2674 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2675 return true;
2676#endif
2677 return false;
2678}
2679
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002680extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2681extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002682
Chris Wilsonc0336662016-05-06 15:40:21 +01002683int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002684 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002685
Chris Wilson39df9192016-07-20 13:31:57 +01002686bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2687
Chris Wilson0673ad42016-06-24 14:00:22 +01002688/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002689void __printf(3, 4)
2690__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2691 const char *fmt, ...);
2692
2693#define i915_report_error(dev_priv, fmt, ...) \
2694 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2695
Ben Widawskyc43b5632012-04-16 14:07:40 -07002696#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002697extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2698 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002699#else
2700#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002701#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002702extern const struct dev_pm_ops i915_pm_ops;
2703
2704extern int i915_driver_load(struct pci_dev *pdev,
2705 const struct pci_device_id *ent);
2706extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002707extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2708extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002709extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002710extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002711extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002712extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002713extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2714extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2715extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2716extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002717int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002718
Jani Nikula77913b32015-06-18 13:06:16 +03002719/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002720void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2721 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002722void intel_hpd_init(struct drm_i915_private *dev_priv);
2723void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2724void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002725bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002726bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2727void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002728
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002730static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2731{
2732 unsigned long delay;
2733
2734 if (unlikely(!i915.enable_hangcheck))
2735 return;
2736
2737 /* Don't continually defer the hangcheck so that it is always run at
2738 * least once after work has been scheduled on any ring. Otherwise,
2739 * we will ignore a hung ring if a second ring is kept busy.
2740 */
2741
2742 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2743 queue_delayed_work(system_long_wq,
2744 &dev_priv->gpu_error.hangcheck_work, delay);
2745}
2746
Mika Kuoppala58174462014-02-25 17:11:26 +02002747__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002748void i915_handle_error(struct drm_i915_private *dev_priv,
2749 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002750 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751
Daniel Vetterb9632912014-09-30 10:56:44 +02002752extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002753int intel_irq_install(struct drm_i915_private *dev_priv);
2754void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002755
Chris Wilsondc979972016-05-10 14:10:04 +01002756extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2757extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002758 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002759extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002760extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002761extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002762extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2763extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2764 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002765const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002766void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002767 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002768void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002769 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002770/* Like above but the caller must manage the uncore.lock itself.
2771 * Must be used with I915_READ_FW and friends.
2772 */
2773void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2774 enum forcewake_domains domains);
2775void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2776 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002777u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2778
Mika Kuoppala59bad942015-01-16 11:34:40 +02002779void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002780
Chris Wilson1758b902016-06-30 15:32:44 +01002781int intel_wait_for_register(struct drm_i915_private *dev_priv,
2782 i915_reg_t reg,
2783 const u32 mask,
2784 const u32 value,
2785 const unsigned long timeout_ms);
2786int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2787 i915_reg_t reg,
2788 const u32 mask,
2789 const u32 value,
2790 const unsigned long timeout_ms);
2791
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002792static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2793{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002794 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002795}
2796
Chris Wilsonc0336662016-05-06 15:40:21 +01002797static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002798{
Chris Wilsonc0336662016-05-06 15:40:21 +01002799 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002800}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002801
Keith Packard7c463582008-11-04 02:03:27 -08002802void
Jani Nikula50227e12014-03-31 14:27:21 +03002803i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002804 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002805
2806void
Jani Nikula50227e12014-03-31 14:27:21 +03002807i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002808 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002809
Imre Deakf8b79e52014-03-04 19:23:07 +02002810void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2811void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002812void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2813 uint32_t mask,
2814 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002815void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2816 uint32_t interrupt_mask,
2817 uint32_t enabled_irq_mask);
2818static inline void
2819ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2820{
2821 ilk_update_display_irq(dev_priv, bits, bits);
2822}
2823static inline void
2824ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2825{
2826 ilk_update_display_irq(dev_priv, bits, 0);
2827}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002828void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2829 enum pipe pipe,
2830 uint32_t interrupt_mask,
2831 uint32_t enabled_irq_mask);
2832static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2833 enum pipe pipe, uint32_t bits)
2834{
2835 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2836}
2837static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2838 enum pipe pipe, uint32_t bits)
2839{
2840 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2841}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002842void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2843 uint32_t interrupt_mask,
2844 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002845static inline void
2846ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2847{
2848 ibx_display_interrupt_update(dev_priv, bits, bits);
2849}
2850static inline void
2851ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2852{
2853 ibx_display_interrupt_update(dev_priv, bits, 0);
2854}
2855
Eric Anholt673a3942008-07-30 12:06:12 -07002856/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002857int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2858 struct drm_file *file_priv);
2859int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2860 struct drm_file *file_priv);
2861int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file_priv);
2863int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002865int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002867int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2868 struct drm_file *file_priv);
2869int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2870 struct drm_file *file_priv);
2871int i915_gem_execbuffer(struct drm_device *dev, void *data,
2872 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002873int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2874 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002875int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002877int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2878 struct drm_file *file);
2879int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2880 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002881int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2882 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002883int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2884 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002885int i915_gem_set_tiling(struct drm_device *dev, void *data,
2886 struct drm_file *file_priv);
2887int i915_gem_get_tiling(struct drm_device *dev, void *data,
2888 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01002889void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002890int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002892int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002894int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01002896int i915_gem_load_init(struct drm_device *dev);
Imre Deakd64aa092016-01-19 15:26:29 +02002897void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02002898void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002899int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002900int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2901
Chris Wilson42dcedd2012-11-15 11:32:30 +00002902void *i915_gem_object_alloc(struct drm_device *dev);
2903void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002904void i915_gem_object_init(struct drm_i915_gem_object *obj,
2905 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01002906struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01002907 u64 size);
Dave Gordonea702992015-07-09 19:29:02 +01002908struct drm_i915_gem_object *i915_gem_object_create_from_data(
2909 struct drm_device *dev, const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002910void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002911void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002912
Chris Wilson058d88c2016-08-15 10:49:06 +01002913struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002914i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2915 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002916 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002917 u64 alignment,
2918 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002919
Chris Wilsonaa653a62016-08-04 07:52:27 +01002920int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002921void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002922
Chris Wilson7c108fd2016-10-24 13:42:18 +01002923void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2924
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002925static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002926{
Chris Wilsonee286372015-04-07 16:20:25 +01002927 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002928}
Chris Wilsonee286372015-04-07 16:20:25 +01002929
Chris Wilson96d77632016-10-28 13:58:33 +01002930struct scatterlist *
2931i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2932 unsigned int n, unsigned int *offset);
2933
Dave Gordon033908a2015-12-10 18:51:23 +00002934struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002935i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2936 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002937
Chris Wilson96d77632016-10-28 13:58:33 +01002938struct page *
2939i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2940 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302941
Chris Wilson96d77632016-10-28 13:58:33 +01002942dma_addr_t
2943i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2944 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002945
Chris Wilson03ac84f2016-10-28 13:58:36 +01002946void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2947 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002948int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2949
2950static inline int __must_check
2951i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002952{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002953 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002954
Chris Wilson1233e2d2016-10-28 13:58:37 +01002955 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002956 return 0;
2957
2958 return __i915_gem_object_get_pages(obj);
2959}
2960
2961static inline void
2962__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2963{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002964 GEM_BUG_ON(!obj->mm.pages);
2965
Chris Wilson1233e2d2016-10-28 13:58:37 +01002966 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002967}
2968
2969static inline bool
2970i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2971{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002972 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002973}
2974
2975static inline void
2976__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2977{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002978 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
2979 GEM_BUG_ON(!obj->mm.pages);
2980
Chris Wilson1233e2d2016-10-28 13:58:37 +01002981 atomic_dec(&obj->mm.pages_pin_count);
2982 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
Chris Wilsona5570172012-09-04 21:02:54 +01002983}
Chris Wilson0a798eb2016-04-08 12:11:11 +01002984
Chris Wilson1233e2d2016-10-28 13:58:37 +01002985static inline void
2986i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002987{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002988 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01002989}
2990
Chris Wilson548625e2016-11-01 12:11:34 +00002991enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
2992 I915_MM_NORMAL = 0,
2993 I915_MM_SHRINKER
2994};
2995
2996void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2997 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002998void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002999
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003000enum i915_map_type {
3001 I915_MAP_WB = 0,
3002 I915_MAP_WC,
3003};
3004
Chris Wilson0a798eb2016-04-08 12:11:11 +01003005/**
3006 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3007 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003008 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003009 *
3010 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3011 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003012 * the kernel address space. Based on the @type of mapping, the PTE will be
3013 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003014 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003015 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3016 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003017 *
Dave Gordon83052162016-04-12 14:46:16 +01003018 * Returns the pointer through which to access the mapped object, or an
3019 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003020 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003021void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3022 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003023
3024/**
3025 * i915_gem_object_unpin_map - releases an earlier mapping
3026 * @obj - the object to unmap
3027 *
3028 * After pinning the object and mapping its pages, once you are finished
3029 * with your access, call i915_gem_object_unpin_map() to release the pin
3030 * upon the mapping. Once the pin count reaches zero, that mapping may be
3031 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003032 */
3033static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3034{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003035 i915_gem_object_unpin_pages(obj);
3036}
3037
Chris Wilson43394c72016-08-18 17:16:47 +01003038int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3039 unsigned int *needs_clflush);
3040int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3041 unsigned int *needs_clflush);
3042#define CLFLUSH_BEFORE 0x1
3043#define CLFLUSH_AFTER 0x2
3044#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3045
3046static inline void
3047i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3048{
3049 i915_gem_object_unpin_pages(obj);
3050}
3051
Chris Wilson54cf91d2010-11-25 18:00:26 +00003052int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003053void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003054 struct drm_i915_gem_request *req,
3055 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003056int i915_gem_dumb_create(struct drm_file *file_priv,
3057 struct drm_device *dev,
3058 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003059int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3060 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003061int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003062
3063void i915_gem_track_fb(struct drm_i915_gem_object *old,
3064 struct drm_i915_gem_object *new,
3065 unsigned frontbuffer_bits);
3066
Chris Wilson73cb9702016-10-28 13:58:46 +01003067int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003068
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003069struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003070i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003071
Chris Wilson67d97da2016-07-04 08:08:31 +01003072void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303073
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003074static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3075{
Chris Wilson8af29b02016-09-09 14:11:47 +01003076 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003077}
3078
3079static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3080{
Chris Wilson8af29b02016-09-09 14:11:47 +01003081 return unlikely(test_bit(I915_WEDGED, &error->flags));
3082}
3083
3084static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3085{
3086 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003087}
3088
3089static inline u32 i915_reset_count(struct i915_gpu_error *error)
3090{
Chris Wilson8af29b02016-09-09 14:11:47 +01003091 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003092}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003093
Chris Wilson821ed7d2016-09-09 14:11:53 +01003094void i915_gem_reset(struct drm_i915_private *dev_priv);
3095void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003096void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003097int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003098int __must_check i915_gem_init_hw(struct drm_device *dev);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003099void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003100void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003101int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003102 unsigned int flags);
Chris Wilson45c5f202013-10-16 11:50:01 +01003103int __must_check i915_gem_suspend(struct drm_device *dev);
Chris Wilson5ab57c72016-07-15 14:56:20 +01003104void i915_gem_resume(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003105int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003106int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3107 unsigned int flags,
3108 long timeout,
3109 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003110int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3111 unsigned int flags,
3112 int priority);
3113#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3114
Chris Wilson2e2f3512015-04-27 13:41:14 +01003115int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003116i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3117 bool write);
3118int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003119i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003120struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003121i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3122 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003123 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003124void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003125int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003126 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003127int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003128void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003129
Chris Wilsona9f14812016-08-04 16:32:28 +01003130u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3131 int tiling_mode);
3132u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003133 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003134
Chris Wilsone4ffd172011-04-04 09:44:39 +01003135int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3136 enum i915_cache_level cache_level);
3137
Daniel Vetter1286ff72012-05-10 15:25:09 +02003138struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3139 struct dma_buf *dma_buf);
3140
3141struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3142 struct drm_gem_object *gem_obj, int flags);
3143
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003144struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003145i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003146 struct i915_address_space *vm,
3147 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003148
Ben Widawskyaccfef22013-08-14 11:38:35 +02003149struct i915_vma *
3150i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003151 struct i915_address_space *vm,
3152 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003153
Daniel Vetter841cd772014-08-06 15:04:48 +02003154static inline struct i915_hw_ppgtt *
3155i915_vm_to_ppgtt(struct i915_address_space *vm)
3156{
Daniel Vetter841cd772014-08-06 15:04:48 +02003157 return container_of(vm, struct i915_hw_ppgtt, base);
3158}
3159
Chris Wilson058d88c2016-08-15 10:49:06 +01003160static inline struct i915_vma *
3161i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3162 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003163{
Chris Wilson058d88c2016-08-15 10:49:06 +01003164 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003165}
3166
Chris Wilson058d88c2016-08-15 10:49:06 +01003167static inline unsigned long
3168i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3169 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003170{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003171 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003172}
Daniel Vetterb2871102014-02-14 14:01:19 +01003173
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003174/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003175int __must_check i915_vma_get_fence(struct i915_vma *vma);
3176int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003177
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003178void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003179
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003180void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003181void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3182 struct sg_table *pages);
3183void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3184 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003185
Ben Widawsky254f9652012-06-04 14:42:42 -07003186/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003187int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003188void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003189void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003190int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003191void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003192int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003193int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Chris Wilson07c9a212016-10-30 13:28:20 +00003194struct i915_vma *
3195i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3196 unsigned int flags);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003197void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003198struct drm_i915_gem_object *
3199i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003200struct i915_gem_context *
3201i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003202
3203static inline struct i915_gem_context *
3204i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3205{
3206 struct i915_gem_context *ctx;
3207
Chris Wilson091387c2016-06-24 14:00:21 +01003208 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003209
3210 ctx = idr_find(&file_priv->context_idr, id);
3211 if (!ctx)
3212 return ERR_PTR(-ENOENT);
3213
3214 return ctx;
3215}
3216
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003217static inline struct i915_gem_context *
3218i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003219{
Chris Wilson691e6412014-04-09 09:07:36 +01003220 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003221 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003222}
3223
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003224static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003225{
Chris Wilson091387c2016-06-24 14:00:21 +01003226 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003227 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003228}
3229
Chris Wilson80b204b2016-10-28 13:58:58 +01003230static inline struct intel_timeline *
3231i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3232 struct intel_engine_cs *engine)
3233{
3234 struct i915_address_space *vm;
3235
3236 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3237 return &vm->timeline.engine[engine->id];
3238}
3239
Chris Wilsone2efd132016-05-24 14:53:34 +01003240static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003241{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003242 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003243}
3244
Ben Widawsky84624812012-06-04 14:42:54 -07003245int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3246 struct drm_file *file);
3247int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3248 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003249int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3250 struct drm_file *file_priv);
3251int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3252 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003253int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3254 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003255
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003256/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003257int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003258 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003259 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003260 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003261 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003262int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003263int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003264
Ben Widawsky0260c422014-03-22 22:47:21 -07003265/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003266static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003267{
Chris Wilson600f4362016-08-18 17:16:40 +01003268 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003269 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003270 intel_gtt_chipset_flush();
3271}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003272
Chris Wilson9797fbf2012-04-24 15:47:39 +01003273/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003274int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3275 struct drm_mm_node *node, u64 size,
3276 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003277int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3278 struct drm_mm_node *node, u64 size,
3279 unsigned alignment, u64 start,
3280 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003281void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3282 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003283int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003284void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003285struct drm_i915_gem_object *
3286i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003287struct drm_i915_gem_object *
3288i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3289 u32 stolen_offset,
3290 u32 gtt_offset,
3291 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003292
Chris Wilson920cf412016-10-28 13:58:30 +01003293/* i915_gem_internal.c */
3294struct drm_i915_gem_object *
3295i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3296 unsigned int size);
3297
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003298/* i915_gem_shrinker.c */
3299unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003300 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003301 unsigned flags);
3302#define I915_SHRINK_PURGEABLE 0x1
3303#define I915_SHRINK_UNBOUND 0x2
3304#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003305#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003306#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003307unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3308void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003309void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003310
3311
Eric Anholt673a3942008-07-30 12:06:12 -07003312/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003313static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003314{
Chris Wilson091387c2016-06-24 14:00:21 +01003315 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003316
3317 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003318 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003319}
3320
Ben Gamari20172632009-02-17 20:08:50 -05003321/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003322#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003323int i915_debugfs_register(struct drm_i915_private *dev_priv);
3324void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003325int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003326void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003327#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003328static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3329static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003330static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3331{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003332static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003333#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003334
3335/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003336#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3337
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003338__printf(2, 3)
3339void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003340int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3341 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003342int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003343 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003344 size_t count, loff_t pos);
3345static inline void i915_error_state_buf_release(
3346 struct drm_i915_error_state_buf *eb)
3347{
3348 kfree(eb->buf);
3349}
Chris Wilsonc0336662016-05-06 15:40:21 +01003350void i915_capture_error_state(struct drm_i915_private *dev_priv,
3351 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003352 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003353void i915_error_state_get(struct drm_device *dev,
3354 struct i915_error_state_file_priv *error_priv);
3355void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3356void i915_destroy_error_state(struct drm_device *dev);
3357
Chris Wilson98a2f412016-10-12 10:05:18 +01003358#else
3359
3360static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3361 u32 engine_mask,
3362 const char *error_msg)
3363{
3364}
3365
3366static inline void i915_destroy_error_state(struct drm_device *dev)
3367{
3368}
3369
3370#endif
3371
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003372const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003373
Brad Volkin351e3db2014-02-18 10:15:46 -08003374/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003375int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003376void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003377void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3378bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3379int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3380 struct drm_i915_gem_object *batch_obj,
3381 struct drm_i915_gem_object *shadow_batch_obj,
3382 u32 batch_start_offset,
3383 u32 batch_len,
3384 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003385
Jesse Barnes317c35d2008-08-25 15:11:06 -07003386/* i915_suspend.c */
3387extern int i915_save_state(struct drm_device *dev);
3388extern int i915_restore_state(struct drm_device *dev);
3389
Ben Widawsky0136db52012-04-10 21:17:01 -07003390/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003391void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3392void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003393
Chris Wilsonf899fc62010-07-20 15:44:45 -07003394/* intel_i2c.c */
3395extern int intel_setup_gmbus(struct drm_device *dev);
3396extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003397extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3398 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003399
Jani Nikula0184df42015-03-27 00:20:20 +02003400extern struct i2c_adapter *
3401intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003402extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3403extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003404static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003405{
3406 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3407}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003408extern void intel_i2c_reset(struct drm_device *dev);
3409
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003410/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003411int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003412bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003413bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003414bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003415bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003416bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003417bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003418bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303419bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3420 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303421bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3422 enum port port);
3423
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003424
Chris Wilson3b617962010-08-24 09:02:58 +01003425/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003426#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003427extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003428extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3429extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003430extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003431extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3432 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003433extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003434 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003435extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003436#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003437static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003438static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3439static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003440static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3441{
3442}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003443static inline int
3444intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3445{
3446 return 0;
3447}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003448static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003449intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003450{
3451 return 0;
3452}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003453static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003454{
3455 return -ENODEV;
3456}
Len Brown65e082c2008-10-24 17:18:10 -04003457#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003458
Jesse Barnes723bfd72010-10-07 16:01:13 -07003459/* intel_acpi.c */
3460#ifdef CONFIG_ACPI
3461extern void intel_register_dsm_handler(void);
3462extern void intel_unregister_dsm_handler(void);
3463#else
3464static inline void intel_register_dsm_handler(void) { return; }
3465static inline void intel_unregister_dsm_handler(void) { return; }
3466#endif /* CONFIG_ACPI */
3467
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003468/* intel_device_info.c */
3469static inline struct intel_device_info *
3470mkwrite_device_info(struct drm_i915_private *dev_priv)
3471{
3472 return (struct intel_device_info *)&dev_priv->info;
3473}
3474
3475void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3476void intel_device_info_dump(struct drm_i915_private *dev_priv);
3477
Jesse Barnes79e53942008-11-07 14:24:08 -08003478/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003479extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003480extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003481extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003482extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003483extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003484extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003485extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3486 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003487extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003488extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3489extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003490extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003491extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003492extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003493extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3494 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003495
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003496int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3497 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003498
Chris Wilson6ef3d422010-08-04 20:26:07 +01003499/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003500extern struct intel_overlay_error_state *
3501intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003502extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3503 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003504
Chris Wilsonc0336662016-05-06 15:40:21 +01003505extern struct intel_display_error_state *
3506intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003507extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003508 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003509 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003510
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003511int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3512int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003513
3514/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303515u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3516void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003517u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003518u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3519void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003520u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3521void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3522u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3523void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003524u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3525void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003526u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3527void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003528u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3529 enum intel_sbi_destination destination);
3530void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3531 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303532u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3533void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003534
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003535/* intel_dpio_phy.c */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003536void bxt_port_to_phy_channel(enum port port,
3537 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003538void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3539 enum port port, u32 margin, u32 scale,
3540 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003541void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3542void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3543bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3544 enum dpio_phy phy);
3545bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3546 enum dpio_phy phy);
3547uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3548 uint8_t lane_count);
3549void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3550 uint8_t lane_lat_optim_mask);
3551uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3552
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003553void chv_set_phy_signal_level(struct intel_encoder *encoder,
3554 u32 deemph_reg_value, u32 margin_reg_value,
3555 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003556void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3557 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003558void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003559void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3560void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003561void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003562
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003563void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3564 u32 demph_reg_value, u32 preemph_reg_value,
3565 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003566void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003567void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003568void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003569
Ville Syrjälä616bc822015-01-23 21:04:25 +02003570int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3571int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303572
Ben Widawsky0b274482013-10-04 21:22:51 -07003573#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3574#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003575
Ben Widawsky0b274482013-10-04 21:22:51 -07003576#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3577#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3578#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3579#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003580
Ben Widawsky0b274482013-10-04 21:22:51 -07003581#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3582#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3583#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3584#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003585
Chris Wilson698b3132014-03-21 13:16:43 +00003586/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3587 * will be implemented using 2 32-bit writes in an arbitrary order with
3588 * an arbitrary delay between them. This can cause the hardware to
3589 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003590 * machine death. For this reason we do not support I915_WRITE64, or
3591 * dev_priv->uncore.funcs.mmio_writeq.
3592 *
3593 * When reading a 64-bit value as two 32-bit values, the delay may cause
3594 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3595 * occasionally a 64-bit register does not actualy support a full readq
3596 * and must be read using two 32-bit reads.
3597 *
3598 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003599 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003600#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003601
Chris Wilson50877442014-03-21 12:41:53 +00003602#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003603 u32 upper, lower, old_upper, loop = 0; \
3604 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003605 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003606 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003607 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003608 upper = I915_READ(upper_reg); \
3609 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003610 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003611
Zou Nan haicae58522010-11-09 17:17:32 +08003612#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3613#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3614
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003615#define __raw_read(x, s) \
3616static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003617 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003618{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003619 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003620}
3621
3622#define __raw_write(x, s) \
3623static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003624 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003625{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003626 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003627}
3628__raw_read(8, b)
3629__raw_read(16, w)
3630__raw_read(32, l)
3631__raw_read(64, q)
3632
3633__raw_write(8, b)
3634__raw_write(16, w)
3635__raw_write(32, l)
3636__raw_write(64, q)
3637
3638#undef __raw_read
3639#undef __raw_write
3640
Chris Wilsona6111f72015-04-07 16:21:02 +01003641/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003642 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003643 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003644 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003645 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003646 *
3647 * As an example, these accessors can possibly be used between:
3648 *
3649 * spin_lock_irq(&dev_priv->uncore.lock);
3650 * intel_uncore_forcewake_get__locked();
3651 *
3652 * and
3653 *
3654 * intel_uncore_forcewake_put__locked();
3655 * spin_unlock_irq(&dev_priv->uncore.lock);
3656 *
3657 *
3658 * Note: some registers may not need forcewake held, so
3659 * intel_uncore_forcewake_{get,put} can be omitted, see
3660 * intel_uncore_forcewake_for_reg().
3661 *
3662 * Certain architectures will die if the same cacheline is concurrently accessed
3663 * by different clients (e.g. on Ivybridge). Access to registers should
3664 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3665 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003666 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003667#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3668#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003669#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003670#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3671
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003672/* "Broadcast RGB" property */
3673#define INTEL_BROADCAST_RGB_AUTO 0
3674#define INTEL_BROADCAST_RGB_FULL 1
3675#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003676
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003677static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003678{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003679 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003680 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003681 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303682 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003683 else
3684 return VGACNTRL;
3685}
3686
Imre Deakdf977292013-05-21 20:03:17 +03003687static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3688{
3689 unsigned long j = msecs_to_jiffies(m);
3690
3691 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3692}
3693
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003694static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3695{
3696 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3697}
3698
Imre Deakdf977292013-05-21 20:03:17 +03003699static inline unsigned long
3700timespec_to_jiffies_timeout(const struct timespec *value)
3701{
3702 unsigned long j = timespec_to_jiffies(value);
3703
3704 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3705}
3706
Paulo Zanonidce56b32013-12-19 14:29:40 -02003707/*
3708 * If you need to wait X milliseconds between events A and B, but event B
3709 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3710 * when event A happened, then just before event B you call this function and
3711 * pass the timestamp as the first argument, and X as the second argument.
3712 */
3713static inline void
3714wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3715{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003716 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003717
3718 /*
3719 * Don't re-read the value of "jiffies" every time since it may change
3720 * behind our back and break the math.
3721 */
3722 tmp_jiffies = jiffies;
3723 target_jiffies = timestamp_jiffies +
3724 msecs_to_jiffies_timeout(to_wait_ms);
3725
3726 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003727 remaining_jiffies = target_jiffies - tmp_jiffies;
3728 while (remaining_jiffies)
3729 remaining_jiffies =
3730 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003731 }
3732}
Chris Wilson221fe792016-09-09 14:11:51 +01003733
3734static inline bool
3735__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003736{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003737 struct intel_engine_cs *engine = req->engine;
3738
Chris Wilson7ec2c732016-07-01 17:23:22 +01003739 /* Before we do the heavier coherent read of the seqno,
3740 * check the value (hopefully) in the CPU cacheline.
3741 */
Chris Wilson65e47602016-10-28 13:58:49 +01003742 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003743 return true;
3744
Chris Wilson688e6c72016-07-01 17:23:15 +01003745 /* Ensure our read of the seqno is coherent so that we
3746 * do not "miss an interrupt" (i.e. if this is the last
3747 * request and the seqno write from the GPU is not visible
3748 * by the time the interrupt fires, we will see that the
3749 * request is incomplete and go back to sleep awaiting
3750 * another interrupt that will never come.)
3751 *
3752 * Strictly, we only need to do this once after an interrupt,
3753 * but it is easier and safer to do it every time the waiter
3754 * is woken.
3755 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003756 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003757 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003758 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003759 struct task_struct *tsk;
3760
Chris Wilson3d5564e2016-07-01 17:23:23 +01003761 /* The ordering of irq_posted versus applying the barrier
3762 * is crucial. The clearing of the current irq_posted must
3763 * be visible before we perform the barrier operation,
3764 * such that if a subsequent interrupt arrives, irq_posted
3765 * is reasserted and our task rewoken (which causes us to
3766 * do another __i915_request_irq_complete() immediately
3767 * and reapply the barrier). Conversely, if the clear
3768 * occurs after the barrier, then an interrupt that arrived
3769 * whilst we waited on the barrier would not trigger a
3770 * barrier on the next pass, and the read may not see the
3771 * seqno update.
3772 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003773 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003774
3775 /* If we consume the irq, but we are no longer the bottom-half,
3776 * the real bottom-half may not have serialised their own
3777 * seqno check with the irq-barrier (i.e. may have inspected
3778 * the seqno before we believe it coherent since they see
3779 * irq_posted == false but we are still running).
3780 */
3781 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003782 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003783 if (tsk && tsk != current)
3784 /* Note that if the bottom-half is changed as we
3785 * are sending the wake-up, the new bottom-half will
3786 * be woken by whomever made the change. We only have
3787 * to worry about when we steal the irq-posted for
3788 * ourself.
3789 */
3790 wake_up_process(tsk);
3791 rcu_read_unlock();
3792
Chris Wilson65e47602016-10-28 13:58:49 +01003793 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003794 return true;
3795 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003796
Chris Wilson688e6c72016-07-01 17:23:15 +01003797 return false;
3798}
3799
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003800void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3801bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3802
Chris Wilsonc58305a2016-08-19 16:54:28 +01003803/* i915_mm.c */
3804int remap_io_mapping(struct vm_area_struct *vma,
3805 unsigned long addr, unsigned long pfn, unsigned long size,
3806 struct io_mapping *iomap);
3807
Chris Wilson4b30cb22016-08-18 17:16:42 +01003808#define ptr_mask_bits(ptr) ({ \
3809 unsigned long __v = (unsigned long)(ptr); \
3810 (typeof(ptr))(__v & PAGE_MASK); \
3811})
3812
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003813#define ptr_unpack_bits(ptr, bits) ({ \
3814 unsigned long __v = (unsigned long)(ptr); \
3815 (bits) = __v & ~PAGE_MASK; \
3816 (typeof(ptr))(__v & PAGE_MASK); \
3817})
3818
3819#define ptr_pack_bits(ptr, bits) \
3820 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3821
Chris Wilson78ef2d92016-08-15 10:48:49 +01003822#define fetch_and_zero(ptr) ({ \
3823 typeof(*ptr) __T = *(ptr); \
3824 *(ptr) = (typeof(*ptr))0; \
3825 __T; \
3826})
3827
Linus Torvalds1da177e2005-04-16 15:20:36 -07003828#endif