blob: 4386fd8edf7ac36e5c34a97c947d503abe7a0043 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Florian Fainellie377cd82017-01-15 03:59:00 +01005 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Daniel Borkmannd2852a22017-02-21 16:09:33 +01008 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -08009 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
10 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010012 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040014 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080015 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
16 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020017 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010018 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010019 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010020 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010021 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010022 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010023 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010024 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020025 select EDAC_SUPPORT
26 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070027 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010028 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010029 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020030 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010031 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010032 select GENERIC_IRQ_PROBE
33 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010034 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010035 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070036 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010037 select GENERIC_SMP_IDLE_THREAD
38 select GENERIC_STRNCPY_FROM_USER
39 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010040 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010041 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090042 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010043 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Kees Cookdfd45b62016-06-23 15:06:53 -070044 select HAVE_ARCH_HARDENED_USERCOPY
Arnd Bergmann437682ee2015-11-19 13:30:42 +010045 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
46 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080047 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010048 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010049 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010050 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020051 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010052 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010053 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010054 select HAVE_C_RECORDMCOUNT
55 select HAVE_DEBUG_KMEMLEAK
56 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010057 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010058 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010059 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070060 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
62 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
63 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020064 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010066 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
67 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010068 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070070 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010071 select HAVE_KERNEL_LZMA
72 select HAVE_KERNEL_LZO
73 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010074 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080075 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010076 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010077 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070078 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010079 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080080 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010081 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010082 select HAVE_PERF_REGS
83 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070084 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010085 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010086 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070087 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070088 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010089 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010090 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040091 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010092 select OF_EARLY_FLATTREE if OF
93 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010094 select OLD_SIGACTION
95 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010096 select PERF_USE_VMALLOC
97 select RTC_LIB
98 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010099 # Above selects are sorted alphabetically; please add new ones
100 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 help
102 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000103 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000105 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 Europe. There is an ARM Linux project with a web page at
107 <http://www.arm.linux.org.uk/>.
108
Russell King74facff2011-06-02 11:16:22 +0100109config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700110 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100111 bool
112
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200113config NEED_SG_DMA_LENGTH
114 bool
115
116config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200117 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100118 select ARM_HAS_SG_CHAIN
119 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200120
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900121if ARM_DMA_USE_IOMMU
122
123config ARM_DMA_IOMMU_ALIGNMENT
124 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
125 range 4 9
126 default 8
127 help
128 DMA mapping framework by default aligns all buffers to the smallest
129 PAGE_SIZE order which is greater than or equal to the requested buffer
130 size. This works well for buffers up to a few hundreds kilobytes, but
131 for larger buffers it just a waste of address space. Drivers which has
132 relatively small addressing window (like 64Mib) might run out of
133 virtual space with just a few allocations.
134
135 With this parameter you can specify the maximum PAGE_SIZE order for
136 DMA IOMMU buffers. Larger buffers will be aligned only to this
137 specified order. The order is expressed as a power of two multiplied
138 by the PAGE_SIZE.
139
140endif
141
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100142config MIGHT_HAVE_PCI
143 bool
144
Ralf Baechle75e71532007-02-09 17:08:58 +0000145config SYS_SUPPORTS_APM_EMULATION
146 bool
147
Linus Walleijbc581772009-09-15 17:30:37 +0100148config HAVE_TCM
149 bool
150 select GENERIC_ALLOCATOR
151
Russell Kinge119bff2010-01-10 17:23:29 +0000152config HAVE_PROC_CPU
153 bool
154
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700155config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000156 bool
Al Viro5ea81762007-02-11 15:41:31 +0000157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158config EISA
159 bool
160 ---help---
161 The Extended Industry Standard Architecture (EISA) bus was
162 developed as an open alternative to the IBM MicroChannel bus.
163
164 The EISA bus provided some of the features of the IBM MicroChannel
165 bus while maintaining backward compatibility with cards made for
166 the older ISA bus. The EISA bus saw limited use between 1988 and
167 1995 when it was made obsolete by the PCI bus.
168
169 Say Y here if you are building a kernel for an EISA-based machine.
170
171 Otherwise, say N.
172
173config SBUS
174 bool
175
Russell Kingf16fb1e2007-04-28 09:59:37 +0100176config STACKTRACE_SUPPORT
177 bool
178 default y
179
180config LOCKDEP_SUPPORT
181 bool
182 default y
183
Russell King7ad1bcb2006-08-27 12:07:02 +0100184config TRACE_IRQFLAGS_SUPPORT
185 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100186 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100187
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188config RWSEM_XCHGADD_ALGORITHM
189 bool
Will Deacon8a874112014-05-02 17:06:19 +0100190 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
David Howellsf0d1b0b2006-12-08 02:37:49 -0800192config ARCH_HAS_ILOG2_U32
193 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800194
195config ARCH_HAS_ILOG2_U64
196 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800197
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100198config ARCH_HAS_BANDGAP
199 bool
200
Stefan Agnera5f4c562015-08-13 00:01:52 +0100201config FIX_EARLYCON_MEM
202 def_bool y if MMU
203
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800204config GENERIC_HWEIGHT
205 bool
206 default y
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208config GENERIC_CALIBRATE_DELAY
209 bool
210 default y
211
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100212config ARCH_MAY_HAVE_PC_FDC
213 bool
214
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800215config ZONE_DMA
216 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800217
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800218config NEED_DMA_MAP_STATE
219 def_bool y
220
David A. Longc7edc9e2014-03-07 11:23:04 -0500221config ARCH_SUPPORTS_UPROBES
222 def_bool y
223
Rob Herring58af4a22012-03-20 14:33:01 -0500224config ARCH_HAS_DMA_SET_COHERENT_MASK
225 bool
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227config GENERIC_ISA_DMA
228 bool
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230config FIQ
231 bool
232
Rob Herring13a50452012-02-07 09:28:22 -0600233config NEED_RET_TO_USER
234 bool
235
Al Viro034d2f52005-12-19 16:27:59 -0500236config ARCH_MTD_XIP
237 bool
238
Hyok S. Choic760fc12006-03-27 15:18:50 +0100239config VECTORS_BASE
240 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900241 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100242 default DRAM_BASE if REMAP_VECTORS_TO_RAM
243 default 0x00000000
244 help
Russell King19accfd2013-07-04 11:40:32 +0100245 The base address of exception vectors. This must be two pages
246 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100247
Russell Kingdc21af92011-01-04 19:09:43 +0000248config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100249 bool "Patch physical to virtual translations at runtime" if EMBEDDED
250 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100251 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000252 help
Russell King111e9a52011-05-12 10:02:42 +0100253 Patch phys-to-virt and virt-to-phys translation functions at
254 boot and module load time according to the position of the
255 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000256
Russell King111e9a52011-05-12 10:02:42 +0100257 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100258 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000259
Russell Kingc1beced2011-08-10 10:23:45 +0100260 Only disable this option if you know that you do not require
261 this feature (eg, building a kernel for a single machine) and
262 you need to shrink the kernel to the minimal size.
263
Rob Herringc334bc12012-03-04 22:03:33 -0600264config NEED_MACH_IO_H
265 bool
266 help
267 Select this when mach/io.h is required to provide special
268 definitions for this platform. The need for mach/io.h should
269 be avoided when possible.
270
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400271config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400272 bool
Russell King111e9a52011-05-12 10:02:42 +0100273 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400274 Select this when mach/memory.h is required to provide special
275 definitions for this platform. The need for mach/memory.h should
276 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400277
278config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100279 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100280 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100281 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100282 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100283 ARCH_FOOTBRIDGE || \
284 ARCH_INTEGRATOR || \
285 ARCH_IOP13XX || \
286 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200287 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100288 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
289 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700290 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400291 help
292 Please provide the physical address corresponding to the
293 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000294
Simon Glass87e040b2011-08-16 23:44:26 +0100295config GENERIC_BUG
296 def_bool y
297 depends on BUG
298
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700299config PGTABLE_LEVELS
300 int
301 default 3 if ARM_LPAE
302 default 2
303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304source "init/Kconfig"
305
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700306source "kernel/Kconfig.freezer"
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308menu "System Type"
309
Hyok S. Choi3c427972009-07-24 12:35:00 +0100310config MMU
311 bool "MMU-based Paged Memory Management Support"
312 default y
313 help
314 Select if you want MMU-based virtualised addressing space
315 support by paged memory management. If unsure, say 'Y'.
316
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800317config ARCH_MMAP_RND_BITS_MIN
318 default 8
319
320config ARCH_MMAP_RND_BITS_MAX
321 default 14 if PAGE_OFFSET=0x40000000
322 default 15 if PAGE_OFFSET=0x80000000
323 default 16
324
Russell Kingccf50e22010-03-15 19:03:06 +0000325#
326# The "ARM system type" choice list is ordered alphabetically by option
327# text. Please add new entries in the option alphabetic order.
328#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329choice
330 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100331 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100332 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Rob Herring387798b2012-09-06 13:41:12 -0500334config ARCH_MULTIPLATFORM
335 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100336 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700337 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500338 select ARM_PATCH_PHYS_VIRT
339 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500340 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600341 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600342 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100343 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500344 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530345 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600346 select SPARSE_IRQ
347 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600348
Stefan Agner9c77bc42015-05-20 00:03:51 +0200349config ARM_SINGLE_ARMV7M
350 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
351 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200352 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200353 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200354 select CLKSRC_OF
355 select COMMON_CLK
356 select CPU_V7M
357 select GENERIC_CLOCKEVENTS
358 select NO_IOPORT_MAP
359 select SPARSE_IRQ
360 select USE_OF
361
Russell King788c9702009-04-26 14:21:59 +0100362config ARCH_GEMINI
363 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200364 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100365 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200366 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200367 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100368 help
369 Support for the Cortina Systems Gemini family SoCs
370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371config ARCH_EBSA110
372 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100373 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000374 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100375 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600376 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400377 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700378 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 help
380 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000381 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 Ethernet interface, two PCMCIA sockets, two serial ports and a
383 parallel port.
384
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000385config ARCH_EP93XX
386 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100387 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000388 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700389 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000390 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700391 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100392 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200393 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100394 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200395 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200396 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000397 help
398 This enables support for the Cirrus EP93xx series of CPUs.
399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400config ARCH_FOOTBRIDGE
401 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000402 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000404 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200405 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600406 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400407 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000408 help
409 Support for systems based on the DC21285 companion chip
410 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100412config ARCH_NETX
413 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100414 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100415 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000416 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100417 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000418 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100419 This enables support for systems based on the Hilscher NetX Soc
420
Russell King3b938be2007-05-12 11:25:44 +0100421config ARCH_IOP13XX
422 bool "IOP13xx-based"
423 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100424 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400425 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600426 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100427 select PCI
428 select PLAT_IOP
429 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000430 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100431 help
432 Support for Intel's IOP13XX (XScale) family of processors.
433
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100434config ARCH_IOP32X
435 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100436 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000437 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200438 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200439 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600440 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100441 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100442 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000443 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100444 Support for Intel's 80219 and IOP32X (XScale) family of
445 processors.
446
447config ARCH_IOP33X
448 bool "IOP33x-based"
449 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000450 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200451 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200452 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600453 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100454 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100455 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100456 help
457 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Russell King3b938be2007-05-12 11:25:44 +0100459config ARCH_IXP4XX
460 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100461 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500462 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100463 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100464 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000465 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100466 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100467 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200468 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100469 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600470 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200471 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100472 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100473 help
Russell King3b938be2007-05-12 11:25:44 +0100474 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100475
Saeed Bisharaedabd382009-08-06 15:12:43 +0300476config ARCH_DOVE
477 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100478 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300479 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200480 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100481 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100482 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100483 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100484 select PINCTRL
485 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200486 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100487 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000488 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300489 help
490 Support for the Marvell Dove SoC 88AP510
491
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100492config ARCH_KS8695
493 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200494 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100495 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200496 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200497 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100498 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100499 help
500 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
501 System-on-Chip devices.
502
Russell King788c9702009-04-26 14:21:59 +0100503config ARCH_W90X900
504 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100505 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100506 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100507 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100508 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200509 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200510 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100511 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
512 At present, the w90x900 has been renamed nuc900, regarding
513 the ARM series product line, you can login the following
514 link address to know more.
515
516 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
517 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400518
Russell King93e22562012-10-12 14:20:52 +0100519config ARCH_LPC32XX
520 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100521 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000522 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200523 select CLKSRC_LPC32XX
524 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100525 select CPU_ARM926T
526 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200527 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300528 select MULTI_IRQ_HANDLER
529 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100530 select USE_OF
531 help
532 Support for the NXP LPC32XX family of processors
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700535 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100536 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100537 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100538 select ARM_CPU_SUSPEND if PM
539 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100540 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100541 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200542 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100543 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200544 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100545 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100546 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800547 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200548 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100549 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100550 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100551 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800552 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800553 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000554 help
eric miao2c8086a2007-09-11 19:13:17 -0700555 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557config ARCH_RPC
558 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100559 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100561 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100562 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000563 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100564 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100565 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200566 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100567 select HAVE_PATA_PLATFORM
568 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600569 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400570 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700571 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 help
573 On the Acorn Risc-PC, Linux can support the internal IDE disk and
574 CD-ROM interface, serial and parallel port, and the floppy drive.
575
576config ARCH_SA1100
577 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100578 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100579 select ARCH_SPARSEMEM_ENABLE
580 select CLKDEV_LOOKUP
581 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200582 select CLKSRC_PXA
583 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100584 select CPU_FREQ
585 select CPU_SA1100
586 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200587 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200588 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100589 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100590 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100591 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400592 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100593 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000594 help
595 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900597config ARCH_S3C24XX
598 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100599 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100600 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200601 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800602 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900603 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200604 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900605 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900606 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100607 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900608 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600609 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900610 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900612 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
613 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
614 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
615 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900616
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100617config ARCH_DAVINCI
618 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100619 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100620 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100621 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700622 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100623 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100624 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200625 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100626 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530627 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100628 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100629 help
630 Support for TI's DaVinci platform.
631
Tony Lindgrena0694862013-01-11 11:24:20 -0800632config ARCH_OMAP1
633 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600634 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100635 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800636 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200637 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100638 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100639 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800640 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200641 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800642 select HAVE_IDE
643 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700644 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800645 select NEED_MACH_IO_H if PCCARD
646 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700647 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100648 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800649 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651endchoice
652
Rob Herring387798b2012-09-06 13:41:12 -0500653menu "Multiple platform selection"
654 depends on ARCH_MULTIPLATFORM
655
656comment "CPU Core family selection"
657
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100658config ARCH_MULTI_V4
659 bool "ARMv4 based platforms (FA526)"
660 depends on !ARCH_MULTI_V6_V7
661 select ARCH_MULTI_V4_V5
662 select CPU_FA526
663
Rob Herring387798b2012-09-06 13:41:12 -0500664config ARCH_MULTI_V4T
665 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500666 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100667 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200668 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
669 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
670 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500671
672config ARCH_MULTI_V5
673 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500674 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100675 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100676 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200677 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
678 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500679
680config ARCH_MULTI_V4_V5
681 bool
682
683config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800684 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500685 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600686 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500687
688config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800689 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500690 default y
691 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100692 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600693 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500694
695config ARCH_MULTI_V6_V7
696 bool
Rob Herring9352b052014-01-31 15:36:10 -0600697 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500698
699config ARCH_MULTI_CPU_AUTO
700 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
701 select ARCH_MULTI_V5
702
703endmenu
704
Rob Herring05e2a3d2013-12-05 10:04:54 -0600705config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900706 bool "Dummy Virtual Machine"
707 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600708 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600709 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500710 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100711 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000712 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600713 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600714 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600715
Russell Kingccf50e22010-03-15 19:03:06 +0000716#
717# This is sorted alphabetically by mach-* pathname. However, plat-*
718# Kconfigs may be included either alphabetically (according to the
719# plat- suffix) or along side the corresponding mach-* source.
720#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200721source "arch/arm/mach-mvebu/Kconfig"
722
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200723source "arch/arm/mach-alpine/Kconfig"
724
Lars Persson590b4602016-02-11 17:06:19 +0100725source "arch/arm/mach-artpec/Kconfig"
726
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100727source "arch/arm/mach-asm9260/Kconfig"
728
Russell King95b8f202010-01-14 11:43:54 +0000729source "arch/arm/mach-at91/Kconfig"
730
Anders Berg1d22924e2014-05-23 11:08:35 +0200731source "arch/arm/mach-axxia/Kconfig"
732
Christian Daudt8ac49e02012-11-19 09:46:10 -0800733source "arch/arm/mach-bcm/Kconfig"
734
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200735source "arch/arm/mach-berlin/Kconfig"
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737source "arch/arm/mach-clps711x/Kconfig"
738
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300739source "arch/arm/mach-cns3xxx/Kconfig"
740
Russell King95b8f202010-01-14 11:43:54 +0000741source "arch/arm/mach-davinci/Kconfig"
742
Baruch Siachdf8d7422015-01-14 10:40:30 +0200743source "arch/arm/mach-digicolor/Kconfig"
744
Russell King95b8f202010-01-14 11:43:54 +0000745source "arch/arm/mach-dove/Kconfig"
746
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000747source "arch/arm/mach-ep93xx/Kconfig"
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749source "arch/arm/mach-footbridge/Kconfig"
750
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200751source "arch/arm/mach-gemini/Kconfig"
752
Rob Herring387798b2012-09-06 13:41:12 -0500753source "arch/arm/mach-highbank/Kconfig"
754
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800755source "arch/arm/mach-hisi/Kconfig"
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757source "arch/arm/mach-integrator/Kconfig"
758
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100759source "arch/arm/mach-iop32x/Kconfig"
760
761source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Dan Williams285f5fa2006-12-07 02:59:39 +0100763source "arch/arm/mach-iop13xx/Kconfig"
764
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765source "arch/arm/mach-ixp4xx/Kconfig"
766
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400767source "arch/arm/mach-keystone/Kconfig"
768
Russell King95b8f202010-01-14 11:43:54 +0000769source "arch/arm/mach-ks8695/Kconfig"
770
Carlo Caione3b8f5032014-09-10 22:16:59 +0200771source "arch/arm/mach-meson/Kconfig"
772
Jonas Jensen17723fd32013-12-18 13:58:45 +0100773source "arch/arm/mach-moxart/Kconfig"
774
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030775source "arch/arm/mach-aspeed/Kconfig"
776
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200777source "arch/arm/mach-mv78xx0/Kconfig"
778
Shawn Guo3995eb82012-09-13 19:48:07 +0800779source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Matthias Bruggerf682a212014-05-13 01:06:13 +0200781source "arch/arm/mach-mediatek/Kconfig"
782
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800783source "arch/arm/mach-mxs/Kconfig"
784
Russell King95b8f202010-01-14 11:43:54 +0000785source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800786
Russell King95b8f202010-01-14 11:43:54 +0000787source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000788
Daniel Tang9851ca52013-06-11 18:40:17 +1000789source "arch/arm/mach-nspire/Kconfig"
790
Tony Lindgrend48af152005-07-10 19:58:17 +0100791source "arch/arm/plat-omap/Kconfig"
792
793source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Tony Lindgren1dbae812005-11-10 14:26:51 +0000795source "arch/arm/mach-omap2/Kconfig"
796
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400797source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400798
Rob Herring387798b2012-09-06 13:41:12 -0500799source "arch/arm/mach-picoxcell/Kconfig"
800
Russell King95b8f202010-01-14 11:43:54 +0000801source "arch/arm/mach-pxa/Kconfig"
802source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
Russell King95b8f202010-01-14 11:43:54 +0000804source "arch/arm/mach-mmp/Kconfig"
805
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100806source "arch/arm/mach-oxnas/Kconfig"
807
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600808source "arch/arm/mach-qcom/Kconfig"
809
Russell King95b8f202010-01-14 11:43:54 +0000810source "arch/arm/mach-realview/Kconfig"
811
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200812source "arch/arm/mach-rockchip/Kconfig"
813
Russell King95b8f202010-01-14 11:43:54 +0000814source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300815
Rob Herring387798b2012-09-06 13:41:12 -0500816source "arch/arm/mach-socfpga/Kconfig"
817
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100818source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100819
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100820source "arch/arm/mach-sti/Kconfig"
821
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100822source "arch/arm/mach-stm32/Kconfig"
823
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900824source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Ben Dooks431107e2010-01-26 10:11:04 +0900826source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100827
Kukjin Kim170f4e42010-02-24 16:40:44 +0900828source "arch/arm/mach-s5pv210/Kconfig"
829
Kukjin Kim83014572011-11-06 13:54:56 +0900830source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500831source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900832
Russell King882d01f2010-03-02 23:40:15 +0000833source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Maxime Ripard3b526342012-11-08 12:40:16 +0100835source "arch/arm/mach-sunxi/Kconfig"
836
Barry Song156a0992012-08-23 13:41:58 +0800837source "arch/arm/mach-prima2/Kconfig"
838
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100839source "arch/arm/mach-tango/Kconfig"
840
Erik Gillingc5f80062010-01-21 16:53:02 -0800841source "arch/arm/mach-tegra/Kconfig"
842
Russell King95b8f202010-01-14 11:43:54 +0000843source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900845source "arch/arm/mach-uniphier/Kconfig"
846
Russell King95b8f202010-01-14 11:43:54 +0000847source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
849source "arch/arm/mach-versatile/Kconfig"
850
Russell Kingceade892010-02-11 21:44:53 +0000851source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000852source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000853
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300854source "arch/arm/mach-vt8500/Kconfig"
855
wanzongshun7ec80dd2008-12-03 03:55:38 +0100856source "arch/arm/mach-w90x900/Kconfig"
857
Jun Nieacede512015-04-28 17:18:05 +0800858source "arch/arm/mach-zx/Kconfig"
859
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600860source "arch/arm/mach-zynq/Kconfig"
861
Stefan Agner499f1642015-05-21 00:35:44 +0200862# ARMv7-M architecture
863config ARCH_EFM32
864 bool "Energy Micro efm32"
865 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200866 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200867 help
868 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
869 processors.
870
871config ARCH_LPC18XX
872 bool "NXP LPC18xx/LPC43xx"
873 depends on ARM_SINGLE_ARMV7M
874 select ARCH_HAS_RESET_CONTROLLER
875 select ARM_AMBA
876 select CLKSRC_LPC32XX
877 select PINCTRL
878 help
879 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
880 high performance microcontrollers.
881
Vladimir Murzin18471192016-04-25 09:49:13 +0100882config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300883 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100884 depends on ARM_SINGLE_ARMV7M
885 select ARM_AMBA
886 select CLKSRC_MPS2
887 help
888 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
889 with a range of available cores like Cortex-M3/M4/M7.
890
891 Please, note that depends which Application Note is used memory map
892 for the platform may vary, so adjustment of RAM base might be needed.
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894# Definitions to make life easier
895config ARCH_ACORN
896 bool
897
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100898config PLAT_IOP
899 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700900 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100901
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400902config PLAT_ORION
903 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100904 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100905 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100906 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200907 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400908
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200909config PLAT_ORION_LEGACY
910 bool
911 select PLAT_ORION
912
Eric Miaobd5ce432009-01-20 12:06:01 +0800913config PLAT_PXA
914 bool
915
Russell Kingf4b8b312010-01-14 12:48:06 +0000916config PLAT_VERSATILE
917 bool
918
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900919source "arch/arm/firmware/Kconfig"
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921source arch/arm/mm/Kconfig
922
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100923config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100924 bool "Enable iWMMXt support"
925 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
926 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100927 help
928 Enable support for iWMMXt context switching at run time if
929 running on a CPU that supports it.
930
eric miao52108642010-12-13 09:42:34 +0100931config MULTI_IRQ_HANDLER
932 bool
933 help
934 Allow each machine to specify it's own IRQ handler at run time.
935
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100936if !MMU
937source "arch/arm/Kconfig-nommu"
938endif
939
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100940config PJ4B_ERRATA_4742
941 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
942 depends on CPU_PJ4B && MACH_ARMADA_370
943 default y
944 help
945 When coming out of either a Wait for Interrupt (WFI) or a Wait for
946 Event (WFE) IDLE states, a specific timing sensitivity exists between
947 the retiring WFI/WFE instructions and the newly issued subsequent
948 instructions. This sensitivity can result in a CPU hang scenario.
949 Workaround:
950 The software must insert either a Data Synchronization Barrier (DSB)
951 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
952 instruction
953
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100954config ARM_ERRATA_326103
955 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
956 depends on CPU_V6
957 help
958 Executing a SWP instruction to read-only memory does not set bit 11
959 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
960 treat the access as a read, preventing a COW from occurring and
961 causing the faulting task to livelock.
962
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100963config ARM_ERRATA_411920
964 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000965 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100966 help
967 Invalidation of the Instruction Cache operation can
968 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
969 It does not affect the MPCore. This option enables the ARM Ltd.
970 recommended workaround.
971
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100972config ARM_ERRATA_430973
973 bool "ARM errata: Stale prediction on replaced interworking branch"
974 depends on CPU_V7
975 help
976 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100977 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100978 interworking branch is replaced with another code sequence at the
979 same virtual address, whether due to self-modifying code or virtual
980 to physical address re-mapping, Cortex-A8 does not recover from the
981 stale interworking branch prediction. This results in Cortex-A8
982 executing the new code sequence in the incorrect ARM or Thumb state.
983 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
984 and also flushes the branch target cache at every context switch.
985 Note that setting specific bits in the ACTLR register may not be
986 available in non-secure mode.
987
Catalin Marinas855c5512009-04-30 17:06:15 +0100988config ARM_ERRATA_458693
989 bool "ARM errata: Processor deadlock when a false hazard is created"
990 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100991 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100992 help
993 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
994 erratum. For very specific sequences of memory operations, it is
995 possible for a hazard condition intended for a cache line to instead
996 be incorrectly associated with a different cache line. This false
997 hazard might then cause a processor deadlock. The workaround enables
998 the L1 caching of the NEON accesses and disables the PLD instruction
999 in the ACTLR register. Note that setting specific bits in the ACTLR
1000 register may not be available in non-secure mode.
1001
Catalin Marinas0516e462009-04-30 17:06:20 +01001002config ARM_ERRATA_460075
1003 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1004 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001005 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001006 help
1007 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1008 erratum. Any asynchronous access to the L2 cache may encounter a
1009 situation in which recent store transactions to the L2 cache are lost
1010 and overwritten with stale memory contents from external memory. The
1011 workaround disables the write-allocate mode for the L2 cache via the
1012 ACTLR register. Note that setting specific bits in the ACTLR register
1013 may not be available in non-secure mode.
1014
Will Deacon9f050272010-09-14 09:51:43 +01001015config ARM_ERRATA_742230
1016 bool "ARM errata: DMB operation may be faulty"
1017 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001018 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001019 help
1020 This option enables the workaround for the 742230 Cortex-A9
1021 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1022 between two write operations may not ensure the correct visibility
1023 ordering of the two writes. This workaround sets a specific bit in
1024 the diagnostic register of the Cortex-A9 which causes the DMB
1025 instruction to behave as a DSB, ensuring the correct behaviour of
1026 the two writes.
1027
Will Deacona672e992010-09-14 09:53:02 +01001028config ARM_ERRATA_742231
1029 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1030 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001031 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001032 help
1033 This option enables the workaround for the 742231 Cortex-A9
1034 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1035 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1036 accessing some data located in the same cache line, may get corrupted
1037 data due to bad handling of the address hazard when the line gets
1038 replaced from one of the CPUs at the same time as another CPU is
1039 accessing it. This workaround sets specific bits in the diagnostic
1040 register of the Cortex-A9 which reduces the linefill issuing
1041 capabilities of the processor.
1042
Jon Medhurst69155792013-06-07 10:35:35 +01001043config ARM_ERRATA_643719
1044 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1045 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001046 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001047 help
1048 This option enables the workaround for the 643719 Cortex-A9 (prior to
1049 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1050 register returns zero when it should return one. The workaround
1051 corrects this value, ensuring cache maintenance operations which use
1052 it behave as intended and avoiding data corruption.
1053
Will Deaconcdf357f2010-08-05 11:20:51 +01001054config ARM_ERRATA_720789
1055 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001056 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001057 help
1058 This option enables the workaround for the 720789 Cortex-A9 (prior to
1059 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1060 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1061 As a consequence of this erratum, some TLB entries which should be
1062 invalidated are not, resulting in an incoherency in the system page
1063 tables. The workaround changes the TLB flushing routines to invalidate
1064 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001065
1066config ARM_ERRATA_743622
1067 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1068 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001069 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001070 help
1071 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001072 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001073 optimisation in the Cortex-A9 Store Buffer may lead to data
1074 corruption. This workaround sets a specific bit in the diagnostic
1075 register of the Cortex-A9 which disables the Store Buffer
1076 optimisation, preventing the defect from occurring. This has no
1077 visible impact on the overall performance or power consumption of the
1078 processor.
1079
Will Deacon9a27c272011-02-18 16:36:35 +01001080config ARM_ERRATA_751472
1081 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001082 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001083 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001084 help
1085 This option enables the workaround for the 751472 Cortex-A9 (prior
1086 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1087 completion of a following broadcasted operation if the second
1088 operation is received by a CPU before the ICIALLUIS has completed,
1089 potentially leading to corrupted entries in the cache or TLB.
1090
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001091config ARM_ERRATA_754322
1092 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1093 depends on CPU_V7
1094 help
1095 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1096 r3p*) erratum. A speculative memory access may cause a page table walk
1097 which starts prior to an ASID switch but completes afterwards. This
1098 can populate the micro-TLB with a stale entry which may be hit with
1099 the new ASID. This workaround places two dsb instructions in the mm
1100 switching code so that no page table walks can cross the ASID switch.
1101
Will Deacon5dab26a2011-03-04 12:38:54 +01001102config ARM_ERRATA_754327
1103 bool "ARM errata: no automatic Store Buffer drain"
1104 depends on CPU_V7 && SMP
1105 help
1106 This option enables the workaround for the 754327 Cortex-A9 (prior to
1107 r2p0) erratum. The Store Buffer does not have any automatic draining
1108 mechanism and therefore a livelock may occur if an external agent
1109 continuously polls a memory location waiting to observe an update.
1110 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1111 written polling loops from denying visibility of updates to memory.
1112
Catalin Marinas145e10e2011-08-15 11:04:41 +01001113config ARM_ERRATA_364296
1114 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001115 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001116 help
1117 This options enables the workaround for the 364296 ARM1136
1118 r0p2 erratum (possible cache data corruption with
1119 hit-under-miss enabled). It sets the undocumented bit 31 in
1120 the auxiliary control register and the FI bit in the control
1121 register, thus disabling hit-under-miss without putting the
1122 processor into full low interrupt latency mode. ARM11MPCore
1123 is not affected.
1124
Will Deaconf630c1b2011-09-15 11:45:15 +01001125config ARM_ERRATA_764369
1126 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1127 depends on CPU_V7 && SMP
1128 help
1129 This option enables the workaround for erratum 764369
1130 affecting Cortex-A9 MPCore with two or more processors (all
1131 current revisions). Under certain timing circumstances, a data
1132 cache line maintenance operation by MVA targeting an Inner
1133 Shareable memory region may fail to proceed up to either the
1134 Point of Coherency or to the Point of Unification of the
1135 system. This workaround adds a DSB instruction before the
1136 relevant cache maintenance functions and sets a specific bit
1137 in the diagnostic control register of the SCU.
1138
Simon Horman7253b852012-09-28 02:12:45 +01001139config ARM_ERRATA_775420
1140 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1141 depends on CPU_V7
1142 help
1143 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1144 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1145 operation aborts with MMU exception, it might cause the processor
1146 to deadlock. This workaround puts DSB before executing ISB if
1147 an abort may occur on cache maintenance.
1148
Catalin Marinas93dc6882013-03-26 23:35:04 +01001149config ARM_ERRATA_798181
1150 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1151 depends on CPU_V7 && SMP
1152 help
1153 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1154 adequately shooting down all use of the old entries. This
1155 option enables the Linux kernel workaround for this erratum
1156 which sends an IPI to the CPUs that are running the same ASID
1157 as the one being invalidated.
1158
Will Deacon84b65042013-08-20 17:29:55 +01001159config ARM_ERRATA_773022
1160 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1161 depends on CPU_V7
1162 help
1163 This option enables the workaround for the 773022 Cortex-A15
1164 (up to r0p4) erratum. In certain rare sequences of code, the
1165 loop buffer may deliver incorrect instructions. This
1166 workaround disables the loop buffer to avoid the erratum.
1167
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001168config ARM_ERRATA_818325_852422
1169 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1170 depends on CPU_V7
1171 help
1172 This option enables the workaround for:
1173 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1174 instruction might deadlock. Fixed in r0p1.
1175 - Cortex-A12 852422: Execution of a sequence of instructions might
1176 lead to either a data corruption or a CPU deadlock. Not fixed in
1177 any Cortex-A12 cores yet.
1178 This workaround for all both errata involves setting bit[12] of the
1179 Feature Register. This bit disables an optimisation applied to a
1180 sequence of 2 instructions that use opposing condition codes.
1181
Doug Anderson416bcf22016-04-07 00:26:05 +01001182config ARM_ERRATA_821420
1183 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1184 depends on CPU_V7
1185 help
1186 This option enables the workaround for the 821420 Cortex-A12
1187 (all revs) erratum. In very rare timing conditions, a sequence
1188 of VMOV to Core registers instructions, for which the second
1189 one is in the shadow of a branch or abort, can lead to a
1190 deadlock when the VMOV instructions are issued out-of-order.
1191
Doug Anderson9f6f9352016-04-07 00:27:26 +01001192config ARM_ERRATA_825619
1193 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1194 depends on CPU_V7
1195 help
1196 This option enables the workaround for the 825619 Cortex-A12
1197 (all revs) erratum. Within rare timing constraints, executing a
1198 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1199 and Device/Strongly-Ordered loads and stores might cause deadlock
1200
1201config ARM_ERRATA_852421
1202 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 852421 Cortex-A17
1206 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1207 execution of a DMB ST instruction might fail to properly order
1208 stores from GroupA and stores from GroupB.
1209
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001210config ARM_ERRATA_852423
1211 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1212 depends on CPU_V7
1213 help
1214 This option enables the workaround for:
1215 - Cortex-A17 852423: Execution of a sequence of instructions might
1216 lead to either a data corruption or a CPU deadlock. Not fixed in
1217 any Cortex-A17 cores yet.
1218 This is identical to Cortex-A12 erratum 852422. It is a separate
1219 config option from the A12 erratum due to the way errata are checked
1220 for and handled.
1221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222endmenu
1223
1224source "arch/arm/common/Kconfig"
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226menu "Bus support"
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228config ISA
1229 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 help
1231 Find out whether you have ISA slots on your motherboard. ISA is the
1232 name of a bus system, i.e. the way the CPU talks to the other stuff
1233 inside your box. Other bus systems are PCI, EISA, MicroChannel
1234 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1235 newer boards don't support it. If you have ISA, say Y, otherwise N.
1236
Russell King065909b2006-01-04 15:44:16 +00001237# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238config ISA_DMA
1239 bool
Russell King065909b2006-01-04 15:44:16 +00001240 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Russell King065909b2006-01-04 15:44:16 +00001242# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001243config ISA_DMA_API
1244 bool
Al Viro5cae8412005-05-04 05:39:22 +01001245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001247 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 help
1249 Find out whether you have a PCI motherboard. PCI is the name of a
1250 bus system, i.e. the way the CPU talks to the other stuff inside
1251 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1252 VESA. If you have PCI, say Y, otherwise N.
1253
Anton Vorontsov52882172010-04-19 13:20:49 +01001254config PCI_DOMAINS
1255 bool
1256 depends on PCI
1257
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001258config PCI_DOMAINS_GENERIC
1259 def_bool PCI_DOMAINS
1260
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001261config PCI_NANOENGINE
1262 bool "BSE nanoEngine PCI support"
1263 depends on SA1100_NANOENGINE
1264 help
1265 Enable PCI on the BSE nanoEngine board.
1266
Matthew Wilcox36e23592007-07-10 10:54:40 -06001267config PCI_SYSCALL
1268 def_bool PCI
1269
Mike Rapoporta0113a92007-11-25 08:55:34 +01001270config PCI_HOST_ITE8152
1271 bool
1272 depends on PCI && MACH_ARMCORE
1273 default y
1274 select DMABOUNCE
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276source "drivers/pci/Kconfig"
1277
1278source "drivers/pcmcia/Kconfig"
1279
1280endmenu
1281
1282menu "Kernel Features"
1283
Dave Martin3b556582011-12-07 15:38:04 +00001284config HAVE_SMP
1285 bool
1286 help
1287 This option should be selected by machines which have an SMP-
1288 capable CPU.
1289
1290 The only effect of this option is to make the SMP-related
1291 options available to the user for configuration.
1292
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001294 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001295 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001296 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001297 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001298 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001299 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 help
1301 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001302 a system with only one CPU, say N. If you have a system with more
1303 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
Robert Graffham4a474152014-01-23 15:55:29 -08001305 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001307 you say Y here, the kernel will run on many, but not all,
1308 uniprocessor machines. On a uniprocessor machine, the kernel
1309 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Paul Bolle395cf962011-08-15 02:02:26 +02001311 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001313 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
1315 If you don't know what to do here, say N.
1316
Russell Kingf00ec482010-09-04 10:47:48 +01001317config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001318 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001319 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001320 default y
1321 help
1322 SMP kernels contain instructions which fail on non-SMP processors.
1323 Enabling this option allows the kernel to modify itself to make
1324 these instructions safe. Disabling it allows about 1K of space
1325 savings.
1326
1327 If you don't know what to do here, say Y.
1328
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001329config ARM_CPU_TOPOLOGY
1330 bool "Support cpu topology definition"
1331 depends on SMP && CPU_V7
1332 default y
1333 help
1334 Support ARM cpu topology definition. The MPIDR register defines
1335 affinity between processors which is then used to describe the cpu
1336 topology of an ARM System.
1337
1338config SCHED_MC
1339 bool "Multi-core scheduler support"
1340 depends on ARM_CPU_TOPOLOGY
1341 help
1342 Multi-core scheduler support improves the CPU scheduler's decision
1343 making when dealing with multi-core CPU chips at a cost of slightly
1344 increased overhead in some places. If unsure say N here.
1345
1346config SCHED_SMT
1347 bool "SMT scheduler support"
1348 depends on ARM_CPU_TOPOLOGY
1349 help
1350 Improves the CPU scheduler's decision making when dealing with
1351 MultiThreading at a cost of slightly increased overhead in some
1352 places. If unsure say N here.
1353
Russell Kinga8cbcd92009-05-16 11:51:14 +01001354config HAVE_ARM_SCU
1355 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001356 help
1357 This option enables support for the ARM system coherency unit
1358
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001359config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001360 bool "Architected timer support"
1361 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001362 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001363 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001364 help
1365 This option enables support for the ARM architected timer
1366
Russell Kingf32f4ce2009-05-16 12:14:21 +01001367config HAVE_ARM_TWD
1368 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001369 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001370 help
1371 This options enables support for the ARM timer and watchdog unit
1372
Nicolas Pitree8db2882012-04-12 02:45:22 -04001373config MCPM
1374 bool "Multi-Cluster Power Management"
1375 depends on CPU_V7 && SMP
1376 help
1377 This option provides the common power management infrastructure
1378 for (multi-)cluster based systems, such as big.LITTLE based
1379 systems.
1380
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001381config MCPM_QUAD_CLUSTER
1382 bool
1383 depends on MCPM
1384 help
1385 To avoid wasting resources unnecessarily, MCPM only supports up
1386 to 2 clusters by default.
1387 Platforms with 3 or 4 clusters that use MCPM must select this
1388 option to allow the additional clusters to be managed.
1389
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001390config BIG_LITTLE
1391 bool "big.LITTLE support (Experimental)"
1392 depends on CPU_V7 && SMP
1393 select MCPM
1394 help
1395 This option enables support selections for the big.LITTLE
1396 system architecture.
1397
1398config BL_SWITCHER
1399 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001400 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001401 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001402 help
1403 The big.LITTLE "switcher" provides the core functionality to
1404 transparently handle transition between a cluster of A15's
1405 and a cluster of A7's in a big.LITTLE system.
1406
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001407config BL_SWITCHER_DUMMY_IF
1408 tristate "Simple big.LITTLE switcher user interface"
1409 depends on BL_SWITCHER && DEBUG_KERNEL
1410 help
1411 This is a simple and dummy char dev interface to control
1412 the big.LITTLE switcher core code. It is meant for
1413 debugging purposes only.
1414
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001415choice
1416 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001417 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001418 default VMSPLIT_3G
1419 help
1420 Select the desired split between kernel and user memory.
1421
1422 If you are not absolutely sure what you are doing, leave this
1423 option alone!
1424
1425 config VMSPLIT_3G
1426 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001427 config VMSPLIT_3G_OPT
1428 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001429 config VMSPLIT_2G
1430 bool "2G/2G user/kernel split"
1431 config VMSPLIT_1G
1432 bool "1G/3G user/kernel split"
1433endchoice
1434
1435config PAGE_OFFSET
1436 hex
Russell King006fa252014-02-26 19:40:46 +00001437 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001438 default 0x40000000 if VMSPLIT_1G
1439 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001440 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001441 default 0xC0000000
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443config NR_CPUS
1444 int "Maximum number of CPUs (2-32)"
1445 range 2 32
1446 depends on SMP
1447 default "4"
1448
Russell Kinga054a812005-11-02 22:24:33 +00001449config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001450 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001451 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001452 help
1453 Say Y here to experiment with turning CPUs off and on. CPUs
1454 can be controlled through /sys/devices/system/cpu.
1455
Will Deacon2bdd4242012-12-12 19:20:52 +00001456config ARM_PSCI
1457 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001458 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001459 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001460 help
1461 Say Y here if you want Linux to communicate with system firmware
1462 implementing the PSCI specification for CPU-centric power
1463 management operations described in ARM document number ARM DEN
1464 0022A ("Power State Coordination Interface System Software on
1465 ARM processors").
1466
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001467# The GPIO number here must be sorted by descending number. In case of
1468# a multiplatform kernel, we just want the highest value required by the
1469# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001470config ARCH_NR_GPIO
1471 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001472 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1473 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001474 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1475 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001476 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001477 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001478 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001479 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001480 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001481 default 0
1482 help
1483 Maximum number of GPIOs in the system.
1484
1485 If unsure, leave the default value.
1486
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001487source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
Russell Kingc9218b12013-04-27 23:31:10 +01001489config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001490 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001491 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001492 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001493 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001494
1495choice
Russell King47d84682013-09-10 23:47:55 +01001496 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001497 prompt "Timer frequency"
1498
1499config HZ_100
1500 bool "100 Hz"
1501
1502config HZ_200
1503 bool "200 Hz"
1504
1505config HZ_250
1506 bool "250 Hz"
1507
1508config HZ_300
1509 bool "300 Hz"
1510
1511config HZ_500
1512 bool "500 Hz"
1513
1514config HZ_1000
1515 bool "1000 Hz"
1516
1517endchoice
1518
1519config HZ
1520 int
Russell King47d84682013-09-10 23:47:55 +01001521 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001522 default 100 if HZ_100
1523 default 200 if HZ_200
1524 default 250 if HZ_250
1525 default 300 if HZ_300
1526 default 500 if HZ_500
1527 default 1000
1528
1529config SCHED_HRTICK
1530 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001531
Catalin Marinas16c79652009-07-24 12:33:02 +01001532config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001533 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001534 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001535 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001536 select AEABI
1537 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001538 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001539 help
1540 By enabling this option, the kernel will be compiled in
1541 Thumb-2 mode. A compiler/assembler that understand the unified
1542 ARM-Thumb syntax is needed.
1543
1544 If unsure, say N.
1545
Dave Martin6f685c52011-03-03 11:41:12 +01001546config THUMB2_AVOID_R_ARM_THM_JUMP11
1547 bool "Work around buggy Thumb-2 short branch relocations in gas"
1548 depends on THUMB2_KERNEL && MODULES
1549 default y
1550 help
1551 Various binutils versions can resolve Thumb-2 branches to
1552 locally-defined, preemptible global symbols as short-range "b.n"
1553 branch instructions.
1554
1555 This is a problem, because there's no guarantee the final
1556 destination of the symbol, or any candidate locations for a
1557 trampoline, are within range of the branch. For this reason, the
1558 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1559 relocation in modules at all, and it makes little sense to add
1560 support.
1561
1562 The symptom is that the kernel fails with an "unsupported
1563 relocation" error when loading some modules.
1564
1565 Until fixed tools are available, passing
1566 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1567 code which hits this problem, at the cost of a bit of extra runtime
1568 stack usage in some cases.
1569
1570 The problem is described in more detail at:
1571 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1572
1573 Only Thumb-2 kernels are affected.
1574
1575 Unless you are sure your tools don't have this problem, say Y.
1576
Catalin Marinas0becb082009-07-24 12:32:53 +01001577config ARM_ASM_UNIFIED
1578 bool
1579
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001580config ARM_PATCH_IDIV
1581 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1582 depends on CPU_32v7 && !XIP_KERNEL
1583 default y
1584 help
1585 The ARM compiler inserts calls to __aeabi_idiv() and
1586 __aeabi_uidiv() when it needs to perform division on signed
1587 and unsigned integers. Some v7 CPUs have support for the sdiv
1588 and udiv instructions that can be used to implement those
1589 functions.
1590
1591 Enabling this option allows the kernel to modify itself to
1592 replace the first two instructions of these library functions
1593 with the sdiv or udiv plus "bx lr" instructions when the CPU
1594 it is running on supports them. Typically this will be faster
1595 and less power intensive than running the original library
1596 code to do integer division.
1597
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001598config AEABI
1599 bool "Use the ARM EABI to compile the kernel"
1600 help
1601 This option allows for the kernel to be compiled using the latest
1602 ARM ABI (aka EABI). This is only useful if you are using a user
1603 space environment that is also compiled with EABI.
1604
1605 Since there are major incompatibilities between the legacy ABI and
1606 EABI, especially with regard to structure member alignment, this
1607 option also changes the kernel syscall calling convention to
1608 disambiguate both ABIs and allow for backward compatibility support
1609 (selected with CONFIG_OABI_COMPAT).
1610
1611 To use this you need GCC version 4.0.0 or later.
1612
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001613config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001614 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001615 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001616 help
1617 This option preserves the old syscall interface along with the
1618 new (ARM EABI) one. It also provides a compatibility layer to
1619 intercept syscalls that have structure arguments which layout
1620 in memory differs between the legacy ABI and the new ARM EABI
1621 (only for non "thumb" binaries). This option adds a tiny
1622 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001623
1624 The seccomp filter system will not be available when this is
1625 selected, since there is no way yet to sensibly distinguish
1626 between calling conventions during filtering.
1627
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001628 If you know you'll be using only pure EABI user space then you
1629 can say N here. If this option is not selected and you attempt
1630 to execute a legacy ABI binary then the result will be
1631 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001632 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001633
Mel Gormaneb335752009-05-13 17:34:48 +01001634config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001635 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001636
Russell King05944d72006-11-30 20:43:51 +00001637config ARCH_SPARSEMEM_ENABLE
1638 bool
1639
Russell King07a2f732008-10-01 21:39:58 +01001640config ARCH_SPARSEMEM_DEFAULT
1641 def_bool ARCH_SPARSEMEM_ENABLE
1642
Russell King05944d72006-11-30 20:43:51 +00001643config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001644 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001645
Will Deacon7b7bf492011-05-19 13:21:14 +01001646config HAVE_ARCH_PFN_VALID
1647 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1648
Steve Capperb8cd51a2014-10-09 15:29:20 -07001649config HAVE_GENERIC_RCU_GUP
1650 def_bool y
1651 depends on ARM_LPAE
1652
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001653config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001654 bool "High Memory Support"
1655 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001656 help
1657 The address space of ARM processors is only 4 Gigabytes large
1658 and it has to accommodate user address space, kernel address
1659 space as well as some memory mapped IO. That means that, if you
1660 have a large amount of physical memory and/or IO, not all of the
1661 memory can be "permanently mapped" by the kernel. The physical
1662 memory that is not permanently mapped is called "high memory".
1663
1664 Depending on the selected kernel/user memory split, minimum
1665 vmalloc space and actual amount of RAM, you may not need this
1666 option which should result in a slightly faster kernel.
1667
1668 If unsure, say n.
1669
Russell King65cec8e2009-08-17 20:02:06 +01001670config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001671 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001672 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001673 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001674 help
1675 The VM uses one page of physical memory for each page table.
1676 For systems with a lot of processes, this can use a lot of
1677 precious low memory, eventually leading to low memory being
1678 consumed by page tables. Setting this option will allow
1679 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001680
Russell Kinga5e090a2015-08-19 20:40:41 +01001681config CPU_SW_DOMAIN_PAN
1682 bool "Enable use of CPU domains to implement privileged no-access"
1683 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001684 default y
1685 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001686 Increase kernel security by ensuring that normal kernel accesses
1687 are unable to access userspace addresses. This can help prevent
1688 use-after-free bugs becoming an exploitable privilege escalation
1689 by ensuring that magic values (such as LIST_POISON) will always
1690 fault when dereferenced.
1691
1692 CPUs with low-vector mappings use a best-efforts implementation.
1693 Their lower 1MB needs to remain accessible for the vectors, but
1694 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001697 def_bool y
1698 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001699
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001700config SYS_SUPPORTS_HUGETLBFS
1701 def_bool y
1702 depends on ARM_LPAE
1703
Catalin Marinas8d962502012-07-25 14:39:26 +01001704config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1705 def_bool y
1706 depends on ARM_LPAE
1707
Steven Capper4bfab202013-07-26 14:58:22 +01001708config ARCH_WANT_GENERAL_HUGETLB
1709 def_bool y
1710
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001711config ARM_MODULE_PLTS
1712 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1713 depends on MODULES
1714 help
1715 Allocate PLTs when loading modules so that jumps and calls whose
1716 targets are too far away for their relative offsets to be encoded
1717 in the instructions themselves can be bounced via veneers in the
1718 module's PLT. This allows modules to be allocated in the generic
1719 vmalloc area after the dedicated module memory area has been
1720 exhausted. The modules will use slightly more memory, but after
1721 rounding up to page size, the actual memory footprint is usually
1722 the same.
1723
1724 Say y if you are getting out of memory errors while loading modules
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726source "mm/Kconfig"
1727
Magnus Dammc1b2d972010-07-05 10:00:11 +01001728config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001729 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001730 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001731 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001732 default "11"
1733 help
1734 The kernel memory allocator divides physically contiguous memory
1735 blocks into "zones", where each zone is a power of two number of
1736 pages. This option selects the largest power of two that the kernel
1737 keeps in the memory allocator. If you need to allocate very large
1738 blocks of physically contiguous memory, then you may need to
1739 increase this value.
1740
1741 This config option is actually maximum order plus one. For example,
1742 a value of 11 means that the largest free memory block is 2^10 pages.
1743
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744config ALIGNMENT_TRAP
1745 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001746 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001748 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001750 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1752 address divisible by 4. On 32-bit ARM processors, these non-aligned
1753 fetch/store instructions will be emulated in software if you say
1754 here, which has a severe performance impact. This is necessary for
1755 correct operation of some network protocols. With an IP-only
1756 configuration it is safe to say N, otherwise say Y.
1757
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001758config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001759 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1760 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001761 default y if CPU_FEROCEON
1762 help
1763 Implement faster copy_to_user and clear_user methods for CPU
1764 cores where a 8-word STM instruction give significantly higher
1765 memory write throughput than a sequence of individual 32bit stores.
1766
1767 A possible side effect is a slight increase in scheduling latency
1768 between threads sharing the same address space if they invoke
1769 such copy operations with large buffers.
1770
1771 However, if the CPU data cache is using a write-allocate mode,
1772 this option is unlikely to provide any performance gain.
1773
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001774config SECCOMP
1775 bool
1776 prompt "Enable seccomp to safely compute untrusted bytecode"
1777 ---help---
1778 This kernel feature is useful for number crunching applications
1779 that may need to compute untrusted bytecode during their
1780 execution. By using pipes or other transports made available to
1781 the process as file descriptors supporting the read/write
1782 syscalls, it's possible to isolate those applications in
1783 their own address space using seccomp. Once seccomp is
1784 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1785 and the task is only allowed to execute a few safe syscalls
1786 defined by each seccomp mode.
1787
Stefano Stabellini06e62952013-10-15 15:47:14 +00001788config SWIOTLB
1789 def_bool y
1790
1791config IOMMU_HELPER
1792 def_bool SWIOTLB
1793
Stefano Stabellini02c24332015-11-23 10:32:57 +00001794config PARAVIRT
1795 bool "Enable paravirtualization code"
1796 help
1797 This changes the kernel so it can modify itself when it is run
1798 under a hypervisor, potentially improving performance significantly
1799 over full virtualization.
1800
1801config PARAVIRT_TIME_ACCOUNTING
1802 bool "Paravirtual steal time accounting"
1803 select PARAVIRT
1804 default n
1805 help
1806 Select this option to enable fine granularity task steal time
1807 accounting. Time spent executing other tasks in parallel with
1808 the current vCPU is discounted from the vCPU power. To account for
1809 that, there can be a small performance impact.
1810
1811 If in doubt, say N here.
1812
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001813config XEN_DOM0
1814 def_bool y
1815 depends on XEN
1816
1817config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001818 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001819 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001820 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001821 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001822 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001823 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001824 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001825 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001826 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001827 help
1828 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830endmenu
1831
1832menu "Boot options"
1833
Grant Likely9eb8f672011-04-28 14:27:20 -06001834config USE_OF
1835 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001836 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001837 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001838 help
1839 Include support for flattened device tree machine descriptions.
1840
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001841config ATAGS
1842 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1843 default y
1844 help
1845 This is the traditional way of passing data to the kernel at boot
1846 time. If you are solely relying on the flattened device tree (or
1847 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1848 to remove ATAGS support from your kernel binary. If unsure,
1849 leave this to y.
1850
1851config DEPRECATED_PARAM_STRUCT
1852 bool "Provide old way to pass kernel parameters"
1853 depends on ATAGS
1854 help
1855 This was deprecated in 2001 and announced to live on for 5 years.
1856 Some old boot loaders still use this way.
1857
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858# Compressed boot loader in ROM. Yes, we really want to ask about
1859# TEXT and BSS so we preserve their values in the config files.
1860config ZBOOT_ROM_TEXT
1861 hex "Compressed ROM boot loader base address"
1862 default "0"
1863 help
1864 The physical address at which the ROM-able zImage is to be
1865 placed in the target. Platforms which normally make use of
1866 ROM-able zImage formats normally set this to a suitable
1867 value in their defconfig file.
1868
1869 If ZBOOT_ROM is not enabled, this has no effect.
1870
1871config ZBOOT_ROM_BSS
1872 hex "Compressed ROM boot loader BSS address"
1873 default "0"
1874 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001875 The base address of an area of read/write memory in the target
1876 for the ROM-able zImage which must be available while the
1877 decompressor is running. It must be large enough to hold the
1878 entire decompressed kernel plus an additional 128 KiB.
1879 Platforms which normally make use of ROM-able zImage formats
1880 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881
1882 If ZBOOT_ROM is not enabled, this has no effect.
1883
1884config ZBOOT_ROM
1885 bool "Compressed boot loader in ROM/flash"
1886 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001887 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 help
1889 Say Y here if you intend to execute your compressed kernel image
1890 (zImage) directly from ROM or flash. If unsure, say N.
1891
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001892config ARM_APPENDED_DTB
1893 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001894 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001895 help
1896 With this option, the boot code will look for a device tree binary
1897 (DTB) appended to zImage
1898 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1899
1900 This is meant as a backward compatibility convenience for those
1901 systems with a bootloader that can't be upgraded to accommodate
1902 the documented boot protocol using a device tree.
1903
1904 Beware that there is very little in terms of protection against
1905 this option being confused by leftover garbage in memory that might
1906 look like a DTB header after a reboot if no actual DTB is appended
1907 to zImage. Do not leave this option active in a production kernel
1908 if you don't intend to always append a DTB. Proper passing of the
1909 location into r2 of a bootloader provided DTB is always preferable
1910 to this option.
1911
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001912config ARM_ATAG_DTB_COMPAT
1913 bool "Supplement the appended DTB with traditional ATAG information"
1914 depends on ARM_APPENDED_DTB
1915 help
1916 Some old bootloaders can't be updated to a DTB capable one, yet
1917 they provide ATAGs with memory configuration, the ramdisk address,
1918 the kernel cmdline string, etc. Such information is dynamically
1919 provided by the bootloader and can't always be stored in a static
1920 DTB. To allow a device tree enabled kernel to be used with such
1921 bootloaders, this option allows zImage to extract the information
1922 from the ATAG list and store it at run time into the appended DTB.
1923
Genoud Richardd0f34a12012-06-26 16:37:59 +01001924choice
1925 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1926 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1927
1928config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1929 bool "Use bootloader kernel arguments if available"
1930 help
1931 Uses the command-line options passed by the boot loader instead of
1932 the device tree bootargs property. If the boot loader doesn't provide
1933 any, the device tree bootargs property will be used.
1934
1935config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1936 bool "Extend with bootloader kernel arguments"
1937 help
1938 The command-line arguments provided by the boot loader will be
1939 appended to the the device tree bootargs property.
1940
1941endchoice
1942
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943config CMDLINE
1944 string "Default kernel command string"
1945 default ""
1946 help
1947 On some architectures (EBSA110 and CATS), there is currently no way
1948 for the boot loader to pass arguments to the kernel. For these
1949 architectures, you should supply some command-line options at build
1950 time by entering them here. As a minimum, you should specify the
1951 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1952
Victor Boivie4394c122011-05-04 17:07:55 +01001953choice
1954 prompt "Kernel command line type" if CMDLINE != ""
1955 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001956 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001957
1958config CMDLINE_FROM_BOOTLOADER
1959 bool "Use bootloader kernel arguments if available"
1960 help
1961 Uses the command-line options passed by the boot loader. If
1962 the boot loader doesn't provide any, the default kernel command
1963 string provided in CMDLINE will be used.
1964
1965config CMDLINE_EXTEND
1966 bool "Extend bootloader kernel arguments"
1967 help
1968 The command-line arguments provided by the boot loader will be
1969 appended to the default kernel command string.
1970
Alexander Holler92d20402010-02-16 19:04:53 +01001971config CMDLINE_FORCE
1972 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001973 help
1974 Always use the default kernel command string, even if the boot
1975 loader passes other arguments to the kernel.
1976 This is useful if you cannot or don't want to change the
1977 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001978endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001979
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980config XIP_KERNEL
1981 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001982 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 help
1984 Execute-In-Place allows the kernel to run from non-volatile storage
1985 directly addressable by the CPU, such as NOR flash. This saves RAM
1986 space since the text section of the kernel is not loaded from flash
1987 to RAM. Read-write sections, such as the data section and stack,
1988 are still copied to RAM. The XIP kernel is not compressed since
1989 it has to run directly from flash, so it will take more space to
1990 store it. The flash address used to link the kernel object files,
1991 and for storing it, is configuration dependent. Therefore, if you
1992 say Y here, you must know the proper physical address where to
1993 store the kernel image depending on your own flash memory usage.
1994
1995 Also note that the make target becomes "make xipImage" rather than
1996 "make zImage" or "make Image". The final kernel binary to put in
1997 ROM memory will be arch/arm/boot/xipImage.
1998
1999 If unsure, say N.
2000
2001config XIP_PHYS_ADDR
2002 hex "XIP Kernel Physical Location"
2003 depends on XIP_KERNEL
2004 default "0x00080000"
2005 help
2006 This is the physical address in your flash memory the kernel will
2007 be linked for and stored to. This address is dependent on your
2008 own flash usage.
2009
Richard Purdiec587e4a2007-02-06 21:29:00 +01002010config KEXEC
2011 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002012 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002013 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002014 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002015 help
2016 kexec is a system call that implements the ability to shutdown your
2017 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002018 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002019 you can start any kernel with it, not just Linux.
2020
2021 It is an ongoing process to be certain the hardware in a machine
2022 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002023 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002024
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002025config ATAGS_PROC
2026 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002027 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002028 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002029 help
2030 Should the atags used to boot the kernel be exported in an "atags"
2031 file in procfs. Useful with kexec.
2032
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002033config CRASH_DUMP
2034 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002035 help
2036 Generate crash dump after being started by kexec. This should
2037 be normally only set in special crash dump kernels which are
2038 loaded in the main kernel with kexec-tools into a specially
2039 reserved region and then later executed after a crash by
2040 kdump/kexec. The crash dump kernel must be compiled to a
2041 memory address not used by the main kernel
2042
2043 For more details see Documentation/kdump/kdump.txt
2044
Eric Miaoe69edc792010-07-05 15:56:50 +02002045config AUTO_ZRELADDR
2046 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002047 help
2048 ZRELADDR is the physical address where the decompressed kernel
2049 image will be placed. If AUTO_ZRELADDR is selected, the address
2050 will be determined at run-time by masking the current IP with
2051 0xf8000000. This assumes the zImage being placed in the first 128MB
2052 from start of memory.
2053
Roy Franz81a0bc32015-09-23 20:17:54 -07002054config EFI_STUB
2055 bool
2056
2057config EFI
2058 bool "UEFI runtime support"
2059 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2060 select UCS2_STRING
2061 select EFI_PARAMS_FROM_FDT
2062 select EFI_STUB
2063 select EFI_ARMSTUB
2064 select EFI_RUNTIME_WRAPPERS
2065 ---help---
2066 This option provides support for runtime services provided
2067 by UEFI firmware (such as non-volatile variables, realtime
2068 clock, and platform reset). A UEFI stub is also provided to
2069 allow the kernel to be booted as an EFI application. This
2070 is only useful for kernels that may run on systems that have
2071 UEFI firmware.
2072
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073endmenu
2074
Russell Kingac9d7ef2008-08-18 17:26:00 +01002075menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078
Russell Kingac9d7ef2008-08-18 17:26:00 +01002079source "drivers/cpuidle/Kconfig"
2080
2081endmenu
2082
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083menu "Floating point emulation"
2084
2085comment "At least one emulation must be selected"
2086
2087config FPE_NWFPE
2088 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002089 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 ---help---
2091 Say Y to include the NWFPE floating point emulator in the kernel.
2092 This is necessary to run most binaries. Linux does not currently
2093 support floating point hardware so you need to say Y here even if
2094 your machine has an FPA or floating point co-processor podule.
2095
2096 You may say N here if you are going to load the Acorn FPEmulator
2097 early in the bootup.
2098
2099config FPE_NWFPE_XP
2100 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002101 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 help
2103 Say Y to include 80-bit support in the kernel floating-point
2104 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2105 Note that gcc does not generate 80-bit operations by default,
2106 so in most cases this option only enlarges the size of the
2107 floating point emulator without any good reason.
2108
2109 You almost surely want to say N here.
2110
2111config FPE_FASTFPE
2112 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002113 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 ---help---
2115 Say Y here to include the FAST floating point emulator in the kernel.
2116 This is an experimental much faster emulator which now also has full
2117 precision for the mantissa. It does not support any exceptions.
2118 It is very simple, and approximately 3-6 times faster than NWFPE.
2119
2120 It should be sufficient for most programs. It may be not suitable
2121 for scientific calculations, but you have to check this for yourself.
2122 If you do not feel you need a faster FP emulation you should better
2123 choose NWFPE.
2124
2125config VFP
2126 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002127 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 help
2129 Say Y to include VFP support code in the kernel. This is needed
2130 if your hardware includes a VFP unit.
2131
2132 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2133 release notes and additional status information.
2134
2135 Say N if your target does not have VFP hardware.
2136
Catalin Marinas25ebee02007-09-25 15:22:24 +01002137config VFPv3
2138 bool
2139 depends on VFP
2140 default y if CPU_V7
2141
Catalin Marinasb5872db2008-01-10 19:16:17 +01002142config NEON
2143 bool "Advanced SIMD (NEON) Extension support"
2144 depends on VFPv3 && CPU_V7
2145 help
2146 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2147 Extension.
2148
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002149config KERNEL_MODE_NEON
2150 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002151 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002152 help
2153 Say Y to include support for NEON in kernel mode.
2154
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155endmenu
2156
2157menu "Userspace binary formats"
2158
2159source "fs/Kconfig.binfmt"
2160
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161endmenu
2162
2163menu "Power management options"
2164
Russell Kingeceab4a2005-11-15 11:31:41 +00002165source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166
Johannes Bergf4cb5702007-12-08 02:14:00 +01002167config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002168 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002169 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002170 def_bool y
2171
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002172config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002173 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002174 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002175
Sebastian Capella603fb422014-03-25 01:20:29 +01002176config ARCH_HIBERNATION_POSSIBLE
2177 bool
2178 depends on MMU
2179 default y if ARCH_SUSPEND_POSSIBLE
2180
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181endmenu
2182
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002183source "net/Kconfig"
2184
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002185source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186
Kumar Gala916f7432015-02-26 15:49:09 -06002187source "drivers/firmware/Kconfig"
2188
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189source "fs/Kconfig"
2190
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191source "arch/arm/Kconfig.debug"
2192
2193source "security/Kconfig"
2194
2195source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002196if CRYPTO
2197source "arch/arm/crypto/Kconfig"
2198endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
2200source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002201
2202source "arch/arm/kvm/Kconfig"