blob: ff353d7c3fdf57c1ceb4e08e7cd787f92d662bd5 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
Suresh Reddy5eeff632014-01-06 13:02:24 +0530144 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
145 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
146 complete(&adapter->et_cmd_compl);
147 return 0;
148 }
149
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000150 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
151 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
152 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700153 adapter->flash_status = compl_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530154 complete(&adapter->et_cmd_compl);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700155 }
156
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
159 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
160 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000161 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000162 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700163 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000164 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
165 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000166 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000167 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168 adapter->drv_stats.be_on_die_temperature =
169 resp->on_die_temperature;
170 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000171 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000172 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000173 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000174
Sathya Perla2b3f2912011-06-29 23:32:56 +0000175 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
176 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
177 goto done;
178
179 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000181 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000182 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 } else {
184 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
185 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000186 dev_err(&adapter->pdev->dev,
187 "opcode %d-%d failed:status %d-%d\n",
188 opcode, subsystem, compl_status, extd_status);
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500189
190 if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
191 return extd_status;
Sathya Perla2b3f2912011-06-29 23:32:56 +0000192 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000193 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000194done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700195 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196}
197
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000198/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000199static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000200 struct be_async_event_link_state *evt)
201{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000202 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000203 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000204
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530205 /* On BEx the FW does not send a separate link status
206 * notification for physical and logical link.
207 * On other chips just process the logical link
208 * status notification
209 */
210 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000211 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
212 return;
213
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000214 /* For the initial link status do not rely on the ASYNC event as
215 * it may not be received in some cases.
216 */
217 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530218 be_link_status_update(adapter,
219 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000220}
221
Somnath Koturcc4ce022010-10-21 07:11:14 -0700222/* Grp5 CoS Priority evt */
223static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
224 struct be_async_event_grp5_cos_priority *evt)
225{
226 if (evt->valid) {
227 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000228 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700229 adapter->recommended_prio =
230 evt->reco_default_priority << VLAN_PRIO_SHIFT;
231 }
232}
233
Sathya Perla323ff712012-09-28 04:39:43 +0000234/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700235static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
236 struct be_async_event_grp5_qos_link_speed *evt)
237{
Sathya Perla323ff712012-09-28 04:39:43 +0000238 if (adapter->phy.link_speed >= 0 &&
239 evt->physical_port == adapter->port_num)
240 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700241}
242
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000243/*Grp5 PVID evt*/
244static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
245 struct be_async_event_grp5_pvid_state *evt)
246{
247 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700248 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000249 else
250 adapter->pvid = 0;
251}
252
Somnath Koturcc4ce022010-10-21 07:11:14 -0700253static void be_async_grp5_evt_process(struct be_adapter *adapter,
254 u32 trailer, struct be_mcc_compl *evt)
255{
256 u8 event_type = 0;
257
258 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
259 ASYNC_TRAILER_EVENT_TYPE_MASK;
260
261 switch (event_type) {
262 case ASYNC_EVENT_COS_PRIORITY:
263 be_async_grp5_cos_priority_process(adapter,
264 (struct be_async_event_grp5_cos_priority *)evt);
265 break;
266 case ASYNC_EVENT_QOS_SPEED:
267 be_async_grp5_qos_speed_process(adapter,
268 (struct be_async_event_grp5_qos_link_speed *)evt);
269 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000270 case ASYNC_EVENT_PVID_STATE:
271 be_async_grp5_pvid_state_process(adapter,
272 (struct be_async_event_grp5_pvid_state *)evt);
273 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700274 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530275 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
276 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700277 break;
278 }
279}
280
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000281static void be_async_dbg_evt_process(struct be_adapter *adapter,
282 u32 trailer, struct be_mcc_compl *cmp)
283{
284 u8 event_type = 0;
285 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
286
287 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
288 ASYNC_TRAILER_EVENT_TYPE_MASK;
289
290 switch (event_type) {
291 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
292 if (evt->valid)
293 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
294 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
295 break;
296 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530297 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
298 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000299 break;
300 }
301}
302
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000303static inline bool is_link_state_evt(u32 trailer)
304{
Eric Dumazet807540b2010-09-23 05:40:09 +0000305 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000306 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000307 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000308}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000309
Somnath Koturcc4ce022010-10-21 07:11:14 -0700310static inline bool is_grp5_evt(u32 trailer)
311{
312 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
313 ASYNC_TRAILER_EVENT_CODE_MASK) ==
314 ASYNC_EVENT_CODE_GRP_5);
315}
316
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000317static inline bool is_dbg_evt(u32 trailer)
318{
319 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
320 ASYNC_TRAILER_EVENT_CODE_MASK) ==
321 ASYNC_EVENT_CODE_QNQ);
322}
323
Sathya Perlaefd2e402009-07-27 22:53:10 +0000324static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000325{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000326 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000327 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000328
329 if (be_mcc_compl_is_new(compl)) {
330 queue_tail_inc(mcc_cq);
331 return compl;
332 }
333 return NULL;
334}
335
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000336void be_async_mcc_enable(struct be_adapter *adapter)
337{
338 spin_lock_bh(&adapter->mcc_cq_lock);
339
340 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
341 adapter->mcc_obj.rearm_cq = true;
342
343 spin_unlock_bh(&adapter->mcc_cq_lock);
344}
345
346void be_async_mcc_disable(struct be_adapter *adapter)
347{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000348 spin_lock_bh(&adapter->mcc_cq_lock);
349
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000350 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000351 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
352
353 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000354}
355
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000356int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000357{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000358 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000359 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000360 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000361
Amerigo Wang072a9c42012-08-24 21:41:11 +0000362 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000363 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000364 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
365 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000366 if (is_link_state_evt(compl->flags))
367 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000368 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700369 else if (is_grp5_evt(compl->flags))
370 be_async_grp5_evt_process(adapter,
371 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000372 else if (is_dbg_evt(compl->flags))
373 be_async_dbg_evt_process(adapter,
374 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700375 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000376 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000377 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000378 }
379 be_mcc_compl_use(compl);
380 num++;
381 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700382
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000383 if (num)
384 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
385
Amerigo Wang072a9c42012-08-24 21:41:11 +0000386 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000387 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000388}
389
Sathya Perla6ac7b682009-06-18 00:05:54 +0000390/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700391static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000392{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700393#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000394 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800395 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700396
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800397 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000398 if (be_error(adapter))
399 return -EIO;
400
Amerigo Wang072a9c42012-08-24 21:41:11 +0000401 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000402 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000403 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800404
405 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000406 break;
407 udelay(100);
408 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700409 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000410 dev_err(&adapter->pdev->dev, "FW not responding\n");
411 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000412 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700413 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800414 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000415}
416
417/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700418static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000419{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000420 int status;
421 struct be_mcc_wrb *wrb;
422 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
423 u16 index = mcc_obj->q.head;
424 struct be_cmd_resp_hdr *resp;
425
426 index_dec(&index, mcc_obj->q.len);
427 wrb = queue_index_node(&mcc_obj->q, index);
428
429 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
430
Sathya Perla8788fdc2009-07-27 22:52:03 +0000431 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000432
433 status = be_mcc_wait_compl(adapter);
434 if (status == -EIO)
435 goto out;
436
437 status = resp->status;
438out:
439 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000440}
441
Sathya Perla5f0b8492009-07-27 22:52:56 +0000442static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700443{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000444 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700445 u32 ready;
446
447 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000448 if (be_error(adapter))
449 return -EIO;
450
Sathya Perlacf588472010-02-14 21:22:01 +0000451 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000452 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000453 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000454
455 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700456 if (ready)
457 break;
458
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000459 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000460 dev_err(&adapter->pdev->dev, "FW not responding\n");
461 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000462 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700463 return -1;
464 }
465
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000466 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000467 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700468 } while (true);
469
470 return 0;
471}
472
473/*
474 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000475 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700476 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700477static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700478{
479 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700480 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000481 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
482 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700483 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000484 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485
Sathya Perlacf588472010-02-14 21:22:01 +0000486 /* wait for ready to be set */
487 status = be_mbox_db_ready_wait(adapter, db);
488 if (status != 0)
489 return status;
490
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491 val |= MPU_MAILBOX_DB_HI_MASK;
492 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
493 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
494 iowrite32(val, db);
495
496 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000497 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700498 if (status != 0)
499 return status;
500
501 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
503 val |= (u32)(mbox_mem->dma >> 4) << 2;
504 iowrite32(val, db);
505
Sathya Perla5f0b8492009-07-27 22:52:56 +0000506 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700507 if (status != 0)
508 return status;
509
Sathya Perla5fb379e2009-06-18 00:02:59 +0000510 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000511 if (be_mcc_compl_is_new(compl)) {
512 status = be_mcc_compl_process(adapter, &mbox->compl);
513 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000514 if (status)
515 return status;
516 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000517 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700518 return -1;
519 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000520 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700521}
522
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000523static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700524{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000525 u32 sem;
526
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000527 if (BEx_chip(adapter))
528 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700529 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000530 pci_read_config_dword(adapter->pdev,
531 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
532
533 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700534}
535
Gavin Shan87f20c22013-10-29 17:30:57 +0800536static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000537{
538#define SLIPORT_READY_TIMEOUT 30
539 u32 sliport_status;
540 int status = 0, i;
541
542 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
543 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
544 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
545 break;
546
547 msleep(1000);
548 }
549
550 if (i == SLIPORT_READY_TIMEOUT)
551 status = -1;
552
553 return status;
554}
555
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000556static bool lancer_provisioning_error(struct be_adapter *adapter)
557{
558 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
559 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
560 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
561 sliport_err1 = ioread32(adapter->db +
562 SLIPORT_ERROR1_OFFSET);
563 sliport_err2 = ioread32(adapter->db +
564 SLIPORT_ERROR2_OFFSET);
565
566 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
567 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
568 return true;
569 }
570 return false;
571}
572
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000573int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
574{
575 int status;
576 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000577 bool resource_error;
578
579 resource_error = lancer_provisioning_error(adapter);
580 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000581 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000582
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000583 status = lancer_wait_ready(adapter);
584 if (!status) {
585 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
586 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
587 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
588 if (err && reset_needed) {
589 iowrite32(SLI_PORT_CONTROL_IP_MASK,
590 adapter->db + SLIPORT_CONTROL_OFFSET);
591
592 /* check adapter has corrected the error */
593 status = lancer_wait_ready(adapter);
594 sliport_status = ioread32(adapter->db +
595 SLIPORT_STATUS_OFFSET);
596 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
597 SLIPORT_STATUS_RN_MASK);
598 if (status || sliport_status)
599 status = -1;
600 } else if (err || reset_needed) {
601 status = -1;
602 }
603 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000604 /* Stop error recovery if error is not recoverable.
605 * No resource error is temporary errors and will go away
606 * when PF provisions resources.
607 */
608 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000609 if (resource_error)
610 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000611
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000612 return status;
613}
614
615int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700616{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000617 u16 stage;
618 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000619 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700620
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000621 if (lancer_chip(adapter)) {
622 status = lancer_wait_ready(adapter);
623 return status;
624 }
625
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000626 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000627 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000628 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000629 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000630
631 dev_info(dev, "Waiting for POST, %ds elapsed\n",
632 timeout);
633 if (msleep_interruptible(2000)) {
634 dev_err(dev, "Waiting for POST aborted\n");
635 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000636 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000637 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000638 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700639
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000640 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000641 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700642}
643
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700644
645static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
646{
647 return &wrb->payload.sgl[0];
648}
649
Sathya Perlabea50982013-08-27 16:57:33 +0530650static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
651 unsigned long addr)
652{
653 wrb->tag0 = addr & 0xFFFFFFFF;
654 wrb->tag1 = upper_32_bits(addr);
655}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700656
657/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000658/* mem will be NULL for embedded commands */
659static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
660 u8 subsystem, u8 opcode, int cmd_len,
661 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700662{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000663 struct be_sge *sge;
664
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700665 req_hdr->opcode = opcode;
666 req_hdr->subsystem = subsystem;
667 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000668 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530669 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000670 wrb->payload_length = cmd_len;
671 if (mem) {
672 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
673 MCC_WRB_SGE_CNT_SHIFT;
674 sge = nonembedded_sgl(wrb);
675 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
676 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
677 sge->len = cpu_to_le32(mem->size);
678 } else
679 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
680 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681}
682
683static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
684 struct be_dma_mem *mem)
685{
686 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
687 u64 dma = (u64)mem->dma;
688
689 for (i = 0; i < buf_pages; i++) {
690 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
691 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
692 dma += PAGE_SIZE_4K;
693 }
694}
695
Sathya Perlab31c50a2009-09-17 10:30:13 -0700696static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700697{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700698 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
699 struct be_mcc_wrb *wrb
700 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
701 memset(wrb, 0, sizeof(*wrb));
702 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703}
704
Sathya Perlab31c50a2009-09-17 10:30:13 -0700705static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000706{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700707 struct be_queue_info *mccq = &adapter->mcc_obj.q;
708 struct be_mcc_wrb *wrb;
709
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000710 if (!mccq->created)
711 return NULL;
712
Vasundhara Volam4d277122013-04-21 23:28:15 +0000713 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000714 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000715
Sathya Perlab31c50a2009-09-17 10:30:13 -0700716 wrb = queue_head_node(mccq);
717 queue_head_inc(mccq);
718 atomic_inc(&mccq->used);
719 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000720 return wrb;
721}
722
Sathya Perlabea50982013-08-27 16:57:33 +0530723static bool use_mcc(struct be_adapter *adapter)
724{
725 return adapter->mcc_obj.q.created;
726}
727
728/* Must be used only in process context */
729static int be_cmd_lock(struct be_adapter *adapter)
730{
731 if (use_mcc(adapter)) {
732 spin_lock_bh(&adapter->mcc_lock);
733 return 0;
734 } else {
735 return mutex_lock_interruptible(&adapter->mbox_lock);
736 }
737}
738
739/* Must be used only in process context */
740static void be_cmd_unlock(struct be_adapter *adapter)
741{
742 if (use_mcc(adapter))
743 spin_unlock_bh(&adapter->mcc_lock);
744 else
745 return mutex_unlock(&adapter->mbox_lock);
746}
747
748static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
749 struct be_mcc_wrb *wrb)
750{
751 struct be_mcc_wrb *dest_wrb;
752
753 if (use_mcc(adapter)) {
754 dest_wrb = wrb_from_mccq(adapter);
755 if (!dest_wrb)
756 return NULL;
757 } else {
758 dest_wrb = wrb_from_mbox(adapter);
759 }
760
761 memcpy(dest_wrb, wrb, sizeof(*wrb));
762 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
763 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
764
765 return dest_wrb;
766}
767
768/* Must be used only in process context */
769static int be_cmd_notify_wait(struct be_adapter *adapter,
770 struct be_mcc_wrb *wrb)
771{
772 struct be_mcc_wrb *dest_wrb;
773 int status;
774
775 status = be_cmd_lock(adapter);
776 if (status)
777 return status;
778
779 dest_wrb = be_cmd_copy(adapter, wrb);
780 if (!dest_wrb)
781 return -EBUSY;
782
783 if (use_mcc(adapter))
784 status = be_mcc_notify_wait(adapter);
785 else
786 status = be_mbox_notify_wait(adapter);
787
788 if (!status)
789 memcpy(wrb, dest_wrb, sizeof(*wrb));
790
791 be_cmd_unlock(adapter);
792 return status;
793}
794
Sathya Perla2243e2e2009-11-22 22:02:03 +0000795/* Tell fw we're about to start firing cmds by writing a
796 * special pattern across the wrb hdr; uses mbox
797 */
798int be_cmd_fw_init(struct be_adapter *adapter)
799{
800 u8 *wrb;
801 int status;
802
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000803 if (lancer_chip(adapter))
804 return 0;
805
Ivan Vecera29849612010-12-14 05:43:19 +0000806 if (mutex_lock_interruptible(&adapter->mbox_lock))
807 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000808
809 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000810 *wrb++ = 0xFF;
811 *wrb++ = 0x12;
812 *wrb++ = 0x34;
813 *wrb++ = 0xFF;
814 *wrb++ = 0xFF;
815 *wrb++ = 0x56;
816 *wrb++ = 0x78;
817 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000818
819 status = be_mbox_notify_wait(adapter);
820
Ivan Vecera29849612010-12-14 05:43:19 +0000821 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000822 return status;
823}
824
825/* Tell fw we're done with firing cmds by writing a
826 * special pattern across the wrb hdr; uses mbox
827 */
828int be_cmd_fw_clean(struct be_adapter *adapter)
829{
830 u8 *wrb;
831 int status;
832
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000833 if (lancer_chip(adapter))
834 return 0;
835
Ivan Vecera29849612010-12-14 05:43:19 +0000836 if (mutex_lock_interruptible(&adapter->mbox_lock))
837 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000838
839 wrb = (u8 *)wrb_from_mbox(adapter);
840 *wrb++ = 0xFF;
841 *wrb++ = 0xAA;
842 *wrb++ = 0xBB;
843 *wrb++ = 0xFF;
844 *wrb++ = 0xFF;
845 *wrb++ = 0xCC;
846 *wrb++ = 0xDD;
847 *wrb = 0xFF;
848
849 status = be_mbox_notify_wait(adapter);
850
Ivan Vecera29849612010-12-14 05:43:19 +0000851 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000852 return status;
853}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000854
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530855int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700856{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700857 struct be_mcc_wrb *wrb;
858 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530859 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
860 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700861
Ivan Vecera29849612010-12-14 05:43:19 +0000862 if (mutex_lock_interruptible(&adapter->mbox_lock))
863 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700864
865 wrb = wrb_from_mbox(adapter);
866 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867
Somnath Kotur106df1e2011-10-27 07:12:13 +0000868 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
869 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530871 /* Support for EQ_CREATEv2 available only SH-R onwards */
872 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
873 ver = 2;
874
875 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700876 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
877
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
879 /* 4byte eqe*/
880 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
881 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530882 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 be_dws_cpu_to_le(req->context, sizeof(req->context));
884
885 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
886
Sathya Perlab31c50a2009-09-17 10:30:13 -0700887 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700888 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700889 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530890 eqo->q.id = le16_to_cpu(resp->eq_id);
891 eqo->msix_idx =
892 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
893 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895
Ivan Vecera29849612010-12-14 05:43:19 +0000896 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700897 return status;
898}
899
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000900/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000901int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000902 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700903{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 struct be_mcc_wrb *wrb;
905 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700906 int status;
907
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000908 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700909
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000910 wrb = wrb_from_mccq(adapter);
911 if (!wrb) {
912 status = -EBUSY;
913 goto err;
914 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700915 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700916
Somnath Kotur106df1e2011-10-27 07:12:13 +0000917 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
918 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000919 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920 if (permanent) {
921 req->permanent = 1;
922 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700923 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000924 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700925 req->permanent = 0;
926 }
927
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000928 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700929 if (!status) {
930 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700932 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000934err:
935 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700936 return status;
937}
938
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000940int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000941 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700942{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700943 struct be_mcc_wrb *wrb;
944 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700945 int status;
946
Sathya Perlab31c50a2009-09-17 10:30:13 -0700947 spin_lock_bh(&adapter->mcc_lock);
948
949 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000950 if (!wrb) {
951 status = -EBUSY;
952 goto err;
953 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700954 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955
Somnath Kotur106df1e2011-10-27 07:12:13 +0000956 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
957 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958
Ajit Khapardef8617e02011-02-11 13:36:37 +0000959 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960 req->if_id = cpu_to_le32(if_id);
961 memcpy(req->mac_address, mac_addr, ETH_ALEN);
962
Sathya Perlab31c50a2009-09-17 10:30:13 -0700963 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700964 if (!status) {
965 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
966 *pmac_id = le32_to_cpu(resp->pmac_id);
967 }
968
Sathya Perla713d03942009-11-22 22:02:45 +0000969err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000971
972 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
973 status = -EPERM;
974
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700975 return status;
976}
977
Sathya Perlab31c50a2009-09-17 10:30:13 -0700978/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000979int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700980{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981 struct be_mcc_wrb *wrb;
982 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700983 int status;
984
Sathya Perla30128032011-11-10 19:17:57 +0000985 if (pmac_id == -1)
986 return 0;
987
Sathya Perlab31c50a2009-09-17 10:30:13 -0700988 spin_lock_bh(&adapter->mcc_lock);
989
990 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000991 if (!wrb) {
992 status = -EBUSY;
993 goto err;
994 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700995 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996
Somnath Kotur106df1e2011-10-27 07:12:13 +0000997 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
998 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700999
Ajit Khapardef8617e02011-02-11 13:36:37 +00001000 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001 req->if_id = cpu_to_le32(if_id);
1002 req->pmac_id = cpu_to_le32(pmac_id);
1003
Sathya Perlab31c50a2009-09-17 10:30:13 -07001004 status = be_mcc_notify_wait(adapter);
1005
Sathya Perla713d03942009-11-22 22:02:45 +00001006err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001007 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001008 return status;
1009}
1010
Sathya Perlab31c50a2009-09-17 10:30:13 -07001011/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001012int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1013 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001015 struct be_mcc_wrb *wrb;
1016 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001018 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019 int status;
1020
Ivan Vecera29849612010-12-14 05:43:19 +00001021 if (mutex_lock_interruptible(&adapter->mbox_lock))
1022 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001023
1024 wrb = wrb_from_mbox(adapter);
1025 req = embedded_payload(wrb);
1026 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001027
Somnath Kotur106df1e2011-10-27 07:12:13 +00001028 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1029 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001030
1031 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001032
1033 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001034 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1035 coalesce_wm);
1036 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1037 ctxt, no_delay);
1038 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1039 __ilog2_u32(cq->len/256));
1040 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001041 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1042 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001043 } else {
1044 req->hdr.version = 2;
1045 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001046
1047 /* coalesce-wm field in this cmd is not relevant to Lancer.
1048 * Lancer uses COMMON_MODIFY_CQ to set this field
1049 */
1050 if (!lancer_chip(adapter))
1051 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1052 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001053 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1054 no_delay);
1055 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1056 __ilog2_u32(cq->len/256));
1057 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1058 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
1059 ctxt, 1);
1060 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
1061 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001062 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1065
1066 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1067
Sathya Perlab31c50a2009-09-17 10:30:13 -07001068 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001069 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071 cq->id = le16_to_cpu(resp->cq_id);
1072 cq->created = true;
1073 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001074
Ivan Vecera29849612010-12-14 05:43:19 +00001075 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001076
1077 return status;
1078}
1079
1080static u32 be_encoded_q_len(int q_len)
1081{
1082 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1083 if (len_encoded == 16)
1084 len_encoded = 0;
1085 return len_encoded;
1086}
1087
Jingoo Han4188e7d2013-08-05 18:02:02 +09001088static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1089 struct be_queue_info *mccq,
1090 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001091{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001092 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001093 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001094 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001096 int status;
1097
Ivan Vecera29849612010-12-14 05:43:19 +00001098 if (mutex_lock_interruptible(&adapter->mbox_lock))
1099 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001100
1101 wrb = wrb_from_mbox(adapter);
1102 req = embedded_payload(wrb);
1103 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001104
Somnath Kotur106df1e2011-10-27 07:12:13 +00001105 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1106 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001107
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001108 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301109 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001110 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1111 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1112 be_encoded_q_len(mccq->len));
1113 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301114 } else {
1115 req->hdr.version = 1;
1116 req->cq_id = cpu_to_le16(cq->id);
1117
1118 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1119 be_encoded_q_len(mccq->len));
1120 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1121 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1122 ctxt, cq->id);
1123 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1124 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001125 }
1126
Somnath Koturcc4ce022010-10-21 07:11:14 -07001127 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001128 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001129 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001130 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1131
1132 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1133
Sathya Perlab31c50a2009-09-17 10:30:13 -07001134 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001135 if (!status) {
1136 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1137 mccq->id = le16_to_cpu(resp->id);
1138 mccq->created = true;
1139 }
Ivan Vecera29849612010-12-14 05:43:19 +00001140 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001141
1142 return status;
1143}
1144
Jingoo Han4188e7d2013-08-05 18:02:02 +09001145static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1146 struct be_queue_info *mccq,
1147 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001148{
1149 struct be_mcc_wrb *wrb;
1150 struct be_cmd_req_mcc_create *req;
1151 struct be_dma_mem *q_mem = &mccq->dma_mem;
1152 void *ctxt;
1153 int status;
1154
1155 if (mutex_lock_interruptible(&adapter->mbox_lock))
1156 return -1;
1157
1158 wrb = wrb_from_mbox(adapter);
1159 req = embedded_payload(wrb);
1160 ctxt = &req->context;
1161
Somnath Kotur106df1e2011-10-27 07:12:13 +00001162 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1163 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001164
1165 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1166
1167 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1168 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1169 be_encoded_q_len(mccq->len));
1170 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1171
1172 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1173
1174 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1175
1176 status = be_mbox_notify_wait(adapter);
1177 if (!status) {
1178 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1179 mccq->id = le16_to_cpu(resp->id);
1180 mccq->created = true;
1181 }
1182
1183 mutex_unlock(&adapter->mbox_lock);
1184 return status;
1185}
1186
1187int be_cmd_mccq_create(struct be_adapter *adapter,
1188 struct be_queue_info *mccq,
1189 struct be_queue_info *cq)
1190{
1191 int status;
1192
1193 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301194 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001195 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1196 "or newer to avoid conflicting priorities between NIC "
1197 "and FCoE traffic");
1198 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1199 }
1200 return status;
1201}
1202
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001203int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001204{
Sathya Perla77071332013-08-27 16:57:34 +05301205 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001206 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001207 struct be_queue_info *txq = &txo->q;
1208 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001209 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001210 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211
Sathya Perla77071332013-08-27 16:57:34 +05301212 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001213 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perla77071332013-08-27 16:57:34 +05301214 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001215
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001216 if (lancer_chip(adapter)) {
1217 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001218 } else if (BEx_chip(adapter)) {
1219 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1220 req->hdr.version = 2;
1221 } else { /* For SH */
1222 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001223 }
1224
Vasundhara Volam81b02652013-10-01 15:59:57 +05301225 if (req->hdr.version > 0)
1226 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001227 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1228 req->ulp_num = BE_ULP1_NUM;
1229 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001230 req->cq_id = cpu_to_le16(cq->id);
1231 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001232 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001233 ver = req->hdr.version;
1234
Sathya Perla77071332013-08-27 16:57:34 +05301235 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001236 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301237 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001238 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001239 if (ver == 2)
1240 txo->db_offset = le32_to_cpu(resp->db_offset);
1241 else
1242 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001243 txq->created = true;
1244 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001245
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001246 return status;
1247}
1248
Sathya Perla482c9e72011-06-29 23:33:17 +00001249/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001250int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001251 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001252 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001254 struct be_mcc_wrb *wrb;
1255 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001256 struct be_dma_mem *q_mem = &rxq->dma_mem;
1257 int status;
1258
Sathya Perla482c9e72011-06-29 23:33:17 +00001259 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001260
Sathya Perla482c9e72011-06-29 23:33:17 +00001261 wrb = wrb_from_mccq(adapter);
1262 if (!wrb) {
1263 status = -EBUSY;
1264 goto err;
1265 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001266 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001267
Somnath Kotur106df1e2011-10-27 07:12:13 +00001268 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1269 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001270
1271 req->cq_id = cpu_to_le16(cq_id);
1272 req->frag_size = fls(frag_size) - 1;
1273 req->num_pages = 2;
1274 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1275 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001276 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001277 req->rss_queue = cpu_to_le32(rss);
1278
Sathya Perla482c9e72011-06-29 23:33:17 +00001279 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280 if (!status) {
1281 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1282 rxq->id = le16_to_cpu(resp->id);
1283 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001284 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001285 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001286
Sathya Perla482c9e72011-06-29 23:33:17 +00001287err:
1288 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001289 return status;
1290}
1291
Sathya Perlab31c50a2009-09-17 10:30:13 -07001292/* Generic destroyer function for all types of queues
1293 * Uses Mbox
1294 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001295int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001296 int queue_type)
1297{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001298 struct be_mcc_wrb *wrb;
1299 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001300 u8 subsys = 0, opcode = 0;
1301 int status;
1302
Ivan Vecera29849612010-12-14 05:43:19 +00001303 if (mutex_lock_interruptible(&adapter->mbox_lock))
1304 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001305
Sathya Perlab31c50a2009-09-17 10:30:13 -07001306 wrb = wrb_from_mbox(adapter);
1307 req = embedded_payload(wrb);
1308
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001309 switch (queue_type) {
1310 case QTYPE_EQ:
1311 subsys = CMD_SUBSYSTEM_COMMON;
1312 opcode = OPCODE_COMMON_EQ_DESTROY;
1313 break;
1314 case QTYPE_CQ:
1315 subsys = CMD_SUBSYSTEM_COMMON;
1316 opcode = OPCODE_COMMON_CQ_DESTROY;
1317 break;
1318 case QTYPE_TXQ:
1319 subsys = CMD_SUBSYSTEM_ETH;
1320 opcode = OPCODE_ETH_TX_DESTROY;
1321 break;
1322 case QTYPE_RXQ:
1323 subsys = CMD_SUBSYSTEM_ETH;
1324 opcode = OPCODE_ETH_RX_DESTROY;
1325 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001326 case QTYPE_MCCQ:
1327 subsys = CMD_SUBSYSTEM_COMMON;
1328 opcode = OPCODE_COMMON_MCC_DESTROY;
1329 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001330 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001331 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001332 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001333
Somnath Kotur106df1e2011-10-27 07:12:13 +00001334 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1335 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001336 req->id = cpu_to_le16(q->id);
1337
Sathya Perlab31c50a2009-09-17 10:30:13 -07001338 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001339 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001340
Ivan Vecera29849612010-12-14 05:43:19 +00001341 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001342 return status;
1343}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001344
Sathya Perla482c9e72011-06-29 23:33:17 +00001345/* Uses MCC */
1346int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1347{
1348 struct be_mcc_wrb *wrb;
1349 struct be_cmd_req_q_destroy *req;
1350 int status;
1351
1352 spin_lock_bh(&adapter->mcc_lock);
1353
1354 wrb = wrb_from_mccq(adapter);
1355 if (!wrb) {
1356 status = -EBUSY;
1357 goto err;
1358 }
1359 req = embedded_payload(wrb);
1360
Somnath Kotur106df1e2011-10-27 07:12:13 +00001361 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1362 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001363 req->id = cpu_to_le16(q->id);
1364
1365 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001366 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001367
1368err:
1369 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001370 return status;
1371}
1372
Sathya Perlab31c50a2009-09-17 10:30:13 -07001373/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301374 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001375 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001376int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001377 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001378{
Sathya Perlabea50982013-08-27 16:57:33 +05301379 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001380 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381 int status;
1382
Sathya Perlabea50982013-08-27 16:57:33 +05301383 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001384 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabea50982013-08-27 16:57:33 +05301385 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001386 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001387 req->capability_flags = cpu_to_le32(cap_flags);
1388 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001389 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001390
Sathya Perlabea50982013-08-27 16:57:33 +05301391 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001392 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301393 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001394 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301395
1396 /* Hack to retrieve VF's pmac-id on BE3 */
1397 if (BE3_chip(adapter) && !be_physfn(adapter))
1398 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001399 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400 return status;
1401}
1402
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001403/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001404int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001405{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001406 struct be_mcc_wrb *wrb;
1407 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001408 int status;
1409
Sathya Perla30128032011-11-10 19:17:57 +00001410 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001411 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001412
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001413 spin_lock_bh(&adapter->mcc_lock);
1414
1415 wrb = wrb_from_mccq(adapter);
1416 if (!wrb) {
1417 status = -EBUSY;
1418 goto err;
1419 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001420 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001421
Somnath Kotur106df1e2011-10-27 07:12:13 +00001422 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1423 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001424 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001425 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001426
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001427 status = be_mcc_notify_wait(adapter);
1428err:
1429 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001430 return status;
1431}
1432
1433/* Get stats is a non embedded command: the request is not embedded inside
1434 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001435 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001436 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001437int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001440 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001441 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442
Sathya Perlab31c50a2009-09-17 10:30:13 -07001443 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001444
Sathya Perlab31c50a2009-09-17 10:30:13 -07001445 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001446 if (!wrb) {
1447 status = -EBUSY;
1448 goto err;
1449 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001450 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001451
Somnath Kotur106df1e2011-10-27 07:12:13 +00001452 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1453 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001454
Sathya Perlaca34fe32012-11-06 17:48:56 +00001455 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001456 if (BE2_chip(adapter))
1457 hdr->version = 0;
1458 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001459 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001460 else
1461 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001462
Sathya Perlab31c50a2009-09-17 10:30:13 -07001463 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001464 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001465
Sathya Perla713d03942009-11-22 22:02:45 +00001466err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001467 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001468 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001469}
1470
Selvin Xavier005d5692011-05-16 07:36:35 +00001471/* Lancer Stats */
1472int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1473 struct be_dma_mem *nonemb_cmd)
1474{
1475
1476 struct be_mcc_wrb *wrb;
1477 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001478 int status = 0;
1479
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001480 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1481 CMD_SUBSYSTEM_ETH))
1482 return -EPERM;
1483
Selvin Xavier005d5692011-05-16 07:36:35 +00001484 spin_lock_bh(&adapter->mcc_lock);
1485
1486 wrb = wrb_from_mccq(adapter);
1487 if (!wrb) {
1488 status = -EBUSY;
1489 goto err;
1490 }
1491 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001492
Somnath Kotur106df1e2011-10-27 07:12:13 +00001493 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1494 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1495 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001496
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001497 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001498 req->cmd_params.params.reset_stats = 0;
1499
Selvin Xavier005d5692011-05-16 07:36:35 +00001500 be_mcc_notify(adapter);
1501 adapter->stats_cmd_sent = true;
1502
1503err:
1504 spin_unlock_bh(&adapter->mcc_lock);
1505 return status;
1506}
1507
Sathya Perla323ff712012-09-28 04:39:43 +00001508static int be_mac_to_link_speed(int mac_speed)
1509{
1510 switch (mac_speed) {
1511 case PHY_LINK_SPEED_ZERO:
1512 return 0;
1513 case PHY_LINK_SPEED_10MBPS:
1514 return 10;
1515 case PHY_LINK_SPEED_100MBPS:
1516 return 100;
1517 case PHY_LINK_SPEED_1GBPS:
1518 return 1000;
1519 case PHY_LINK_SPEED_10GBPS:
1520 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301521 case PHY_LINK_SPEED_20GBPS:
1522 return 20000;
1523 case PHY_LINK_SPEED_25GBPS:
1524 return 25000;
1525 case PHY_LINK_SPEED_40GBPS:
1526 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001527 }
1528 return 0;
1529}
1530
1531/* Uses synchronous mcc
1532 * Returns link_speed in Mbps
1533 */
1534int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1535 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001536{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001537 struct be_mcc_wrb *wrb;
1538 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001539 int status;
1540
Sathya Perlab31c50a2009-09-17 10:30:13 -07001541 spin_lock_bh(&adapter->mcc_lock);
1542
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001543 if (link_status)
1544 *link_status = LINK_DOWN;
1545
Sathya Perlab31c50a2009-09-17 10:30:13 -07001546 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001547 if (!wrb) {
1548 status = -EBUSY;
1549 goto err;
1550 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001551 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001552
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001553 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1554 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1555
Sathya Perlaca34fe32012-11-06 17:48:56 +00001556 /* version 1 of the cmd is not supported only by BE2 */
1557 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001558 req->hdr.version = 1;
1559
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001560 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001561
Sathya Perlab31c50a2009-09-17 10:30:13 -07001562 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001563 if (!status) {
1564 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001565 if (link_speed) {
1566 *link_speed = resp->link_speed ?
1567 le16_to_cpu(resp->link_speed) * 10 :
1568 be_mac_to_link_speed(resp->mac_speed);
1569
1570 if (!resp->logical_link_status)
1571 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001572 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001573 if (link_status)
1574 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001575 }
1576
Sathya Perla713d03942009-11-22 22:02:45 +00001577err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001578 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001579 return status;
1580}
1581
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001582/* Uses synchronous mcc */
1583int be_cmd_get_die_temperature(struct be_adapter *adapter)
1584{
1585 struct be_mcc_wrb *wrb;
1586 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301587 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001588
1589 spin_lock_bh(&adapter->mcc_lock);
1590
1591 wrb = wrb_from_mccq(adapter);
1592 if (!wrb) {
1593 status = -EBUSY;
1594 goto err;
1595 }
1596 req = embedded_payload(wrb);
1597
Somnath Kotur106df1e2011-10-27 07:12:13 +00001598 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1599 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1600 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001601
Somnath Kotur3de09452011-09-30 07:25:05 +00001602 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001603
1604err:
1605 spin_unlock_bh(&adapter->mcc_lock);
1606 return status;
1607}
1608
Somnath Kotur311fddc2011-03-16 21:22:43 +00001609/* Uses synchronous mcc */
1610int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1611{
1612 struct be_mcc_wrb *wrb;
1613 struct be_cmd_req_get_fat *req;
1614 int status;
1615
1616 spin_lock_bh(&adapter->mcc_lock);
1617
1618 wrb = wrb_from_mccq(adapter);
1619 if (!wrb) {
1620 status = -EBUSY;
1621 goto err;
1622 }
1623 req = embedded_payload(wrb);
1624
Somnath Kotur106df1e2011-10-27 07:12:13 +00001625 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1626 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001627 req->fat_operation = cpu_to_le32(QUERY_FAT);
1628 status = be_mcc_notify_wait(adapter);
1629 if (!status) {
1630 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1631 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001632 *log_size = le32_to_cpu(resp->log_size) -
1633 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001634 }
1635err:
1636 spin_unlock_bh(&adapter->mcc_lock);
1637 return status;
1638}
1639
1640void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1641{
1642 struct be_dma_mem get_fat_cmd;
1643 struct be_mcc_wrb *wrb;
1644 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001645 u32 offset = 0, total_size, buf_size,
1646 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001647 int status;
1648
1649 if (buf_len == 0)
1650 return;
1651
1652 total_size = buf_len;
1653
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001654 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1655 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1656 get_fat_cmd.size,
1657 &get_fat_cmd.dma);
1658 if (!get_fat_cmd.va) {
1659 status = -ENOMEM;
1660 dev_err(&adapter->pdev->dev,
1661 "Memory allocation failure while retrieving FAT data\n");
1662 return;
1663 }
1664
Somnath Kotur311fddc2011-03-16 21:22:43 +00001665 spin_lock_bh(&adapter->mcc_lock);
1666
Somnath Kotur311fddc2011-03-16 21:22:43 +00001667 while (total_size) {
1668 buf_size = min(total_size, (u32)60*1024);
1669 total_size -= buf_size;
1670
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001671 wrb = wrb_from_mccq(adapter);
1672 if (!wrb) {
1673 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001674 goto err;
1675 }
1676 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001677
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001678 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001679 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1680 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1681 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001682
1683 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1684 req->read_log_offset = cpu_to_le32(log_offset);
1685 req->read_log_length = cpu_to_le32(buf_size);
1686 req->data_buffer_size = cpu_to_le32(buf_size);
1687
1688 status = be_mcc_notify_wait(adapter);
1689 if (!status) {
1690 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1691 memcpy(buf + offset,
1692 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001693 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001694 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001695 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001696 goto err;
1697 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001698 offset += buf_size;
1699 log_offset += buf_size;
1700 }
1701err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001702 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1703 get_fat_cmd.va,
1704 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001705 spin_unlock_bh(&adapter->mcc_lock);
1706}
1707
Sathya Perla04b71172011-09-27 13:30:27 -04001708/* Uses synchronous mcc */
1709int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1710 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001711{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001712 struct be_mcc_wrb *wrb;
1713 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001714 int status;
1715
Sathya Perla04b71172011-09-27 13:30:27 -04001716 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001717
Sathya Perla04b71172011-09-27 13:30:27 -04001718 wrb = wrb_from_mccq(adapter);
1719 if (!wrb) {
1720 status = -EBUSY;
1721 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001722 }
1723
Sathya Perla04b71172011-09-27 13:30:27 -04001724 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001725
Somnath Kotur106df1e2011-10-27 07:12:13 +00001726 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1727 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001728 status = be_mcc_notify_wait(adapter);
1729 if (!status) {
1730 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1731 strcpy(fw_ver, resp->firmware_version_string);
1732 if (fw_on_flash)
1733 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1734 }
1735err:
1736 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001737 return status;
1738}
1739
Sathya Perlab31c50a2009-09-17 10:30:13 -07001740/* set the EQ delay interval of an EQ to specified value
1741 * Uses async mcc
1742 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301743int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1744 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001745{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001746 struct be_mcc_wrb *wrb;
1747 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301748 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001749
Sathya Perlab31c50a2009-09-17 10:30:13 -07001750 spin_lock_bh(&adapter->mcc_lock);
1751
1752 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001753 if (!wrb) {
1754 status = -EBUSY;
1755 goto err;
1756 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001757 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001758
Somnath Kotur106df1e2011-10-27 07:12:13 +00001759 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1760 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001761
Sathya Perla2632baf2013-10-01 16:00:00 +05301762 req->num_eq = cpu_to_le32(num);
1763 for (i = 0; i < num; i++) {
1764 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1765 req->set_eqd[i].phase = 0;
1766 req->set_eqd[i].delay_multiplier =
1767 cpu_to_le32(set_eqd[i].delay_multiplier);
1768 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001769
Sathya Perlab31c50a2009-09-17 10:30:13 -07001770 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001771err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001772 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001773 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001774}
1775
Sathya Perlab31c50a2009-09-17 10:30:13 -07001776/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001777int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Ajit Khaparde012bd382013-11-18 10:44:24 -06001778 u32 num, bool promiscuous)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001779{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001780 struct be_mcc_wrb *wrb;
1781 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001782 int status;
1783
Sathya Perlab31c50a2009-09-17 10:30:13 -07001784 spin_lock_bh(&adapter->mcc_lock);
1785
1786 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001787 if (!wrb) {
1788 status = -EBUSY;
1789 goto err;
1790 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001791 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792
Somnath Kotur106df1e2011-10-27 07:12:13 +00001793 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1794 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001795
1796 req->interface_id = if_id;
1797 req->promiscuous = promiscuous;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001798 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001799 req->num_vlan = num;
1800 if (!promiscuous) {
1801 memcpy(req->normal_vlan, vtag_array,
1802 req->num_vlan * sizeof(vtag_array[0]));
1803 }
1804
Sathya Perlab31c50a2009-09-17 10:30:13 -07001805 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001806
Sathya Perla713d03942009-11-22 22:02:45 +00001807err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001808 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001809 return status;
1810}
1811
Sathya Perla5b8821b2011-08-02 19:57:44 +00001812int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001813{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001814 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001815 struct be_dma_mem *mem = &adapter->rx_filter;
1816 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001817 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818
Sathya Perla8788fdc2009-07-27 22:52:03 +00001819 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001820
Sathya Perlab31c50a2009-09-17 10:30:13 -07001821 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001822 if (!wrb) {
1823 status = -EBUSY;
1824 goto err;
1825 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001826 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001827 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1828 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1829 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001830
Sathya Perla5b8821b2011-08-02 19:57:44 +00001831 req->if_id = cpu_to_le32(adapter->if_handle);
1832 if (flags & IFF_PROMISC) {
1833 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001834 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1835 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001836 if (value == ON)
1837 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001838 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1839 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001840 } else if (flags & IFF_ALLMULTI) {
1841 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001842 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001843 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1844 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1845
1846 if (value == ON)
1847 req->if_flags =
1848 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001849 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001850 struct netdev_hw_addr *ha;
1851 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001852
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001853 req->if_flags_mask = req->if_flags =
1854 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001855
1856 /* Reset mcast promisc mode if already set by setting mask
1857 * and not setting flags field
1858 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001859 req->if_flags_mask |=
1860 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301861 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001862 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001863 netdev_for_each_mc_addr(ha, adapter->netdev)
1864 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1865 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001866
Ajit Khaparde012bd382013-11-18 10:44:24 -06001867 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1868 req->if_flags_mask) {
1869 dev_warn(&adapter->pdev->dev,
1870 "Cannot set rx filter flags 0x%x\n",
1871 req->if_flags_mask);
1872 dev_warn(&adapter->pdev->dev,
1873 "Interface is capable of 0x%x flags only\n",
1874 be_if_cap_flags(adapter));
1875 }
1876 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1877
Sathya Perla0d1d5872011-08-03 05:19:27 -07001878 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001879
Sathya Perla713d03942009-11-22 22:02:45 +00001880err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001881 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001882 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001883}
1884
Sathya Perlab31c50a2009-09-17 10:30:13 -07001885/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001886int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001887{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001888 struct be_mcc_wrb *wrb;
1889 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001890 int status;
1891
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001892 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1893 CMD_SUBSYSTEM_COMMON))
1894 return -EPERM;
1895
Sathya Perlab31c50a2009-09-17 10:30:13 -07001896 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001899 if (!wrb) {
1900 status = -EBUSY;
1901 goto err;
1902 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001903 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001904
Somnath Kotur106df1e2011-10-27 07:12:13 +00001905 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1906 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001907
1908 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1909 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1910
Sathya Perlab31c50a2009-09-17 10:30:13 -07001911 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001912
Sathya Perla713d03942009-11-22 22:02:45 +00001913err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001914 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001915 return status;
1916}
1917
Sathya Perlab31c50a2009-09-17 10:30:13 -07001918/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001919int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001920{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001921 struct be_mcc_wrb *wrb;
1922 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001923 int status;
1924
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001925 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1926 CMD_SUBSYSTEM_COMMON))
1927 return -EPERM;
1928
Sathya Perlab31c50a2009-09-17 10:30:13 -07001929 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001930
Sathya Perlab31c50a2009-09-17 10:30:13 -07001931 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001932 if (!wrb) {
1933 status = -EBUSY;
1934 goto err;
1935 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001936 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001937
Somnath Kotur106df1e2011-10-27 07:12:13 +00001938 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1939 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001940
Sathya Perlab31c50a2009-09-17 10:30:13 -07001941 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001942 if (!status) {
1943 struct be_cmd_resp_get_flow_control *resp =
1944 embedded_payload(wrb);
1945 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1946 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1947 }
1948
Sathya Perla713d03942009-11-22 22:02:45 +00001949err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001950 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001951 return status;
1952}
1953
Sathya Perlab31c50a2009-09-17 10:30:13 -07001954/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001955int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001956 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001957{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001958 struct be_mcc_wrb *wrb;
1959 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001960 int status;
1961
Ivan Vecera29849612010-12-14 05:43:19 +00001962 if (mutex_lock_interruptible(&adapter->mbox_lock))
1963 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001964
Sathya Perlab31c50a2009-09-17 10:30:13 -07001965 wrb = wrb_from_mbox(adapter);
1966 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001967
Somnath Kotur106df1e2011-10-27 07:12:13 +00001968 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1969 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001970
Sathya Perlab31c50a2009-09-17 10:30:13 -07001971 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001972 if (!status) {
1973 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1974 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001975 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001976 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001977 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001978 }
1979
Ivan Vecera29849612010-12-14 05:43:19 +00001980 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001981 return status;
1982}
sarveshwarb14074ea2009-08-05 13:05:24 -07001983
Sathya Perlab31c50a2009-09-17 10:30:13 -07001984/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001985int be_cmd_reset_function(struct be_adapter *adapter)
1986{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001987 struct be_mcc_wrb *wrb;
1988 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001989 int status;
1990
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001991 if (lancer_chip(adapter)) {
1992 status = lancer_wait_ready(adapter);
1993 if (!status) {
1994 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1995 adapter->db + SLIPORT_CONTROL_OFFSET);
1996 status = lancer_test_and_set_rdy_state(adapter);
1997 }
1998 if (status) {
1999 dev_err(&adapter->pdev->dev,
2000 "Adapter in non recoverable error\n");
2001 }
2002 return status;
2003 }
2004
Ivan Vecera29849612010-12-14 05:43:19 +00002005 if (mutex_lock_interruptible(&adapter->mbox_lock))
2006 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002007
Sathya Perlab31c50a2009-09-17 10:30:13 -07002008 wrb = wrb_from_mbox(adapter);
2009 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002010
Somnath Kotur106df1e2011-10-27 07:12:13 +00002011 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2012 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002013
Sathya Perlab31c50a2009-09-17 10:30:13 -07002014 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002015
Ivan Vecera29849612010-12-14 05:43:19 +00002016 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002017 return status;
2018}
Ajit Khaparde84517482009-09-04 03:12:16 +00002019
Suresh Reddy594ad542013-04-25 23:03:20 +00002020int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2021 u32 rss_hash_opts, u16 table_size)
Sathya Perla3abcded2010-10-03 22:12:27 -07002022{
2023 struct be_mcc_wrb *wrb;
2024 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00002025 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
2026 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
2027 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07002028 int status;
2029
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302030 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2031 return 0;
2032
Ivan Vecera29849612010-12-14 05:43:19 +00002033 if (mutex_lock_interruptible(&adapter->mbox_lock))
2034 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07002035
2036 wrb = wrb_from_mbox(adapter);
2037 req = embedded_payload(wrb);
2038
Somnath Kotur106df1e2011-10-27 07:12:13 +00002039 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2040 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002041
2042 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002043 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002044 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002045
2046 if (lancer_chip(adapter) || skyhawk_chip(adapter))
2047 req->hdr.version = 1;
2048
Sathya Perla3abcded2010-10-03 22:12:27 -07002049 memcpy(req->cpu_table, rsstable, table_size);
2050 memcpy(req->hash, myhash, sizeof(myhash));
2051 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2052
2053 status = be_mbox_notify_wait(adapter);
2054
Ivan Vecera29849612010-12-14 05:43:19 +00002055 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002056 return status;
2057}
2058
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002059/* Uses sync mcc */
2060int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2061 u8 bcn, u8 sts, u8 state)
2062{
2063 struct be_mcc_wrb *wrb;
2064 struct be_cmd_req_enable_disable_beacon *req;
2065 int status;
2066
2067 spin_lock_bh(&adapter->mcc_lock);
2068
2069 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002070 if (!wrb) {
2071 status = -EBUSY;
2072 goto err;
2073 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002074 req = embedded_payload(wrb);
2075
Somnath Kotur106df1e2011-10-27 07:12:13 +00002076 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2077 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002078
2079 req->port_num = port_num;
2080 req->beacon_state = state;
2081 req->beacon_duration = bcn;
2082 req->status_duration = sts;
2083
2084 status = be_mcc_notify_wait(adapter);
2085
Sathya Perla713d03942009-11-22 22:02:45 +00002086err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002087 spin_unlock_bh(&adapter->mcc_lock);
2088 return status;
2089}
2090
2091/* Uses sync mcc */
2092int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2093{
2094 struct be_mcc_wrb *wrb;
2095 struct be_cmd_req_get_beacon_state *req;
2096 int status;
2097
2098 spin_lock_bh(&adapter->mcc_lock);
2099
2100 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002101 if (!wrb) {
2102 status = -EBUSY;
2103 goto err;
2104 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002105 req = embedded_payload(wrb);
2106
Somnath Kotur106df1e2011-10-27 07:12:13 +00002107 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2108 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002109
2110 req->port_num = port_num;
2111
2112 status = be_mcc_notify_wait(adapter);
2113 if (!status) {
2114 struct be_cmd_resp_get_beacon_state *resp =
2115 embedded_payload(wrb);
2116 *state = resp->beacon_state;
2117 }
2118
Sathya Perla713d03942009-11-22 22:02:45 +00002119err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002120 spin_unlock_bh(&adapter->mcc_lock);
2121 return status;
2122}
2123
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002124int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002125 u32 data_size, u32 data_offset,
2126 const char *obj_name, u32 *data_written,
2127 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002128{
2129 struct be_mcc_wrb *wrb;
2130 struct lancer_cmd_req_write_object *req;
2131 struct lancer_cmd_resp_write_object *resp;
2132 void *ctxt = NULL;
2133 int status;
2134
2135 spin_lock_bh(&adapter->mcc_lock);
2136 adapter->flash_status = 0;
2137
2138 wrb = wrb_from_mccq(adapter);
2139 if (!wrb) {
2140 status = -EBUSY;
2141 goto err_unlock;
2142 }
2143
2144 req = embedded_payload(wrb);
2145
Somnath Kotur106df1e2011-10-27 07:12:13 +00002146 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002147 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002148 sizeof(struct lancer_cmd_req_write_object), wrb,
2149 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002150
2151 ctxt = &req->context;
2152 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2153 write_length, ctxt, data_size);
2154
2155 if (data_size == 0)
2156 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2157 eof, ctxt, 1);
2158 else
2159 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2160 eof, ctxt, 0);
2161
2162 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2163 req->write_offset = cpu_to_le32(data_offset);
2164 strcpy(req->object_name, obj_name);
2165 req->descriptor_count = cpu_to_le32(1);
2166 req->buf_len = cpu_to_le32(data_size);
2167 req->addr_low = cpu_to_le32((cmd->dma +
2168 sizeof(struct lancer_cmd_req_write_object))
2169 & 0xFFFFFFFF);
2170 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2171 sizeof(struct lancer_cmd_req_write_object)));
2172
2173 be_mcc_notify(adapter);
2174 spin_unlock_bh(&adapter->mcc_lock);
2175
Suresh Reddy5eeff632014-01-06 13:02:24 +05302176 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002177 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002178 status = -1;
2179 else
2180 status = adapter->flash_status;
2181
2182 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002183 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002184 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002185 *change_status = resp->change_status;
2186 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002187 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002188 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002189
2190 return status;
2191
2192err_unlock:
2193 spin_unlock_bh(&adapter->mcc_lock);
2194 return status;
2195}
2196
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002197int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2198 u32 data_size, u32 data_offset, const char *obj_name,
2199 u32 *data_read, u32 *eof, u8 *addn_status)
2200{
2201 struct be_mcc_wrb *wrb;
2202 struct lancer_cmd_req_read_object *req;
2203 struct lancer_cmd_resp_read_object *resp;
2204 int status;
2205
2206 spin_lock_bh(&adapter->mcc_lock);
2207
2208 wrb = wrb_from_mccq(adapter);
2209 if (!wrb) {
2210 status = -EBUSY;
2211 goto err_unlock;
2212 }
2213
2214 req = embedded_payload(wrb);
2215
2216 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2217 OPCODE_COMMON_READ_OBJECT,
2218 sizeof(struct lancer_cmd_req_read_object), wrb,
2219 NULL);
2220
2221 req->desired_read_len = cpu_to_le32(data_size);
2222 req->read_offset = cpu_to_le32(data_offset);
2223 strcpy(req->object_name, obj_name);
2224 req->descriptor_count = cpu_to_le32(1);
2225 req->buf_len = cpu_to_le32(data_size);
2226 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2227 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2228
2229 status = be_mcc_notify_wait(adapter);
2230
2231 resp = embedded_payload(wrb);
2232 if (!status) {
2233 *data_read = le32_to_cpu(resp->actual_read_len);
2234 *eof = le32_to_cpu(resp->eof);
2235 } else {
2236 *addn_status = resp->additional_status;
2237 }
2238
2239err_unlock:
2240 spin_unlock_bh(&adapter->mcc_lock);
2241 return status;
2242}
2243
Ajit Khaparde84517482009-09-04 03:12:16 +00002244int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2245 u32 flash_type, u32 flash_opcode, u32 buf_size)
2246{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002247 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002248 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002249 int status;
2250
Sathya Perlab31c50a2009-09-17 10:30:13 -07002251 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002252 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002253
2254 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002255 if (!wrb) {
2256 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002257 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002258 }
2259 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002260
Somnath Kotur106df1e2011-10-27 07:12:13 +00002261 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2262 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002263
2264 req->params.op_type = cpu_to_le32(flash_type);
2265 req->params.op_code = cpu_to_le32(flash_opcode);
2266 req->params.data_buf_size = cpu_to_le32(buf_size);
2267
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002268 be_mcc_notify(adapter);
2269 spin_unlock_bh(&adapter->mcc_lock);
2270
Suresh Reddy5eeff632014-01-06 13:02:24 +05302271 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2272 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002273 status = -1;
2274 else
2275 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002276
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002277 return status;
2278
2279err_unlock:
2280 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002281 return status;
2282}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002283
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002284int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2285 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002286{
2287 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002288 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002289 int status;
2290
2291 spin_lock_bh(&adapter->mcc_lock);
2292
2293 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002294 if (!wrb) {
2295 status = -EBUSY;
2296 goto err;
2297 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002298 req = embedded_payload(wrb);
2299
Somnath Kotur106df1e2011-10-27 07:12:13 +00002300 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002301 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2302 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002303
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002304 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002305 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002306 req->params.offset = cpu_to_le32(offset);
2307 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002308
2309 status = be_mcc_notify_wait(adapter);
2310 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002311 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002312
Sathya Perla713d03942009-11-22 22:02:45 +00002313err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002314 spin_unlock_bh(&adapter->mcc_lock);
2315 return status;
2316}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002317
Dan Carpenterc196b022010-05-26 04:47:39 +00002318int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002319 struct be_dma_mem *nonemb_cmd)
2320{
2321 struct be_mcc_wrb *wrb;
2322 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002323 int status;
2324
2325 spin_lock_bh(&adapter->mcc_lock);
2326
2327 wrb = wrb_from_mccq(adapter);
2328 if (!wrb) {
2329 status = -EBUSY;
2330 goto err;
2331 }
2332 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002333
Somnath Kotur106df1e2011-10-27 07:12:13 +00002334 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2335 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2336 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002337 memcpy(req->magic_mac, mac, ETH_ALEN);
2338
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002339 status = be_mcc_notify_wait(adapter);
2340
2341err:
2342 spin_unlock_bh(&adapter->mcc_lock);
2343 return status;
2344}
Suresh Rff33a6e2009-12-03 16:15:52 -08002345
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002346int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2347 u8 loopback_type, u8 enable)
2348{
2349 struct be_mcc_wrb *wrb;
2350 struct be_cmd_req_set_lmode *req;
2351 int status;
2352
2353 spin_lock_bh(&adapter->mcc_lock);
2354
2355 wrb = wrb_from_mccq(adapter);
2356 if (!wrb) {
2357 status = -EBUSY;
2358 goto err;
2359 }
2360
2361 req = embedded_payload(wrb);
2362
Somnath Kotur106df1e2011-10-27 07:12:13 +00002363 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2364 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2365 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002366
2367 req->src_port = port_num;
2368 req->dest_port = port_num;
2369 req->loopback_type = loopback_type;
2370 req->loopback_state = enable;
2371
2372 status = be_mcc_notify_wait(adapter);
2373err:
2374 spin_unlock_bh(&adapter->mcc_lock);
2375 return status;
2376}
2377
Suresh Rff33a6e2009-12-03 16:15:52 -08002378int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2379 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2380{
2381 struct be_mcc_wrb *wrb;
2382 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302383 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002384 int status;
2385
2386 spin_lock_bh(&adapter->mcc_lock);
2387
2388 wrb = wrb_from_mccq(adapter);
2389 if (!wrb) {
2390 status = -EBUSY;
2391 goto err;
2392 }
2393
2394 req = embedded_payload(wrb);
2395
Somnath Kotur106df1e2011-10-27 07:12:13 +00002396 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2397 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002398
Suresh Reddy5eeff632014-01-06 13:02:24 +05302399 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002400 req->pattern = cpu_to_le64(pattern);
2401 req->src_port = cpu_to_le32(port_num);
2402 req->dest_port = cpu_to_le32(port_num);
2403 req->pkt_size = cpu_to_le32(pkt_size);
2404 req->num_pkts = cpu_to_le32(num_pkts);
2405 req->loopback_type = cpu_to_le32(loopback_type);
2406
Suresh Reddy5eeff632014-01-06 13:02:24 +05302407 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002408
Suresh Reddy5eeff632014-01-06 13:02:24 +05302409 spin_unlock_bh(&adapter->mcc_lock);
2410
2411 wait_for_completion(&adapter->et_cmd_compl);
2412 resp = embedded_payload(wrb);
2413 status = le32_to_cpu(resp->status);
2414
2415 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002416err:
2417 spin_unlock_bh(&adapter->mcc_lock);
2418 return status;
2419}
2420
2421int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2422 u32 byte_cnt, struct be_dma_mem *cmd)
2423{
2424 struct be_mcc_wrb *wrb;
2425 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002426 int status;
2427 int i, j = 0;
2428
2429 spin_lock_bh(&adapter->mcc_lock);
2430
2431 wrb = wrb_from_mccq(adapter);
2432 if (!wrb) {
2433 status = -EBUSY;
2434 goto err;
2435 }
2436 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002437 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2438 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002439
2440 req->pattern = cpu_to_le64(pattern);
2441 req->byte_count = cpu_to_le32(byte_cnt);
2442 for (i = 0; i < byte_cnt; i++) {
2443 req->snd_buff[i] = (u8)(pattern >> (j*8));
2444 j++;
2445 if (j > 7)
2446 j = 0;
2447 }
2448
2449 status = be_mcc_notify_wait(adapter);
2450
2451 if (!status) {
2452 struct be_cmd_resp_ddrdma_test *resp;
2453 resp = cmd->va;
2454 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2455 resp->snd_err) {
2456 status = -1;
2457 }
2458 }
2459
2460err:
2461 spin_unlock_bh(&adapter->mcc_lock);
2462 return status;
2463}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002464
Dan Carpenterc196b022010-05-26 04:47:39 +00002465int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002466 struct be_dma_mem *nonemb_cmd)
2467{
2468 struct be_mcc_wrb *wrb;
2469 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002470 int status;
2471
2472 spin_lock_bh(&adapter->mcc_lock);
2473
2474 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002475 if (!wrb) {
2476 status = -EBUSY;
2477 goto err;
2478 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002479 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002480
Somnath Kotur106df1e2011-10-27 07:12:13 +00002481 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2482 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2483 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002484
2485 status = be_mcc_notify_wait(adapter);
2486
Ajit Khapardee45ff012011-02-04 17:18:28 +00002487err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002488 spin_unlock_bh(&adapter->mcc_lock);
2489 return status;
2490}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002491
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002492int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002493{
2494 struct be_mcc_wrb *wrb;
2495 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002496 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002497 int status;
2498
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002499 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2500 CMD_SUBSYSTEM_COMMON))
2501 return -EPERM;
2502
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002503 spin_lock_bh(&adapter->mcc_lock);
2504
2505 wrb = wrb_from_mccq(adapter);
2506 if (!wrb) {
2507 status = -EBUSY;
2508 goto err;
2509 }
Sathya Perla306f1342011-08-02 19:57:45 +00002510 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2511 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2512 &cmd.dma);
2513 if (!cmd.va) {
2514 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2515 status = -ENOMEM;
2516 goto err;
2517 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002518
Sathya Perla306f1342011-08-02 19:57:45 +00002519 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002520
Somnath Kotur106df1e2011-10-27 07:12:13 +00002521 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2522 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2523 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002524
2525 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002526 if (!status) {
2527 struct be_phy_info *resp_phy_info =
2528 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002529 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2530 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002531 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002532 adapter->phy.auto_speeds_supported =
2533 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2534 adapter->phy.fixed_speeds_supported =
2535 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2536 adapter->phy.misc_params =
2537 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302538
2539 if (BE2_chip(adapter)) {
2540 adapter->phy.fixed_speeds_supported =
2541 BE_SUPPORTED_SPEED_10GBPS |
2542 BE_SUPPORTED_SPEED_1GBPS;
2543 }
Sathya Perla306f1342011-08-02 19:57:45 +00002544 }
2545 pci_free_consistent(adapter->pdev, cmd.size,
2546 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002547err:
2548 spin_unlock_bh(&adapter->mcc_lock);
2549 return status;
2550}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002551
2552int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2553{
2554 struct be_mcc_wrb *wrb;
2555 struct be_cmd_req_set_qos *req;
2556 int status;
2557
2558 spin_lock_bh(&adapter->mcc_lock);
2559
2560 wrb = wrb_from_mccq(adapter);
2561 if (!wrb) {
2562 status = -EBUSY;
2563 goto err;
2564 }
2565
2566 req = embedded_payload(wrb);
2567
Somnath Kotur106df1e2011-10-27 07:12:13 +00002568 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2569 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002570
2571 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002572 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2573 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002574
2575 status = be_mcc_notify_wait(adapter);
2576
2577err:
2578 spin_unlock_bh(&adapter->mcc_lock);
2579 return status;
2580}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002581
2582int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2583{
2584 struct be_mcc_wrb *wrb;
2585 struct be_cmd_req_cntl_attribs *req;
2586 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002587 int status;
2588 int payload_len = max(sizeof(*req), sizeof(*resp));
2589 struct mgmt_controller_attrib *attribs;
2590 struct be_dma_mem attribs_cmd;
2591
Suresh Reddyd98ef502013-04-25 00:56:55 +00002592 if (mutex_lock_interruptible(&adapter->mbox_lock))
2593 return -1;
2594
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002595 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2596 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2597 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2598 &attribs_cmd.dma);
2599 if (!attribs_cmd.va) {
2600 dev_err(&adapter->pdev->dev,
2601 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002602 status = -ENOMEM;
2603 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002604 }
2605
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002606 wrb = wrb_from_mbox(adapter);
2607 if (!wrb) {
2608 status = -EBUSY;
2609 goto err;
2610 }
2611 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002612
Somnath Kotur106df1e2011-10-27 07:12:13 +00002613 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2614 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2615 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002616
2617 status = be_mbox_notify_wait(adapter);
2618 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002619 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002620 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2621 }
2622
2623err:
2624 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002625 if (attribs_cmd.va)
2626 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2627 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002628 return status;
2629}
Sathya Perla2e588f82011-03-11 02:49:26 +00002630
2631/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002632int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002633{
2634 struct be_mcc_wrb *wrb;
2635 struct be_cmd_req_set_func_cap *req;
2636 int status;
2637
2638 if (mutex_lock_interruptible(&adapter->mbox_lock))
2639 return -1;
2640
2641 wrb = wrb_from_mbox(adapter);
2642 if (!wrb) {
2643 status = -EBUSY;
2644 goto err;
2645 }
2646
2647 req = embedded_payload(wrb);
2648
Somnath Kotur106df1e2011-10-27 07:12:13 +00002649 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2650 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002651
2652 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2653 CAPABILITY_BE3_NATIVE_ERX_API);
2654 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2655
2656 status = be_mbox_notify_wait(adapter);
2657 if (!status) {
2658 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2659 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2660 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002661 if (!adapter->be3_native)
2662 dev_warn(&adapter->pdev->dev,
2663 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002664 }
2665err:
2666 mutex_unlock(&adapter->mbox_lock);
2667 return status;
2668}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002669
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002670/* Get privilege(s) for a function */
2671int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2672 u32 domain)
2673{
2674 struct be_mcc_wrb *wrb;
2675 struct be_cmd_req_get_fn_privileges *req;
2676 int status;
2677
2678 spin_lock_bh(&adapter->mcc_lock);
2679
2680 wrb = wrb_from_mccq(adapter);
2681 if (!wrb) {
2682 status = -EBUSY;
2683 goto err;
2684 }
2685
2686 req = embedded_payload(wrb);
2687
2688 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2689 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2690 wrb, NULL);
2691
2692 req->hdr.domain = domain;
2693
2694 status = be_mcc_notify_wait(adapter);
2695 if (!status) {
2696 struct be_cmd_resp_get_fn_privileges *resp =
2697 embedded_payload(wrb);
2698 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302699
2700 /* In UMC mode FW does not return right privileges.
2701 * Override with correct privilege equivalent to PF.
2702 */
2703 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2704 be_physfn(adapter))
2705 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002706 }
2707
2708err:
2709 spin_unlock_bh(&adapter->mcc_lock);
2710 return status;
2711}
2712
Sathya Perla04a06022013-07-23 15:25:00 +05302713/* Set privilege(s) for a function */
2714int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2715 u32 domain)
2716{
2717 struct be_mcc_wrb *wrb;
2718 struct be_cmd_req_set_fn_privileges *req;
2719 int status;
2720
2721 spin_lock_bh(&adapter->mcc_lock);
2722
2723 wrb = wrb_from_mccq(adapter);
2724 if (!wrb) {
2725 status = -EBUSY;
2726 goto err;
2727 }
2728
2729 req = embedded_payload(wrb);
2730 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2731 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2732 wrb, NULL);
2733 req->hdr.domain = domain;
2734 if (lancer_chip(adapter))
2735 req->privileges_lancer = cpu_to_le32(privileges);
2736 else
2737 req->privileges = cpu_to_le32(privileges);
2738
2739 status = be_mcc_notify_wait(adapter);
2740err:
2741 spin_unlock_bh(&adapter->mcc_lock);
2742 return status;
2743}
2744
Sathya Perla5a712c12013-07-23 15:24:59 +05302745/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2746 * pmac_id_valid: false => pmac_id or MAC address is requested.
2747 * If pmac_id is returned, pmac_id_valid is returned as true
2748 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002749int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302750 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2751 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002752{
2753 struct be_mcc_wrb *wrb;
2754 struct be_cmd_req_get_mac_list *req;
2755 int status;
2756 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002757 struct be_dma_mem get_mac_list_cmd;
2758 int i;
2759
2760 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2761 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2762 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2763 get_mac_list_cmd.size,
2764 &get_mac_list_cmd.dma);
2765
2766 if (!get_mac_list_cmd.va) {
2767 dev_err(&adapter->pdev->dev,
2768 "Memory allocation failure during GET_MAC_LIST\n");
2769 return -ENOMEM;
2770 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002771
2772 spin_lock_bh(&adapter->mcc_lock);
2773
2774 wrb = wrb_from_mccq(adapter);
2775 if (!wrb) {
2776 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002777 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002778 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002779
2780 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002781
2782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002783 OPCODE_COMMON_GET_MAC_LIST,
2784 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002785 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002786 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302787 if (*pmac_id_valid) {
2788 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302789 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302790 req->perm_override = 0;
2791 } else {
2792 req->perm_override = 1;
2793 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002794
2795 status = be_mcc_notify_wait(adapter);
2796 if (!status) {
2797 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002798 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302799
2800 if (*pmac_id_valid) {
2801 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2802 ETH_ALEN);
2803 goto out;
2804 }
2805
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002806 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2807 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002808 * or one or more true or pseudo permanant mac addresses.
2809 * If an active mac_id is present, return first active mac_id
2810 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002811 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002812 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002813 struct get_list_macaddr *mac_entry;
2814 u16 mac_addr_size;
2815 u32 mac_id;
2816
2817 mac_entry = &resp->macaddr_list[i];
2818 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2819 /* mac_id is a 32 bit value and mac_addr size
2820 * is 6 bytes
2821 */
2822 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302823 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002824 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2825 *pmac_id = le32_to_cpu(mac_id);
2826 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002827 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002828 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002829 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302830 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002831 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2832 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002833 }
2834
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002835out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002836 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002837 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2838 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002839 return status;
2840}
2841
Suresh Reddyb188f092014-01-15 13:23:39 +05302842int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac,
2843 u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05302844{
Sathya Perla5a712c12013-07-23 15:24:59 +05302845
Suresh Reddyb188f092014-01-15 13:23:39 +05302846 if (!active)
2847 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
2848 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302849 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302850 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05302851 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302852 else
2853 /* Fetch the MAC address using pmac_id */
2854 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05302855 &curr_pmac_id,
2856 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05302857}
2858
Sathya Perla95046b92013-07-23 15:25:02 +05302859int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2860{
2861 int status;
2862 bool pmac_valid = false;
2863
2864 memset(mac, 0, ETH_ALEN);
2865
Sathya Perla3175d8c2013-07-23 15:25:03 +05302866 if (BEx_chip(adapter)) {
2867 if (be_physfn(adapter))
2868 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2869 0);
2870 else
2871 status = be_cmd_mac_addr_query(adapter, mac, false,
2872 adapter->if_handle, 0);
2873 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302874 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05302875 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302876 }
2877
Sathya Perla95046b92013-07-23 15:25:02 +05302878 return status;
2879}
2880
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002881/* Uses synchronous MCCQ */
2882int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2883 u8 mac_count, u32 domain)
2884{
2885 struct be_mcc_wrb *wrb;
2886 struct be_cmd_req_set_mac_list *req;
2887 int status;
2888 struct be_dma_mem cmd;
2889
2890 memset(&cmd, 0, sizeof(struct be_dma_mem));
2891 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2892 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2893 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002894 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002895 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002896
2897 spin_lock_bh(&adapter->mcc_lock);
2898
2899 wrb = wrb_from_mccq(adapter);
2900 if (!wrb) {
2901 status = -EBUSY;
2902 goto err;
2903 }
2904
2905 req = cmd.va;
2906 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2907 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2908 wrb, &cmd);
2909
2910 req->hdr.domain = domain;
2911 req->mac_count = mac_count;
2912 if (mac_count)
2913 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2914
2915 status = be_mcc_notify_wait(adapter);
2916
2917err:
2918 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2919 cmd.va, cmd.dma);
2920 spin_unlock_bh(&adapter->mcc_lock);
2921 return status;
2922}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002923
Sathya Perla3175d8c2013-07-23 15:25:03 +05302924/* Wrapper to delete any active MACs and provision the new mac.
2925 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2926 * current list are active.
2927 */
2928int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2929{
2930 bool active_mac = false;
2931 u8 old_mac[ETH_ALEN];
2932 u32 pmac_id;
2933 int status;
2934
2935 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302936 &pmac_id, if_id, dom);
2937
Sathya Perla3175d8c2013-07-23 15:25:03 +05302938 if (!status && active_mac)
2939 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2940
2941 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2942}
2943
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002944int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002945 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002946{
2947 struct be_mcc_wrb *wrb;
2948 struct be_cmd_req_set_hsw_config *req;
2949 void *ctxt;
2950 int status;
2951
2952 spin_lock_bh(&adapter->mcc_lock);
2953
2954 wrb = wrb_from_mccq(adapter);
2955 if (!wrb) {
2956 status = -EBUSY;
2957 goto err;
2958 }
2959
2960 req = embedded_payload(wrb);
2961 ctxt = &req->context;
2962
2963 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2964 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2965
2966 req->hdr.domain = domain;
2967 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2968 if (pvid) {
2969 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2970 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2971 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002972 if (!BEx_chip(adapter) && hsw_mode) {
2973 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
2974 ctxt, adapter->hba_port_num);
2975 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
2976 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
2977 ctxt, hsw_mode);
2978 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002979
2980 be_dws_cpu_to_le(req->context, sizeof(req->context));
2981 status = be_mcc_notify_wait(adapter);
2982
2983err:
2984 spin_unlock_bh(&adapter->mcc_lock);
2985 return status;
2986}
2987
2988/* Get Hyper switch config */
2989int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002990 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002991{
2992 struct be_mcc_wrb *wrb;
2993 struct be_cmd_req_get_hsw_config *req;
2994 void *ctxt;
2995 int status;
2996 u16 vid;
2997
2998 spin_lock_bh(&adapter->mcc_lock);
2999
3000 wrb = wrb_from_mccq(adapter);
3001 if (!wrb) {
3002 status = -EBUSY;
3003 goto err;
3004 }
3005
3006 req = embedded_payload(wrb);
3007 ctxt = &req->context;
3008
3009 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3010 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
3011
3012 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003013 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3014 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003015 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003016
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303017 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003018 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3019 ctxt, adapter->hba_port_num);
3020 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3021 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003022 be_dws_cpu_to_le(req->context, sizeof(req->context));
3023
3024 status = be_mcc_notify_wait(adapter);
3025 if (!status) {
3026 struct be_cmd_resp_get_hsw_config *resp =
3027 embedded_payload(wrb);
3028 be_dws_le_to_cpu(&resp->context,
3029 sizeof(resp->context));
3030 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3031 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003032 if (pvid)
3033 *pvid = le16_to_cpu(vid);
3034 if (mode)
3035 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3036 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003037 }
3038
3039err:
3040 spin_unlock_bh(&adapter->mcc_lock);
3041 return status;
3042}
3043
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003044int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3045{
3046 struct be_mcc_wrb *wrb;
3047 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303048 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003049 struct be_dma_mem cmd;
3050
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003051 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3052 CMD_SUBSYSTEM_ETH))
3053 return -EPERM;
3054
Suresh Reddy76a9e082014-01-15 13:23:40 +05303055 if (be_is_wol_excluded(adapter))
3056 return status;
3057
Suresh Reddyd98ef502013-04-25 00:56:55 +00003058 if (mutex_lock_interruptible(&adapter->mbox_lock))
3059 return -1;
3060
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003061 memset(&cmd, 0, sizeof(struct be_dma_mem));
3062 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3063 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3064 &cmd.dma);
3065 if (!cmd.va) {
3066 dev_err(&adapter->pdev->dev,
3067 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003068 status = -ENOMEM;
3069 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003070 }
3071
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003072 wrb = wrb_from_mbox(adapter);
3073 if (!wrb) {
3074 status = -EBUSY;
3075 goto err;
3076 }
3077
3078 req = cmd.va;
3079
3080 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3081 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303082 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003083
3084 req->hdr.version = 1;
3085 req->query_options = BE_GET_WOL_CAP;
3086
3087 status = be_mbox_notify_wait(adapter);
3088 if (!status) {
3089 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3090 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3091
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003092 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303093 if (adapter->wol_cap & BE_WOL_CAP)
3094 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003095 }
3096err:
3097 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003098 if (cmd.va)
3099 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003100 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003101
3102}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303103
3104int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3105{
3106 struct be_dma_mem extfat_cmd;
3107 struct be_fat_conf_params *cfgs;
3108 int status;
3109 int i, j;
3110
3111 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3112 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3113 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3114 &extfat_cmd.dma);
3115 if (!extfat_cmd.va)
3116 return -ENOMEM;
3117
3118 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3119 if (status)
3120 goto err;
3121
3122 cfgs = (struct be_fat_conf_params *)
3123 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3124 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3125 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
3126 for (j = 0; j < num_modes; j++) {
3127 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3128 cfgs->module[i].trace_lvl[j].dbg_lvl =
3129 cpu_to_le32(level);
3130 }
3131 }
3132
3133 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3134err:
3135 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3136 extfat_cmd.dma);
3137 return status;
3138}
3139
3140int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3141{
3142 struct be_dma_mem extfat_cmd;
3143 struct be_fat_conf_params *cfgs;
3144 int status, j;
3145 int level = 0;
3146
3147 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3148 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3149 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3150 &extfat_cmd.dma);
3151
3152 if (!extfat_cmd.va) {
3153 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3154 __func__);
3155 goto err;
3156 }
3157
3158 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3159 if (!status) {
3160 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3161 sizeof(struct be_cmd_resp_hdr));
3162 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3163 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3164 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3165 }
3166 }
3167 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3168 extfat_cmd.dma);
3169err:
3170 return level;
3171}
3172
Somnath Kotur941a77d2012-05-17 22:59:03 +00003173int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3174 struct be_dma_mem *cmd)
3175{
3176 struct be_mcc_wrb *wrb;
3177 struct be_cmd_req_get_ext_fat_caps *req;
3178 int status;
3179
3180 if (mutex_lock_interruptible(&adapter->mbox_lock))
3181 return -1;
3182
3183 wrb = wrb_from_mbox(adapter);
3184 if (!wrb) {
3185 status = -EBUSY;
3186 goto err;
3187 }
3188
3189 req = cmd->va;
3190 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3191 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3192 cmd->size, wrb, cmd);
3193 req->parameter_type = cpu_to_le32(1);
3194
3195 status = be_mbox_notify_wait(adapter);
3196err:
3197 mutex_unlock(&adapter->mbox_lock);
3198 return status;
3199}
3200
3201int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3202 struct be_dma_mem *cmd,
3203 struct be_fat_conf_params *configs)
3204{
3205 struct be_mcc_wrb *wrb;
3206 struct be_cmd_req_set_ext_fat_caps *req;
3207 int status;
3208
3209 spin_lock_bh(&adapter->mcc_lock);
3210
3211 wrb = wrb_from_mccq(adapter);
3212 if (!wrb) {
3213 status = -EBUSY;
3214 goto err;
3215 }
3216
3217 req = cmd->va;
3218 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3219 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3220 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3221 cmd->size, wrb, cmd);
3222
3223 status = be_mcc_notify_wait(adapter);
3224err:
3225 spin_unlock_bh(&adapter->mcc_lock);
3226 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003227}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003228
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003229int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3230{
3231 struct be_mcc_wrb *wrb;
3232 struct be_cmd_req_get_port_name *req;
3233 int status;
3234
3235 if (!lancer_chip(adapter)) {
3236 *port_name = adapter->hba_port_num + '0';
3237 return 0;
3238 }
3239
3240 spin_lock_bh(&adapter->mcc_lock);
3241
3242 wrb = wrb_from_mccq(adapter);
3243 if (!wrb) {
3244 status = -EBUSY;
3245 goto err;
3246 }
3247
3248 req = embedded_payload(wrb);
3249
3250 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3251 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3252 NULL);
3253 req->hdr.version = 1;
3254
3255 status = be_mcc_notify_wait(adapter);
3256 if (!status) {
3257 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3258 *port_name = resp->port_name[adapter->hba_port_num];
3259 } else {
3260 *port_name = adapter->hba_port_num + '0';
3261 }
3262err:
3263 spin_unlock_bh(&adapter->mcc_lock);
3264 return status;
3265}
3266
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303267static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003268{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303269 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003270 int i;
3271
3272 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303273 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3274 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
3275 return (struct be_nic_res_desc *)hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003276
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303277 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3278 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003279 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303280 return NULL;
3281}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003282
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303283static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3284 u32 desc_count)
3285{
3286 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3287 struct be_pcie_res_desc *pcie;
3288 int i;
3289
3290 for (i = 0; i < desc_count; i++) {
3291 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3292 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3293 pcie = (struct be_pcie_res_desc *)hdr;
3294 if (pcie->pf_num == devfn)
3295 return pcie;
3296 }
3297
3298 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3299 hdr = (void *)hdr + hdr->desc_len;
3300 }
Wei Yang950e2952013-05-22 15:58:22 +00003301 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003302}
3303
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303304static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3305{
3306 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3307 int i;
3308
3309 for (i = 0; i < desc_count; i++) {
3310 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3311 return (struct be_port_res_desc *)hdr;
3312
3313 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3314 hdr = (void *)hdr + hdr->desc_len;
3315 }
3316 return NULL;
3317}
3318
Sathya Perla92bf14a2013-08-27 16:57:32 +05303319static void be_copy_nic_desc(struct be_resources *res,
3320 struct be_nic_res_desc *desc)
3321{
3322 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3323 res->max_vlans = le16_to_cpu(desc->vlan_count);
3324 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3325 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3326 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3327 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3328 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3329 /* Clear flags that driver is not interested in */
3330 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3331 BE_IF_CAP_FLAGS_WANT;
3332 /* Need 1 RXQ as the default RXQ */
3333 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3334 res->max_rss_qs -= 1;
3335}
3336
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003337/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303338int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003339{
3340 struct be_mcc_wrb *wrb;
3341 struct be_cmd_req_get_func_config *req;
3342 int status;
3343 struct be_dma_mem cmd;
3344
Suresh Reddyd98ef502013-04-25 00:56:55 +00003345 if (mutex_lock_interruptible(&adapter->mbox_lock))
3346 return -1;
3347
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003348 memset(&cmd, 0, sizeof(struct be_dma_mem));
3349 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3350 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3351 &cmd.dma);
3352 if (!cmd.va) {
3353 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003354 status = -ENOMEM;
3355 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003356 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003357
3358 wrb = wrb_from_mbox(adapter);
3359 if (!wrb) {
3360 status = -EBUSY;
3361 goto err;
3362 }
3363
3364 req = cmd.va;
3365
3366 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3367 OPCODE_COMMON_GET_FUNC_CONFIG,
3368 cmd.size, wrb, &cmd);
3369
Kalesh AP28710c52013-04-28 22:21:13 +00003370 if (skyhawk_chip(adapter))
3371 req->hdr.version = 1;
3372
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003373 status = be_mbox_notify_wait(adapter);
3374 if (!status) {
3375 struct be_cmd_resp_get_func_config *resp = cmd.va;
3376 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303377 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003378
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303379 desc = be_get_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003380 if (!desc) {
3381 status = -EINVAL;
3382 goto err;
3383 }
3384
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003385 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303386 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003387 }
3388err:
3389 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003390 if (cmd.va)
3391 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003392 return status;
3393}
3394
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003395/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003396static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3397 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003398{
3399 struct be_mcc_wrb *wrb;
3400 struct be_cmd_req_get_profile_config *req;
3401 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003402
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003403 if (mutex_lock_interruptible(&adapter->mbox_lock))
3404 return -1;
3405 wrb = wrb_from_mbox(adapter);
3406
3407 req = cmd->va;
3408 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3409 OPCODE_COMMON_GET_PROFILE_CONFIG,
3410 cmd->size, wrb, cmd);
3411
3412 req->type = ACTIVE_PROFILE_TYPE;
3413 req->hdr.domain = domain;
3414 if (!lancer_chip(adapter))
3415 req->hdr.version = 1;
3416
3417 status = be_mbox_notify_wait(adapter);
3418
3419 mutex_unlock(&adapter->mbox_lock);
3420 return status;
3421}
3422
3423/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003424static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3425 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003426{
3427 struct be_mcc_wrb *wrb;
3428 struct be_cmd_req_get_profile_config *req;
3429 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003430
3431 spin_lock_bh(&adapter->mcc_lock);
3432
3433 wrb = wrb_from_mccq(adapter);
3434 if (!wrb) {
3435 status = -EBUSY;
3436 goto err;
3437 }
3438
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003439 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003440 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3441 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003442 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003443
3444 req->type = ACTIVE_PROFILE_TYPE;
3445 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003446 if (!lancer_chip(adapter))
3447 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003448
3449 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003450
3451err:
3452 spin_unlock_bh(&adapter->mcc_lock);
3453 return status;
3454}
3455
3456/* Uses sync mcc, if MCCQ is already created otherwise mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303457int be_cmd_get_profile_config(struct be_adapter *adapter,
3458 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003459{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303460 struct be_cmd_resp_get_profile_config *resp;
3461 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303462 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303463 struct be_nic_res_desc *nic;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003464 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3465 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303466 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003467 int status;
3468
3469 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303470 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3471 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3472 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003473 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003474
3475 if (!mccq->created)
3476 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3477 else
3478 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303479 if (status)
3480 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003481
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303482 resp = cmd.va;
3483 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003484
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303485 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3486 desc_count);
3487 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303488 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303489
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303490 port = be_get_port_desc(resp->func_param, desc_count);
3491 if (port)
3492 adapter->mc_type = port->mc_type;
3493
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303494 nic = be_get_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303495 if (nic)
3496 be_copy_nic_desc(res, nic);
3497
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003498err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003499 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303500 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003501 return status;
3502}
3503
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303504/* Currently only Lancer uses this command and it supports version 0 only
3505 * Uses sync mcc
3506 */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003507int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3508 u8 domain)
3509{
3510 struct be_mcc_wrb *wrb;
3511 struct be_cmd_req_set_profile_config *req;
3512 int status;
3513
3514 spin_lock_bh(&adapter->mcc_lock);
3515
3516 wrb = wrb_from_mccq(adapter);
3517 if (!wrb) {
3518 status = -EBUSY;
3519 goto err;
3520 }
3521
3522 req = embedded_payload(wrb);
3523
3524 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3525 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3526 wrb, NULL);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003527 req->hdr.domain = domain;
3528 req->desc_count = cpu_to_le32(1);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303529 req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3530 req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003531 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3532 req->nic_desc.pf_num = adapter->pf_number;
3533 req->nic_desc.vf_num = domain;
3534
3535 /* Mark fields invalid */
3536 req->nic_desc.unicast_mac_count = 0xFFFF;
3537 req->nic_desc.mcc_count = 0xFFFF;
3538 req->nic_desc.vlan_count = 0xFFFF;
3539 req->nic_desc.mcast_mac_count = 0xFFFF;
3540 req->nic_desc.txq_count = 0xFFFF;
3541 req->nic_desc.rq_count = 0xFFFF;
3542 req->nic_desc.rssq_count = 0xFFFF;
3543 req->nic_desc.lro_count = 0xFFFF;
3544 req->nic_desc.cq_count = 0xFFFF;
3545 req->nic_desc.toe_conn_count = 0xFFFF;
3546 req->nic_desc.eq_count = 0xFFFF;
3547 req->nic_desc.link_param = 0xFF;
3548 req->nic_desc.bw_min = 0xFFFFFFFF;
3549 req->nic_desc.acpi_params = 0xFF;
3550 req->nic_desc.wol_param = 0x0F;
3551
3552 /* Change BW */
3553 req->nic_desc.bw_min = cpu_to_le32(bps);
3554 req->nic_desc.bw_max = cpu_to_le32(bps);
3555 status = be_mcc_notify_wait(adapter);
3556err:
3557 spin_unlock_bh(&adapter->mcc_lock);
3558 return status;
3559}
3560
Sathya Perla4c876612013-02-03 20:30:11 +00003561int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3562 int vf_num)
3563{
3564 struct be_mcc_wrb *wrb;
3565 struct be_cmd_req_get_iface_list *req;
3566 struct be_cmd_resp_get_iface_list *resp;
3567 int status;
3568
3569 spin_lock_bh(&adapter->mcc_lock);
3570
3571 wrb = wrb_from_mccq(adapter);
3572 if (!wrb) {
3573 status = -EBUSY;
3574 goto err;
3575 }
3576 req = embedded_payload(wrb);
3577
3578 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3579 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3580 wrb, NULL);
3581 req->hdr.domain = vf_num + 1;
3582
3583 status = be_mcc_notify_wait(adapter);
3584 if (!status) {
3585 resp = (struct be_cmd_resp_get_iface_list *)req;
3586 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3587 }
3588
3589err:
3590 spin_unlock_bh(&adapter->mcc_lock);
3591 return status;
3592}
3593
Somnath Kotur5c510812013-05-30 02:52:23 +00003594static int lancer_wait_idle(struct be_adapter *adapter)
3595{
3596#define SLIPORT_IDLE_TIMEOUT 30
3597 u32 reg_val;
3598 int status = 0, i;
3599
3600 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3601 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3602 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3603 break;
3604
3605 ssleep(1);
3606 }
3607
3608 if (i == SLIPORT_IDLE_TIMEOUT)
3609 status = -1;
3610
3611 return status;
3612}
3613
3614int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3615{
3616 int status = 0;
3617
3618 status = lancer_wait_idle(adapter);
3619 if (status)
3620 return status;
3621
3622 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3623
3624 return status;
3625}
3626
3627/* Routine to check whether dump image is present or not */
3628bool dump_present(struct be_adapter *adapter)
3629{
3630 u32 sliport_status = 0;
3631
3632 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3633 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3634}
3635
3636int lancer_initiate_dump(struct be_adapter *adapter)
3637{
3638 int status;
3639
3640 /* give firmware reset and diagnostic dump */
3641 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3642 PHYSDEV_CONTROL_DD_MASK);
3643 if (status < 0) {
3644 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3645 return status;
3646 }
3647
3648 status = lancer_wait_idle(adapter);
3649 if (status)
3650 return status;
3651
3652 if (!dump_present(adapter)) {
3653 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3654 return -1;
3655 }
3656
3657 return 0;
3658}
3659
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003660/* Uses sync mcc */
3661int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3662{
3663 struct be_mcc_wrb *wrb;
3664 struct be_cmd_enable_disable_vf *req;
3665 int status;
3666
Vasundhara Volam05998632013-10-01 15:59:59 +05303667 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003668 return 0;
3669
3670 spin_lock_bh(&adapter->mcc_lock);
3671
3672 wrb = wrb_from_mccq(adapter);
3673 if (!wrb) {
3674 status = -EBUSY;
3675 goto err;
3676 }
3677
3678 req = embedded_payload(wrb);
3679
3680 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3681 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3682 wrb, NULL);
3683
3684 req->hdr.domain = domain;
3685 req->enable = 1;
3686 status = be_mcc_notify_wait(adapter);
3687err:
3688 spin_unlock_bh(&adapter->mcc_lock);
3689 return status;
3690}
3691
Somnath Kotur68c45a22013-03-14 02:42:07 +00003692int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3693{
3694 struct be_mcc_wrb *wrb;
3695 struct be_cmd_req_intr_set *req;
3696 int status;
3697
3698 if (mutex_lock_interruptible(&adapter->mbox_lock))
3699 return -1;
3700
3701 wrb = wrb_from_mbox(adapter);
3702
3703 req = embedded_payload(wrb);
3704
3705 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3706 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3707 wrb, NULL);
3708
3709 req->intr_enabled = intr_enable;
3710
3711 status = be_mbox_notify_wait(adapter);
3712
3713 mutex_unlock(&adapter->mbox_lock);
3714 return status;
3715}
3716
Vasundhara Volam542963b2014-01-15 13:23:33 +05303717/* Uses MBOX */
3718int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
3719{
3720 struct be_cmd_req_get_active_profile *req;
3721 struct be_mcc_wrb *wrb;
3722 int status;
3723
3724 if (mutex_lock_interruptible(&adapter->mbox_lock))
3725 return -1;
3726
3727 wrb = wrb_from_mbox(adapter);
3728 if (!wrb) {
3729 status = -EBUSY;
3730 goto err;
3731 }
3732
3733 req = embedded_payload(wrb);
3734
3735 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3736 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
3737 wrb, NULL);
3738
3739 status = be_mbox_notify_wait(adapter);
3740 if (!status) {
3741 struct be_cmd_resp_get_active_profile *resp =
3742 embedded_payload(wrb);
3743 *profile_id = le16_to_cpu(resp->active_profile_id);
3744 }
3745
3746err:
3747 mutex_unlock(&adapter->mbox_lock);
3748 return status;
3749}
3750
Suresh Reddybdce2ad2014-03-11 18:53:04 +05303751int be_cmd_set_logical_link_config(struct be_adapter *adapter,
3752 int link_state, u8 domain)
3753{
3754 struct be_mcc_wrb *wrb;
3755 struct be_cmd_req_set_ll_link *req;
3756 int status;
3757
3758 if (BEx_chip(adapter) || lancer_chip(adapter))
3759 return 0;
3760
3761 spin_lock_bh(&adapter->mcc_lock);
3762
3763 wrb = wrb_from_mccq(adapter);
3764 if (!wrb) {
3765 status = -EBUSY;
3766 goto err;
3767 }
3768
3769 req = embedded_payload(wrb);
3770
3771 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3772 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
3773 sizeof(*req), wrb, NULL);
3774
3775 req->hdr.version = 1;
3776 req->hdr.domain = domain;
3777
3778 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
3779 req->link_config |= 1;
3780
3781 if (link_state == IFLA_VF_LINK_STATE_AUTO)
3782 req->link_config |= 1 << PLINK_TRACK_SHIFT;
3783
3784 status = be_mcc_notify_wait(adapter);
3785err:
3786 spin_unlock_bh(&adapter->mcc_lock);
3787 return status;
3788}
3789
Parav Pandit6a4ab662012-03-26 14:27:12 +00003790int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3791 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3792{
3793 struct be_adapter *adapter = netdev_priv(netdev_handle);
3794 struct be_mcc_wrb *wrb;
3795 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3796 struct be_cmd_req_hdr *req;
3797 struct be_cmd_resp_hdr *resp;
3798 int status;
3799
3800 spin_lock_bh(&adapter->mcc_lock);
3801
3802 wrb = wrb_from_mccq(adapter);
3803 if (!wrb) {
3804 status = -EBUSY;
3805 goto err;
3806 }
3807 req = embedded_payload(wrb);
3808 resp = embedded_payload(wrb);
3809
3810 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3811 hdr->opcode, wrb_payload_size, wrb, NULL);
3812 memcpy(req, wrb_payload, wrb_payload_size);
3813 be_dws_cpu_to_le(req, wrb_payload_size);
3814
3815 status = be_mcc_notify_wait(adapter);
3816 if (cmd_status)
3817 *cmd_status = (status & 0xffff);
3818 if (ext_status)
3819 *ext_status = 0;
3820 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3821 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3822err:
3823 spin_unlock_bh(&adapter->mcc_lock);
3824 return status;
3825}
3826EXPORT_SYMBOL(be_roce_mcc_cmd);