Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-omap2/io.c |
| 3 | * |
| 4 | * OMAP2 I/O mapping code |
| 5 | * |
| 6 | * Copyright (C) 2005 Nokia Corporation |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 7 | * Copyright (C) 2007-2009 Texas Instruments |
Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 8 | * |
| 9 | * Author: |
| 10 | * Juha Yrjola <juha.yrjola@nokia.com> |
| 11 | * Syed Khasim <x0khasim@ti.com> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 12 | * |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 13 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 14 | * |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 15 | * This program is free software; you can redistribute it and/or modify |
| 16 | * it under the terms of the GNU General Public License version 2 as |
| 17 | * published by the Free Software Foundation. |
| 18 | */ |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 19 | #include <linux/module.h> |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/init.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 22 | #include <linux/io.h> |
Paul Walmsley | 2f135ea | 2009-06-19 19:08:25 -0600 | [diff] [blame] | 23 | #include <linux/clk.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 24 | |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 25 | #include <asm/tlb.h> |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 26 | #include <asm/mach/map.h> |
| 27 | |
Tony Lindgren | 45c3eb7 | 2012-11-30 08:41:50 -0800 | [diff] [blame] | 28 | #include <linux/omap-dma.h> |
Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 29 | |
Tony Lindgren | dc84328 | 2012-10-03 11:23:43 -0700 | [diff] [blame] | 30 | #include "omap_hwmod.h" |
Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 31 | #include "soc.h" |
Tony Lindgren | ee0839c | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 32 | #include "iomap.h" |
| 33 | #include "voltage.h" |
| 34 | #include "powerdomain.h" |
| 35 | #include "clockdomain.h" |
| 36 | #include "common.h" |
Vaibhav Hiremath | e30384a | 2012-05-29 15:26:41 +0530 | [diff] [blame] | 37 | #include "clock.h" |
Paul Walmsley | e80a972 | 2010-01-26 20:13:12 -0700 | [diff] [blame] | 38 | #include "clock2xxx.h" |
Paul Walmsley | 657ebfa | 2010-02-22 22:09:20 -0700 | [diff] [blame] | 39 | #include "clock3xxx.h" |
Paul Walmsley | e80a972 | 2010-01-26 20:13:12 -0700 | [diff] [blame] | 40 | #include "clock44xx.h" |
Tony Lindgren | 1d5aef4 | 2012-10-03 16:36:40 -0700 | [diff] [blame] | 41 | #include "omap-pm.h" |
Paul Walmsley | 3e6ece1 | 2012-10-17 00:46:45 +0000 | [diff] [blame] | 42 | #include "sdrc.h" |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 43 | #include "control.h" |
Tony Lindgren | 3d82cbb | 2012-10-15 12:50:46 -0700 | [diff] [blame] | 44 | #include "serial.h" |
Tony Lindgren | bf027ca | 2012-10-29 13:54:06 -0700 | [diff] [blame] | 45 | #include "sram.h" |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 46 | #include "cm2xxx.h" |
| 47 | #include "cm3xxx.h" |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 48 | #include "prm.h" |
| 49 | #include "cm.h" |
| 50 | #include "prcm_mpu44xx.h" |
| 51 | #include "prminst44xx.h" |
| 52 | #include "cminst44xx.h" |
Paul Walmsley | 63a293e | 2012-11-21 16:15:16 -0700 | [diff] [blame] | 53 | #include "prm2xxx.h" |
| 54 | #include "prm3xxx.h" |
| 55 | #include "prm44xx.h" |
Tero Kristo | 69a1e7a | 2014-02-24 18:51:05 +0200 | [diff] [blame] | 56 | #include "opp2xxx.h" |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 57 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 58 | /* |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 59 | * omap_clk_soc_init: points to a function that does the SoC-specific |
Rajendra Nayak | ff931c8 | 2013-03-21 16:34:52 +0530 | [diff] [blame] | 60 | * clock initializations |
| 61 | */ |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 62 | static int (*omap_clk_soc_init)(void); |
Rajendra Nayak | ff931c8 | 2013-03-21 16:34:52 +0530 | [diff] [blame] | 63 | |
| 64 | /* |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 65 | * The machine specific code may provide the extra mapping besides the |
| 66 | * default mapping provided here. |
| 67 | */ |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 68 | |
Tony Lindgren | e48f814 | 2012-03-06 11:49:22 -0800 | [diff] [blame] | 69 | #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 70 | static struct map_desc omap24xx_io_desc[] __initdata = { |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 71 | { |
| 72 | .virtual = L3_24XX_VIRT, |
| 73 | .pfn = __phys_to_pfn(L3_24XX_PHYS), |
| 74 | .length = L3_24XX_SIZE, |
| 75 | .type = MT_DEVICE |
| 76 | }, |
Kyungmin Park | 09f21ed | 2008-02-20 15:30:06 -0800 | [diff] [blame] | 77 | { |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 78 | .virtual = L4_24XX_VIRT, |
| 79 | .pfn = __phys_to_pfn(L4_24XX_PHYS), |
| 80 | .length = L4_24XX_SIZE, |
Syed Mohammed Khasim | 72d0f1c | 2006-12-06 17:14:05 -0800 | [diff] [blame] | 81 | .type = MT_DEVICE |
| 82 | }, |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 83 | }; |
| 84 | |
Tony Lindgren | 59b479e | 2011-01-27 16:39:40 -0800 | [diff] [blame] | 85 | #ifdef CONFIG_SOC_OMAP2420 |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 86 | static struct map_desc omap242x_io_desc[] __initdata = { |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 87 | { |
Paul Walmsley | 7adb998 | 2010-01-08 15:23:05 -0700 | [diff] [blame] | 88 | .virtual = DSP_MEM_2420_VIRT, |
| 89 | .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), |
| 90 | .length = DSP_MEM_2420_SIZE, |
Tony Lindgren | c40fae95 | 2006-12-07 13:58:10 -0800 | [diff] [blame] | 91 | .type = MT_DEVICE |
| 92 | }, |
| 93 | { |
Paul Walmsley | 7adb998 | 2010-01-08 15:23:05 -0700 | [diff] [blame] | 94 | .virtual = DSP_IPI_2420_VIRT, |
| 95 | .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), |
| 96 | .length = DSP_IPI_2420_SIZE, |
Tony Lindgren | c40fae95 | 2006-12-07 13:58:10 -0800 | [diff] [blame] | 97 | .type = MT_DEVICE |
| 98 | }, |
| 99 | { |
Paul Walmsley | 7adb998 | 2010-01-08 15:23:05 -0700 | [diff] [blame] | 100 | .virtual = DSP_MMU_2420_VIRT, |
| 101 | .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), |
| 102 | .length = DSP_MMU_2420_SIZE, |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 103 | .type = MT_DEVICE |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 104 | }, |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 105 | }; |
| 106 | |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 107 | #endif |
| 108 | |
Tony Lindgren | 59b479e | 2011-01-27 16:39:40 -0800 | [diff] [blame] | 109 | #ifdef CONFIG_SOC_OMAP2430 |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 110 | static struct map_desc omap243x_io_desc[] __initdata = { |
| 111 | { |
| 112 | .virtual = L4_WK_243X_VIRT, |
| 113 | .pfn = __phys_to_pfn(L4_WK_243X_PHYS), |
| 114 | .length = L4_WK_243X_SIZE, |
| 115 | .type = MT_DEVICE |
| 116 | }, |
| 117 | { |
| 118 | .virtual = OMAP243X_GPMC_VIRT, |
| 119 | .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), |
| 120 | .length = OMAP243X_GPMC_SIZE, |
| 121 | .type = MT_DEVICE |
| 122 | }, |
| 123 | { |
| 124 | .virtual = OMAP243X_SDRC_VIRT, |
| 125 | .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), |
| 126 | .length = OMAP243X_SDRC_SIZE, |
| 127 | .type = MT_DEVICE |
| 128 | }, |
| 129 | { |
| 130 | .virtual = OMAP243X_SMS_VIRT, |
| 131 | .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), |
| 132 | .length = OMAP243X_SMS_SIZE, |
| 133 | .type = MT_DEVICE |
| 134 | }, |
| 135 | }; |
| 136 | #endif |
| 137 | #endif |
| 138 | |
Tony Lindgren | a8eb7ca | 2010-02-12 12:26:48 -0800 | [diff] [blame] | 139 | #ifdef CONFIG_ARCH_OMAP3 |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 140 | static struct map_desc omap34xx_io_desc[] __initdata = { |
| 141 | { |
| 142 | .virtual = L3_34XX_VIRT, |
| 143 | .pfn = __phys_to_pfn(L3_34XX_PHYS), |
| 144 | .length = L3_34XX_SIZE, |
| 145 | .type = MT_DEVICE |
| 146 | }, |
| 147 | { |
| 148 | .virtual = L4_34XX_VIRT, |
| 149 | .pfn = __phys_to_pfn(L4_34XX_PHYS), |
| 150 | .length = L4_34XX_SIZE, |
| 151 | .type = MT_DEVICE |
| 152 | }, |
| 153 | { |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 154 | .virtual = OMAP34XX_GPMC_VIRT, |
| 155 | .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), |
| 156 | .length = OMAP34XX_GPMC_SIZE, |
| 157 | .type = MT_DEVICE |
| 158 | }, |
| 159 | { |
| 160 | .virtual = OMAP343X_SMS_VIRT, |
| 161 | .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), |
| 162 | .length = OMAP343X_SMS_SIZE, |
| 163 | .type = MT_DEVICE |
| 164 | }, |
| 165 | { |
| 166 | .virtual = OMAP343X_SDRC_VIRT, |
| 167 | .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), |
| 168 | .length = OMAP343X_SDRC_SIZE, |
| 169 | .type = MT_DEVICE |
| 170 | }, |
| 171 | { |
| 172 | .virtual = L4_PER_34XX_VIRT, |
| 173 | .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), |
| 174 | .length = L4_PER_34XX_SIZE, |
| 175 | .type = MT_DEVICE |
| 176 | }, |
| 177 | { |
| 178 | .virtual = L4_EMU_34XX_VIRT, |
| 179 | .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), |
| 180 | .length = L4_EMU_34XX_SIZE, |
| 181 | .type = MT_DEVICE |
| 182 | }, |
| 183 | }; |
| 184 | #endif |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 185 | |
Kevin Hilman | 3395955 | 2012-05-10 11:10:07 -0700 | [diff] [blame] | 186 | #ifdef CONFIG_SOC_TI81XX |
Hemant Pedanekar | a920360 | 2011-12-13 10:46:44 -0800 | [diff] [blame] | 187 | static struct map_desc omapti81xx_io_desc[] __initdata = { |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 188 | { |
| 189 | .virtual = L4_34XX_VIRT, |
| 190 | .pfn = __phys_to_pfn(L4_34XX_PHYS), |
| 191 | .length = L4_34XX_SIZE, |
| 192 | .type = MT_DEVICE |
Afzal Mohammed | 1e6cb14 | 2011-12-13 10:46:43 -0800 | [diff] [blame] | 193 | } |
| 194 | }; |
| 195 | #endif |
| 196 | |
Afzal Mohammed | addb154 | 2013-05-27 20:06:13 +0530 | [diff] [blame] | 197 | #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) |
Afzal Mohammed | 1e6cb14 | 2011-12-13 10:46:43 -0800 | [diff] [blame] | 198 | static struct map_desc omapam33xx_io_desc[] __initdata = { |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 199 | { |
| 200 | .virtual = L4_34XX_VIRT, |
| 201 | .pfn = __phys_to_pfn(L4_34XX_PHYS), |
| 202 | .length = L4_34XX_SIZE, |
| 203 | .type = MT_DEVICE |
| 204 | }, |
Afzal Mohammed | 1e6cb14 | 2011-12-13 10:46:43 -0800 | [diff] [blame] | 205 | { |
| 206 | .virtual = L4_WK_AM33XX_VIRT, |
| 207 | .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), |
| 208 | .length = L4_WK_AM33XX_SIZE, |
| 209 | .type = MT_DEVICE |
| 210 | } |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 211 | }; |
| 212 | #endif |
| 213 | |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 214 | #ifdef CONFIG_ARCH_OMAP4 |
| 215 | static struct map_desc omap44xx_io_desc[] __initdata = { |
| 216 | { |
| 217 | .virtual = L3_44XX_VIRT, |
| 218 | .pfn = __phys_to_pfn(L3_44XX_PHYS), |
| 219 | .length = L3_44XX_SIZE, |
| 220 | .type = MT_DEVICE, |
| 221 | }, |
| 222 | { |
| 223 | .virtual = L4_44XX_VIRT, |
| 224 | .pfn = __phys_to_pfn(L4_44XX_PHYS), |
| 225 | .length = L4_44XX_SIZE, |
| 226 | .type = MT_DEVICE, |
| 227 | }, |
| 228 | { |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 229 | .virtual = L4_PER_44XX_VIRT, |
| 230 | .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), |
| 231 | .length = L4_PER_44XX_SIZE, |
| 232 | .type = MT_DEVICE, |
| 233 | }, |
Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 234 | #ifdef CONFIG_OMAP4_ERRATA_I688 |
| 235 | { |
| 236 | .virtual = OMAP4_SRAM_VA, |
| 237 | .pfn = __phys_to_pfn(OMAP4_SRAM_PA), |
| 238 | .length = PAGE_SIZE, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 239 | .type = MT_MEMORY_RW_SO, |
Santosh Shilimkar | 137d105 | 2011-06-25 18:04:31 -0700 | [diff] [blame] | 240 | }, |
| 241 | #endif |
| 242 | |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 243 | }; |
| 244 | #endif |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 245 | |
R Sricharan | a3a9384 | 2013-07-03 11:52:04 +0530 | [diff] [blame] | 246 | #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 247 | static struct map_desc omap54xx_io_desc[] __initdata = { |
| 248 | { |
| 249 | .virtual = L3_54XX_VIRT, |
| 250 | .pfn = __phys_to_pfn(L3_54XX_PHYS), |
| 251 | .length = L3_54XX_SIZE, |
| 252 | .type = MT_DEVICE, |
| 253 | }, |
| 254 | { |
| 255 | .virtual = L4_54XX_VIRT, |
| 256 | .pfn = __phys_to_pfn(L4_54XX_PHYS), |
| 257 | .length = L4_54XX_SIZE, |
| 258 | .type = MT_DEVICE, |
| 259 | }, |
| 260 | { |
| 261 | .virtual = L4_WK_54XX_VIRT, |
| 262 | .pfn = __phys_to_pfn(L4_WK_54XX_PHYS), |
| 263 | .length = L4_WK_54XX_SIZE, |
| 264 | .type = MT_DEVICE, |
| 265 | }, |
| 266 | { |
| 267 | .virtual = L4_PER_54XX_VIRT, |
| 268 | .pfn = __phys_to_pfn(L4_PER_54XX_PHYS), |
| 269 | .length = L4_PER_54XX_SIZE, |
| 270 | .type = MT_DEVICE, |
| 271 | }, |
Santosh Shilimkar | 1348bbf | 2013-02-15 18:05:49 +0530 | [diff] [blame] | 272 | #ifdef CONFIG_OMAP4_ERRATA_I688 |
| 273 | { |
| 274 | .virtual = OMAP4_SRAM_VA, |
| 275 | .pfn = __phys_to_pfn(OMAP4_SRAM_PA), |
| 276 | .length = PAGE_SIZE, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 277 | .type = MT_MEMORY_RW_SO, |
Santosh Shilimkar | 1348bbf | 2013-02-15 18:05:49 +0530 | [diff] [blame] | 278 | }, |
| 279 | #endif |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 280 | }; |
| 281 | #endif |
| 282 | |
Tony Lindgren | 59b479e | 2011-01-27 16:39:40 -0800 | [diff] [blame] | 283 | #ifdef CONFIG_SOC_OMAP2420 |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 284 | void __init omap242x_map_io(void) |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 285 | { |
| 286 | iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); |
| 287 | iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 288 | } |
| 289 | #endif |
| 290 | |
Tony Lindgren | 59b479e | 2011-01-27 16:39:40 -0800 | [diff] [blame] | 291 | #ifdef CONFIG_SOC_OMAP2430 |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 292 | void __init omap243x_map_io(void) |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 293 | { |
| 294 | iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); |
| 295 | iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 296 | } |
| 297 | #endif |
| 298 | |
Tony Lindgren | a8eb7ca | 2010-02-12 12:26:48 -0800 | [diff] [blame] | 299 | #ifdef CONFIG_ARCH_OMAP3 |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 300 | void __init omap3_map_io(void) |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 301 | { |
| 302 | iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 303 | } |
| 304 | #endif |
| 305 | |
Kevin Hilman | 3395955 | 2012-05-10 11:10:07 -0700 | [diff] [blame] | 306 | #ifdef CONFIG_SOC_TI81XX |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 307 | void __init ti81xx_map_io(void) |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 308 | { |
Hemant Pedanekar | a920360 | 2011-12-13 10:46:44 -0800 | [diff] [blame] | 309 | iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 310 | } |
| 311 | #endif |
| 312 | |
Afzal Mohammed | addb154 | 2013-05-27 20:06:13 +0530 | [diff] [blame] | 313 | #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 314 | void __init am33xx_map_io(void) |
Afzal Mohammed | 1e6cb14 | 2011-12-13 10:46:43 -0800 | [diff] [blame] | 315 | { |
| 316 | iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 317 | } |
| 318 | #endif |
| 319 | |
| 320 | #ifdef CONFIG_ARCH_OMAP4 |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 321 | void __init omap4_map_io(void) |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 322 | { |
| 323 | iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); |
Santosh Shilimkar | 2ec1fc4 | 2012-02-02 19:33:55 +0530 | [diff] [blame] | 324 | omap_barriers_init(); |
Tony Lindgren | 6fbd55d | 2010-02-12 12:26:47 -0800 | [diff] [blame] | 325 | } |
| 326 | #endif |
| 327 | |
R Sricharan | a3a9384 | 2013-07-03 11:52:04 +0530 | [diff] [blame] | 328 | #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 329 | void __init omap5_map_io(void) |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 330 | { |
| 331 | iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc)); |
Santosh Shilimkar | 1348bbf | 2013-02-15 18:05:49 +0530 | [diff] [blame] | 332 | omap_barriers_init(); |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 333 | } |
| 334 | #endif |
Paul Walmsley | 2f135ea | 2009-06-19 19:08:25 -0600 | [diff] [blame] | 335 | /* |
| 336 | * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters |
| 337 | * |
| 338 | * Sets the CORE DPLL3 M2 divider to the same value that it's at |
| 339 | * currently. This has the effect of setting the SDRC SDRAM AC timing |
| 340 | * registers to the values currently defined by the kernel. Currently |
| 341 | * only defined for OMAP3; will return 0 if called on OMAP2. Returns |
| 342 | * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, |
| 343 | * or passes along the return value of clk_set_rate(). |
| 344 | */ |
| 345 | static int __init _omap2_init_reprogram_sdrc(void) |
| 346 | { |
| 347 | struct clk *dpll3_m2_ck; |
| 348 | int v = -EINVAL; |
| 349 | long rate; |
| 350 | |
| 351 | if (!cpu_is_omap34xx()) |
| 352 | return 0; |
| 353 | |
| 354 | dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); |
Aaro Koskinen | e281f7e | 2010-11-30 14:17:58 +0000 | [diff] [blame] | 355 | if (IS_ERR(dpll3_m2_ck)) |
Paul Walmsley | 2f135ea | 2009-06-19 19:08:25 -0600 | [diff] [blame] | 356 | return -EINVAL; |
| 357 | |
| 358 | rate = clk_get_rate(dpll3_m2_ck); |
| 359 | pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); |
| 360 | v = clk_set_rate(dpll3_m2_ck, rate); |
| 361 | if (v) |
| 362 | pr_err("dpll3_m2_clk rate change failed: %d\n", v); |
| 363 | |
| 364 | clk_put(dpll3_m2_ck); |
| 365 | |
| 366 | return v; |
| 367 | } |
| 368 | |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 369 | static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) |
| 370 | { |
| 371 | return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); |
| 372 | } |
| 373 | |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 374 | static void __init omap_hwmod_init_postsetup(void) |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 375 | { |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 376 | u8 postsetup_state; |
| 377 | |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 378 | /* Set the default postsetup state for all hwmods */ |
| 379 | #ifdef CONFIG_PM_RUNTIME |
| 380 | postsetup_state = _HWMOD_STATE_IDLE; |
| 381 | #else |
| 382 | postsetup_state = _HWMOD_STATE_ENABLED; |
| 383 | #endif |
| 384 | omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); |
Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 385 | |
Kevin Hilman | 53da4ce | 2010-12-09 09:13:48 -0600 | [diff] [blame] | 386 | omap_pm_if_early_init(); |
Paul Walmsley | 4805734 | 2010-12-21 15:25:10 -0700 | [diff] [blame] | 387 | } |
| 388 | |
Arnd Bergmann | 069d0a7 | 2013-07-05 16:20:17 +0200 | [diff] [blame] | 389 | static void __init __maybe_unused omap_common_late_init(void) |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 390 | { |
| 391 | omap_mux_late_init(); |
| 392 | omap2_common_pm_late_init(); |
Ruslan Bilovol | 6770b21 | 2013-02-14 13:55:24 +0200 | [diff] [blame] | 393 | omap_soc_device_init(); |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 394 | } |
| 395 | |
Paul Walmsley | 1611079 | 2012-01-25 12:57:46 -0700 | [diff] [blame] | 396 | #ifdef CONFIG_SOC_OMAP2420 |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 397 | void __init omap2420_init_early(void) |
| 398 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 399 | omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000)); |
| 400 | omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE), |
| 401 | OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE)); |
| 402 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE), |
| 403 | NULL); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 404 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE)); |
| 405 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL); |
Vaibhav Hiremath | 4de34f3 | 2011-12-19 15:50:15 +0530 | [diff] [blame] | 406 | omap2xxx_check_revision(); |
Paul Walmsley | 63a293e | 2012-11-21 16:15:16 -0700 | [diff] [blame] | 407 | omap2xxx_prm_init(); |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 408 | omap2xxx_cm_init(); |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 409 | omap2xxx_voltagedomains_init(); |
| 410 | omap242x_powerdomains_init(); |
| 411 | omap242x_clockdomains_init(); |
| 412 | omap2420_hwmod_init(); |
| 413 | omap_hwmod_init_postsetup(); |
Tero Kristo | 6a194a6 | 2014-03-04 10:53:54 +0200 | [diff] [blame] | 414 | omap_clk_soc_init = omap2420_dt_clk_init; |
| 415 | rate_table = omap2420_rate_table; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 416 | } |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 417 | |
| 418 | void __init omap2420_init_late(void) |
| 419 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 420 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 421 | omap2_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 422 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 423 | } |
Paul Walmsley | 1611079 | 2012-01-25 12:57:46 -0700 | [diff] [blame] | 424 | #endif |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 425 | |
Paul Walmsley | 1611079 | 2012-01-25 12:57:46 -0700 | [diff] [blame] | 426 | #ifdef CONFIG_SOC_OMAP2430 |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 427 | void __init omap2430_init_early(void) |
| 428 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 429 | omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000)); |
| 430 | omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE), |
| 431 | OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE)); |
| 432 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE), |
| 433 | NULL); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 434 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE)); |
| 435 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL); |
Vaibhav Hiremath | 4de34f3 | 2011-12-19 15:50:15 +0530 | [diff] [blame] | 436 | omap2xxx_check_revision(); |
Paul Walmsley | 63a293e | 2012-11-21 16:15:16 -0700 | [diff] [blame] | 437 | omap2xxx_prm_init(); |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 438 | omap2xxx_cm_init(); |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 439 | omap2xxx_voltagedomains_init(); |
| 440 | omap243x_powerdomains_init(); |
| 441 | omap243x_clockdomains_init(); |
| 442 | omap2430_hwmod_init(); |
| 443 | omap_hwmod_init_postsetup(); |
Tero Kristo | 6a194a6 | 2014-03-04 10:53:54 +0200 | [diff] [blame] | 444 | omap_clk_soc_init = omap2430_dt_clk_init; |
| 445 | rate_table = omap2430_rate_table; |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 446 | } |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 447 | |
| 448 | void __init omap2430_init_late(void) |
| 449 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 450 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 451 | omap2_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 452 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 453 | } |
Sanjeev Premi | c4e2d24 | 2011-10-13 21:44:10 +0530 | [diff] [blame] | 454 | #endif |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 455 | |
| 456 | /* |
| 457 | * Currently only board-omap3beagle.c should call this because of the |
| 458 | * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. |
| 459 | */ |
Sanjeev Premi | c4e2d24 | 2011-10-13 21:44:10 +0530 | [diff] [blame] | 460 | #ifdef CONFIG_ARCH_OMAP3 |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 461 | void __init omap3_init_early(void) |
| 462 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 463 | omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000)); |
| 464 | omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE), |
| 465 | OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE)); |
| 466 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE), |
| 467 | NULL); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 468 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE)); |
| 469 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL); |
Vaibhav Hiremath | 4de34f3 | 2011-12-19 15:50:15 +0530 | [diff] [blame] | 470 | omap3xxx_check_revision(); |
| 471 | omap3xxx_check_features(); |
Paul Walmsley | 63a293e | 2012-11-21 16:15:16 -0700 | [diff] [blame] | 472 | omap3xxx_prm_init(); |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 473 | omap3xxx_cm_init(); |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 474 | omap3xxx_voltagedomains_init(); |
| 475 | omap3xxx_powerdomains_init(); |
| 476 | omap3xxx_clockdomains_init(); |
| 477 | omap3xxx_hwmod_init(); |
| 478 | omap_hwmod_init_postsetup(); |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 479 | omap_clk_soc_init = omap3xxx_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 480 | } |
| 481 | |
| 482 | void __init omap3430_init_early(void) |
| 483 | { |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 484 | omap3_init_early(); |
Tero Kristo | 3e04915 | 2013-08-02 14:32:30 +0300 | [diff] [blame] | 485 | if (of_have_populated_dt()) |
| 486 | omap_clk_soc_init = omap3430_dt_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 487 | } |
| 488 | |
| 489 | void __init omap35xx_init_early(void) |
| 490 | { |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 491 | omap3_init_early(); |
Tero Kristo | 3e04915 | 2013-08-02 14:32:30 +0300 | [diff] [blame] | 492 | if (of_have_populated_dt()) |
| 493 | omap_clk_soc_init = omap3430_dt_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | void __init omap3630_init_early(void) |
| 497 | { |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 498 | omap3_init_early(); |
Tero Kristo | 3e04915 | 2013-08-02 14:32:30 +0300 | [diff] [blame] | 499 | if (of_have_populated_dt()) |
| 500 | omap_clk_soc_init = omap3630_dt_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 501 | } |
| 502 | |
| 503 | void __init am35xx_init_early(void) |
| 504 | { |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 505 | omap3_init_early(); |
Tero Kristo | 3e04915 | 2013-08-02 14:32:30 +0300 | [diff] [blame] | 506 | if (of_have_populated_dt()) |
| 507 | omap_clk_soc_init = am35xx_dt_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 508 | } |
| 509 | |
Hemant Pedanekar | a920360 | 2011-12-13 10:46:44 -0800 | [diff] [blame] | 510 | void __init ti81xx_init_early(void) |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 511 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 512 | omap2_set_globals_tap(OMAP343X_CLASS, |
| 513 | OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE)); |
| 514 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE), |
| 515 | NULL); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 516 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE)); |
| 517 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL); |
Vaibhav Hiremath | 4de34f3 | 2011-12-19 15:50:15 +0530 | [diff] [blame] | 518 | omap3xxx_check_revision(); |
| 519 | ti81xx_check_features(); |
Tony Lindgren | 4c3cf90 | 2011-10-04 18:17:41 -0700 | [diff] [blame] | 520 | omap3xxx_voltagedomains_init(); |
| 521 | omap3xxx_powerdomains_init(); |
| 522 | omap3xxx_clockdomains_init(); |
| 523 | omap3xxx_hwmod_init(); |
| 524 | omap_hwmod_init_postsetup(); |
Tero Kristo | 3e04915 | 2013-08-02 14:32:30 +0300 | [diff] [blame] | 525 | if (of_have_populated_dt()) |
| 526 | omap_clk_soc_init = ti81xx_dt_clk_init; |
| 527 | else |
| 528 | omap_clk_soc_init = omap3xxx_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 529 | } |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 530 | |
| 531 | void __init omap3_init_late(void) |
| 532 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 533 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 534 | omap3_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 535 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 536 | } |
| 537 | |
| 538 | void __init omap3430_init_late(void) |
| 539 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 540 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 541 | omap3_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 542 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 543 | } |
| 544 | |
| 545 | void __init omap35xx_init_late(void) |
| 546 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 547 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 548 | omap3_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 549 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 550 | } |
| 551 | |
| 552 | void __init omap3630_init_late(void) |
| 553 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 554 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 555 | omap3_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 556 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 557 | } |
| 558 | |
| 559 | void __init am35xx_init_late(void) |
| 560 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 561 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 562 | omap3_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 563 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 564 | } |
| 565 | |
| 566 | void __init ti81xx_init_late(void) |
| 567 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 568 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 569 | omap3_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 570 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 571 | } |
Sanjeev Premi | c4e2d24 | 2011-10-13 21:44:10 +0530 | [diff] [blame] | 572 | #endif |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 573 | |
Afzal Mohammed | 08f3098 | 2012-05-11 00:38:49 +0530 | [diff] [blame] | 574 | #ifdef CONFIG_SOC_AM33XX |
| 575 | void __init am33xx_init_early(void) |
| 576 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 577 | omap2_set_globals_tap(AM335X_CLASS, |
| 578 | AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); |
| 579 | omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), |
| 580 | NULL); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 581 | omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE)); |
| 582 | omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL); |
Afzal Mohammed | 08f3098 | 2012-05-11 00:38:49 +0530 | [diff] [blame] | 583 | omap3xxx_check_revision(); |
Vaibhav Hiremath | 7bcad17 | 2013-05-17 15:43:41 +0530 | [diff] [blame] | 584 | am33xx_check_features(); |
Vaibhav Hiremath | 3f0ea76 | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 585 | am33xx_powerdomains_init(); |
Vaibhav Hiremath | 9c80f3a | 2012-06-18 00:47:27 -0600 | [diff] [blame] | 586 | am33xx_clockdomains_init(); |
Vaibhav Hiremath | a2cfc50 | 2012-07-25 13:51:13 -0600 | [diff] [blame] | 587 | am33xx_hwmod_init(); |
| 588 | omap_hwmod_init_postsetup(); |
Tero Kristo | 149c09d | 2013-07-19 11:37:17 +0300 | [diff] [blame] | 589 | omap_clk_soc_init = am33xx_dt_clk_init; |
Afzal Mohammed | 08f3098 | 2012-05-11 00:38:49 +0530 | [diff] [blame] | 590 | } |
Nishanth Menon | 765e7a0 | 2013-10-16 10:39:02 -0500 | [diff] [blame] | 591 | |
| 592 | void __init am33xx_init_late(void) |
| 593 | { |
| 594 | omap_common_late_init(); |
| 595 | } |
Afzal Mohammed | 08f3098 | 2012-05-11 00:38:49 +0530 | [diff] [blame] | 596 | #endif |
| 597 | |
Afzal Mohammed | c510702 | 2013-05-27 20:06:23 +0530 | [diff] [blame] | 598 | #ifdef CONFIG_SOC_AM43XX |
| 599 | void __init am43xx_init_early(void) |
| 600 | { |
| 601 | omap2_set_globals_tap(AM335X_CLASS, |
| 602 | AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); |
| 603 | omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), |
| 604 | NULL); |
| 605 | omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE)); |
| 606 | omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE), NULL); |
Ambresh K | 8835cf6 | 2013-10-12 15:46:37 +0530 | [diff] [blame] | 607 | omap_prm_base_init(); |
| 608 | omap_cm_base_init(); |
Afzal Mohammed | c510702 | 2013-05-27 20:06:23 +0530 | [diff] [blame] | 609 | omap3xxx_check_revision(); |
Afzal Mohammed | 7a2e051 | 2014-02-07 15:51:25 +0530 | [diff] [blame] | 610 | am33xx_check_features(); |
Ambresh K | 8835cf6 | 2013-10-12 15:46:37 +0530 | [diff] [blame] | 611 | am43xx_powerdomains_init(); |
| 612 | am43xx_clockdomains_init(); |
| 613 | am43xx_hwmod_init(); |
| 614 | omap_hwmod_init_postsetup(); |
Sekhar Nori | d941f86 | 2014-04-22 13:58:03 +0530 | [diff] [blame] | 615 | omap_l2_cache_init(); |
Tero Kristo | d22031e | 2013-11-21 16:49:59 +0200 | [diff] [blame] | 616 | omap_clk_soc_init = am43xx_dt_clk_init; |
Afzal Mohammed | c510702 | 2013-05-27 20:06:23 +0530 | [diff] [blame] | 617 | } |
Nishanth Menon | 765e7a0 | 2013-10-16 10:39:02 -0500 | [diff] [blame] | 618 | |
| 619 | void __init am43xx_init_late(void) |
| 620 | { |
| 621 | omap_common_late_init(); |
| 622 | } |
Afzal Mohammed | c510702 | 2013-05-27 20:06:23 +0530 | [diff] [blame] | 623 | #endif |
| 624 | |
Sanjeev Premi | c4e2d24 | 2011-10-13 21:44:10 +0530 | [diff] [blame] | 625 | #ifdef CONFIG_ARCH_OMAP4 |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 626 | void __init omap4430_init_early(void) |
| 627 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 628 | omap2_set_globals_tap(OMAP443X_CLASS, |
| 629 | OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE)); |
| 630 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE), |
| 631 | OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE)); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 632 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE)); |
| 633 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE), |
| 634 | OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE)); |
| 635 | omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE)); |
| 636 | omap_prm_base_init(); |
| 637 | omap_cm_base_init(); |
Vaibhav Hiremath | 4de34f3 | 2011-12-19 15:50:15 +0530 | [diff] [blame] | 638 | omap4xxx_check_revision(); |
| 639 | omap4xxx_check_features(); |
Nishanth Menon | de70af4 | 2014-01-20 14:06:37 -0600 | [diff] [blame] | 640 | omap4_pm_init_early(); |
Paul Walmsley | 63a293e | 2012-11-21 16:15:16 -0700 | [diff] [blame] | 641 | omap44xx_prm_init(); |
Tony Lindgren | 7b250af | 2011-10-04 18:26:28 -0700 | [diff] [blame] | 642 | omap44xx_voltagedomains_init(); |
| 643 | omap44xx_powerdomains_init(); |
| 644 | omap44xx_clockdomains_init(); |
| 645 | omap44xx_hwmod_init(); |
| 646 | omap_hwmod_init_postsetup(); |
Sekhar Nori | b39b14e | 2014-04-22 13:58:01 +0530 | [diff] [blame] | 647 | omap_l2_cache_init(); |
Tero Kristo | c8c88d8 | 2013-07-18 16:04:00 +0300 | [diff] [blame] | 648 | omap_clk_soc_init = omap4xxx_dt_clk_init; |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 649 | } |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 650 | |
| 651 | void __init omap4430_init_late(void) |
| 652 | { |
Ruslan Bilovol | 4ed12be | 2013-02-14 13:55:22 +0200 | [diff] [blame] | 653 | omap_common_late_init(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 654 | omap4_pm_init(); |
Rajendra Nayak | 23fb8ba | 2012-06-01 14:02:49 +0530 | [diff] [blame] | 655 | omap2_clk_enable_autoidle_all(); |
Shawn Guo | bbd707a | 2012-04-26 16:06:50 +0800 | [diff] [blame] | 656 | } |
Sanjeev Premi | c4e2d24 | 2011-10-13 21:44:10 +0530 | [diff] [blame] | 657 | #endif |
Tony Lindgren | 8f5b5a4 | 2011-08-22 23:57:24 -0700 | [diff] [blame] | 658 | |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 659 | #ifdef CONFIG_SOC_OMAP5 |
| 660 | void __init omap5_init_early(void) |
| 661 | { |
Paul Walmsley | b6a4226 | 2012-10-29 20:50:21 -0600 | [diff] [blame] | 662 | omap2_set_globals_tap(OMAP54XX_CLASS, |
| 663 | OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE)); |
| 664 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), |
| 665 | OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE)); |
Paul Walmsley | d9a16f9 | 2012-10-29 20:57:39 -0600 | [diff] [blame] | 666 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE)); |
| 667 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE), |
| 668 | OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE)); |
| 669 | omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); |
| 670 | omap_prm_base_init(); |
| 671 | omap_cm_base_init(); |
Santosh Shilimkar | e4020aa | 2013-05-29 12:38:12 -0400 | [diff] [blame] | 672 | omap44xx_prm_init(); |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 673 | omap5xxx_check_revision(); |
Santosh Shilimkar | e4020aa | 2013-05-29 12:38:12 -0400 | [diff] [blame] | 674 | omap54xx_voltagedomains_init(); |
| 675 | omap54xx_powerdomains_init(); |
| 676 | omap54xx_clockdomains_init(); |
| 677 | omap54xx_hwmod_init(); |
| 678 | omap_hwmod_init_postsetup(); |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 679 | omap_clk_soc_init = omap5xxx_dt_clk_init; |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 680 | } |
Nishanth Menon | 765e7a0 | 2013-10-16 10:39:02 -0500 | [diff] [blame] | 681 | |
| 682 | void __init omap5_init_late(void) |
| 683 | { |
| 684 | omap_common_late_init(); |
| 685 | } |
R Sricharan | 05e152c | 2012-06-05 16:21:32 +0530 | [diff] [blame] | 686 | #endif |
| 687 | |
R Sricharan | a3a9384 | 2013-07-03 11:52:04 +0530 | [diff] [blame] | 688 | #ifdef CONFIG_SOC_DRA7XX |
| 689 | void __init dra7xx_init_early(void) |
| 690 | { |
| 691 | omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE)); |
| 692 | omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), |
| 693 | OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE)); |
| 694 | omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE)); |
| 695 | omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE), |
| 696 | OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE)); |
| 697 | omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); |
| 698 | omap_prm_base_init(); |
| 699 | omap_cm_base_init(); |
Ambresh K | 7de516a | 2013-08-23 04:05:08 -0600 | [diff] [blame] | 700 | omap44xx_prm_init(); |
Nishanth Menon | 733d20e | 2014-05-19 10:27:11 -0500 | [diff] [blame] | 701 | dra7xxx_check_revision(); |
Ambresh K | 7de516a | 2013-08-23 04:05:08 -0600 | [diff] [blame] | 702 | dra7xx_powerdomains_init(); |
| 703 | dra7xx_clockdomains_init(); |
| 704 | dra7xx_hwmod_init(); |
| 705 | omap_hwmod_init_postsetup(); |
Tero Kristo | f1cf498 | 2013-08-29 11:35:43 +0300 | [diff] [blame] | 706 | omap_clk_soc_init = dra7xx_dt_clk_init; |
R Sricharan | a3a9384 | 2013-07-03 11:52:04 +0530 | [diff] [blame] | 707 | } |
Nishanth Menon | 765e7a0 | 2013-10-16 10:39:02 -0500 | [diff] [blame] | 708 | |
| 709 | void __init dra7xx_init_late(void) |
| 710 | { |
| 711 | omap_common_late_init(); |
| 712 | } |
R Sricharan | a3a9384 | 2013-07-03 11:52:04 +0530 | [diff] [blame] | 713 | #endif |
| 714 | |
| 715 | |
Tony Lindgren | a4ca9db | 2011-08-22 23:57:23 -0700 | [diff] [blame] | 716 | void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, |
Paul Walmsley | 4805734 | 2010-12-21 15:25:10 -0700 | [diff] [blame] | 717 | struct omap_sdrc_params *sdrc_cs1) |
| 718 | { |
Tony Lindgren | a66cb34 | 2011-10-04 13:52:57 -0700 | [diff] [blame] | 719 | omap_sram_init(); |
| 720 | |
Hemant Pedanekar | 0100171 | 2011-02-16 08:31:39 -0800 | [diff] [blame] | 721 | if (cpu_is_omap24xx() || omap3_has_sdrc()) { |
Kevin Hilman | aa4b1f6 | 2010-03-10 17:16:31 +0000 | [diff] [blame] | 722 | omap2_sdrc_init(sdrc_cs0, sdrc_cs1); |
| 723 | _omap2_init_reprogram_sdrc(); |
| 724 | } |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 725 | } |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 726 | |
| 727 | int __init omap_clk_init(void) |
| 728 | { |
| 729 | int ret = 0; |
| 730 | |
| 731 | if (!omap_clk_soc_init) |
| 732 | return 0; |
| 733 | |
Tero Kristo | 8111e01 | 2014-07-02 11:47:39 +0300 | [diff] [blame] | 734 | ti_clk_init_features(); |
| 735 | |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 736 | ret = of_prcm_init(); |
Tero Kristo | c08ee14 | 2014-09-12 15:01:57 +0300 | [diff] [blame^] | 737 | if (ret) |
| 738 | return ret; |
| 739 | |
| 740 | of_clk_init(NULL); |
| 741 | |
| 742 | ti_dt_clk_init_retry_clks(); |
| 743 | |
| 744 | ti_dt_clockdomains_setup(); |
| 745 | |
| 746 | ret = omap_clk_soc_init(); |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 747 | |
| 748 | return ret; |
| 749 | } |