blob: 678a1928a9b580ddd192e479f10bfdc803e4002e [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
716 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
717 };
718 const struct color_conv_coef ctbl_bt601_5_wb = {
719 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
720 };
721
722 for (i = 1; i < num_ovl; i++)
723 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
724
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200725 if (dispc.feat->has_writeback)
726 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530727}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300729static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Archit Taneja9b372c22011-05-06 11:45:49 +0530731 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530740{
741 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
747}
748
Archit Tanejad79db852012-09-22 12:30:17 +0530749static void dispc_ovl_set_pos(enum omap_plane plane,
750 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Tanejad79db852012-09-22 12:30:17 +0530752 u32 val;
753
754 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
755 return;
756
757 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
759 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530766
Archit Taneja36d87d92012-07-28 22:59:03 +0530767 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530768 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
769 else
770 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
Archit Taneja78b687f2012-09-21 14:51:49 +0530773static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
774 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
776 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778 BUG_ON(plane == OMAP_DSS_GFX);
779
780 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_WB)
783 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja5b54ed32012-09-26 16:55:27 +0530788static void dispc_ovl_set_zorder(enum omap_plane plane,
789 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530790{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530792 return;
793
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
795}
796
797static void dispc_ovl_enable_zorder_planes(void)
798{
799 int i;
800
801 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
802 return;
803
804 for (i = 0; i < dss_feat_get_num_ovls(); i++)
805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
806}
807
Archit Taneja5b54ed32012-09-26 16:55:27 +0530808static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
809 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100810{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530811 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812 return;
813
Archit Taneja9b372c22011-05-06 11:45:49 +0530814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200819{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530820 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300821 int shift;
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 shift = shifts[plane];
827 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300830static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841 enum omap_color_mode color_mode)
842{
843 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 if (plane != OMAP_DSS_GFX) {
845 switch (color_mode) {
846 case OMAP_DSS_COLOR_NV12:
847 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530848 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530849 m = 0x1; break;
850 case OMAP_DSS_COLOR_RGBA16:
851 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0x4; break;
854 case OMAP_DSS_COLOR_ARGB16:
855 m = 0x5; break;
856 case OMAP_DSS_COLOR_RGB16:
857 m = 0x6; break;
858 case OMAP_DSS_COLOR_ARGB16_1555:
859 m = 0x7; break;
860 case OMAP_DSS_COLOR_RGB24U:
861 m = 0x8; break;
862 case OMAP_DSS_COLOR_RGB24P:
863 m = 0x9; break;
864 case OMAP_DSS_COLOR_YUV2:
865 m = 0xa; break;
866 case OMAP_DSS_COLOR_UYVY:
867 m = 0xb; break;
868 case OMAP_DSS_COLOR_ARGB32:
869 m = 0xc; break;
870 case OMAP_DSS_COLOR_RGBA32:
871 m = 0xd; break;
872 case OMAP_DSS_COLOR_RGBX32:
873 m = 0xe; break;
874 case OMAP_DSS_COLOR_XRGB16_1555:
875 m = 0xf; break;
876 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300877 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530878 }
879 } else {
880 switch (color_mode) {
881 case OMAP_DSS_COLOR_CLUT1:
882 m = 0x0; break;
883 case OMAP_DSS_COLOR_CLUT2:
884 m = 0x1; break;
885 case OMAP_DSS_COLOR_CLUT4:
886 m = 0x2; break;
887 case OMAP_DSS_COLOR_CLUT8:
888 m = 0x3; break;
889 case OMAP_DSS_COLOR_RGB12U:
890 m = 0x4; break;
891 case OMAP_DSS_COLOR_ARGB16:
892 m = 0x5; break;
893 case OMAP_DSS_COLOR_RGB16:
894 m = 0x6; break;
895 case OMAP_DSS_COLOR_ARGB16_1555:
896 m = 0x7; break;
897 case OMAP_DSS_COLOR_RGB24U:
898 m = 0x8; break;
899 case OMAP_DSS_COLOR_RGB24P:
900 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530901 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530902 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xb; break;
905 case OMAP_DSS_COLOR_ARGB32:
906 m = 0xc; break;
907 case OMAP_DSS_COLOR_RGBA32:
908 m = 0xd; break;
909 case OMAP_DSS_COLOR_RGBX32:
910 m = 0xe; break;
911 case OMAP_DSS_COLOR_XRGB16_1555:
912 m = 0xf; break;
913 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300914 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 }
917
Archit Taneja9b372c22011-05-06 11:45:49 +0530918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919}
920
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530921static void dispc_ovl_configure_burst_type(enum omap_plane plane,
922 enum omap_dss_rotation_type rotation_type)
923{
924 if (dss_has_feature(FEAT_BURST_2D) == 0)
925 return;
926
927 if (rotation_type == OMAP_DSS_ROT_TILER)
928 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
929 else
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
931}
932
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300933void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934{
935 int shift;
936 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000937 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938
939 switch (plane) {
940 case OMAP_DSS_GFX:
941 shift = 8;
942 break;
943 case OMAP_DSS_VIDEO1:
944 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530945 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946 shift = 16;
947 break;
948 default:
949 BUG();
950 return;
951 }
952
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000954 if (dss_has_feature(FEAT_MGR_LCD2)) {
955 switch (channel) {
956 case OMAP_DSS_CHANNEL_LCD:
957 chan = 0;
958 chan2 = 0;
959 break;
960 case OMAP_DSS_CHANNEL_DIGIT:
961 chan = 1;
962 chan2 = 0;
963 break;
964 case OMAP_DSS_CHANNEL_LCD2:
965 chan = 0;
966 chan2 = 1;
967 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530968 case OMAP_DSS_CHANNEL_LCD3:
969 if (dss_has_feature(FEAT_MGR_LCD3)) {
970 chan = 0;
971 chan2 = 2;
972 } else {
973 BUG();
974 return;
975 }
976 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000977 default:
978 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300979 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000980 }
981
982 val = FLD_MOD(val, chan, shift, shift);
983 val = FLD_MOD(val, chan2, 31, 30);
984 } else {
985 val = FLD_MOD(val, channel, shift, shift);
986 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530987 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200989EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200990
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200991static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
992{
993 int shift;
994 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200995
996 switch (plane) {
997 case OMAP_DSS_GFX:
998 shift = 8;
999 break;
1000 case OMAP_DSS_VIDEO1:
1001 case OMAP_DSS_VIDEO2:
1002 case OMAP_DSS_VIDEO3:
1003 shift = 16;
1004 break;
1005 default:
1006 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001007 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001008 }
1009
1010 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1011
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001012 if (FLD_GET(val, shift, shift) == 1)
1013 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001014
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001015 if (!dss_has_feature(FEAT_MGR_LCD2))
1016 return OMAP_DSS_CHANNEL_LCD;
1017
1018 switch (FLD_GET(val, 31, 30)) {
1019 case 0:
1020 default:
1021 return OMAP_DSS_CHANNEL_LCD;
1022 case 1:
1023 return OMAP_DSS_CHANNEL_LCD2;
1024 case 2:
1025 return OMAP_DSS_CHANNEL_LCD3;
1026 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001027}
1028
Archit Tanejad9ac7732012-09-22 12:38:19 +05301029void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1030{
1031 enum omap_plane plane = OMAP_DSS_WB;
1032
1033 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1034}
1035
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001036static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001037 enum omap_burst_size burst_size)
1038{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301039 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001041
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001042 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001043 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001044}
1045
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001046static void dispc_configure_burst_sizes(void)
1047{
1048 int i;
1049 const int burst_size = BURST_SIZE_X8;
1050
1051 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001052 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001053 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001054}
1055
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001056static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001057{
1058 unsigned unit = dss_feat_get_burst_size_unit();
1059 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1060 return unit * 8;
1061}
1062
Mythri P Kd3862612011-03-11 18:02:49 +05301063void dispc_enable_gamma_table(bool enable)
1064{
1065 /*
1066 * This is partially implemented to support only disabling of
1067 * the gamma table.
1068 */
1069 if (enable) {
1070 DSSWARN("Gamma table enabling for TV not yet supported");
1071 return;
1072 }
1073
1074 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1075}
1076
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001077static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001078{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301079 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001080 return;
1081
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301082 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001083}
1084
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001085static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001086 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001087{
1088 u32 coef_r, coef_g, coef_b;
1089
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301090 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001091 return;
1092
1093 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1094 FLD_VAL(coefs->rb, 9, 0);
1095 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1096 FLD_VAL(coefs->gb, 9, 0);
1097 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1098 FLD_VAL(coefs->bb, 9, 0);
1099
1100 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1101 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1102 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1103}
1104
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001105static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001106{
1107 u32 val;
1108
1109 BUG_ON(plane == OMAP_DSS_GFX);
1110
Archit Taneja9b372c22011-05-06 11:45:49 +05301111 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301113 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114}
1115
Archit Tanejad79db852012-09-22 12:30:17 +05301116static void dispc_ovl_enable_replication(enum omap_plane plane,
1117 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301119 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001120 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121
Archit Tanejad79db852012-09-22 12:30:17 +05301122 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1123 return;
1124
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001125 shift = shifts[plane];
1126 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127}
1128
Archit Taneja8f366162012-04-16 12:53:44 +05301129static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301130 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131{
1132 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301133
Archit Taneja33b89922012-11-14 13:50:15 +05301134 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1135 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1136
Archit Taneja702d1442011-05-06 11:45:50 +05301137 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001138}
1139
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001140static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001141{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001142 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001143 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301144 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001145 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001146 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001147
1148 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149
Archit Tanejaa0acb552010-09-15 19:20:00 +05301150 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001151
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001152 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1153 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001154 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001155 dispc.fifo_size[fifo] = size;
1156
1157 /*
1158 * By default fifos are mapped directly to overlays, fifo 0 to
1159 * ovl 0, fifo 1 to ovl 1, etc.
1160 */
1161 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001162 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001163
1164 /*
1165 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1166 * causes problems with certain use cases, like using the tiler in 2D
1167 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1168 * giving GFX plane a larger fifo. WB but should work fine with a
1169 * smaller fifo.
1170 */
1171 if (dispc.feat->gfx_fifo_workaround) {
1172 u32 v;
1173
1174 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1175
1176 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1177 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1178 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1179 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1180
1181 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1182
1183 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1184 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1185 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001186
1187 /*
1188 * Setup default fifo thresholds.
1189 */
1190 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1191 u32 low, high;
1192 const bool use_fifomerge = false;
1193 const bool manual_update = false;
1194
1195 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1196 use_fifomerge, manual_update);
1197
1198 dispc_ovl_set_fifo_threshold(i, low, high);
1199 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001200}
1201
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001202static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001204 int fifo;
1205 u32 size = 0;
1206
1207 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1208 if (dispc.fifo_assignment[fifo] == plane)
1209 size += dispc.fifo_size[fifo];
1210 }
1211
1212 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001213}
1214
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001215void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001216{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301217 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001218 u32 unit;
1219
1220 unit = dss_feat_get_buffer_size_unit();
1221
1222 WARN_ON(low % unit != 0);
1223 WARN_ON(high % unit != 0);
1224
1225 low /= unit;
1226 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301227
Archit Taneja9b372c22011-05-06 11:45:49 +05301228 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1229 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1230
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001231 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301233 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001234 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301235 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001236 hi_start, hi_end) * unit,
1237 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001238
Archit Taneja9b372c22011-05-06 11:45:49 +05301239 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301240 FLD_VAL(high, hi_start, hi_end) |
1241 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301242
1243 /*
1244 * configure the preload to the pipeline's high threhold, if HT it's too
1245 * large for the preload field, set the threshold to the maximum value
1246 * that can be held by the preload register
1247 */
1248 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1249 plane != OMAP_DSS_WB)
1250 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001252EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001253
1254void dispc_enable_fifomerge(bool enable)
1255{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001256 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1257 WARN_ON(enable);
1258 return;
1259 }
1260
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001261 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1262 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001263}
1264
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001265void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001266 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1267 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001268{
1269 /*
1270 * All sizes are in bytes. Both the buffer and burst are made of
1271 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1272 */
1273
1274 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001275 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1276 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001277
1278 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001279 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001280
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001281 if (use_fifomerge) {
1282 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001283 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001284 total_fifo_size += dispc_ovl_get_fifo_size(i);
1285 } else {
1286 total_fifo_size = ovl_fifo_size;
1287 }
1288
1289 /*
1290 * We use the same low threshold for both fifomerge and non-fifomerge
1291 * cases, but for fifomerge we calculate the high threshold using the
1292 * combined fifo size
1293 */
1294
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001295 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001296 *fifo_low = ovl_fifo_size - burst_size * 2;
1297 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301298 } else if (plane == OMAP_DSS_WB) {
1299 /*
1300 * Most optimal configuration for writeback is to push out data
1301 * to the interconnect the moment writeback pushes enough pixels
1302 * in the FIFO to form a burst
1303 */
1304 *fifo_low = 0;
1305 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001306 } else {
1307 *fifo_low = ovl_fifo_size - burst_size;
1308 *fifo_high = total_fifo_size - buf_unit;
1309 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001310}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001311EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001312
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001313static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1314{
1315 int bit;
1316
1317 if (plane == OMAP_DSS_GFX)
1318 bit = 14;
1319 else
1320 bit = 23;
1321
1322 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1323}
1324
1325static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1326 int low, int high)
1327{
1328 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1329 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1330}
1331
1332static void dispc_init_mflag(void)
1333{
1334 int i;
1335
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001336 /*
1337 * HACK: NV12 color format and MFLAG seem to have problems working
1338 * together: using two displays, and having an NV12 overlay on one of
1339 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1340 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1341 * remove the errors, but there doesn't seem to be a clear logic on
1342 * which values work and which not.
1343 *
1344 * As a work-around, set force MFLAG to always on.
1345 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001346 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001347 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001348 (0 << 2)); /* MFLAG_START = disable */
1349
1350 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1351 u32 size = dispc_ovl_get_fifo_size(i);
1352 u32 unit = dss_feat_get_buffer_size_unit();
1353 u32 low, high;
1354
1355 dispc_ovl_set_mflag(i, true);
1356
1357 /*
1358 * Simulation team suggests below thesholds:
1359 * HT = fifosize * 5 / 8;
1360 * LT = fifosize * 4 / 8;
1361 */
1362
1363 low = size * 4 / 8 / unit;
1364 high = size * 5 / 8 / unit;
1365
1366 dispc_ovl_set_mflag_threshold(i, low, high);
1367 }
1368}
1369
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001370static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301371 int hinc, int vinc,
1372 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001373{
1374 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001375
Amber Jain0d66cbb2011-05-19 19:47:54 +05301376 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1377 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301378
Amber Jain0d66cbb2011-05-19 19:47:54 +05301379 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1380 &hinc_start, &hinc_end);
1381 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1382 &vinc_start, &vinc_end);
1383 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1384 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301385
Amber Jain0d66cbb2011-05-19 19:47:54 +05301386 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1387 } else {
1388 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1389 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001391}
1392
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001393static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001394{
1395 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301396 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001397
Archit Taneja87a74842011-03-02 11:19:50 +05301398 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1399 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1400
1401 val = FLD_VAL(vaccu, vert_start, vert_end) |
1402 FLD_VAL(haccu, hor_start, hor_end);
1403
Archit Taneja9b372c22011-05-06 11:45:49 +05301404 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001405}
1406
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001407static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001408{
1409 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301410 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001411
Archit Taneja87a74842011-03-02 11:19:50 +05301412 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1413 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1414
1415 val = FLD_VAL(vaccu, vert_start, vert_end) |
1416 FLD_VAL(haccu, hor_start, hor_end);
1417
Archit Taneja9b372c22011-05-06 11:45:49 +05301418 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001419}
1420
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001421static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1422 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301423{
1424 u32 val;
1425
1426 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1427 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1428}
1429
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001430static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1431 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301432{
1433 u32 val;
1434
1435 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1436 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1437}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001438
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001439static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001440 u16 orig_width, u16 orig_height,
1441 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301442 bool five_taps, u8 rotation,
1443 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301445 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001446
Amber Jained14a3c2011-05-19 19:47:51 +05301447 fir_hinc = 1024 * orig_width / out_width;
1448 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301450 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1451 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001452 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301453}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001454
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301455static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1456 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1457 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1458{
1459 int h_accu2_0, h_accu2_1;
1460 int v_accu2_0, v_accu2_1;
1461 int chroma_hinc, chroma_vinc;
1462 int idx;
1463
1464 struct accu {
1465 s8 h0_m, h0_n;
1466 s8 h1_m, h1_n;
1467 s8 v0_m, v0_n;
1468 s8 v1_m, v1_n;
1469 };
1470
1471 const struct accu *accu_table;
1472 const struct accu *accu_val;
1473
1474 static const struct accu accu_nv12[4] = {
1475 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1476 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1477 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1478 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1479 };
1480
1481 static const struct accu accu_nv12_ilace[4] = {
1482 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1483 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1484 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1485 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1486 };
1487
1488 static const struct accu accu_yuv[4] = {
1489 { 0, 1, 0, 1, 0, 1, 0, 1 },
1490 { 0, 1, 0, 1, 0, 1, 0, 1 },
1491 { -1, 1, 0, 1, 0, 1, 0, 1 },
1492 { 0, 1, 0, 1, -1, 1, 0, 1 },
1493 };
1494
1495 switch (rotation) {
1496 case OMAP_DSS_ROT_0:
1497 idx = 0;
1498 break;
1499 case OMAP_DSS_ROT_90:
1500 idx = 1;
1501 break;
1502 case OMAP_DSS_ROT_180:
1503 idx = 2;
1504 break;
1505 case OMAP_DSS_ROT_270:
1506 idx = 3;
1507 break;
1508 default:
1509 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001510 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301511 }
1512
1513 switch (color_mode) {
1514 case OMAP_DSS_COLOR_NV12:
1515 if (ilace)
1516 accu_table = accu_nv12_ilace;
1517 else
1518 accu_table = accu_nv12;
1519 break;
1520 case OMAP_DSS_COLOR_YUV2:
1521 case OMAP_DSS_COLOR_UYVY:
1522 accu_table = accu_yuv;
1523 break;
1524 default:
1525 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001526 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301527 }
1528
1529 accu_val = &accu_table[idx];
1530
1531 chroma_hinc = 1024 * orig_width / out_width;
1532 chroma_vinc = 1024 * orig_height / out_height;
1533
1534 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1535 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1536 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1537 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1538
1539 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1540 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1541}
1542
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001543static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301544 u16 orig_width, u16 orig_height,
1545 u16 out_width, u16 out_height,
1546 bool ilace, bool five_taps,
1547 bool fieldmode, enum omap_color_mode color_mode,
1548 u8 rotation)
1549{
1550 int accu0 = 0;
1551 int accu1 = 0;
1552 u32 l;
1553
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001554 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301555 out_width, out_height, five_taps,
1556 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301557 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001558
Archit Taneja87a74842011-03-02 11:19:50 +05301559 /* RESIZEENABLE and VERTICALTAPS */
1560 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301561 l |= (orig_width != out_width) ? (1 << 5) : 0;
1562 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001563 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301564
1565 /* VRESIZECONF and HRESIZECONF */
1566 if (dss_has_feature(FEAT_RESIZECONF)) {
1567 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301568 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1569 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301570 }
1571
1572 /* LINEBUFFERSPLIT */
1573 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1574 l &= ~(0x1 << 22);
1575 l |= five_taps ? (1 << 22) : 0;
1576 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001577
Archit Taneja9b372c22011-05-06 11:45:49 +05301578 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001579
1580 /*
1581 * field 0 = even field = bottom field
1582 * field 1 = odd field = top field
1583 */
1584 if (ilace && !fieldmode) {
1585 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301586 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001587 if (accu0 >= 1024/2) {
1588 accu1 = 1024/2;
1589 accu0 -= accu1;
1590 }
1591 }
1592
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001593 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1594 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001595}
1596
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001597static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301598 u16 orig_width, u16 orig_height,
1599 u16 out_width, u16 out_height,
1600 bool ilace, bool five_taps,
1601 bool fieldmode, enum omap_color_mode color_mode,
1602 u8 rotation)
1603{
1604 int scale_x = out_width != orig_width;
1605 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301606 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301607
1608 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1609 return;
1610 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1611 color_mode != OMAP_DSS_COLOR_UYVY &&
1612 color_mode != OMAP_DSS_COLOR_NV12)) {
1613 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301614 if (plane != OMAP_DSS_WB)
1615 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301616 return;
1617 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001618
1619 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1620 out_height, ilace, color_mode, rotation);
1621
Amber Jain0d66cbb2011-05-19 19:47:54 +05301622 switch (color_mode) {
1623 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301624 if (chroma_upscale) {
1625 /* UV is subsampled by 2 horizontally and vertically */
1626 orig_height >>= 1;
1627 orig_width >>= 1;
1628 } else {
1629 /* UV is downsampled by 2 horizontally and vertically */
1630 orig_height <<= 1;
1631 orig_width <<= 1;
1632 }
1633
Amber Jain0d66cbb2011-05-19 19:47:54 +05301634 break;
1635 case OMAP_DSS_COLOR_YUV2:
1636 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301637 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301638 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301639 rotation == OMAP_DSS_ROT_180) {
1640 if (chroma_upscale)
1641 /* UV is subsampled by 2 horizontally */
1642 orig_width >>= 1;
1643 else
1644 /* UV is downsampled by 2 horizontally */
1645 orig_width <<= 1;
1646 }
1647
Amber Jain0d66cbb2011-05-19 19:47:54 +05301648 /* must use FIR for YUV422 if rotated */
1649 if (rotation != OMAP_DSS_ROT_0)
1650 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301651
Amber Jain0d66cbb2011-05-19 19:47:54 +05301652 break;
1653 default:
1654 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001655 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301656 }
1657
1658 if (out_width != orig_width)
1659 scale_x = true;
1660 if (out_height != orig_height)
1661 scale_y = true;
1662
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001663 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301664 out_width, out_height, five_taps,
1665 rotation, DISPC_COLOR_COMPONENT_UV);
1666
Archit Taneja2a5561b2012-07-16 16:37:45 +05301667 if (plane != OMAP_DSS_WB)
1668 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1669 (scale_x || scale_y) ? 1 : 0, 8, 8);
1670
Amber Jain0d66cbb2011-05-19 19:47:54 +05301671 /* set H scaling */
1672 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1673 /* set V scaling */
1674 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301675}
1676
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001677static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301678 u16 orig_width, u16 orig_height,
1679 u16 out_width, u16 out_height,
1680 bool ilace, bool five_taps,
1681 bool fieldmode, enum omap_color_mode color_mode,
1682 u8 rotation)
1683{
1684 BUG_ON(plane == OMAP_DSS_GFX);
1685
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001686 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301687 orig_width, orig_height,
1688 out_width, out_height,
1689 ilace, five_taps,
1690 fieldmode, color_mode,
1691 rotation);
1692
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001693 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301694 orig_width, orig_height,
1695 out_width, out_height,
1696 ilace, five_taps,
1697 fieldmode, color_mode,
1698 rotation);
1699}
1700
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001701static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301702 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001703 bool mirroring, enum omap_color_mode color_mode)
1704{
Archit Taneja87a74842011-03-02 11:19:50 +05301705 bool row_repeat = false;
1706 int vidrot = 0;
1707
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001708 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1709 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001710
1711 if (mirroring) {
1712 switch (rotation) {
1713 case OMAP_DSS_ROT_0:
1714 vidrot = 2;
1715 break;
1716 case OMAP_DSS_ROT_90:
1717 vidrot = 1;
1718 break;
1719 case OMAP_DSS_ROT_180:
1720 vidrot = 0;
1721 break;
1722 case OMAP_DSS_ROT_270:
1723 vidrot = 3;
1724 break;
1725 }
1726 } else {
1727 switch (rotation) {
1728 case OMAP_DSS_ROT_0:
1729 vidrot = 0;
1730 break;
1731 case OMAP_DSS_ROT_90:
1732 vidrot = 1;
1733 break;
1734 case OMAP_DSS_ROT_180:
1735 vidrot = 2;
1736 break;
1737 case OMAP_DSS_ROT_270:
1738 vidrot = 3;
1739 break;
1740 }
1741 }
1742
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001743 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301744 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001745 else
Archit Taneja87a74842011-03-02 11:19:50 +05301746 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001747 }
Archit Taneja87a74842011-03-02 11:19:50 +05301748
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001749 /*
1750 * OMAP4/5 Errata i631:
1751 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1752 * rows beyond the framebuffer, which may cause OCP error.
1753 */
1754 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1755 rotation_type != OMAP_DSS_ROT_TILER)
1756 vidrot = 1;
1757
Archit Taneja9b372c22011-05-06 11:45:49 +05301758 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301759 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301760 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1761 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301762
1763 if (color_mode == OMAP_DSS_COLOR_NV12) {
1764 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1765 (rotation == OMAP_DSS_ROT_0 ||
1766 rotation == OMAP_DSS_ROT_180);
1767 /* DOUBLESTRIDE */
1768 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1769 }
1770
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001771}
1772
1773static int color_mode_to_bpp(enum omap_color_mode color_mode)
1774{
1775 switch (color_mode) {
1776 case OMAP_DSS_COLOR_CLUT1:
1777 return 1;
1778 case OMAP_DSS_COLOR_CLUT2:
1779 return 2;
1780 case OMAP_DSS_COLOR_CLUT4:
1781 return 4;
1782 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301783 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001784 return 8;
1785 case OMAP_DSS_COLOR_RGB12U:
1786 case OMAP_DSS_COLOR_RGB16:
1787 case OMAP_DSS_COLOR_ARGB16:
1788 case OMAP_DSS_COLOR_YUV2:
1789 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301790 case OMAP_DSS_COLOR_RGBA16:
1791 case OMAP_DSS_COLOR_RGBX16:
1792 case OMAP_DSS_COLOR_ARGB16_1555:
1793 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001794 return 16;
1795 case OMAP_DSS_COLOR_RGB24P:
1796 return 24;
1797 case OMAP_DSS_COLOR_RGB24U:
1798 case OMAP_DSS_COLOR_ARGB32:
1799 case OMAP_DSS_COLOR_RGBA32:
1800 case OMAP_DSS_COLOR_RGBX32:
1801 return 32;
1802 default:
1803 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001804 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001805 }
1806}
1807
1808static s32 pixinc(int pixels, u8 ps)
1809{
1810 if (pixels == 1)
1811 return 1;
1812 else if (pixels > 1)
1813 return 1 + (pixels - 1) * ps;
1814 else if (pixels < 0)
1815 return 1 - (-pixels + 1) * ps;
1816 else
1817 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001818 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001819}
1820
1821static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1822 u16 screen_width,
1823 u16 width, u16 height,
1824 enum omap_color_mode color_mode, bool fieldmode,
1825 unsigned int field_offset,
1826 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301827 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001828{
1829 u8 ps;
1830
1831 /* FIXME CLUT formats */
1832 switch (color_mode) {
1833 case OMAP_DSS_COLOR_CLUT1:
1834 case OMAP_DSS_COLOR_CLUT2:
1835 case OMAP_DSS_COLOR_CLUT4:
1836 case OMAP_DSS_COLOR_CLUT8:
1837 BUG();
1838 return;
1839 case OMAP_DSS_COLOR_YUV2:
1840 case OMAP_DSS_COLOR_UYVY:
1841 ps = 4;
1842 break;
1843 default:
1844 ps = color_mode_to_bpp(color_mode) / 8;
1845 break;
1846 }
1847
1848 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1849 width, height);
1850
1851 /*
1852 * field 0 = even field = bottom field
1853 * field 1 = odd field = top field
1854 */
1855 switch (rotation + mirror * 4) {
1856 case OMAP_DSS_ROT_0:
1857 case OMAP_DSS_ROT_180:
1858 /*
1859 * If the pixel format is YUV or UYVY divide the width
1860 * of the image by 2 for 0 and 180 degree rotation.
1861 */
1862 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1863 color_mode == OMAP_DSS_COLOR_UYVY)
1864 width = width >> 1;
1865 case OMAP_DSS_ROT_90:
1866 case OMAP_DSS_ROT_270:
1867 *offset1 = 0;
1868 if (field_offset)
1869 *offset0 = field_offset * screen_width * ps;
1870 else
1871 *offset0 = 0;
1872
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301873 *row_inc = pixinc(1 +
1874 (y_predecim * screen_width - x_predecim * width) +
1875 (fieldmode ? screen_width : 0), ps);
1876 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 break;
1878
1879 case OMAP_DSS_ROT_0 + 4:
1880 case OMAP_DSS_ROT_180 + 4:
1881 /* If the pixel format is YUV or UYVY divide the width
1882 * of the image by 2 for 0 degree and 180 degree
1883 */
1884 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1885 color_mode == OMAP_DSS_COLOR_UYVY)
1886 width = width >> 1;
1887 case OMAP_DSS_ROT_90 + 4:
1888 case OMAP_DSS_ROT_270 + 4:
1889 *offset1 = 0;
1890 if (field_offset)
1891 *offset0 = field_offset * screen_width * ps;
1892 else
1893 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301894 *row_inc = pixinc(1 -
1895 (y_predecim * screen_width + x_predecim * width) -
1896 (fieldmode ? screen_width : 0), ps);
1897 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001898 break;
1899
1900 default:
1901 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001902 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001903 }
1904}
1905
1906static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1907 u16 screen_width,
1908 u16 width, u16 height,
1909 enum omap_color_mode color_mode, bool fieldmode,
1910 unsigned int field_offset,
1911 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301912 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913{
1914 u8 ps;
1915 u16 fbw, fbh;
1916
1917 /* FIXME CLUT formats */
1918 switch (color_mode) {
1919 case OMAP_DSS_COLOR_CLUT1:
1920 case OMAP_DSS_COLOR_CLUT2:
1921 case OMAP_DSS_COLOR_CLUT4:
1922 case OMAP_DSS_COLOR_CLUT8:
1923 BUG();
1924 return;
1925 default:
1926 ps = color_mode_to_bpp(color_mode) / 8;
1927 break;
1928 }
1929
1930 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1931 width, height);
1932
1933 /* width & height are overlay sizes, convert to fb sizes */
1934
1935 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1936 fbw = width;
1937 fbh = height;
1938 } else {
1939 fbw = height;
1940 fbh = width;
1941 }
1942
1943 /*
1944 * field 0 = even field = bottom field
1945 * field 1 = odd field = top field
1946 */
1947 switch (rotation + mirror * 4) {
1948 case OMAP_DSS_ROT_0:
1949 *offset1 = 0;
1950 if (field_offset)
1951 *offset0 = *offset1 + field_offset * screen_width * ps;
1952 else
1953 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301954 *row_inc = pixinc(1 +
1955 (y_predecim * screen_width - fbw * x_predecim) +
1956 (fieldmode ? screen_width : 0), ps);
1957 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1958 color_mode == OMAP_DSS_COLOR_UYVY)
1959 *pix_inc = pixinc(x_predecim, 2 * ps);
1960 else
1961 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001962 break;
1963 case OMAP_DSS_ROT_90:
1964 *offset1 = screen_width * (fbh - 1) * ps;
1965 if (field_offset)
1966 *offset0 = *offset1 + field_offset * ps;
1967 else
1968 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301969 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1970 y_predecim + (fieldmode ? 1 : 0), ps);
1971 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001972 break;
1973 case OMAP_DSS_ROT_180:
1974 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1975 if (field_offset)
1976 *offset0 = *offset1 - field_offset * screen_width * ps;
1977 else
1978 *offset0 = *offset1;
1979 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301980 (y_predecim * screen_width - fbw * x_predecim) -
1981 (fieldmode ? screen_width : 0), ps);
1982 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1983 color_mode == OMAP_DSS_COLOR_UYVY)
1984 *pix_inc = pixinc(-x_predecim, 2 * ps);
1985 else
1986 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001987 break;
1988 case OMAP_DSS_ROT_270:
1989 *offset1 = (fbw - 1) * ps;
1990 if (field_offset)
1991 *offset0 = *offset1 - field_offset * ps;
1992 else
1993 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301994 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1995 y_predecim - (fieldmode ? 1 : 0), ps);
1996 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001997 break;
1998
1999 /* mirroring */
2000 case OMAP_DSS_ROT_0 + 4:
2001 *offset1 = (fbw - 1) * ps;
2002 if (field_offset)
2003 *offset0 = *offset1 + field_offset * screen_width * ps;
2004 else
2005 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302006 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007 (fieldmode ? screen_width : 0),
2008 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302009 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2010 color_mode == OMAP_DSS_COLOR_UYVY)
2011 *pix_inc = pixinc(-x_predecim, 2 * ps);
2012 else
2013 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002014 break;
2015
2016 case OMAP_DSS_ROT_90 + 4:
2017 *offset1 = 0;
2018 if (field_offset)
2019 *offset0 = *offset1 + field_offset * ps;
2020 else
2021 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302022 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2023 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002024 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302025 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002026 break;
2027
2028 case OMAP_DSS_ROT_180 + 4:
2029 *offset1 = screen_width * (fbh - 1) * ps;
2030 if (field_offset)
2031 *offset0 = *offset1 - field_offset * screen_width * ps;
2032 else
2033 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302034 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002035 (fieldmode ? screen_width : 0),
2036 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302037 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2038 color_mode == OMAP_DSS_COLOR_UYVY)
2039 *pix_inc = pixinc(x_predecim, 2 * ps);
2040 else
2041 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002042 break;
2043
2044 case OMAP_DSS_ROT_270 + 4:
2045 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2046 if (field_offset)
2047 *offset0 = *offset1 - field_offset * ps;
2048 else
2049 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302050 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2051 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302053 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 break;
2055
2056 default:
2057 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002058 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059 }
2060}
2061
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302062static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2063 enum omap_color_mode color_mode, bool fieldmode,
2064 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2065 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2066{
2067 u8 ps;
2068
2069 switch (color_mode) {
2070 case OMAP_DSS_COLOR_CLUT1:
2071 case OMAP_DSS_COLOR_CLUT2:
2072 case OMAP_DSS_COLOR_CLUT4:
2073 case OMAP_DSS_COLOR_CLUT8:
2074 BUG();
2075 return;
2076 default:
2077 ps = color_mode_to_bpp(color_mode) / 8;
2078 break;
2079 }
2080
2081 DSSDBG("scrw %d, width %d\n", screen_width, width);
2082
2083 /*
2084 * field 0 = even field = bottom field
2085 * field 1 = odd field = top field
2086 */
2087 *offset1 = 0;
2088 if (field_offset)
2089 *offset0 = *offset1 + field_offset * screen_width * ps;
2090 else
2091 *offset0 = *offset1;
2092 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2093 (fieldmode ? screen_width : 0), ps);
2094 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2095 color_mode == OMAP_DSS_COLOR_UYVY)
2096 *pix_inc = pixinc(x_predecim, 2 * ps);
2097 else
2098 *pix_inc = pixinc(x_predecim, ps);
2099}
2100
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302101/*
2102 * This function is used to avoid synclosts in OMAP3, because of some
2103 * undocumented horizontal position and timing related limitations.
2104 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002105static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302106 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002107 u16 width, u16 height, u16 out_width, u16 out_height,
2108 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302109{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002110 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302111 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302112 static const u8 limits[3] = { 8, 10, 20 };
2113 u64 val, blank;
2114 int i;
2115
Archit Taneja81ab95b2012-05-08 15:53:20 +05302116 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302117
2118 i = 0;
2119 if (out_height < height)
2120 i++;
2121 if (out_width < width)
2122 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302123 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302124 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2125 if (blank <= limits[i])
2126 return -EINVAL;
2127
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002128 /* FIXME add checks for 3-tap filter once the limitations are known */
2129 if (!five_taps)
2130 return 0;
2131
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302132 /*
2133 * Pixel data should be prepared before visible display point starts.
2134 * So, atleast DS-2 lines must have already been fetched by DISPC
2135 * during nonactive - pos_x period.
2136 */
2137 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2138 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002139 val, max(0, ds - 2) * width);
2140 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302141 return -EINVAL;
2142
2143 /*
2144 * All lines need to be refilled during the nonactive period of which
2145 * only one line can be loaded during the active period. So, atleast
2146 * DS - 1 lines should be loaded during nonactive period.
2147 */
2148 val = div_u64((u64)nonactive * lclk, pclk);
2149 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002150 val, max(0, ds - 1) * width);
2151 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302152 return -EINVAL;
2153
2154 return 0;
2155}
2156
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002157static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302158 const struct omap_video_timings *mgr_timings, u16 width,
2159 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002160 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302162 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302163 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302165 if (height <= out_height && width <= out_width)
2166 return (unsigned long) pclk;
2167
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002168 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302169 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002170
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002171 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002172 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302173 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002175 if (height > 2 * out_height) {
2176 if (ppl == out_width)
2177 return 0;
2178
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002179 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302181 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182 }
2183 }
2184
2185 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002186 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002187 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302188 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189
2190 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302191 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192 }
2193
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302194 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195}
2196
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002197static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302198 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302199{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302200 if (height > out_height && width > out_width)
2201 return pclk * 4;
2202 else
2203 return pclk * 2;
2204}
2205
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002206static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302207 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002208{
2209 unsigned int hf, vf;
2210
2211 /*
2212 * FIXME how to determine the 'A' factor
2213 * for the no downscaling case ?
2214 */
2215
2216 if (width > 3 * out_width)
2217 hf = 4;
2218 else if (width > 2 * out_width)
2219 hf = 3;
2220 else if (width > out_width)
2221 hf = 2;
2222 else
2223 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002224 if (height > out_height)
2225 vf = 2;
2226 else
2227 vf = 1;
2228
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302229 return pclk * vf * hf;
2230}
2231
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002232static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302233 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302234{
Archit Taneja8ba85302012-09-26 17:00:37 +05302235 /*
2236 * If the overlay/writeback is in mem to mem mode, there are no
2237 * downscaling limitations with respect to pixel clock, return 1 as
2238 * required core clock to represent that we have sufficient enough
2239 * core clock to do maximum downscaling
2240 */
2241 if (mem_to_mem)
2242 return 1;
2243
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302244 if (width > out_width)
2245 return DIV_ROUND_UP(pclk, out_width) * width;
2246 else
2247 return pclk;
2248}
2249
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002250static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251 const struct omap_video_timings *mgr_timings,
2252 u16 width, u16 height, u16 out_width, u16 out_height,
2253 enum omap_color_mode color_mode, bool *five_taps,
2254 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302255 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302256{
2257 int error;
2258 u16 in_width, in_height;
2259 int min_factor = min(*decim_x, *decim_y);
2260 const int maxsinglelinewidth =
2261 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302262
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302263 *five_taps = false;
2264
2265 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002266 in_height = height / *decim_y;
2267 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002268 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302269 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302270 error = (in_width > maxsinglelinewidth || !*core_clk ||
2271 *core_clk > dispc_core_clk_rate());
2272 if (error) {
2273 if (*decim_x == *decim_y) {
2274 *decim_x = min_factor;
2275 ++*decim_y;
2276 } else {
2277 swap(*decim_x, *decim_y);
2278 if (*decim_x < *decim_y)
2279 ++*decim_x;
2280 }
2281 }
2282 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2283
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002284 if (error) {
2285 DSSERR("failed to find scaling settings\n");
2286 return -EINVAL;
2287 }
2288
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302289 if (in_width > maxsinglelinewidth) {
2290 DSSERR("Cannot scale max input width exceeded");
2291 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302292 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302293 return 0;
2294}
2295
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002296static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302297 const struct omap_video_timings *mgr_timings,
2298 u16 width, u16 height, u16 out_width, u16 out_height,
2299 enum omap_color_mode color_mode, bool *five_taps,
2300 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302301 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302{
2303 int error;
2304 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302305 const int maxsinglelinewidth =
2306 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2307
2308 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002309 in_height = height / *decim_y;
2310 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002311 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302312
2313 if (in_width > maxsinglelinewidth)
2314 if (in_height > out_height &&
2315 in_height < out_height * 2)
2316 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002317again:
2318 if (*five_taps)
2319 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2320 in_width, in_height, out_width,
2321 out_height, color_mode);
2322 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002323 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302324 in_height, out_width, out_height,
2325 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302326
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002327 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2328 pos_x, in_width, in_height, out_width,
2329 out_height, *five_taps);
2330 if (error && *five_taps) {
2331 *five_taps = false;
2332 goto again;
2333 }
2334
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302335 error = (error || in_width > maxsinglelinewidth * 2 ||
2336 (in_width > maxsinglelinewidth && *five_taps) ||
2337 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002338
2339 if (!error) {
2340 /* verify that we're inside the limits of scaler */
2341 if (in_width / 4 > out_width)
2342 error = 1;
2343
2344 if (*five_taps) {
2345 if (in_height / 4 > out_height)
2346 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302347 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002348 if (in_height / 2 > out_height)
2349 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302350 }
2351 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002352
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002353 if (error)
2354 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302355 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2356
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002357 if (error) {
2358 DSSERR("failed to find scaling settings\n");
2359 return -EINVAL;
2360 }
2361
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002362 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2363 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302364 DSSERR("horizontal timing too tight\n");
2365 return -EINVAL;
2366 }
2367
2368 if (in_width > (maxsinglelinewidth * 2)) {
2369 DSSERR("Cannot setup scaling");
2370 DSSERR("width exceeds maximum width possible");
2371 return -EINVAL;
2372 }
2373
2374 if (in_width > maxsinglelinewidth && *five_taps) {
2375 DSSERR("cannot setup scaling with five taps");
2376 return -EINVAL;
2377 }
2378 return 0;
2379}
2380
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002381static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302382 const struct omap_video_timings *mgr_timings,
2383 u16 width, u16 height, u16 out_width, u16 out_height,
2384 enum omap_color_mode color_mode, bool *five_taps,
2385 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302386 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302387{
2388 u16 in_width, in_width_max;
2389 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002390 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302391 const int maxsinglelinewidth =
2392 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302393 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302394
Archit Taneja5d501082012-11-07 11:45:02 +05302395 if (mem_to_mem) {
2396 in_width_max = out_width * maxdownscale;
2397 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302398 in_width_max = dispc_core_clk_rate() /
2399 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302400 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302401
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302402 *decim_x = DIV_ROUND_UP(width, in_width_max);
2403
2404 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2405 if (*decim_x > *x_predecim)
2406 return -EINVAL;
2407
2408 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002409 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302410 } while (*decim_x <= *x_predecim &&
2411 in_width > maxsinglelinewidth && ++*decim_x);
2412
2413 if (in_width > maxsinglelinewidth) {
2414 DSSERR("Cannot scale width exceeds max line width");
2415 return -EINVAL;
2416 }
2417
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002418 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302419 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302420 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421}
2422
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002423#define DIV_FRAC(dividend, divisor) \
2424 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2425
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002426static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302427 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302428 const struct omap_video_timings *mgr_timings,
2429 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302430 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302431 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302432 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302433{
Archit Taneja0373cac2011-09-08 13:25:17 +05302434 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302435 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302436 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302437 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302438
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002439 if (width == out_width && height == out_height)
2440 return 0;
2441
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002442 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2443 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2444 return -EINVAL;
2445 }
2446
Archit Taneja5b54ed32012-09-26 16:55:27 +05302447 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002448 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302449
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002450 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302451 *x_predecim = *y_predecim = 1;
2452 } else {
2453 *x_predecim = max_decim_limit;
2454 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2455 dss_has_feature(FEAT_BURST_2D)) ?
2456 2 : max_decim_limit;
2457 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302458
2459 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2460 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2461 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2462 color_mode == OMAP_DSS_COLOR_CLUT8) {
2463 *x_predecim = 1;
2464 *y_predecim = 1;
2465 *five_taps = false;
2466 return 0;
2467 }
2468
2469 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2470 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2471
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302472 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302473 return -EINVAL;
2474
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302475 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302476 return -EINVAL;
2477
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002478 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302479 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302480 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2481 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302482 if (ret)
2483 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302484
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002485 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2486 width, height,
2487 out_width, out_height,
2488 out_width / width, DIV_FRAC(out_width, width),
2489 out_height / height, DIV_FRAC(out_height, height),
2490
2491 decim_x, decim_y,
2492 width / decim_x, height / decim_y,
2493 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2494 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2495
2496 *five_taps ? 5 : 3,
2497 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302498
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302499 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302500 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302501 "required core clk rate = %lu Hz, "
2502 "current core clk rate = %lu Hz\n",
2503 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302504 return -EINVAL;
2505 }
2506
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302507 *x_predecim = decim_x;
2508 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302509 return 0;
2510}
2511
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002512int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2513 const struct omap_overlay_info *oi,
2514 const struct omap_video_timings *timings,
2515 int *x_predecim, int *y_predecim)
2516{
2517 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2518 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002519 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002520 u16 in_height = oi->height;
2521 u16 in_width = oi->width;
2522 bool ilace = timings->interlace;
2523 u16 out_width, out_height;
2524 int pos_x = oi->pos_x;
2525 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2526 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2527
2528 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2529 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2530
2531 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002532 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002533
2534 if (ilace) {
2535 if (fieldmode)
2536 in_height /= 2;
2537 out_height /= 2;
2538
2539 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2540 in_height, out_height);
2541 }
2542
2543 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2544 return -EINVAL;
2545
2546 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2547 in_height, out_width, out_height, oi->color_mode,
2548 &five_taps, x_predecim, y_predecim, pos_x,
2549 oi->rotation_type, false);
2550}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002551EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002552
Archit Taneja84a880f2012-09-26 16:57:37 +05302553static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302554 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2555 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2556 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2557 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2558 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302559 bool replication, const struct omap_video_timings *mgr_timings,
2560 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002561{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302562 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002563 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302564 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002565 unsigned offset0, offset1;
2566 s32 row_inc;
2567 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302568 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002569 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302570 u16 in_height = height;
2571 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302572 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302573 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002574 unsigned long pclk = dispc_plane_pclk_rate(plane);
2575 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002576
Tomi Valkeinene5666582014-11-28 14:34:15 +02002577 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002578 return -EINVAL;
2579
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002580 switch (color_mode) {
2581 case OMAP_DSS_COLOR_YUV2:
2582 case OMAP_DSS_COLOR_UYVY:
2583 case OMAP_DSS_COLOR_NV12:
2584 if (in_width & 1) {
2585 DSSERR("input width %d is not even for YUV format\n",
2586 in_width);
2587 return -EINVAL;
2588 }
2589 break;
2590
2591 default:
2592 break;
2593 }
2594
Archit Taneja84a880f2012-09-26 16:57:37 +05302595 out_width = out_width == 0 ? width : out_width;
2596 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002597
Archit Taneja84a880f2012-09-26 16:57:37 +05302598 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002599 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002600
2601 if (ilace) {
2602 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302603 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302604 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302605 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606
2607 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302608 "out_height %d\n", in_height, pos_y,
2609 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610 }
2611
Archit Taneja84a880f2012-09-26 16:57:37 +05302612 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302613 return -EINVAL;
2614
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002615 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302616 in_height, out_width, out_height, color_mode,
2617 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302618 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302619 if (r)
2620 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002621
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002622 in_width = in_width / x_predecim;
2623 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302624
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002625 if (x_predecim > 1 || y_predecim > 1)
2626 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2627 x_predecim, y_predecim, in_width, in_height);
2628
2629 switch (color_mode) {
2630 case OMAP_DSS_COLOR_YUV2:
2631 case OMAP_DSS_COLOR_UYVY:
2632 case OMAP_DSS_COLOR_NV12:
2633 if (in_width & 1) {
2634 DSSDBG("predecimated input width is not even for YUV format\n");
2635 DSSDBG("adjusting input width %d -> %d\n",
2636 in_width, in_width & ~1);
2637
2638 in_width &= ~1;
2639 }
2640 break;
2641
2642 default:
2643 break;
2644 }
2645
Archit Taneja84a880f2012-09-26 16:57:37 +05302646 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2647 color_mode == OMAP_DSS_COLOR_UYVY ||
2648 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302649 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650
2651 if (ilace && !fieldmode) {
2652 /*
2653 * when downscaling the bottom field may have to start several
2654 * source lines below the top field. Unfortunately ACCUI
2655 * registers will only hold the fractional part of the offset
2656 * so the integer part must be added to the base address of the
2657 * bottom field.
2658 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302659 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660 field_offset = 0;
2661 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302662 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002663 }
2664
2665 /* Fields are independent but interleaved in memory. */
2666 if (fieldmode)
2667 field_offset = 1;
2668
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002669 offset0 = 0;
2670 offset1 = 0;
2671 row_inc = 0;
2672 pix_inc = 0;
2673
Archit Taneja6be0d732012-11-07 11:45:04 +05302674 if (plane == OMAP_DSS_WB) {
2675 frame_width = out_width;
2676 frame_height = out_height;
2677 } else {
2678 frame_width = in_width;
2679 frame_height = height;
2680 }
2681
Archit Taneja84a880f2012-09-26 16:57:37 +05302682 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302683 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302684 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302685 &offset0, &offset1, &row_inc, &pix_inc,
2686 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302687 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302688 calc_dma_rotation_offset(rotation, mirror, screen_width,
2689 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302690 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302691 &offset0, &offset1, &row_inc, &pix_inc,
2692 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302694 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302695 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302696 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302697 &offset0, &offset1, &row_inc, &pix_inc,
2698 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002699
2700 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2701 offset0, offset1, row_inc, pix_inc);
2702
Archit Taneja84a880f2012-09-26 16:57:37 +05302703 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704
Archit Taneja84a880f2012-09-26 16:57:37 +05302705 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302706
Archit Taneja84a880f2012-09-26 16:57:37 +05302707 dispc_ovl_set_ba0(plane, paddr + offset0);
2708 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709
Archit Taneja84a880f2012-09-26 16:57:37 +05302710 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2711 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2712 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302713 }
2714
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002715 if (dispc.feat->last_pixel_inc_missing)
2716 row_inc += pix_inc - 1;
2717
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002718 dispc_ovl_set_row_inc(plane, row_inc);
2719 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720
Archit Taneja84a880f2012-09-26 16:57:37 +05302721 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302722 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723
Archit Taneja84a880f2012-09-26 16:57:37 +05302724 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725
Archit Taneja78b687f2012-09-21 14:51:49 +05302726 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002727
Archit Taneja5b54ed32012-09-26 16:55:27 +05302728 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302729 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2730 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302731 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302732 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002733 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002734 }
2735
Archit Tanejac35eeb22013-03-26 19:15:24 +05302736 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2737 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738
Archit Taneja84a880f2012-09-26 16:57:37 +05302739 dispc_ovl_set_zorder(plane, caps, zorder);
2740 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2741 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742
Archit Tanejad79db852012-09-22 12:30:17 +05302743 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302744
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745 return 0;
2746}
2747
Archit Taneja84a880f2012-09-26 16:57:37 +05302748int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302749 bool replication, const struct omap_video_timings *mgr_timings,
2750 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302751{
2752 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002753 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302754 enum omap_channel channel;
2755
2756 channel = dispc_ovl_get_channel_out(plane);
2757
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002758 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2759 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2760 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302761 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2762 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2763
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002764 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302765 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2766 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2767 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302768 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302769
2770 return r;
2771}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002772EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302773
Archit Taneja749feff2012-08-31 12:32:52 +05302774int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302775 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302776{
2777 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302778 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302779 enum omap_plane plane = OMAP_DSS_WB;
2780 const int pos_x = 0, pos_y = 0;
2781 const u8 zorder = 0, global_alpha = 0;
2782 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302783 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302784 int in_width = mgr_timings->x_res;
2785 int in_height = mgr_timings->y_res;
2786 enum omap_overlay_caps caps =
2787 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2788
2789 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2790 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2791 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2792 wi->mirror);
2793
2794 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2795 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2796 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2797 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302798 replication, mgr_timings, mem_to_mem);
2799
2800 switch (wi->color_mode) {
2801 case OMAP_DSS_COLOR_RGB16:
2802 case OMAP_DSS_COLOR_RGB24P:
2803 case OMAP_DSS_COLOR_ARGB16:
2804 case OMAP_DSS_COLOR_RGBA16:
2805 case OMAP_DSS_COLOR_RGB12U:
2806 case OMAP_DSS_COLOR_ARGB16_1555:
2807 case OMAP_DSS_COLOR_XRGB16_1555:
2808 case OMAP_DSS_COLOR_RGBX16:
2809 truncation = true;
2810 break;
2811 default:
2812 truncation = false;
2813 break;
2814 }
2815
2816 /* setup extra DISPC_WB_ATTRIBUTES */
2817 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2818 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2819 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2820 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302821
2822 return r;
2823}
2824
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002825int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002827 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2828
Archit Taneja9b372c22011-05-06 11:45:49 +05302829 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002830
2831 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002832}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002833EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002835bool dispc_ovl_enabled(enum omap_plane plane)
2836{
2837 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2838}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002839EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002840
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002841void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002842{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302843 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2844 /* flush posted write */
2845 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002846}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002847EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002848
Tomi Valkeinen65398512012-10-10 11:44:17 +03002849bool dispc_mgr_is_enabled(enum omap_channel channel)
2850{
2851 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2852}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002853EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002854
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302855void dispc_wb_enable(bool enable)
2856{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002857 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302858}
2859
2860bool dispc_wb_is_enabled(void)
2861{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002862 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302863}
2864
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002865static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002866{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002867 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2868 return;
2869
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871}
2872
2873void dispc_lcd_enable_signal(bool enable)
2874{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002875 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2876 return;
2877
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002879}
2880
2881void dispc_pck_free_enable(bool enable)
2882{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002883 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2884 return;
2885
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002886 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002887}
2888
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002889static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002890{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302891 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002892}
2893
2894
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002895static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302897 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898}
2899
2900void dispc_set_loadmode(enum omap_dss_load_mode mode)
2901{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002903}
2904
2905
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002906static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002907{
Sumit Semwal8613b002010-12-02 11:27:09 +00002908 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909}
2910
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002911static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002912 enum omap_dss_trans_key_type type,
2913 u32 trans_key)
2914{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302915 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916
Sumit Semwal8613b002010-12-02 11:27:09 +00002917 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002918}
2919
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002920static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302922 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002923}
Archit Taneja11354dd2011-09-26 11:47:29 +05302924
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002925static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2926 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927{
Archit Taneja11354dd2011-09-26 11:47:29 +05302928 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002929 return;
2930
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002931 if (ch == OMAP_DSS_CHANNEL_LCD)
2932 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002933 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002935}
Archit Taneja11354dd2011-09-26 11:47:29 +05302936
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002937void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002938 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002939{
2940 dispc_mgr_set_default_color(channel, info->default_color);
2941 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2942 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2943 dispc_mgr_enable_alpha_fixed_zorder(channel,
2944 info->partial_alpha_enabled);
2945 if (dss_has_feature(FEAT_CPR)) {
2946 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2947 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2948 }
2949}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002950EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002952static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953{
2954 int code;
2955
2956 switch (data_lines) {
2957 case 12:
2958 code = 0;
2959 break;
2960 case 16:
2961 code = 1;
2962 break;
2963 case 18:
2964 code = 2;
2965 break;
2966 case 24:
2967 code = 3;
2968 break;
2969 default:
2970 BUG();
2971 return;
2972 }
2973
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302974 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002975}
2976
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002977static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978{
2979 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302980 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002981
2982 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302983 case DSS_IO_PAD_MODE_RESET:
2984 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985 gpout1 = 0;
2986 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302987 case DSS_IO_PAD_MODE_RFBI:
2988 gpout0 = 1;
2989 gpout1 = 0;
2990 break;
2991 case DSS_IO_PAD_MODE_BYPASS:
2992 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993 gpout1 = 1;
2994 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995 default:
2996 BUG();
2997 return;
2998 }
2999
Archit Taneja569969d2011-08-22 17:41:57 +05303000 l = dispc_read_reg(DISPC_CONTROL);
3001 l = FLD_MOD(l, gpout0, 15, 15);
3002 l = FLD_MOD(l, gpout1, 16, 16);
3003 dispc_write_reg(DISPC_CONTROL, l);
3004}
3005
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003006static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303007{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303008 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009}
3010
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003011void dispc_mgr_set_lcd_config(enum omap_channel channel,
3012 const struct dss_lcd_mgr_config *config)
3013{
3014 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3015
3016 dispc_mgr_enable_stallmode(channel, config->stallmode);
3017 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3018
3019 dispc_mgr_set_clock_div(channel, &config->clock_info);
3020
3021 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3022
3023 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3024
3025 dispc_mgr_set_lcd_type_tft(channel);
3026}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003027EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003028
Archit Taneja8f366162012-04-16 12:53:44 +05303029static bool _dispc_mgr_size_ok(u16 width, u16 height)
3030{
Archit Taneja33b89922012-11-14 13:50:15 +05303031 return width <= dispc.feat->mgr_width_max &&
3032 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303033}
3034
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003035static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3036 int vsw, int vfp, int vbp)
3037{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303038 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3039 hfp < 1 || hfp > dispc.feat->hp_max ||
3040 hbp < 1 || hbp > dispc.feat->hp_max ||
3041 vsw < 1 || vsw > dispc.feat->sw_max ||
3042 vfp < 0 || vfp > dispc.feat->vp_max ||
3043 vbp < 0 || vbp > dispc.feat->vp_max)
3044 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003045 return true;
3046}
3047
Archit Tanejaca5ca692013-03-26 19:15:22 +05303048static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3049 unsigned long pclk)
3050{
3051 if (dss_mgr_is_lcd(channel))
3052 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3053 else
3054 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3055}
3056
Archit Taneja8f366162012-04-16 12:53:44 +05303057bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303058 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003059{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003060 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3061 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303062
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003063 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3064 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303065
3066 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003067 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003068 if (timings->interlace)
3069 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003070
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003071 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303072 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003073 timings->vbp))
3074 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303075 }
Archit Taneja8f366162012-04-16 12:53:44 +05303076
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003077 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003078}
3079
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003080static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303081 int hfp, int hbp, int vsw, int vfp, int vbp,
3082 enum omap_dss_signal_level vsync_level,
3083 enum omap_dss_signal_level hsync_level,
3084 enum omap_dss_signal_edge data_pclk_edge,
3085 enum omap_dss_signal_level de_level,
3086 enum omap_dss_signal_edge sync_pclk_edge)
3087
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003088{
Archit Taneja655e2942012-06-21 10:37:43 +05303089 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003090 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303092 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3093 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3094 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3095 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3096 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3097 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003098
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003099 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3100 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303101
Tomi Valkeinened351882014-10-02 17:58:49 +00003102 switch (vsync_level) {
3103 case OMAPDSS_SIG_ACTIVE_LOW:
3104 vs = true;
3105 break;
3106 case OMAPDSS_SIG_ACTIVE_HIGH:
3107 vs = false;
3108 break;
3109 default:
3110 BUG();
3111 }
3112
3113 switch (hsync_level) {
3114 case OMAPDSS_SIG_ACTIVE_LOW:
3115 hs = true;
3116 break;
3117 case OMAPDSS_SIG_ACTIVE_HIGH:
3118 hs = false;
3119 break;
3120 default:
3121 BUG();
3122 }
3123
3124 switch (de_level) {
3125 case OMAPDSS_SIG_ACTIVE_LOW:
3126 de = true;
3127 break;
3128 case OMAPDSS_SIG_ACTIVE_HIGH:
3129 de = false;
3130 break;
3131 default:
3132 BUG();
3133 }
3134
Archit Taneja655e2942012-06-21 10:37:43 +05303135 switch (data_pclk_edge) {
3136 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3137 ipc = false;
3138 break;
3139 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3140 ipc = true;
3141 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303142 default:
3143 BUG();
3144 }
3145
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003146 /* always use the 'rf' setting */
3147 onoff = true;
3148
Archit Taneja655e2942012-06-21 10:37:43 +05303149 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303150 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303151 rf = false;
3152 break;
3153 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303154 rf = true;
3155 break;
3156 default:
3157 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003158 }
Archit Taneja655e2942012-06-21 10:37:43 +05303159
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003160 l = FLD_VAL(onoff, 17, 17) |
3161 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003162 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003163 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003164 FLD_VAL(hs, 13, 13) |
3165 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003166
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003167 /* always set ALIGN bit when available */
3168 if (dispc.feat->supports_sync_align)
3169 l |= (1 << 18);
3170
Archit Taneja655e2942012-06-21 10:37:43 +05303171 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003172
3173 if (dispc.syscon_pol) {
3174 const int shifts[] = {
3175 [OMAP_DSS_CHANNEL_LCD] = 0,
3176 [OMAP_DSS_CHANNEL_LCD2] = 1,
3177 [OMAP_DSS_CHANNEL_LCD3] = 2,
3178 };
3179
3180 u32 mask, val;
3181
3182 mask = (1 << 0) | (1 << 3) | (1 << 6);
3183 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3184
3185 mask <<= 16 + shifts[channel];
3186 val <<= 16 + shifts[channel];
3187
3188 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3189 mask, val);
3190 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003191}
3192
3193/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303194void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003195 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196{
3197 unsigned xtot, ytot;
3198 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303199 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003200
Archit Taneja2aefad42012-05-18 14:36:54 +05303201 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303202
Archit Taneja2aefad42012-05-18 14:36:54 +05303203 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303204 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003205 return;
3206 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303207
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303208 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303209 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303210 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3211 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303212
Archit Taneja2aefad42012-05-18 14:36:54 +05303213 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3214 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303215
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003216 ht = timings->pixelclock / xtot;
3217 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303218
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003219 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303220 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303221 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303222 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3223 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3224 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003225
Archit Tanejac51d9212012-04-16 12:53:43 +05303226 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303227 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303228 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303229 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303230 }
Archit Taneja8f366162012-04-16 12:53:44 +05303231
Archit Taneja2aefad42012-05-18 14:36:54 +05303232 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003234EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003235
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003236static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003237 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003238{
3239 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003240 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003242 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003243 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003244
3245 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3246 channel == OMAP_DSS_CHANNEL_LCD)
3247 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003248}
3249
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003250static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003251 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003252{
3253 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003254 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003255 *lck_div = FLD_GET(l, 23, 16);
3256 *pck_div = FLD_GET(l, 7, 0);
3257}
3258
3259unsigned long dispc_fclk_rate(void)
3260{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003261 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003262 unsigned long r = 0;
3263
Taneja, Archit66534e82011-03-08 05:50:34 -06003264 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303265 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003266 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003267 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303268 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003269 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003270 if (!pll)
3271 pll = dss_pll_find("video0");
3272
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003273 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003274 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303275 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003276 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003277 if (!pll)
3278 pll = dss_pll_find("video1");
3279
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003280 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303281 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003282 default:
3283 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003284 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003285 }
3286
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003287 return r;
3288}
3289
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003290unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003291{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003292 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293 int lcd;
3294 unsigned long r;
3295 u32 l;
3296
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003297 if (dss_mgr_is_lcd(channel)) {
3298 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003299
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003300 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003301
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003302 switch (dss_get_lcd_clk_source(channel)) {
3303 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003304 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003305 break;
3306 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003307 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003308 if (!pll)
3309 pll = dss_pll_find("video0");
3310
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003311 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003312 break;
3313 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003314 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003315 if (!pll)
3316 pll = dss_pll_find("video1");
3317
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003318 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003319 break;
3320 default:
3321 BUG();
3322 return 0;
3323 }
3324
3325 return r / lcd;
3326 } else {
3327 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003328 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329}
3330
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003331unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003332{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003333 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303335 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303336 int pcd;
3337 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003338
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303339 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003340
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303341 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003342
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303343 r = dispc_mgr_lclk_rate(channel);
3344
3345 return r / pcd;
3346 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003347 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303348 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349}
3350
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003351void dispc_set_tv_pclk(unsigned long pclk)
3352{
3353 dispc.tv_pclk_rate = pclk;
3354}
3355
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303356unsigned long dispc_core_clk_rate(void)
3357{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003358 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303359}
3360
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303361static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3362{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003363 enum omap_channel channel;
3364
3365 if (plane == OMAP_DSS_WB)
3366 return 0;
3367
3368 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303369
3370 return dispc_mgr_pclk_rate(channel);
3371}
3372
3373static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3374{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003375 enum omap_channel channel;
3376
3377 if (plane == OMAP_DSS_WB)
3378 return 0;
3379
3380 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303381
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003382 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303383}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003384
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303385static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003386{
3387 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303388 enum omap_dss_clk_source lcd_clk_src;
3389
3390 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3391
3392 lcd_clk_src = dss_get_lcd_clk_source(channel);
3393
3394 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3395 dss_get_generic_clk_source_name(lcd_clk_src),
3396 dss_feat_get_clk_source_name(lcd_clk_src));
3397
3398 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3399
3400 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3401 dispc_mgr_lclk_rate(channel), lcd);
3402 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3403 dispc_mgr_pclk_rate(channel), pcd);
3404}
3405
3406void dispc_dump_clocks(struct seq_file *s)
3407{
3408 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003409 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303410 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003411
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003412 if (dispc_runtime_get())
3413 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003414
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003415 seq_printf(s, "- DISPC -\n");
3416
Archit Taneja067a57e2011-03-02 11:57:25 +05303417 seq_printf(s, "dispc fclk source = %s (%s)\n",
3418 dss_get_generic_clk_source_name(dispc_clk_src),
3419 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003420
3421 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003422
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003423 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3424 seq_printf(s, "- DISPC-CORE-CLK -\n");
3425 l = dispc_read_reg(DISPC_DIVISOR);
3426 lcd = FLD_GET(l, 23, 16);
3427
3428 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3429 (dispc_fclk_rate()/lcd), lcd);
3430 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003431
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303432 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003433
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303434 if (dss_has_feature(FEAT_MGR_LCD2))
3435 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3436 if (dss_has_feature(FEAT_MGR_LCD3))
3437 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003438
3439 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003440}
3441
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003442static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003443{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303444 int i, j;
3445 const char *mgr_names[] = {
3446 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3447 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3448 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303449 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303450 };
3451 const char *ovl_names[] = {
3452 [OMAP_DSS_GFX] = "GFX",
3453 [OMAP_DSS_VIDEO1] = "VID1",
3454 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303455 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003456 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303457 };
3458 const char **p_names;
3459
Archit Taneja9b372c22011-05-06 11:45:49 +05303460#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003461
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003462 if (dispc_runtime_get())
3463 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003464
Archit Taneja5010be82011-08-05 19:06:00 +05303465 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003466 DUMPREG(DISPC_REVISION);
3467 DUMPREG(DISPC_SYSCONFIG);
3468 DUMPREG(DISPC_SYSSTATUS);
3469 DUMPREG(DISPC_IRQSTATUS);
3470 DUMPREG(DISPC_IRQENABLE);
3471 DUMPREG(DISPC_CONTROL);
3472 DUMPREG(DISPC_CONFIG);
3473 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003474 DUMPREG(DISPC_LINE_STATUS);
3475 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303476 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3477 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003478 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003479 if (dss_has_feature(FEAT_MGR_LCD2)) {
3480 DUMPREG(DISPC_CONTROL2);
3481 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003482 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303483 if (dss_has_feature(FEAT_MGR_LCD3)) {
3484 DUMPREG(DISPC_CONTROL3);
3485 DUMPREG(DISPC_CONFIG3);
3486 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003487 if (dss_has_feature(FEAT_MFLAG))
3488 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003489
Archit Taneja5010be82011-08-05 19:06:00 +05303490#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003491
Archit Taneja5010be82011-08-05 19:06:00 +05303492#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303493#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003494 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303495 dispc_read_reg(DISPC_REG(i, r)))
3496
Archit Taneja4dd2da12011-08-05 19:06:01 +05303497 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303498
Archit Taneja4dd2da12011-08-05 19:06:01 +05303499 /* DISPC channel specific registers */
3500 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3501 DUMPREG(i, DISPC_DEFAULT_COLOR);
3502 DUMPREG(i, DISPC_TRANS_COLOR);
3503 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003504
Archit Taneja4dd2da12011-08-05 19:06:01 +05303505 if (i == OMAP_DSS_CHANNEL_DIGIT)
3506 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303507
Archit Taneja4dd2da12011-08-05 19:06:01 +05303508 DUMPREG(i, DISPC_TIMING_H);
3509 DUMPREG(i, DISPC_TIMING_V);
3510 DUMPREG(i, DISPC_POL_FREQ);
3511 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303512
Archit Taneja4dd2da12011-08-05 19:06:01 +05303513 DUMPREG(i, DISPC_DATA_CYCLE1);
3514 DUMPREG(i, DISPC_DATA_CYCLE2);
3515 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003516
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003517 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303518 DUMPREG(i, DISPC_CPR_COEF_R);
3519 DUMPREG(i, DISPC_CPR_COEF_G);
3520 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003521 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003522 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003523
Archit Taneja4dd2da12011-08-05 19:06:01 +05303524 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003525
Archit Taneja4dd2da12011-08-05 19:06:01 +05303526 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3527 DUMPREG(i, DISPC_OVL_BA0);
3528 DUMPREG(i, DISPC_OVL_BA1);
3529 DUMPREG(i, DISPC_OVL_POSITION);
3530 DUMPREG(i, DISPC_OVL_SIZE);
3531 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3532 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3533 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3534 DUMPREG(i, DISPC_OVL_ROW_INC);
3535 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003536
Archit Taneja4dd2da12011-08-05 19:06:01 +05303537 if (dss_has_feature(FEAT_PRELOAD))
3538 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003539 if (dss_has_feature(FEAT_MFLAG))
3540 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003541
Archit Taneja4dd2da12011-08-05 19:06:01 +05303542 if (i == OMAP_DSS_GFX) {
3543 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3544 DUMPREG(i, DISPC_OVL_TABLE_BA);
3545 continue;
3546 }
3547
3548 DUMPREG(i, DISPC_OVL_FIR);
3549 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3550 DUMPREG(i, DISPC_OVL_ACCU0);
3551 DUMPREG(i, DISPC_OVL_ACCU1);
3552 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3553 DUMPREG(i, DISPC_OVL_BA0_UV);
3554 DUMPREG(i, DISPC_OVL_BA1_UV);
3555 DUMPREG(i, DISPC_OVL_FIR2);
3556 DUMPREG(i, DISPC_OVL_ACCU2_0);
3557 DUMPREG(i, DISPC_OVL_ACCU2_1);
3558 }
3559 if (dss_has_feature(FEAT_ATTR2))
3560 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303561 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003562
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003563 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003564 i = OMAP_DSS_WB;
3565 DUMPREG(i, DISPC_OVL_BA0);
3566 DUMPREG(i, DISPC_OVL_BA1);
3567 DUMPREG(i, DISPC_OVL_SIZE);
3568 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3569 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3570 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3571 DUMPREG(i, DISPC_OVL_ROW_INC);
3572 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3573
3574 if (dss_has_feature(FEAT_MFLAG))
3575 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3576
3577 DUMPREG(i, DISPC_OVL_FIR);
3578 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3579 DUMPREG(i, DISPC_OVL_ACCU0);
3580 DUMPREG(i, DISPC_OVL_ACCU1);
3581 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3582 DUMPREG(i, DISPC_OVL_BA0_UV);
3583 DUMPREG(i, DISPC_OVL_BA1_UV);
3584 DUMPREG(i, DISPC_OVL_FIR2);
3585 DUMPREG(i, DISPC_OVL_ACCU2_0);
3586 DUMPREG(i, DISPC_OVL_ACCU2_1);
3587 }
3588 if (dss_has_feature(FEAT_ATTR2))
3589 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3590 }
3591
Archit Taneja5010be82011-08-05 19:06:00 +05303592#undef DISPC_REG
3593#undef DUMPREG
3594
3595#define DISPC_REG(plane, name, i) name(plane, i)
3596#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303597 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003598 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303599 dispc_read_reg(DISPC_REG(plane, name, i)))
3600
Archit Taneja4dd2da12011-08-05 19:06:01 +05303601 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303602
Archit Taneja4dd2da12011-08-05 19:06:01 +05303603 /* start from OMAP_DSS_VIDEO1 */
3604 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3605 for (j = 0; j < 8; j++)
3606 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303607
Archit Taneja4dd2da12011-08-05 19:06:01 +05303608 for (j = 0; j < 8; j++)
3609 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303610
Archit Taneja4dd2da12011-08-05 19:06:01 +05303611 for (j = 0; j < 5; j++)
3612 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003613
Archit Taneja4dd2da12011-08-05 19:06:01 +05303614 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3615 for (j = 0; j < 8; j++)
3616 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3617 }
Amber Jainab5ca072011-05-19 19:47:53 +05303618
Archit Taneja4dd2da12011-08-05 19:06:01 +05303619 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3620 for (j = 0; j < 8; j++)
3621 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303622
Archit Taneja4dd2da12011-08-05 19:06:01 +05303623 for (j = 0; j < 8; j++)
3624 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303625
Archit Taneja4dd2da12011-08-05 19:06:01 +05303626 for (j = 0; j < 8; j++)
3627 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3628 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003629 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003630
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003631 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303632
3633#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003634#undef DUMPREG
3635}
3636
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003637/* calculate clock rates using dividers in cinfo */
3638int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3639 struct dispc_clock_info *cinfo)
3640{
3641 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3642 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003643 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003644 return -EINVAL;
3645
3646 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3647 cinfo->pck = cinfo->lck / cinfo->pck_div;
3648
3649 return 0;
3650}
3651
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003652bool dispc_div_calc(unsigned long dispc,
3653 unsigned long pck_min, unsigned long pck_max,
3654 dispc_div_calc_func func, void *data)
3655{
3656 int lckd, lckd_start, lckd_stop;
3657 int pckd, pckd_start, pckd_stop;
3658 unsigned long pck, lck;
3659 unsigned long lck_max;
3660 unsigned long pckd_hw_min, pckd_hw_max;
3661 unsigned min_fck_per_pck;
3662 unsigned long fck;
3663
3664#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3665 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3666#else
3667 min_fck_per_pck = 0;
3668#endif
3669
3670 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3671 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3672
3673 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3674
3675 pck_min = pck_min ? pck_min : 1;
3676 pck_max = pck_max ? pck_max : ULONG_MAX;
3677
3678 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3679 lckd_stop = min(dispc / pck_min, 255ul);
3680
3681 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3682 lck = dispc / lckd;
3683
3684 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3685 pckd_stop = min(lck / pck_min, pckd_hw_max);
3686
3687 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3688 pck = lck / pckd;
3689
3690 /*
3691 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3692 * clock, which means we're configuring DISPC fclk here
3693 * also. Thus we need to use the calculated lck. For
3694 * OMAP4+ the DISPC fclk is a separate clock.
3695 */
3696 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3697 fck = dispc_core_clk_rate();
3698 else
3699 fck = lck;
3700
3701 if (fck < pck * min_fck_per_pck)
3702 continue;
3703
3704 if (func(lckd, pckd, lck, pck, data))
3705 return true;
3706 }
3707 }
3708
3709 return false;
3710}
3711
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303712void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003713 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003714{
3715 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3716 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3717
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003718 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003719}
3720
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003721int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003722 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003723{
3724 unsigned long fck;
3725
3726 fck = dispc_fclk_rate();
3727
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003728 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3729 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003730
3731 cinfo->lck = fck / cinfo->lck_div;
3732 cinfo->pck = cinfo->lck / cinfo->pck_div;
3733
3734 return 0;
3735}
3736
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003737u32 dispc_read_irqstatus(void)
3738{
3739 return dispc_read_reg(DISPC_IRQSTATUS);
3740}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003741EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003742
3743void dispc_clear_irqstatus(u32 mask)
3744{
3745 dispc_write_reg(DISPC_IRQSTATUS, mask);
3746}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003747EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003748
3749u32 dispc_read_irqenable(void)
3750{
3751 return dispc_read_reg(DISPC_IRQENABLE);
3752}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003753EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003754
3755void dispc_write_irqenable(u32 mask)
3756{
3757 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3758
3759 /* clear the irqstatus for newly enabled irqs */
3760 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3761
3762 dispc_write_reg(DISPC_IRQENABLE, mask);
3763}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003764EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003765
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003766void dispc_enable_sidle(void)
3767{
3768 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3769}
3770
3771void dispc_disable_sidle(void)
3772{
3773 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3774}
3775
3776static void _omap_dispc_initial_config(void)
3777{
3778 u32 l;
3779
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003780 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3781 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3782 l = dispc_read_reg(DISPC_DIVISOR);
3783 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3784 l = FLD_MOD(l, 1, 0, 0);
3785 l = FLD_MOD(l, 1, 23, 16);
3786 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003787
3788 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003789 }
3790
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003791 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003792 if (dss_has_feature(FEAT_FUNCGATED))
3793 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003794
Archit Taneja6e5264b2012-09-11 12:04:47 +05303795 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003796
3797 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3798
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003799 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003800
3801 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303802
3803 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303804
3805 if (dispc.feat->mstandby_workaround)
3806 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003807
3808 if (dss_has_feature(FEAT_MFLAG))
3809 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003810}
3811
Tomi Valkeinenede92692015-06-04 14:12:16 +03003812static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303813 .sw_start = 5,
3814 .fp_start = 15,
3815 .bp_start = 27,
3816 .sw_max = 64,
3817 .vp_max = 255,
3818 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303819 .mgr_width_start = 10,
3820 .mgr_height_start = 26,
3821 .mgr_width_max = 2048,
3822 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303823 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303824 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3825 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003826 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003827 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303828 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003829 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303830};
3831
Tomi Valkeinenede92692015-06-04 14:12:16 +03003832static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303833 .sw_start = 5,
3834 .fp_start = 15,
3835 .bp_start = 27,
3836 .sw_max = 64,
3837 .vp_max = 255,
3838 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303839 .mgr_width_start = 10,
3840 .mgr_height_start = 26,
3841 .mgr_width_max = 2048,
3842 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303843 .max_lcd_pclk = 173000000,
3844 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303845 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3846 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003847 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003848 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303849 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003850 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303851};
3852
Tomi Valkeinenede92692015-06-04 14:12:16 +03003853static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303854 .sw_start = 7,
3855 .fp_start = 19,
3856 .bp_start = 31,
3857 .sw_max = 256,
3858 .vp_max = 4095,
3859 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303860 .mgr_width_start = 10,
3861 .mgr_height_start = 26,
3862 .mgr_width_max = 2048,
3863 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303864 .max_lcd_pclk = 173000000,
3865 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303866 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3867 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003868 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003869 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303870 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003871 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303872};
3873
Tomi Valkeinenede92692015-06-04 14:12:16 +03003874static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303875 .sw_start = 7,
3876 .fp_start = 19,
3877 .bp_start = 31,
3878 .sw_max = 256,
3879 .vp_max = 4095,
3880 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303881 .mgr_width_start = 10,
3882 .mgr_height_start = 26,
3883 .mgr_width_max = 2048,
3884 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303885 .max_lcd_pclk = 170000000,
3886 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303887 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3888 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003889 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003890 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303891 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003892 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003893 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303894};
3895
Tomi Valkeinenede92692015-06-04 14:12:16 +03003896static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303897 .sw_start = 7,
3898 .fp_start = 19,
3899 .bp_start = 31,
3900 .sw_max = 256,
3901 .vp_max = 4095,
3902 .hp_max = 4096,
3903 .mgr_width_start = 11,
3904 .mgr_height_start = 27,
3905 .mgr_width_max = 4096,
3906 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303907 .max_lcd_pclk = 170000000,
3908 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303909 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3910 .calc_core_clk = calc_core_clk_44xx,
3911 .num_fifos = 5,
3912 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303913 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303914 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003915 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003916 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303917};
3918
Tomi Valkeinenede92692015-06-04 14:12:16 +03003919static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303920{
3921 const struct dispc_features *src;
3922 struct dispc_features *dst;
3923
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003924 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303925 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003926 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303927 return -ENOMEM;
3928 }
3929
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003930 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003931 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303932 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003933 break;
3934
3935 case OMAPDSS_VER_OMAP34xx_ES1:
3936 src = &omap34xx_rev1_0_dispc_feats;
3937 break;
3938
3939 case OMAPDSS_VER_OMAP34xx_ES3:
3940 case OMAPDSS_VER_OMAP3630:
3941 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303942 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003943 src = &omap34xx_rev3_0_dispc_feats;
3944 break;
3945
3946 case OMAPDSS_VER_OMAP4430_ES1:
3947 case OMAPDSS_VER_OMAP4430_ES2:
3948 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303949 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003950 break;
3951
3952 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003953 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303954 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003955 break;
3956
3957 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303958 return -ENODEV;
3959 }
3960
3961 memcpy(dst, src, sizeof(*dst));
3962 dispc.feat = dst;
3963
3964 return 0;
3965}
3966
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003967static irqreturn_t dispc_irq_handler(int irq, void *arg)
3968{
3969 if (!dispc.is_enabled)
3970 return IRQ_NONE;
3971
3972 return dispc.user_handler(irq, dispc.user_data);
3973}
3974
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003975int dispc_request_irq(irq_handler_t handler, void *dev_id)
3976{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003977 int r;
3978
3979 if (dispc.user_handler != NULL)
3980 return -EBUSY;
3981
3982 dispc.user_handler = handler;
3983 dispc.user_data = dev_id;
3984
3985 /* ensure the dispc_irq_handler sees the values above */
3986 smp_wmb();
3987
3988 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3989 IRQF_SHARED, "OMAP DISPC", &dispc);
3990 if (r) {
3991 dispc.user_handler = NULL;
3992 dispc.user_data = NULL;
3993 }
3994
3995 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003996}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003997EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003998
3999void dispc_free_irq(void *dev_id)
4000{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004001 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4002
4003 dispc.user_handler = NULL;
4004 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004005}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004006EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004007
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004008/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004009static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004010{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004011 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004012 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004013 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004014 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004015 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004016
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004017 dispc.pdev = pdev;
4018
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004019 spin_lock_init(&dispc.control_lock);
4020
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004021 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304022 if (r)
4023 return r;
4024
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004025 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4026 if (!dispc_mem) {
4027 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004028 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004029 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004030
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004031 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4032 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004033 if (!dispc.base) {
4034 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004035 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004036 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004037
archit tanejaaffe3602011-02-23 08:41:03 +00004038 dispc.irq = platform_get_irq(dispc.pdev, 0);
4039 if (dispc.irq < 0) {
4040 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004041 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004042 }
4043
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004044 if (np && of_property_read_bool(np, "syscon-pol")) {
4045 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4046 if (IS_ERR(dispc.syscon_pol)) {
4047 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4048 return PTR_ERR(dispc.syscon_pol);
4049 }
4050
4051 if (of_property_read_u32_index(np, "syscon-pol", 1,
4052 &dispc.syscon_pol_offset)) {
4053 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4054 return -EINVAL;
4055 }
4056 }
4057
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004058 pm_runtime_enable(&pdev->dev);
4059
4060 r = dispc_runtime_get();
4061 if (r)
4062 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004063
4064 _omap_dispc_initial_config();
4065
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004066 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004067 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004068 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4069
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004070 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004071
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004072 dss_init_overlay_managers();
4073
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004074 dss_debugfs_create_file("dispc", dispc_dump_regs);
4075
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004076 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004077
4078err_runtime_get:
4079 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004080 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004081}
4082
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004083static void dispc_unbind(struct device *dev, struct device *master,
4084 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004085{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004086 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004087
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004088 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004089}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004090
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004091static const struct component_ops dispc_component_ops = {
4092 .bind = dispc_bind,
4093 .unbind = dispc_unbind,
4094};
4095
4096static int dispc_probe(struct platform_device *pdev)
4097{
4098 return component_add(&pdev->dev, &dispc_component_ops);
4099}
4100
4101static int dispc_remove(struct platform_device *pdev)
4102{
4103 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004104 return 0;
4105}
4106
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004107static int dispc_runtime_suspend(struct device *dev)
4108{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004109 dispc.is_enabled = false;
4110 /* ensure the dispc_irq_handler sees the is_enabled value */
4111 smp_wmb();
4112 /* wait for current handler to finish before turning the DISPC off */
4113 synchronize_irq(dispc.irq);
4114
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004115 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004116
4117 return 0;
4118}
4119
4120static int dispc_runtime_resume(struct device *dev)
4121{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004122 /*
4123 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4124 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4125 * _omap_dispc_initial_config(). We can thus use it to detect if
4126 * we have lost register context.
4127 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004128 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4129 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004130
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004131 dispc_restore_context();
4132 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004133
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004134 dispc.is_enabled = true;
4135 /* ensure the dispc_irq_handler sees the is_enabled value */
4136 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004137
4138 return 0;
4139}
4140
4141static const struct dev_pm_ops dispc_pm_ops = {
4142 .runtime_suspend = dispc_runtime_suspend,
4143 .runtime_resume = dispc_runtime_resume,
4144};
4145
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004146static const struct of_device_id dispc_of_match[] = {
4147 { .compatible = "ti,omap2-dispc", },
4148 { .compatible = "ti,omap3-dispc", },
4149 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004150 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004151 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004152 {},
4153};
4154
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004155static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004156 .probe = dispc_probe,
4157 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004158 .driver = {
4159 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004160 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004161 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004162 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004163 },
4164};
4165
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004166int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004167{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004168 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004169}
4170
Tomi Valkeinenede92692015-06-04 14:12:16 +03004171void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004172{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004173 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004174}