blob: e703556eba999a95fd1a728538f6412db28068ae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080052#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Kristian Høgsberg112b7152009-01-04 16:55:33 -050054static struct drm_driver driver;
55
Chris Wilson0673ad42016-06-24 14:00:22 +010056static unsigned int i915_load_fail_count;
57
58bool __i915_inject_load_failure(const char *func, int line)
59{
60 if (i915_load_fail_count >= i915.inject_load_failure)
61 return false;
62
63 if (++i915_load_fail_count == i915.inject_load_failure) {
64 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
65 i915.inject_load_failure, func, line);
66 return true;
67 }
68
69 return false;
70}
71
72#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
73#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
74 "providing the dmesg log by booting with drm.debug=0xf"
75
76void
77__i915_printk(struct drm_i915_private *dev_priv, const char *level,
78 const char *fmt, ...)
79{
80 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030081 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010082 bool is_error = level[1] <= KERN_ERR[1];
83 bool is_debug = level[1] == KERN_DEBUG[1];
84 struct va_format vaf;
85 va_list args;
86
87 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
88 return;
89
90 va_start(args, fmt);
91
92 vaf.fmt = fmt;
93 vaf.va = &args;
94
David Weinehallc49d13e2016-08-22 13:32:42 +030095 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010096 __builtin_return_address(0), &vaf);
97
98 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 shown_bug_once = true;
101 }
102
103 va_end(args);
104}
105
106static bool i915_error_injected(struct drm_i915_private *dev_priv)
107{
108 return i915.inject_load_failure &&
109 i915_load_fail_count == i915.inject_load_failure;
110}
111
112#define i915_load_error(dev_priv, fmt, ...) \
113 __i915_printk(dev_priv, \
114 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
115 fmt, ##__VA_ARGS__)
116
117
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100118static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100119{
120 enum intel_pch ret = PCH_NOP;
121
122 /*
123 * In a virtualized passthrough environment we can be in a
124 * setup where the ISA bridge is not able to be passed through.
125 * In this case, a south bridge can be emulated and we have to
126 * make an educated guess as to which PCH is really there.
127 */
128
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100129 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100130 ret = PCH_IBX;
131 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100132 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100133 ret = PCH_CPT;
134 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100135 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100136 ret = PCH_LPT;
137 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100138 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100139 ret = PCH_SPT;
140 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
141 }
142
143 return ret;
144}
145
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000146static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800147{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000153 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200216 WARN_ON(!IS_SKYLAKE(dev_priv) &&
217 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100218 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700219 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100220 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200221 pch->subsystem_vendor ==
222 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
223 pch->subsystem_device ==
224 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100225 dev_priv->pch_type =
226 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200227 } else
228 continue;
229
Rui Guo6a9c4b32013-06-19 21:10:23 +0800230 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800233 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200234 DRM_DEBUG_KMS("No PCH found.\n");
235
236 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800237}
238
Chris Wilson0673ad42016-06-24 14:00:22 +0100239static int i915_getparam(struct drm_device *dev, void *data,
240 struct drm_file *file_priv)
241{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100242 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300243 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100244 drm_i915_getparam_t *param = data;
245 int value;
246
247 switch (param->param) {
248 case I915_PARAM_IRQ_ACTIVE:
249 case I915_PARAM_ALLOW_BATCHBUFFER:
250 case I915_PARAM_LAST_DISPATCH:
251 /* Reject all old ums/dri params. */
252 return -ENODEV;
253 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300254 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100255 break;
256 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300257 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 case I915_PARAM_NUM_FENCES_AVAIL:
260 value = dev_priv->num_fence_regs;
261 break;
262 case I915_PARAM_HAS_OVERLAY:
263 value = dev_priv->overlay ? 1 : 0;
264 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100265 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530266 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 break;
268 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530269 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 break;
271 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530272 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100273 break;
274 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530275 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100277 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300278 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 break;
280 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300281 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100282 break;
283 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300284 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
286 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300287 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 break;
289 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100290 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 case I915_PARAM_HAS_SECURE_BATCHES:
293 value = capable(CAP_SYS_ADMIN);
294 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 case I915_PARAM_CMD_PARSER_VERSION:
296 value = i915_cmd_parser_get_version(dev_priv);
297 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100298 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300299 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 if (!value)
301 return -ENODEV;
302 break;
303 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300304 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100305 if (!value)
306 return -ENODEV;
307 break;
308 case I915_PARAM_HAS_GPU_RESET:
309 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
310 break;
311 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300312 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100314 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100316 break;
317 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300318 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100319 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800320 case I915_PARAM_HUC_STATUS:
321 /* The register is already force-woken. We dont need
322 * any rpm here
323 */
324 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
325 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100326 case I915_PARAM_MMAP_GTT_VERSION:
327 /* Though we've started our numbering from 1, and so class all
328 * earlier versions as 0, in effect their value is undefined as
329 * the ioctl will report EINVAL for the unknown param!
330 */
331 value = i915_gem_mmap_gtt_version();
332 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000333 case I915_PARAM_HAS_SCHEDULER:
334 value = dev_priv->engine[RCS] &&
335 dev_priv->engine[RCS]->schedule;
336 break;
David Weinehall16162472016-09-02 13:46:17 +0300337 case I915_PARAM_MMAP_VERSION:
338 /* Remember to bump this if the version changes! */
339 case I915_PARAM_HAS_GEM:
340 case I915_PARAM_HAS_PAGEFLIPPING:
341 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
342 case I915_PARAM_HAS_RELAXED_FENCING:
343 case I915_PARAM_HAS_COHERENT_RINGS:
344 case I915_PARAM_HAS_RELAXED_DELTA:
345 case I915_PARAM_HAS_GEN7_SOL_RESET:
346 case I915_PARAM_HAS_WAIT_TIMEOUT:
347 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
348 case I915_PARAM_HAS_PINNED_BATCHES:
349 case I915_PARAM_HAS_EXEC_NO_RELOC:
350 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
351 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
352 case I915_PARAM_HAS_EXEC_SOFTPIN:
353 /* For the time being all of these are always true;
354 * if some supported hardware does not have one of these
355 * features this value needs to be provided from
356 * INTEL_INFO(), a feature macro, or similar.
357 */
358 value = 1;
359 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 default:
361 DRM_DEBUG("Unknown parameter %d\n", param->param);
362 return -EINVAL;
363 }
364
Chris Wilsondda33002016-06-24 14:00:23 +0100365 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367
368 return 0;
369}
370
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000371static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100372{
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
374 if (!dev_priv->bridge_dev) {
375 DRM_ERROR("bridge device not found\n");
376 return -1;
377 }
378 return 0;
379}
380
381/* Allocate space for the MCH regs if needed, return nonzero on error */
382static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000383intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100384{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000385 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 u32 temp_lo, temp_hi = 0;
387 u64 mchbar_addr;
388 int ret;
389
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000390 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100391 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
392 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
393 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
394
395 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
396#ifdef CONFIG_PNP
397 if (mchbar_addr &&
398 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
399 return 0;
400#endif
401
402 /* Get some space for it */
403 dev_priv->mch_res.name = "i915 MCHBAR";
404 dev_priv->mch_res.flags = IORESOURCE_MEM;
405 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
406 &dev_priv->mch_res,
407 MCHBAR_SIZE, MCHBAR_SIZE,
408 PCIBIOS_MIN_MEM,
409 0, pcibios_align_resource,
410 dev_priv->bridge_dev);
411 if (ret) {
412 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
413 dev_priv->mch_res.start = 0;
414 return ret;
415 }
416
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000417 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100418 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
419 upper_32_bits(dev_priv->mch_res.start));
420
421 pci_write_config_dword(dev_priv->bridge_dev, reg,
422 lower_32_bits(dev_priv->mch_res.start));
423 return 0;
424}
425
426/* Setup MCHBAR if possible, return true if we should disable it again */
427static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000428intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100429{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000430 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100431 u32 temp;
432 bool enabled;
433
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100434 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100435 return;
436
437 dev_priv->mchbar_need_disable = false;
438
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100439 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100440 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
441 enabled = !!(temp & DEVEN_MCHBAR_EN);
442 } else {
443 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
444 enabled = temp & 1;
445 }
446
447 /* If it's already enabled, don't have to do anything */
448 if (enabled)
449 return;
450
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000451 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100452 return;
453
454 dev_priv->mchbar_need_disable = true;
455
456 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100457 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100458 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
459 temp | DEVEN_MCHBAR_EN);
460 } else {
461 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
462 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
463 }
464}
465
466static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000467intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100468{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000469 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100470
471 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100472 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100473 u32 deven_val;
474
475 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
476 &deven_val);
477 deven_val &= ~DEVEN_MCHBAR_EN;
478 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
479 deven_val);
480 } else {
481 u32 mchbar_val;
482
483 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
484 &mchbar_val);
485 mchbar_val &= ~1;
486 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 mchbar_val);
488 }
489 }
490
491 if (dev_priv->mch_res.start)
492 release_resource(&dev_priv->mch_res);
493}
494
495/* true = enable decode, false = disable decoder */
496static unsigned int i915_vga_set_decode(void *cookie, bool state)
497{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000498 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100499
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000500 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100501 if (state)
502 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
503 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
504 else
505 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
506}
507
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000508static int i915_resume_switcheroo(struct drm_device *dev);
509static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
510
Chris Wilson0673ad42016-06-24 14:00:22 +0100511static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
515
516 if (state == VGA_SWITCHEROO_ON) {
517 pr_info("switched on\n");
518 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
519 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300520 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 i915_resume_switcheroo(dev);
522 dev->switch_power_state = DRM_SWITCH_POWER_ON;
523 } else {
524 pr_info("switched off\n");
525 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
526 i915_suspend_switcheroo(dev, pmm);
527 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
528 }
529}
530
531static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
532{
533 struct drm_device *dev = pci_get_drvdata(pdev);
534
535 /*
536 * FIXME: open_count is protected by drm_global_mutex but that would lead to
537 * locking inversion with the driver load path. And the access here is
538 * completely racy anyway. So don't bother with locking for now.
539 */
540 return dev->open_count == 0;
541}
542
543static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
544 .set_gpu_state = i915_switcheroo_set_state,
545 .reprobe = NULL,
546 .can_switch = i915_switcheroo_can_switch,
547};
548
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100549static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100550{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100551 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000552 i915_gem_cleanup_engines(dev_priv);
553 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100554 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100555
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000556 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100557
558 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100559}
560
561static int i915_load_modeset_init(struct drm_device *dev)
562{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100563 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300564 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100565 int ret;
566
567 if (i915_inject_load_failure())
568 return -ENODEV;
569
570 ret = intel_bios_init(dev_priv);
571 if (ret)
572 DRM_INFO("failed to find VBIOS tables\n");
573
574 /* If we have > 1 VGA cards, then we need to arbitrate access
575 * to the common VGA resources.
576 *
577 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
578 * then we do not take part in VGA arbitration and the
579 * vga_client_register() fails with -ENODEV.
580 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000581 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100582 if (ret && ret != -ENODEV)
583 goto out;
584
585 intel_register_dsm_handler();
586
David Weinehall52a05c32016-08-22 13:32:44 +0300587 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100588 if (ret)
589 goto cleanup_vga_client;
590
591 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
592 intel_update_rawclk(dev_priv);
593
594 intel_power_domains_init_hw(dev_priv, false);
595
596 intel_csr_ucode_init(dev_priv);
597
598 ret = intel_irq_install(dev_priv);
599 if (ret)
600 goto cleanup_csr;
601
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000602 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100603
604 /* Important: The output setup functions called by modeset_init need
605 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300606 ret = intel_modeset_init(dev);
607 if (ret)
608 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100609
Anusha Srivatsabd132852017-01-18 08:05:53 -0800610 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000611 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000613 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100614 if (ret)
615 goto cleanup_irq;
616
617 intel_modeset_gem_init(dev);
618
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000619 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100620 return 0;
621
622 ret = intel_fbdev_init(dev);
623 if (ret)
624 goto cleanup_gem;
625
626 /* Only enable hotplug handling once the fbdev is fully set up. */
627 intel_hpd_init(dev_priv);
628
629 drm_kms_helper_poll_init(dev);
630
631 return 0;
632
633cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000634 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300635 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100636 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100637cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000638 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -0800639 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100640 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000641 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642cleanup_csr:
643 intel_csr_ucode_fini(dev_priv);
644 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300645 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100646cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300647 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648out:
649 return ret;
650}
651
Chris Wilson0673ad42016-06-24 14:00:22 +0100652static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
653{
654 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100655 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100656 struct i915_ggtt *ggtt = &dev_priv->ggtt;
657 bool primary;
658 int ret;
659
660 ap = alloc_apertures(1);
661 if (!ap)
662 return -ENOMEM;
663
664 ap->ranges[0].base = ggtt->mappable_base;
665 ap->ranges[0].size = ggtt->mappable_end;
666
667 primary =
668 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
669
Daniel Vetter44adece2016-08-10 18:52:34 +0200670 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100671
672 kfree(ap);
673
674 return ret;
675}
Chris Wilson0673ad42016-06-24 14:00:22 +0100676
677#if !defined(CONFIG_VGA_CONSOLE)
678static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
679{
680 return 0;
681}
682#elif !defined(CONFIG_DUMMY_CONSOLE)
683static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
684{
685 return -ENODEV;
686}
687#else
688static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
689{
690 int ret = 0;
691
692 DRM_INFO("Replacing VGA console driver\n");
693
694 console_lock();
695 if (con_is_bound(&vga_con))
696 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
697 if (ret == 0) {
698 ret = do_unregister_con_driver(&vga_con);
699
700 /* Ignore "already unregistered". */
701 if (ret == -ENODEV)
702 ret = 0;
703 }
704 console_unlock();
705
706 return ret;
707}
708#endif
709
Chris Wilson0673ad42016-06-24 14:00:22 +0100710static void intel_init_dpio(struct drm_i915_private *dev_priv)
711{
712 /*
713 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
714 * CHV x1 PHY (DP/HDMI D)
715 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
716 */
717 if (IS_CHERRYVIEW(dev_priv)) {
718 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
719 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
720 } else if (IS_VALLEYVIEW(dev_priv)) {
721 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
722 }
723}
724
725static int i915_workqueues_init(struct drm_i915_private *dev_priv)
726{
727 /*
728 * The i915 workqueue is primarily used for batched retirement of
729 * requests (and thus managing bo) once the task has been completed
730 * by the GPU. i915_gem_retire_requests() is called directly when we
731 * need high-priority retirement, such as waiting for an explicit
732 * bo.
733 *
734 * It is also used for periodic low-priority events, such as
735 * idle-timers and recording error state.
736 *
737 * All tasks on the workqueue are expected to acquire the dev mutex
738 * so there is no point in running more than one instance of the
739 * workqueue at any time. Use an ordered one.
740 */
741 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
742 if (dev_priv->wq == NULL)
743 goto out_err;
744
745 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
746 if (dev_priv->hotplug.dp_wq == NULL)
747 goto out_free_wq;
748
Chris Wilson0673ad42016-06-24 14:00:22 +0100749 return 0;
750
Chris Wilson0673ad42016-06-24 14:00:22 +0100751out_free_wq:
752 destroy_workqueue(dev_priv->wq);
753out_err:
754 DRM_ERROR("Failed to allocate workqueues.\n");
755
756 return -ENOMEM;
757}
758
759static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
760{
Chris Wilson0673ad42016-06-24 14:00:22 +0100761 destroy_workqueue(dev_priv->hotplug.dp_wq);
762 destroy_workqueue(dev_priv->wq);
763}
764
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300765/*
766 * We don't keep the workarounds for pre-production hardware, so we expect our
767 * driver to fail on these machines in one way or another. A little warning on
768 * dmesg may help both the user and the bug triagers.
769 */
770static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
771{
772 if (IS_HSW_EARLY_SDV(dev_priv) ||
773 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
774 DRM_ERROR("This is a pre-production stepping. "
775 "It may not be fully functional.\n");
776}
777
Chris Wilson0673ad42016-06-24 14:00:22 +0100778/**
779 * i915_driver_init_early - setup state not requiring device access
780 * @dev_priv: device private
781 *
782 * Initialize everything that is a "SW-only" state, that is state not
783 * requiring accessing the device or exposing the driver via kernel internal
784 * or userspace interfaces. Example steps belonging here: lock initialization,
785 * system memory allocation, setting up device specific attributes and
786 * function hooks not requiring accessing the device.
787 */
788static int i915_driver_init_early(struct drm_i915_private *dev_priv,
789 const struct pci_device_id *ent)
790{
791 const struct intel_device_info *match_info =
792 (struct intel_device_info *)ent->driver_data;
793 struct intel_device_info *device_info;
794 int ret = 0;
795
796 if (i915_inject_load_failure())
797 return -ENODEV;
798
799 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100800 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100801 memcpy(device_info, match_info, sizeof(*device_info));
802 device_info->device_id = dev_priv->drm.pdev->device;
803
804 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
805 device_info->gen_mask = BIT(device_info->gen - 1);
806
807 spin_lock_init(&dev_priv->irq_lock);
808 spin_lock_init(&dev_priv->gpu_error.lock);
809 mutex_init(&dev_priv->backlight_lock);
810 spin_lock_init(&dev_priv->uncore.lock);
811 spin_lock_init(&dev_priv->mm.object_stat_lock);
812 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200813 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100814 mutex_init(&dev_priv->sb_lock);
815 mutex_init(&dev_priv->modeset_restore_lock);
816 mutex_init(&dev_priv->av_mutex);
817 mutex_init(&dev_priv->wm.wm_mutex);
818 mutex_init(&dev_priv->pps_mutex);
819
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100820 intel_uc_init_early(dev_priv);
821
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100822 i915_memcpy_init_early(dev_priv);
823
Chris Wilson0673ad42016-06-24 14:00:22 +0100824 ret = i915_workqueues_init(dev_priv);
825 if (ret < 0)
826 return ret;
827
Chris Wilson0673ad42016-06-24 14:00:22 +0100828 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000829 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100830
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000831 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100832 intel_init_dpio(dev_priv);
833 intel_power_domains_init(dev_priv);
834 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200835 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100836 intel_init_display_hooks(dev_priv);
837 intel_init_clock_gating_hooks(dev_priv);
838 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000839 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100840 if (ret < 0)
Zhenyu Wang26f837e2017-01-13 10:46:09 +0800841 goto err_workqueues;
Chris Wilson0673ad42016-06-24 14:00:22 +0100842
David Weinehall36cdd012016-08-22 13:59:31 +0300843 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100844
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100845 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100846
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300847 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100848
Robert Braggeec688e2016-11-07 19:49:47 +0000849 i915_perf_init(dev_priv);
850
Chris Wilson0673ad42016-06-24 14:00:22 +0100851 return 0;
852
853err_workqueues:
854 i915_workqueues_cleanup(dev_priv);
855 return ret;
856}
857
858/**
859 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
860 * @dev_priv: device private
861 */
862static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
863{
Robert Braggeec688e2016-11-07 19:49:47 +0000864 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000865 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 i915_workqueues_cleanup(dev_priv);
867}
868
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000869static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100870{
David Weinehall52a05c32016-08-22 13:32:44 +0300871 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100872 int mmio_bar;
873 int mmio_size;
874
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100875 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100876 /*
877 * Before gen4, the registers and the GTT are behind different BARs.
878 * However, from gen4 onwards, the registers and the GTT are shared
879 * in the same BAR, so we want to restrict this ioremap from
880 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
881 * the register BAR remains the same size for all the earlier
882 * generations up to Ironlake.
883 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000884 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 mmio_size = 512 * 1024;
886 else
887 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300888 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100889 if (dev_priv->regs == NULL) {
890 DRM_ERROR("failed to map registers\n");
891
892 return -EIO;
893 }
894
895 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000896 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897
898 return 0;
899}
900
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000901static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100902{
David Weinehall52a05c32016-08-22 13:32:44 +0300903 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100904
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000905 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300906 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100907}
908
909/**
910 * i915_driver_init_mmio - setup device MMIO
911 * @dev_priv: device private
912 *
913 * Setup minimal device state necessary for MMIO accesses later in the
914 * initialization sequence. The setup here should avoid any other device-wide
915 * side effects or exposing the driver via kernel internal or user space
916 * interfaces.
917 */
918static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
919{
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 int ret;
921
922 if (i915_inject_load_failure())
923 return -ENODEV;
924
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000925 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100926 return -EIO;
927
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000928 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 if (ret < 0)
930 goto put_bridge;
931
932 intel_uncore_init(dev_priv);
933
934 return 0;
935
936put_bridge:
937 pci_dev_put(dev_priv->bridge_dev);
938
939 return ret;
940}
941
942/**
943 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
944 * @dev_priv: device private
945 */
946static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
947{
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000949 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100950 pci_dev_put(dev_priv->bridge_dev);
951}
952
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100953static void intel_sanitize_options(struct drm_i915_private *dev_priv)
954{
955 i915.enable_execlists =
956 intel_sanitize_enable_execlists(dev_priv,
957 i915.enable_execlists);
958
959 /*
960 * i915.enable_ppgtt is read-only, so do an early pass to validate the
961 * user's requested state against the hardware/driver capabilities. We
962 * do this now so that we can print out any log messages once rather
963 * than every time we check intel_enable_ppgtt().
964 */
965 i915.enable_ppgtt =
966 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
967 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100968
969 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
970 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100971}
972
Chris Wilson0673ad42016-06-24 14:00:22 +0100973/**
974 * i915_driver_init_hw - setup state requiring device access
975 * @dev_priv: device private
976 *
977 * Setup state that requires accessing the device, but doesn't require
978 * exposing the driver via kernel internal or userspace interfaces.
979 */
980static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
981{
David Weinehall52a05c32016-08-22 13:32:44 +0300982 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100983 int ret;
984
985 if (i915_inject_load_failure())
986 return -ENODEV;
987
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100988 intel_device_info_runtime_init(dev_priv);
989
990 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100991
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100992 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100993 if (ret)
994 return ret;
995
Chris Wilson0673ad42016-06-24 14:00:22 +0100996 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
997 * otherwise the vga fbdev driver falls over. */
998 ret = i915_kick_out_firmware_fb(dev_priv);
999 if (ret) {
1000 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1001 goto out_ggtt;
1002 }
1003
1004 ret = i915_kick_out_vgacon(dev_priv);
1005 if (ret) {
1006 DRM_ERROR("failed to remove conflicting VGA console\n");
1007 goto out_ggtt;
1008 }
1009
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001010 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001011 if (ret)
1012 return ret;
1013
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001014 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001015 if (ret) {
1016 DRM_ERROR("failed to enable GGTT\n");
1017 goto out_ggtt;
1018 }
1019
David Weinehall52a05c32016-08-22 13:32:44 +03001020 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001021
1022 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001023 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001024 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001025 if (ret) {
1026 DRM_ERROR("failed to set DMA mask\n");
1027
1028 goto out_ggtt;
1029 }
1030 }
1031
Chris Wilson0673ad42016-06-24 14:00:22 +01001032 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1033 * using 32bit addressing, overwriting memory if HWS is located
1034 * above 4GB.
1035 *
1036 * The documentation also mentions an issue with undefined
1037 * behaviour if any general state is accessed within a page above 4GB,
1038 * which also needs to be handled carefully.
1039 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001040 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001041 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001042
1043 if (ret) {
1044 DRM_ERROR("failed to set DMA mask\n");
1045
1046 goto out_ggtt;
1047 }
1048 }
1049
Chris Wilson0673ad42016-06-24 14:00:22 +01001050 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1051 PM_QOS_DEFAULT_VALUE);
1052
1053 intel_uncore_sanitize(dev_priv);
1054
1055 intel_opregion_setup(dev_priv);
1056
1057 i915_gem_load_init_fences(dev_priv);
1058
1059 /* On the 945G/GM, the chipset reports the MSI capability on the
1060 * integrated graphics even though the support isn't actually there
1061 * according to the published specs. It doesn't appear to function
1062 * correctly in testing on 945G.
1063 * This may be a side effect of MSI having been made available for PEG
1064 * and the registers being closely associated.
1065 *
1066 * According to chipset errata, on the 965GM, MSI interrupts may
1067 * be lost or delayed, but we use them anyways to avoid
1068 * stuck interrupts on some machines.
1069 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001070 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001071 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001072 DRM_DEBUG_DRIVER("can't enable MSI");
1073 }
1074
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001075 ret = intel_gvt_init(dev_priv);
1076 if (ret)
1077 goto out_ggtt;
1078
Chris Wilson0673ad42016-06-24 14:00:22 +01001079 return 0;
1080
1081out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001082 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001083
1084 return ret;
1085}
1086
1087/**
1088 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1089 * @dev_priv: device private
1090 */
1091static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1092{
David Weinehall52a05c32016-08-22 13:32:44 +03001093 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001094
David Weinehall52a05c32016-08-22 13:32:44 +03001095 if (pdev->msi_enabled)
1096 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001097
1098 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001099 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001100}
1101
1102/**
1103 * i915_driver_register - register the driver with the rest of the system
1104 * @dev_priv: device private
1105 *
1106 * Perform any steps necessary to make the driver available via kernel
1107 * internal or userspace interfaces.
1108 */
1109static void i915_driver_register(struct drm_i915_private *dev_priv)
1110{
Chris Wilson91c8a322016-07-05 10:40:23 +01001111 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001112
1113 i915_gem_shrinker_init(dev_priv);
1114
1115 /*
1116 * Notify a valid surface after modesetting,
1117 * when running inside a VM.
1118 */
1119 if (intel_vgpu_active(dev_priv))
1120 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1121
1122 /* Reveal our presence to userspace */
1123 if (drm_dev_register(dev, 0) == 0) {
1124 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001125 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001126 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001127
1128 /* Depends on sysfs having been initialized */
1129 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001130 } else
1131 DRM_ERROR("Failed to register driver for userspace access!\n");
1132
1133 if (INTEL_INFO(dev_priv)->num_pipes) {
1134 /* Must be done after probing outputs */
1135 intel_opregion_register(dev_priv);
1136 acpi_video_register();
1137 }
1138
1139 if (IS_GEN5(dev_priv))
1140 intel_gpu_ips_init(dev_priv);
1141
Jerome Anandeef57322017-01-25 04:27:49 +05301142 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001143
1144 /*
1145 * Some ports require correctly set-up hpd registers for detection to
1146 * work properly (leading to ghost connected connector status), e.g. VGA
1147 * on gm45. Hence we can only set up the initial fbdev config after hpd
1148 * irqs are fully enabled. We do it last so that the async config
1149 * cannot run before the connectors are registered.
1150 */
1151 intel_fbdev_initial_config_async(dev);
1152}
1153
1154/**
1155 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1156 * @dev_priv: device private
1157 */
1158static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1159{
Jerome Anandeef57322017-01-25 04:27:49 +05301160 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001161
1162 intel_gpu_ips_teardown();
1163 acpi_video_unregister();
1164 intel_opregion_unregister(dev_priv);
1165
Robert Bragg442b8c02016-11-07 19:49:53 +00001166 i915_perf_unregister(dev_priv);
1167
David Weinehall694c2822016-08-22 13:32:43 +03001168 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001169 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001170 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001171 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001172
1173 i915_gem_shrinker_cleanup(dev_priv);
1174}
1175
1176/**
1177 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001178 * @pdev: PCI device
1179 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001180 *
1181 * The driver load routine has to do several things:
1182 * - drive output discovery via intel_modeset_init()
1183 * - initialize the memory manager
1184 * - allocate initial config memory
1185 * - setup the DRM framebuffer with the allocated memory
1186 */
Chris Wilson42f55512016-06-24 14:00:26 +01001187int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001188{
1189 struct drm_i915_private *dev_priv;
1190 int ret;
1191
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001192 if (i915.nuclear_pageflip)
1193 driver.driver_features |= DRIVER_ATOMIC;
1194
Chris Wilson0673ad42016-06-24 14:00:22 +01001195 ret = -ENOMEM;
1196 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1197 if (dev_priv)
1198 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1199 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001200 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001201 kfree(dev_priv);
1202 return ret;
1203 }
1204
Chris Wilson0673ad42016-06-24 14:00:22 +01001205 dev_priv->drm.pdev = pdev;
1206 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001207
1208 ret = pci_enable_device(pdev);
1209 if (ret)
1210 goto out_free_priv;
1211
1212 pci_set_drvdata(pdev, &dev_priv->drm);
1213
1214 ret = i915_driver_init_early(dev_priv, ent);
1215 if (ret < 0)
1216 goto out_pci_disable;
1217
1218 intel_runtime_pm_get(dev_priv);
1219
1220 ret = i915_driver_init_mmio(dev_priv);
1221 if (ret < 0)
1222 goto out_runtime_pm_put;
1223
1224 ret = i915_driver_init_hw(dev_priv);
1225 if (ret < 0)
1226 goto out_cleanup_mmio;
1227
1228 /*
1229 * TODO: move the vblank init and parts of modeset init steps into one
1230 * of the i915_driver_init_/i915_driver_register functions according
1231 * to the role/effect of the given init step.
1232 */
1233 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001234 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001235 INTEL_INFO(dev_priv)->num_pipes);
1236 if (ret)
1237 goto out_cleanup_hw;
1238 }
1239
Chris Wilson91c8a322016-07-05 10:40:23 +01001240 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001241 if (ret < 0)
1242 goto out_cleanup_vblank;
1243
1244 i915_driver_register(dev_priv);
1245
1246 intel_runtime_pm_enable(dev_priv);
1247
Mahesh Kumara3a89862016-12-01 21:19:34 +05301248 dev_priv->ipc_enabled = false;
1249
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001250 /* Everything is in place, we can now relax! */
1251 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1252 driver.name, driver.major, driver.minor, driver.patchlevel,
1253 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001254 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1255 DRM_INFO("DRM_I915_DEBUG enabled\n");
1256 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1257 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001258
Chris Wilson0673ad42016-06-24 14:00:22 +01001259 intel_runtime_pm_put(dev_priv);
1260
1261 return 0;
1262
1263out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001264 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001265out_cleanup_hw:
1266 i915_driver_cleanup_hw(dev_priv);
1267out_cleanup_mmio:
1268 i915_driver_cleanup_mmio(dev_priv);
1269out_runtime_pm_put:
1270 intel_runtime_pm_put(dev_priv);
1271 i915_driver_cleanup_early(dev_priv);
1272out_pci_disable:
1273 pci_disable_device(pdev);
1274out_free_priv:
1275 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1276 drm_dev_unref(&dev_priv->drm);
1277 return ret;
1278}
1279
Chris Wilson42f55512016-06-24 14:00:26 +01001280void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001281{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001282 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001283 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001284
1285 intel_fbdev_fini(dev);
1286
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001287 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001288 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001289
1290 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1291
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001292 intel_gvt_cleanup(dev_priv);
1293
Chris Wilson0673ad42016-06-24 14:00:22 +01001294 i915_driver_unregister(dev_priv);
1295
1296 drm_vblank_cleanup(dev);
1297
1298 intel_modeset_cleanup(dev);
1299
1300 /*
1301 * free the memory space allocated for the child device
1302 * config parsed from VBT
1303 */
1304 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1305 kfree(dev_priv->vbt.child_dev);
1306 dev_priv->vbt.child_dev = NULL;
1307 dev_priv->vbt.child_dev_num = 0;
1308 }
1309 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1310 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1311 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1312 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1313
David Weinehall52a05c32016-08-22 13:32:44 +03001314 vga_switcheroo_unregister_client(pdev);
1315 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001316
1317 intel_csr_ucode_fini(dev_priv);
1318
1319 /* Free error state after interrupts are fully disabled. */
1320 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001321 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001322
1323 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001324 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001325
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001326 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -08001327 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001328 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001329 intel_fbc_cleanup_cfb(dev_priv);
1330
1331 intel_power_domains_fini(dev_priv);
1332
1333 i915_driver_cleanup_hw(dev_priv);
1334 i915_driver_cleanup_mmio(dev_priv);
1335
1336 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1337
1338 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001339}
1340
1341static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1342{
1343 int ret;
1344
1345 ret = i915_gem_open(dev, file);
1346 if (ret)
1347 return ret;
1348
1349 return 0;
1350}
1351
1352/**
1353 * i915_driver_lastclose - clean up after all DRM clients have exited
1354 * @dev: DRM device
1355 *
1356 * Take care of cleaning up after all DRM clients have exited. In the
1357 * mode setting case, we want to restore the kernel's initial mode (just
1358 * in case the last client left us in a bad state).
1359 *
1360 * Additionally, in the non-mode setting case, we'll tear down the GTT
1361 * and DMA structures, since the kernel won't be using them, and clea
1362 * up any GEM state.
1363 */
1364static void i915_driver_lastclose(struct drm_device *dev)
1365{
1366 intel_fbdev_restore_mode(dev);
1367 vga_switcheroo_process_delayed_switch();
1368}
1369
1370static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1371{
1372 mutex_lock(&dev->struct_mutex);
1373 i915_gem_context_close(dev, file);
1374 i915_gem_release(dev, file);
1375 mutex_unlock(&dev->struct_mutex);
1376}
1377
1378static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1379{
1380 struct drm_i915_file_private *file_priv = file->driver_priv;
1381
1382 kfree(file_priv);
1383}
1384
Imre Deak07f9cd02014-08-18 14:42:45 +03001385static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1386{
Chris Wilson91c8a322016-07-05 10:40:23 +01001387 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001388 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001389
1390 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001391 for_each_intel_encoder(dev, encoder)
1392 if (encoder->suspend)
1393 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001394 drm_modeset_unlock_all(dev);
1395}
1396
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001397static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1398 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001399static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301400
Imre Deakbc872292015-11-18 17:32:30 +02001401static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1402{
1403#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1404 if (acpi_target_system_state() < ACPI_STATE_S3)
1405 return true;
1406#endif
1407 return false;
1408}
Sagar Kambleebc32822014-08-13 23:07:05 +05301409
Imre Deak5e365c32014-10-23 19:23:25 +03001410static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001412 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001413 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001414 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001415 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001416
Zhang Ruib8efb172013-02-05 15:41:53 +08001417 /* ignore lid events during suspend */
1418 mutex_lock(&dev_priv->modeset_restore_lock);
1419 dev_priv->modeset_restore = MODESET_SUSPENDED;
1420 mutex_unlock(&dev_priv->modeset_restore_lock);
1421
Imre Deak1f814da2015-12-16 02:52:19 +02001422 disable_rpm_wakeref_asserts(dev_priv);
1423
Paulo Zanonic67a4702013-08-19 13:18:09 -03001424 /* We do a lot of poking in a lot of registers, make sure they work
1425 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001426 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001427
Dave Airlie5bcf7192010-12-07 09:20:40 +10001428 drm_kms_helper_poll_disable(dev);
1429
David Weinehall52a05c32016-08-22 13:32:44 +03001430 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001431
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001432 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001433 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001434 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001435 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001436 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001437 }
1438
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001439 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001440
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001441 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001442
1443 intel_dp_mst_suspend(dev);
1444
1445 intel_runtime_pm_disable_interrupts(dev_priv);
1446 intel_hpd_cancel_work(dev_priv);
1447
1448 intel_suspend_encoders(dev_priv);
1449
Ville Syrjälä712bf362016-10-31 22:37:23 +02001450 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001451
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001452 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001453
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001454 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001455
Imre Deakbc872292015-11-18 17:32:30 +02001456 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001457 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001458
Chris Wilsondc979972016-05-10 14:10:04 +01001459 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001460 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001461
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001462 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001463
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001464 dev_priv->suspend_count++;
1465
Imre Deakf74ed082016-04-18 14:48:21 +03001466 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001467
Imre Deak1f814da2015-12-16 02:52:19 +02001468out:
1469 enable_rpm_wakeref_asserts(dev_priv);
1470
1471 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001472}
1473
David Weinehallc49d13e2016-08-22 13:32:42 +03001474static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001475{
David Weinehallc49d13e2016-08-22 13:32:42 +03001476 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001477 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001478 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001479 int ret;
1480
Imre Deak1f814da2015-12-16 02:52:19 +02001481 disable_rpm_wakeref_asserts(dev_priv);
1482
Imre Deak4c494a52016-10-13 14:34:06 +03001483 intel_display_set_init_power(dev_priv, false);
1484
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001485 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001486 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001487 /*
1488 * In case of firmware assisted context save/restore don't manually
1489 * deinit the power domains. This also means the CSR/DMC firmware will
1490 * stay active, it will power down any HW resources as required and
1491 * also enable deeper system power states that would be blocked if the
1492 * firmware was inactive.
1493 */
1494 if (!fw_csr)
1495 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001496
Imre Deak507e1262016-04-20 20:27:54 +03001497 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001498 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001499 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001500 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001501 hsw_enable_pc8(dev_priv);
1502 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1503 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001504
1505 if (ret) {
1506 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001507 if (!fw_csr)
1508 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001509
Imre Deak1f814da2015-12-16 02:52:19 +02001510 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001511 }
1512
David Weinehall52a05c32016-08-22 13:32:44 +03001513 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001514 /*
Imre Deak54875572015-06-30 17:06:47 +03001515 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001516 * the device even though it's already in D3 and hang the machine. So
1517 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001518 * power down the device properly. The issue was seen on multiple old
1519 * GENs with different BIOS vendors, so having an explicit blacklist
1520 * is inpractical; apply the workaround on everything pre GEN6. The
1521 * platforms where the issue was seen:
1522 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1523 * Fujitsu FSC S7110
1524 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001525 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001526 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001527 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001528
Imre Deakbc872292015-11-18 17:32:30 +02001529 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1530
Imre Deak1f814da2015-12-16 02:52:19 +02001531out:
1532 enable_rpm_wakeref_asserts(dev_priv);
1533
1534 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001535}
1536
Matthew Aulda9a251c2016-12-02 10:24:11 +00001537static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001538{
1539 int error;
1540
Chris Wilsonded8b072016-07-05 10:40:22 +01001541 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001542 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001543 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001544 return -ENODEV;
1545 }
1546
Imre Deak0b14cbd2014-09-10 18:16:55 +03001547 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1548 state.event != PM_EVENT_FREEZE))
1549 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001550
1551 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1552 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001553
Imre Deak5e365c32014-10-23 19:23:25 +03001554 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001555 if (error)
1556 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001557
Imre Deakab3be732015-03-02 13:04:41 +02001558 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001559}
1560
Imre Deak5e365c32014-10-23 19:23:25 +03001561static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001562{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001563 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001564 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001565
Imre Deak1f814da2015-12-16 02:52:19 +02001566 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001567 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001568
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001569 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001570 if (ret)
1571 DRM_ERROR("failed to re-enable GGTT\n");
1572
Imre Deakf74ed082016-04-18 14:48:21 +03001573 intel_csr_ucode_resume(dev_priv);
1574
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001575 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001576
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001577 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001578 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001579 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001580
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001581 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001582
Peter Antoine364aece2015-05-11 08:50:45 +01001583 /*
1584 * Interrupts have to be enabled before any batches are run. If not the
1585 * GPU will hang. i915_gem_init_hw() will initiate batches to
1586 * update/restore the context.
1587 *
Imre Deak908764f2016-11-29 21:40:29 +02001588 * drm_mode_config_reset() needs AUX interrupts.
1589 *
Peter Antoine364aece2015-05-11 08:50:45 +01001590 * Modeset enabling in intel_modeset_init_hw() also needs working
1591 * interrupts.
1592 */
1593 intel_runtime_pm_enable_interrupts(dev_priv);
1594
Imre Deak908764f2016-11-29 21:40:29 +02001595 drm_mode_config_reset(dev);
1596
Daniel Vetterd5818932015-02-23 12:03:26 +01001597 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001598 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001599 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001600 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001601 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001602 mutex_unlock(&dev->struct_mutex);
1603
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001604 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001605
Daniel Vetterd5818932015-02-23 12:03:26 +01001606 intel_modeset_init_hw(dev);
1607
1608 spin_lock_irq(&dev_priv->irq_lock);
1609 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001610 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001611 spin_unlock_irq(&dev_priv->irq_lock);
1612
Daniel Vetterd5818932015-02-23 12:03:26 +01001613 intel_dp_mst_resume(dev);
1614
Lyudea16b7652016-03-11 10:57:01 -05001615 intel_display_resume(dev);
1616
Lyudee0b70062016-11-01 21:06:30 -04001617 drm_kms_helper_poll_enable(dev);
1618
Daniel Vetterd5818932015-02-23 12:03:26 +01001619 /*
1620 * ... but also need to make sure that hotplug processing
1621 * doesn't cause havoc. Like in the driver load code we don't
1622 * bother with the tiny race here where we might loose hotplug
1623 * notifications.
1624 * */
1625 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001626
Chris Wilson03d92e42016-05-23 15:08:10 +01001627 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001628
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001629 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001630
Zhang Ruib8efb172013-02-05 15:41:53 +08001631 mutex_lock(&dev_priv->modeset_restore_lock);
1632 dev_priv->modeset_restore = MODESET_DONE;
1633 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001634
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001635 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001636
Chris Wilson54b4f682016-07-21 21:16:19 +01001637 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001638
Imre Deak1f814da2015-12-16 02:52:19 +02001639 enable_rpm_wakeref_asserts(dev_priv);
1640
Chris Wilson074c6ad2014-04-09 09:19:43 +01001641 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001642}
1643
Imre Deak5e365c32014-10-23 19:23:25 +03001644static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001645{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001646 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001647 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001648 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001649
Imre Deak76c4b252014-04-01 19:55:22 +03001650 /*
1651 * We have a resume ordering issue with the snd-hda driver also
1652 * requiring our device to be power up. Due to the lack of a
1653 * parent/child relationship we currently solve this with an early
1654 * resume hook.
1655 *
1656 * FIXME: This should be solved with a special hdmi sink device or
1657 * similar so that power domains can be employed.
1658 */
Imre Deak44410cd2016-04-18 14:45:54 +03001659
1660 /*
1661 * Note that we need to set the power state explicitly, since we
1662 * powered off the device during freeze and the PCI core won't power
1663 * it back up for us during thaw. Powering off the device during
1664 * freeze is not a hard requirement though, and during the
1665 * suspend/resume phases the PCI core makes sure we get here with the
1666 * device powered on. So in case we change our freeze logic and keep
1667 * the device powered we can also remove the following set power state
1668 * call.
1669 */
David Weinehall52a05c32016-08-22 13:32:44 +03001670 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001671 if (ret) {
1672 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1673 goto out;
1674 }
1675
1676 /*
1677 * Note that pci_enable_device() first enables any parent bridge
1678 * device and only then sets the power state for this device. The
1679 * bridge enabling is a nop though, since bridge devices are resumed
1680 * first. The order of enabling power and enabling the device is
1681 * imposed by the PCI core as described above, so here we preserve the
1682 * same order for the freeze/thaw phases.
1683 *
1684 * TODO: eventually we should remove pci_disable_device() /
1685 * pci_enable_enable_device() from suspend/resume. Due to how they
1686 * depend on the device enable refcount we can't anyway depend on them
1687 * disabling/enabling the device.
1688 */
David Weinehall52a05c32016-08-22 13:32:44 +03001689 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001690 ret = -EIO;
1691 goto out;
1692 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001693
David Weinehall52a05c32016-08-22 13:32:44 +03001694 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001695
Imre Deak1f814da2015-12-16 02:52:19 +02001696 disable_rpm_wakeref_asserts(dev_priv);
1697
Wayne Boyer666a4532015-12-09 12:29:35 -08001698 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001699 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001700 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001701 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1702 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001703
Chris Wilsondc979972016-05-10 14:10:04 +01001704 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001705
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001706 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001707 if (!dev_priv->suspended_to_idle)
1708 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001709 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001710 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001711 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001712 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001713
Chris Wilsondc979972016-05-10 14:10:04 +01001714 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001715
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001716 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001717 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001718 intel_power_domains_init_hw(dev_priv, true);
1719
Imre Deak6e35e8a2016-04-18 10:04:19 +03001720 enable_rpm_wakeref_asserts(dev_priv);
1721
Imre Deakbc872292015-11-18 17:32:30 +02001722out:
1723 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001724
1725 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001726}
1727
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001728static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001729{
Imre Deak50a00722014-10-23 19:23:17 +03001730 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001731
Imre Deak097dd832014-10-23 19:23:19 +03001732 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1733 return 0;
1734
Imre Deak5e365c32014-10-23 19:23:25 +03001735 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001736 if (ret)
1737 return ret;
1738
Imre Deak5a175142014-10-23 19:23:18 +03001739 return i915_drm_resume(dev);
1740}
1741
Ben Gamari11ed50e2009-09-14 17:48:45 -04001742/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001743 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001744 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001745 *
Chris Wilson780f2622016-09-09 14:11:52 +01001746 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1747 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001748 *
Chris Wilson221fe792016-09-09 14:11:51 +01001749 * Caller must hold the struct_mutex.
1750 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001751 * Procedure is fairly simple:
1752 * - reset the chip using the reset reg
1753 * - re-init context state
1754 * - re-init hardware status page
1755 * - re-init ring buffer
1756 * - re-init interrupt state
1757 * - re-init display
1758 */
Chris Wilson780f2622016-09-09 14:11:52 +01001759void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001760{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001761 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001762 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001763
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001764 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001765
1766 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001767 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001768
Chris Wilsond98c52c2016-04-13 17:35:05 +01001769 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001770 __clear_bit(I915_WEDGED, &error->flags);
1771 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001772
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001773 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001774 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001775 ret = i915_gem_reset_prepare(dev_priv);
1776 if (ret) {
1777 DRM_ERROR("GPU recovery failed\n");
1778 intel_gpu_reset(dev_priv, ALL_ENGINES);
1779 goto error;
1780 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001781
Chris Wilsondc979972016-05-10 14:10:04 +01001782 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001783 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001784 if (ret != -ENODEV)
1785 DRM_ERROR("Failed to reset chip: %i\n", ret);
1786 else
1787 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001788 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001789 }
1790
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00001791 i915_gem_reset_finish(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001792 intel_overlay_reset(dev_priv);
1793
Ben Gamari11ed50e2009-09-14 17:48:45 -04001794 /* Ok, now get things going again... */
1795
1796 /*
1797 * Everything depends on having the GTT running, so we need to start
1798 * there. Fortunately we don't need to do this unless we reset the
1799 * chip at a PCI level.
1800 *
1801 * Next we need to restore the context, but we don't use those
1802 * yet either...
1803 *
1804 * Ring buffer needs to be re-initialized in the KMS case, or if X
1805 * was running at the time of the reset (i.e. we weren't VT
1806 * switched away).
1807 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001808 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001809 if (ret) {
1810 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001811 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001812 }
1813
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001814 i915_queue_hangcheck(dev_priv);
1815
Chris Wilson780f2622016-09-09 14:11:52 +01001816wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001817 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001818 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1819 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001820
1821error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001822 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001823 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001824}
1825
David Weinehallc49d13e2016-08-22 13:32:42 +03001826static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001827{
David Weinehallc49d13e2016-08-22 13:32:42 +03001828 struct pci_dev *pdev = to_pci_dev(kdev);
1829 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001830
David Weinehallc49d13e2016-08-22 13:32:42 +03001831 if (!dev) {
1832 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001833 return -ENODEV;
1834 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001835
David Weinehallc49d13e2016-08-22 13:32:42 +03001836 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001837 return 0;
1838
David Weinehallc49d13e2016-08-22 13:32:42 +03001839 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001840}
1841
David Weinehallc49d13e2016-08-22 13:32:42 +03001842static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001843{
David Weinehallc49d13e2016-08-22 13:32:42 +03001844 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001845
1846 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001847 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001848 * requiring our device to be power up. Due to the lack of a
1849 * parent/child relationship we currently solve this with an late
1850 * suspend hook.
1851 *
1852 * FIXME: This should be solved with a special hdmi sink device or
1853 * similar so that power domains can be employed.
1854 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001855 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001856 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001857
David Weinehallc49d13e2016-08-22 13:32:42 +03001858 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001859}
1860
David Weinehallc49d13e2016-08-22 13:32:42 +03001861static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001862{
David Weinehallc49d13e2016-08-22 13:32:42 +03001863 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001864
David Weinehallc49d13e2016-08-22 13:32:42 +03001865 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001866 return 0;
1867
David Weinehallc49d13e2016-08-22 13:32:42 +03001868 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001869}
1870
David Weinehallc49d13e2016-08-22 13:32:42 +03001871static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001872{
David Weinehallc49d13e2016-08-22 13:32:42 +03001873 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001874
David Weinehallc49d13e2016-08-22 13:32:42 +03001875 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001876 return 0;
1877
David Weinehallc49d13e2016-08-22 13:32:42 +03001878 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001879}
1880
David Weinehallc49d13e2016-08-22 13:32:42 +03001881static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001882{
David Weinehallc49d13e2016-08-22 13:32:42 +03001883 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001884
David Weinehallc49d13e2016-08-22 13:32:42 +03001885 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001886 return 0;
1887
David Weinehallc49d13e2016-08-22 13:32:42 +03001888 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001889}
1890
Chris Wilson1f19ac22016-05-14 07:26:32 +01001891/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001892static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001893{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001894 int ret;
1895
1896 ret = i915_pm_suspend(kdev);
1897 if (ret)
1898 return ret;
1899
1900 ret = i915_gem_freeze(kdev_to_i915(kdev));
1901 if (ret)
1902 return ret;
1903
1904 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001905}
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001908{
Chris Wilson461fb992016-05-14 07:26:33 +01001909 int ret;
1910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001912 if (ret)
1913 return ret;
1914
David Weinehallc49d13e2016-08-22 13:32:42 +03001915 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001916 if (ret)
1917 return ret;
1918
1919 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001920}
1921
1922/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001923static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001924{
David Weinehallc49d13e2016-08-22 13:32:42 +03001925 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001926}
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001929{
David Weinehallc49d13e2016-08-22 13:32:42 +03001930 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931}
1932
1933/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001934static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001935{
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001937}
1938
David Weinehallc49d13e2016-08-22 13:32:42 +03001939static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001940{
David Weinehallc49d13e2016-08-22 13:32:42 +03001941 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001942}
1943
Imre Deakddeea5b2014-05-05 15:19:56 +03001944/*
1945 * Save all Gunit registers that may be lost after a D3 and a subsequent
1946 * S0i[R123] transition. The list of registers needing a save/restore is
1947 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1948 * registers in the following way:
1949 * - Driver: saved/restored by the driver
1950 * - Punit : saved/restored by the Punit firmware
1951 * - No, w/o marking: no need to save/restore, since the register is R/O or
1952 * used internally by the HW in a way that doesn't depend
1953 * keeping the content across a suspend/resume.
1954 * - Debug : used for debugging
1955 *
1956 * We save/restore all registers marked with 'Driver', with the following
1957 * exceptions:
1958 * - Registers out of use, including also registers marked with 'Debug'.
1959 * These have no effect on the driver's operation, so we don't save/restore
1960 * them to reduce the overhead.
1961 * - Registers that are fully setup by an initialization function called from
1962 * the resume path. For example many clock gating and RPS/RC6 registers.
1963 * - Registers that provide the right functionality with their reset defaults.
1964 *
1965 * TODO: Except for registers that based on the above 3 criteria can be safely
1966 * ignored, we save/restore all others, practically treating the HW context as
1967 * a black-box for the driver. Further investigation is needed to reduce the
1968 * saved/restored registers even further, by following the same 3 criteria.
1969 */
1970static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1971{
1972 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1973 int i;
1974
1975 /* GAM 0x4000-0x4770 */
1976 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1977 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1978 s->arb_mode = I915_READ(ARB_MODE);
1979 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1980 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1981
1982 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001983 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001984
1985 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001986 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001987
1988 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1989 s->ecochk = I915_READ(GAM_ECOCHK);
1990 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1991 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1992
1993 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1994
1995 /* MBC 0x9024-0x91D0, 0x8500 */
1996 s->g3dctl = I915_READ(VLV_G3DCTL);
1997 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1998 s->mbctl = I915_READ(GEN6_MBCTL);
1999
2000 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2001 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2002 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2003 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2004 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2005 s->rstctl = I915_READ(GEN6_RSTCTL);
2006 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2007
2008 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2009 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2010 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2011 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2012 s->ecobus = I915_READ(ECOBUS);
2013 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2014 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2015 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2016 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2017 s->rcedata = I915_READ(VLV_RCEDATA);
2018 s->spare2gh = I915_READ(VLV_SPAREG2H);
2019
2020 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2021 s->gt_imr = I915_READ(GTIMR);
2022 s->gt_ier = I915_READ(GTIER);
2023 s->pm_imr = I915_READ(GEN6_PMIMR);
2024 s->pm_ier = I915_READ(GEN6_PMIER);
2025
2026 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002027 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002028
2029 /* GT SA CZ domain, 0x100000-0x138124 */
2030 s->tilectl = I915_READ(TILECTL);
2031 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2032 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2033 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2034 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2035
2036 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2037 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2038 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002039 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002040 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2041
2042 /*
2043 * Not saving any of:
2044 * DFT, 0x9800-0x9EC0
2045 * SARB, 0xB000-0xB1FC
2046 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2047 * PCI CFG
2048 */
2049}
2050
2051static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2052{
2053 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2054 u32 val;
2055 int i;
2056
2057 /* GAM 0x4000-0x4770 */
2058 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2059 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2060 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2061 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2062 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2063
2064 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002065 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002066
2067 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002068 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002069
2070 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2071 I915_WRITE(GAM_ECOCHK, s->ecochk);
2072 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2073 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2074
2075 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2076
2077 /* MBC 0x9024-0x91D0, 0x8500 */
2078 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2079 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2080 I915_WRITE(GEN6_MBCTL, s->mbctl);
2081
2082 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2083 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2084 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2085 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2086 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2087 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2088 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2089
2090 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2091 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2092 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2093 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2094 I915_WRITE(ECOBUS, s->ecobus);
2095 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2096 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2097 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2098 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2099 I915_WRITE(VLV_RCEDATA, s->rcedata);
2100 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2101
2102 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2103 I915_WRITE(GTIMR, s->gt_imr);
2104 I915_WRITE(GTIER, s->gt_ier);
2105 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2106 I915_WRITE(GEN6_PMIER, s->pm_ier);
2107
2108 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002109 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002110
2111 /* GT SA CZ domain, 0x100000-0x138124 */
2112 I915_WRITE(TILECTL, s->tilectl);
2113 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2114 /*
2115 * Preserve the GT allow wake and GFX force clock bit, they are not
2116 * be restored, as they are used to control the s0ix suspend/resume
2117 * sequence by the caller.
2118 */
2119 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2120 val &= VLV_GTLC_ALLOWWAKEREQ;
2121 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2122 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2123
2124 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2125 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2126 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2127 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2128
2129 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2130
2131 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2132 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2133 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002134 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002135 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2136}
2137
Imre Deak650ad972014-04-18 16:35:02 +03002138int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2139{
2140 u32 val;
2141 int err;
2142
Imre Deak650ad972014-04-18 16:35:02 +03002143 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2144 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2145 if (force_on)
2146 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2147 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2148
2149 if (!force_on)
2150 return 0;
2151
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002152 err = intel_wait_for_register(dev_priv,
2153 VLV_GTLC_SURVIVABILITY_REG,
2154 VLV_GFX_CLK_STATUS_BIT,
2155 VLV_GFX_CLK_STATUS_BIT,
2156 20);
Imre Deak650ad972014-04-18 16:35:02 +03002157 if (err)
2158 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2159 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2160
2161 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002162}
2163
Imre Deakddeea5b2014-05-05 15:19:56 +03002164static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2165{
2166 u32 val;
2167 int err = 0;
2168
2169 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2170 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2171 if (allow)
2172 val |= VLV_GTLC_ALLOWWAKEREQ;
2173 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2174 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2175
Chris Wilsonb2736692016-06-30 15:32:47 +01002176 err = intel_wait_for_register(dev_priv,
2177 VLV_GTLC_PW_STATUS,
2178 VLV_GTLC_ALLOWWAKEACK,
2179 allow,
2180 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002181 if (err)
2182 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002183
Imre Deakddeea5b2014-05-05 15:19:56 +03002184 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002185}
2186
2187static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2188 bool wait_for_on)
2189{
2190 u32 mask;
2191 u32 val;
2192 int err;
2193
2194 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2195 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002196 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002197 return 0;
2198
2199 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002200 onoff(wait_for_on),
2201 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002202
2203 /*
2204 * RC6 transitioning can be delayed up to 2 msec (see
2205 * valleyview_enable_rps), use 3 msec for safety.
2206 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002207 err = intel_wait_for_register(dev_priv,
2208 VLV_GTLC_PW_STATUS, mask, val,
2209 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002210 if (err)
2211 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002212 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002213
2214 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002215}
2216
2217static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2218{
2219 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2220 return;
2221
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002222 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002223 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2224}
2225
Sagar Kambleebc32822014-08-13 23:07:05 +05302226static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002227{
2228 u32 mask;
2229 int err;
2230
2231 /*
2232 * Bspec defines the following GT well on flags as debug only, so
2233 * don't treat them as hard failures.
2234 */
2235 (void)vlv_wait_for_gt_wells(dev_priv, false);
2236
2237 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2238 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2239
2240 vlv_check_no_gt_access(dev_priv);
2241
2242 err = vlv_force_gfx_clock(dev_priv, true);
2243 if (err)
2244 goto err1;
2245
2246 err = vlv_allow_gt_wake(dev_priv, false);
2247 if (err)
2248 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302249
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002250 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302251 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002252
2253 err = vlv_force_gfx_clock(dev_priv, false);
2254 if (err)
2255 goto err2;
2256
2257 return 0;
2258
2259err2:
2260 /* For safety always re-enable waking and disable gfx clock forcing */
2261 vlv_allow_gt_wake(dev_priv, true);
2262err1:
2263 vlv_force_gfx_clock(dev_priv, false);
2264
2265 return err;
2266}
2267
Sagar Kamble016970b2014-08-13 23:07:06 +05302268static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2269 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002270{
Imre Deakddeea5b2014-05-05 15:19:56 +03002271 int err;
2272 int ret;
2273
2274 /*
2275 * If any of the steps fail just try to continue, that's the best we
2276 * can do at this point. Return the first error code (which will also
2277 * leave RPM permanently disabled).
2278 */
2279 ret = vlv_force_gfx_clock(dev_priv, true);
2280
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002281 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302282 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002283
2284 err = vlv_allow_gt_wake(dev_priv, true);
2285 if (!ret)
2286 ret = err;
2287
2288 err = vlv_force_gfx_clock(dev_priv, false);
2289 if (!ret)
2290 ret = err;
2291
2292 vlv_check_no_gt_access(dev_priv);
2293
Chris Wilson7c108fd2016-10-24 13:42:18 +01002294 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002295 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002296
2297 return ret;
2298}
2299
David Weinehallc49d13e2016-08-22 13:32:42 +03002300static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002301{
David Weinehallc49d13e2016-08-22 13:32:42 +03002302 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002303 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002304 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002305 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002306
Chris Wilsondc979972016-05-10 14:10:04 +01002307 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002308 return -ENODEV;
2309
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002310 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002311 return -ENODEV;
2312
Paulo Zanoni8a187452013-12-06 20:32:13 -02002313 DRM_DEBUG_KMS("Suspending device\n");
2314
Imre Deak1f814da2015-12-16 02:52:19 +02002315 disable_rpm_wakeref_asserts(dev_priv);
2316
Imre Deakd6102972014-05-07 19:57:49 +03002317 /*
2318 * We are safe here against re-faults, since the fault handler takes
2319 * an RPM reference.
2320 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002321 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002322
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002323 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002324
Imre Deak2eb52522014-11-19 15:30:05 +02002325 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002326
Imre Deak507e1262016-04-20 20:27:54 +03002327 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002328 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002329 bxt_display_core_uninit(dev_priv);
2330 bxt_enable_dc9(dev_priv);
2331 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2332 hsw_enable_pc8(dev_priv);
2333 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2334 ret = vlv_suspend_complete(dev_priv);
2335 }
2336
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002337 if (ret) {
2338 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002339 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002340
Imre Deak1f814da2015-12-16 02:52:19 +02002341 enable_rpm_wakeref_asserts(dev_priv);
2342
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002343 return ret;
2344 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002345
Chris Wilsondc979972016-05-10 14:10:04 +01002346 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002347
2348 enable_rpm_wakeref_asserts(dev_priv);
2349 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002350
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002351 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002352 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2353
Paulo Zanoni8a187452013-12-06 20:32:13 -02002354 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002355
2356 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002357 * FIXME: We really should find a document that references the arguments
2358 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002359 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002360 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002361 /*
2362 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2363 * being detected, and the call we do at intel_runtime_resume()
2364 * won't be able to restore them. Since PCI_D3hot matches the
2365 * actual specification and appears to be working, use it.
2366 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002367 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002368 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002369 /*
2370 * current versions of firmware which depend on this opregion
2371 * notification have repurposed the D1 definition to mean
2372 * "runtime suspended" vs. what you would normally expect (D3)
2373 * to distinguish it from notifications that might be sent via
2374 * the suspend path.
2375 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002376 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002377 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002378
Mika Kuoppala59bad942015-01-16 11:34:40 +02002379 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002380
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002381 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002382 intel_hpd_poll_init(dev_priv);
2383
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002384 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002385 return 0;
2386}
2387
David Weinehallc49d13e2016-08-22 13:32:42 +03002388static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002389{
David Weinehallc49d13e2016-08-22 13:32:42 +03002390 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002391 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002392 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002393 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002394
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002395 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002396 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002397
2398 DRM_DEBUG_KMS("Resuming device\n");
2399
Imre Deak1f814da2015-12-16 02:52:19 +02002400 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2401 disable_rpm_wakeref_asserts(dev_priv);
2402
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002403 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002404 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002405 if (intel_uncore_unclaimed_mmio(dev_priv))
2406 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002407
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002408 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002409
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002410 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002411 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302412
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002413 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002414 bxt_disable_dc9(dev_priv);
2415 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002416 if (dev_priv->csr.dmc_payload &&
2417 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2418 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002419 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002420 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002421 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002422 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002423 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002424
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002425 /*
2426 * No point of rolling back things in case of an error, as the best
2427 * we can do is to hope that things will still work (and disable RPM).
2428 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002429 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002430 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002431
Daniel Vetterb9632912014-09-30 10:56:44 +02002432 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002433
2434 /*
2435 * On VLV/CHV display interrupts are part of the display
2436 * power well, so hpd is reinitialized from there. For
2437 * everyone else do it here.
2438 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002439 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002440 intel_hpd_init(dev_priv);
2441
Imre Deak1f814da2015-12-16 02:52:19 +02002442 enable_rpm_wakeref_asserts(dev_priv);
2443
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002444 if (ret)
2445 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2446 else
2447 DRM_DEBUG_KMS("Device resumed\n");
2448
2449 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002450}
2451
Chris Wilson42f55512016-06-24 14:00:26 +01002452const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002453 /*
2454 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2455 * PMSG_RESUME]
2456 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002457 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002458 .suspend_late = i915_pm_suspend_late,
2459 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002460 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002461
2462 /*
2463 * S4 event handlers
2464 * @freeze, @freeze_late : called (1) before creating the
2465 * hibernation image [PMSG_FREEZE] and
2466 * (2) after rebooting, before restoring
2467 * the image [PMSG_QUIESCE]
2468 * @thaw, @thaw_early : called (1) after creating the hibernation
2469 * image, before writing it [PMSG_THAW]
2470 * and (2) after failing to create or
2471 * restore the image [PMSG_RECOVER]
2472 * @poweroff, @poweroff_late: called after writing the hibernation
2473 * image, before rebooting [PMSG_HIBERNATE]
2474 * @restore, @restore_early : called after rebooting and restoring the
2475 * hibernation image [PMSG_RESTORE]
2476 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002477 .freeze = i915_pm_freeze,
2478 .freeze_late = i915_pm_freeze_late,
2479 .thaw_early = i915_pm_thaw_early,
2480 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002481 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002482 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002483 .restore_early = i915_pm_restore_early,
2484 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002485
2486 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002487 .runtime_suspend = intel_runtime_suspend,
2488 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002489};
2490
Laurent Pinchart78b68552012-05-17 13:27:22 +02002491static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002492 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002493 .open = drm_gem_vm_open,
2494 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002495};
2496
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002497static const struct file_operations i915_driver_fops = {
2498 .owner = THIS_MODULE,
2499 .open = drm_open,
2500 .release = drm_release,
2501 .unlocked_ioctl = drm_ioctl,
2502 .mmap = drm_gem_mmap,
2503 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002504 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002505 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002506 .llseek = noop_llseek,
2507};
2508
Chris Wilson0673ad42016-06-24 14:00:22 +01002509static int
2510i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file)
2512{
2513 return -ENODEV;
2514}
2515
2516static const struct drm_ioctl_desc i915_ioctls[] = {
2517 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2518 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2522 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2523 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2524 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2525 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2526 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2527 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2528 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2529 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2530 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2531 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2532 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2533 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002552 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002554 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2556 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2568 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002569 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002570};
2571
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002573 /* Don't use MTRRs here; the Xserver or userspace app should
2574 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002575 */
Eric Anholt673a3942008-07-30 12:06:12 -07002576 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002577 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002578 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002579 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002580 .lastclose = i915_driver_lastclose,
2581 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002582 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002583 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002584
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002585 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002586 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002587 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002588
2589 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2590 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2591 .gem_prime_export = i915_gem_prime_export,
2592 .gem_prime_import = i915_gem_prime_import,
2593
Dave Airlieff72145b2011-02-07 12:16:14 +10002594 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002595 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002596 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002598 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002599 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002600 .name = DRIVER_NAME,
2601 .desc = DRIVER_DESC,
2602 .date = DRIVER_DATE,
2603 .major = DRIVER_MAJOR,
2604 .minor = DRIVER_MINOR,
2605 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606};