blob: 56f425b392d5289017178bcf93f8023d15065d9d [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Arun Chandran92980402014-10-10 12:31:24 +01003 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01004 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Riku Voipio957e3fa2014-12-12 16:57:44 -08005 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07006 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +01007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +01008 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +02009 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010010 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000011 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000012 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000013 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000014 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000015 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010016 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000017 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010018 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000019 select ARM_GIC_V3_ITS if PCI_MSI
Will Deaconadace892013-05-08 17:29:24 +010020 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000021 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070022 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000023 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000024 select DCACHE_WORD_ACCESS
Laura Abbottd4932f92014-10-09 15:26:44 -070025 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010026 select GENERIC_CLOCKEVENTS
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010027 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000028 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070029 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010030 select GENERIC_IRQ_PROBE
31 select GENERIC_IRQ_SHOW
Arnd Bergmanncb61f672014-11-19 14:09:07 +010032 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070033 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000035 select GENERIC_STRNCPY_FROM_USER
36 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010037 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010038 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010040 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010041 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010042 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080043 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000044 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000045 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070047 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010048 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010049 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010050 select HAVE_CMPXCHG_DOUBLE
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070051 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070052 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select HAVE_DMA_API_DEBUG
54 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000055 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010056 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000057 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010058 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090059 select HAVE_FUNCTION_TRACER
60 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010063 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000064 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010065 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010066 select HAVE_PERF_REGS
67 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070068 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010069 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select IRQ_DOMAIN
Catalin Marinasfea2aca2012-10-16 11:26:57 +010071 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select NO_BOOTMEM
73 select OF
74 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010075 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000077 select POWER_RESET
78 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select RTC_LIB
80 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070081 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070082 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 help
84 ARM 64-bit (AArch64) Linux support.
85
86config 64BIT
87 def_bool y
88
89config ARCH_PHYS_ADDR_T_64BIT
90 def_bool y
91
92config MMU
93 def_bool y
94
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070095config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +010096 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097
98config STACKTRACE_SUPPORT
99 def_bool y
100
101config LOCKDEP_SUPPORT
102 def_bool y
103
104config TRACE_IRQFLAGS_SUPPORT
105 def_bool y
106
Will Deaconc209f792014-03-14 17:47:05 +0000107config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 def_bool y
109
110config GENERIC_HWEIGHT
111 def_bool y
112
113config GENERIC_CSUM
114 def_bool y
115
116config GENERIC_CALIBRATE_DELAY
117 def_bool y
118
Catalin Marinas19e76402014-02-27 12:09:22 +0000119config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 def_bool y
121
Steve Capper29e56942014-10-09 15:29:25 -0700122config HAVE_GENERIC_RCU_GUP
123 def_bool y
124
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125config ARCH_DMA_ADDR_T_64BIT
126 def_bool y
127
128config NEED_DMA_MAP_STATE
129 def_bool y
130
131config NEED_SG_DMA_LENGTH
132 def_bool y
133
134config SWIOTLB
135 def_bool y
136
137config IOMMU_HELPER
138 def_bool SWIOTLB
139
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100140config KERNEL_MODE_NEON
141 def_bool y
142
Rob Herring92cc15f2014-04-18 17:19:59 -0500143config FIX_EARLYCON_MEM
144 def_bool y
145
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146source "init/Kconfig"
147
148source "kernel/Kconfig.freezer"
149
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100150menu "Platform selection"
151
Alim Akhtar6f56eef2014-11-22 22:41:52 +0900152config ARCH_EXYNOS
153 bool
154 help
155 This enables support for Samsung Exynos SoC family
156
157config ARCH_EXYNOS7
158 bool "ARMv8 based Samsung Exynos7"
159 select ARCH_EXYNOS
160 select COMMON_CLK_SAMSUNG
161 select HAVE_S3C2410_WATCHDOG if WATCHDOG
162 select HAVE_S3C_RTC if RTC_CLASS
163 select PINCTRL
164 select PINCTRL_EXYNOS
165
166 help
167 This enables support for Samsung Exynos7 SoC family
168
Olof Johansson5118a6a2015-01-27 16:19:11 -0800169config ARCH_FSL_LS2085A
170 bool "Freescale LS2085A SOC"
171 help
172 This enables support for Freescale LS2085A SOC.
173
Eddie Huang4727a6f2015-12-01 10:14:00 +0100174config ARCH_MEDIATEK
175 bool "Mediatek MT65xx & MT81xx ARMv8 SoC"
176 select ARM_GIC
177 help
178 Support for Mediatek MT65xx & MT81xx ARMv8 SoCs
179
Suravee Suthikulpanit41904362014-11-26 11:51:09 +0700180config ARCH_SEATTLE
181 bool "AMD Seattle SoC Family"
182 help
183 This enables support for AMD Seattle SOC Family
184
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700185config ARCH_TEGRA
186 bool "NVIDIA Tegra SoC Family"
187 select ARCH_HAS_RESET_CONTROLLER
188 select ARCH_REQUIRE_GPIOLIB
189 select CLKDEV_LOOKUP
190 select CLKSRC_MMIO
191 select CLKSRC_OF
192 select GENERIC_CLOCKEVENTS
193 select HAVE_CLK
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700194 select PINCTRL
195 select RESET_CONTROLLER
196 help
197 This enables support for the NVIDIA Tegra SoC family.
198
199config ARCH_TEGRA_132_SOC
200 bool "NVIDIA Tegra132 SoC"
201 depends on ARCH_TEGRA
202 select PINCTRL_TEGRA124
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700203 select USB_ULPI if USB_PHY
204 select USB_ULPI_VIEWPORT if USB_PHY
205 help
206 Enable support for NVIDIA Tegra132 SoC, based on the Denver
207 ARMv8 CPU. The Tegra132 SoC is similar to the Tegra124 SoC,
208 but contains an NVIDIA Denver CPU complex in place of
209 Tegra124's "4+1" Cortex-A15 CPU complex.
210
Zhizhou Zhangc4bb7992015-03-11 02:27:08 +0000211config ARCH_SPRD
212 bool "Spreadtrum SoC platform"
213 help
214 Support for Spreadtrum ARM based SoCs
215
Radha Mohan Chintakuntla28f74202014-04-08 18:47:51 +0530216config ARCH_THUNDER
217 bool "Cavium Inc. Thunder SoC Family"
218 help
219 This enables support for Cavium's Thunder Family of SoCs.
220
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100221config ARCH_VEXPRESS
222 bool "ARMv8 software model (Versatile Express)"
223 select ARCH_REQUIRE_GPIOLIB
224 select COMMON_CLK_VERSATILE
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000225 select POWER_RESET_VEXPRESS
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100226 select VEXPRESS_CONFIG
227 help
228 This enables support for the ARMv8 software model (Versatile
229 Express).
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100230
Vinayak Kale15942852013-04-24 10:06:57 +0100231config ARCH_XGENE
232 bool "AppliedMicro X-Gene SOC Family"
233 help
234 This enables support for AppliedMicro X-Gene SOC Family
235
Michal Simek5d1b79d2015-03-09 09:41:04 +0100236config ARCH_ZYNQMP
237 bool "Xilinx ZynqMP Family"
238 help
239 This enables support for Xilinx ZynqMP Family
240
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100241endmenu
242
243menu "Bus support"
244
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100245config PCI
246 bool "PCI support"
247 help
248 This feature enables support for PCI bus system. If you say Y
249 here, the kernel will include drivers and infrastructure code
250 to support PCI bus devices.
251
252config PCI_DOMAINS
253 def_bool PCI
254
255config PCI_DOMAINS_GENERIC
256 def_bool PCI
257
258config PCI_SYSCALL
259 def_bool PCI
260
261source "drivers/pci/Kconfig"
262source "drivers/pci/pcie/Kconfig"
263source "drivers/pci/hotplug/Kconfig"
264
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100265endmenu
266
267menu "Kernel Features"
268
Andre Przywarac0a01b82014-11-14 15:54:12 +0000269menu "ARM errata workarounds via the alternatives framework"
270
271config ARM64_ERRATUM_826319
272 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
273 default y
274 help
275 This option adds an alternative code sequence to work around ARM
276 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
277 AXI master interface and an L2 cache.
278
279 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
280 and is unable to accept a certain write via this interface, it will
281 not progress on read data presented on the read data channel and the
282 system can deadlock.
283
284 The workaround promotes data cache clean instructions to
285 data cache clean-and-invalidate.
286 Please note that this does not necessarily enable the workaround,
287 as it depends on the alternative framework, which will only patch
288 the kernel if an affected CPU is detected.
289
290 If unsure, say Y.
291
292config ARM64_ERRATUM_827319
293 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
294 default y
295 help
296 This option adds an alternative code sequence to work around ARM
297 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
298 master interface and an L2 cache.
299
300 Under certain conditions this erratum can cause a clean line eviction
301 to occur at the same time as another transaction to the same address
302 on the AMBA 5 CHI interface, which can cause data corruption if the
303 interconnect reorders the two transactions.
304
305 The workaround promotes data cache clean instructions to
306 data cache clean-and-invalidate.
307 Please note that this does not necessarily enable the workaround,
308 as it depends on the alternative framework, which will only patch
309 the kernel if an affected CPU is detected.
310
311 If unsure, say Y.
312
313config ARM64_ERRATUM_824069
314 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
315 default y
316 help
317 This option adds an alternative code sequence to work around ARM
318 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
319 to a coherent interconnect.
320
321 If a Cortex-A53 processor is executing a store or prefetch for
322 write instruction at the same time as a processor in another
323 cluster is executing a cache maintenance operation to the same
324 address, then this erratum might cause a clean cache line to be
325 incorrectly marked as dirty.
326
327 The workaround promotes data cache clean instructions to
328 data cache clean-and-invalidate.
329 Please note that this option does not necessarily enable the
330 workaround, as it depends on the alternative framework, which will
331 only patch the kernel if an affected CPU is detected.
332
333 If unsure, say Y.
334
335config ARM64_ERRATUM_819472
336 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
337 default y
338 help
339 This option adds an alternative code sequence to work around ARM
340 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
341 present when it is connected to a coherent interconnect.
342
343 If the processor is executing a load and store exclusive sequence at
344 the same time as a processor in another cluster is executing a cache
345 maintenance operation to the same address, then this erratum might
346 cause data corruption.
347
348 The workaround promotes data cache clean instructions to
349 data cache clean-and-invalidate.
350 Please note that this does not necessarily enable the workaround,
351 as it depends on the alternative framework, which will only patch
352 the kernel if an affected CPU is detected.
353
354 If unsure, say Y.
355
356config ARM64_ERRATUM_832075
357 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
358 default y
359 help
360 This option adds an alternative code sequence to work around ARM
361 erratum 832075 on Cortex-A57 parts up to r1p2.
362
363 Affected Cortex-A57 parts might deadlock when exclusive load/store
364 instructions to Write-Back memory are mixed with Device loads.
365
366 The workaround is to promote device loads to use Load-Acquire
367 semantics.
368 Please note that this does not necessarily enable the workaround,
369 as it depends on the alternative framework, which will only patch
370 the kernel if an affected CPU is detected.
371
372 If unsure, say Y.
373
374endmenu
375
376
Jungseok Leee41ceed2014-05-12 10:40:38 +0100377choice
378 prompt "Page size"
379 default ARM64_4K_PAGES
380 help
381 Page size (translation granule) configuration.
382
383config ARM64_4K_PAGES
384 bool "4KB"
385 help
386 This feature enables 4KB pages support.
387
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100388config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100389 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100390 help
391 This feature enables 64KB pages support (4KB by default)
392 allowing only two levels of page tables and faster TLB
393 look-up. AArch32 emulation is not available when this feature
394 is enabled.
395
Jungseok Leee41ceed2014-05-12 10:40:38 +0100396endchoice
397
398choice
399 prompt "Virtual address space size"
400 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
401 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
402 help
403 Allows choosing one of multiple possible virtual address
404 space sizes. The level of translation table is determined by
405 a combination of page size and virtual address space size.
406
407config ARM64_VA_BITS_39
408 bool "39-bit"
409 depends on ARM64_4K_PAGES
410
411config ARM64_VA_BITS_42
412 bool "42-bit"
413 depends on ARM64_64K_PAGES
414
Jungseok Leec79b9542014-05-12 18:40:51 +0900415config ARM64_VA_BITS_48
416 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900417
Jungseok Leee41ceed2014-05-12 10:40:38 +0100418endchoice
419
420config ARM64_VA_BITS
421 int
422 default 39 if ARM64_VA_BITS_39
423 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b9542014-05-12 18:40:51 +0900424 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100425
Catalin Marinasabe669d2014-07-15 15:37:21 +0100426config ARM64_PGTABLE_LEVELS
427 int
428 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Catalin Marinas383c2792014-07-21 15:54:50 +0100429 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
Catalin Marinasabe669d2014-07-15 15:37:21 +0100430 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
431 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
Jungseok Leec79b9542014-05-12 18:40:51 +0900432
Will Deacona8720132013-10-11 14:52:19 +0100433config CPU_BIG_ENDIAN
434 bool "Build big-endian kernel"
435 help
436 Say Y if you plan on running a kernel in big-endian mode.
437
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100438config SMP
439 bool "Symmetric Multi-Processing"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100440 help
441 This enables support for systems with more than one CPU. If
442 you say N here, the kernel will run on single and
443 multiprocessor machines, but will use only one CPU of a
444 multiprocessor machine. If you say Y here, the kernel will run
445 on many, but not all, single processor machines. On a single
446 processor machine, the kernel will run faster if you say N
447 here.
448
449 If you don't know what to do here, say N.
450
Mark Brownf6e763b2014-03-04 07:51:17 +0000451config SCHED_MC
452 bool "Multi-core scheduler support"
453 depends on SMP
454 help
455 Multi-core scheduler support improves the CPU scheduler's decision
456 making when dealing with multi-core CPU chips at a cost of slightly
457 increased overhead in some places. If unsure say N here.
458
459config SCHED_SMT
460 bool "SMT scheduler support"
461 depends on SMP
462 help
463 Improves the CPU scheduler's decision making when dealing with
464 MultiThreading at a cost of slightly increased overhead in some
465 places. If unsure say N here.
466
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100467config NR_CPUS
Robert Richtere3672642014-09-08 12:44:48 +0100468 int "Maximum number of CPUs (2-64)"
469 range 2 64
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100470 depends on SMP
Vinayak Kale15942852013-04-24 10:06:57 +0100471 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100472 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100473
Mark Rutland9327e2c2013-10-24 20:30:18 +0100474config HOTPLUG_CPU
475 bool "Support for hot-pluggable CPUs"
476 depends on SMP
477 help
478 Say Y here to experiment with turning CPUs off and on. CPUs
479 can be controlled through /sys/devices/system/cpu.
480
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100481source kernel/Kconfig.preempt
482
483config HZ
484 int
485 default 100
486
487config ARCH_HAS_HOLES_MEMORYMODEL
488 def_bool y if SPARSEMEM
489
490config ARCH_SPARSEMEM_ENABLE
491 def_bool y
492 select SPARSEMEM_VMEMMAP_ENABLE
493
494config ARCH_SPARSEMEM_DEFAULT
495 def_bool ARCH_SPARSEMEM_ENABLE
496
497config ARCH_SELECT_MEMORY_MODEL
498 def_bool ARCH_SPARSEMEM_ENABLE
499
500config HAVE_ARCH_PFN_VALID
501 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
502
503config HW_PERF_EVENTS
504 bool "Enable hardware performance counter support for perf events"
505 depends on PERF_EVENTS
506 default y
507 help
508 Enable hardware performance counter support for perf events. If
509 disabled, perf events will use software events only.
510
Steve Capper084bd292013-04-10 13:48:00 +0100511config SYS_SUPPORTS_HUGETLBFS
512 def_bool y
513
514config ARCH_WANT_GENERAL_HUGETLB
515 def_bool y
516
517config ARCH_WANT_HUGE_PMD_SHARE
518 def_bool y if !ARM64_64K_PAGES
519
Steve Capperaf074842013-04-19 16:23:57 +0100520config HAVE_ARCH_TRANSPARENT_HUGEPAGE
521 def_bool y
522
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100523config ARCH_HAS_CACHE_LINE_SIZE
524 def_bool y
525
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100526source "mm/Kconfig"
527
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000528config SECCOMP
529 bool "Enable seccomp to safely compute untrusted bytecode"
530 ---help---
531 This kernel feature is useful for number crunching applications
532 that may need to compute untrusted bytecode during their
533 execution. By using pipes or other transports made available to
534 the process as file descriptors supporting the read/write
535 syscalls, it's possible to isolate those applications in
536 their own address space using seccomp. Once seccomp is
537 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
538 and the task is only allowed to execute a few safe syscalls
539 defined by each seccomp mode.
540
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000541config XEN_DOM0
542 def_bool y
543 depends on XEN
544
545config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700546 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000547 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000548 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000549 help
550 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
551
Steve Capperd03bb142013-04-25 15:19:21 +0100552config FORCE_MAX_ZONEORDER
553 int
554 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
555 default "11"
556
Will Deacon1b907f42014-11-20 16:51:10 +0000557menuconfig ARMV8_DEPRECATED
558 bool "Emulate deprecated/obsolete ARMv8 instructions"
559 depends on COMPAT
560 help
561 Legacy software support may require certain instructions
562 that have been deprecated or obsoleted in the architecture.
563
564 Enable this config to enable selective emulation of these
565 features.
566
567 If unsure, say Y
568
569if ARMV8_DEPRECATED
570
571config SWP_EMULATION
572 bool "Emulate SWP/SWPB instructions"
573 help
574 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
575 they are always undefined. Say Y here to enable software
576 emulation of these instructions for userspace using LDXR/STXR.
577
578 In some older versions of glibc [<=2.8] SWP is used during futex
579 trylock() operations with the assumption that the code will not
580 be preempted. This invalid assumption may be more likely to fail
581 with SWP emulation enabled, leading to deadlock of the user
582 application.
583
584 NOTE: when accessing uncached shared regions, LDXR/STXR rely
585 on an external transaction monitoring block called a global
586 monitor to maintain update atomicity. If your system does not
587 implement a global monitor, this option can cause programs that
588 perform SWP operations to uncached memory to deadlock.
589
590 If unsure, say Y
591
592config CP15_BARRIER_EMULATION
593 bool "Emulate CP15 Barrier instructions"
594 help
595 The CP15 barrier instructions - CP15ISB, CP15DSB, and
596 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
597 strongly recommended to use the ISB, DSB, and DMB
598 instructions instead.
599
600 Say Y here to enable software emulation of these
601 instructions for AArch32 userspace code. When this option is
602 enabled, CP15 barrier usage is traced which can help
603 identify software that needs updating.
604
605 If unsure, say Y
606
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000607config SETEND_EMULATION
608 bool "Emulate SETEND instruction"
609 help
610 The SETEND instruction alters the data-endianness of the
611 AArch32 EL0, and is deprecated in ARMv8.
612
613 Say Y here to enable software emulation of the instruction
614 for AArch32 userspace code.
615
616 Note: All the cpus on the system must have mixed endian support at EL0
617 for this feature to be enabled. If a new CPU - which doesn't support mixed
618 endian - is hotplugged in after this feature has been enabled, there could
619 be unexpected results in the applications.
620
621 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000622endif
623
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100624endmenu
625
626menu "Boot options"
627
628config CMDLINE
629 string "Default kernel command string"
630 default ""
631 help
632 Provide a set of default command-line options at build time by
633 entering them here. As a minimum, you should specify the the
634 root device (e.g. root=/dev/nfs).
635
636config CMDLINE_FORCE
637 bool "Always use the default kernel command string"
638 help
639 Always use the default kernel command string, even if the boot
640 loader passes other arguments to the kernel.
641 This is useful if you cannot or don't want to change the
642 command-line options your boot loader passes to the kernel.
643
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200644config EFI_STUB
645 bool
646
Mark Salterf84d0272014-04-15 21:59:30 -0400647config EFI
648 bool "UEFI runtime support"
649 depends on OF && !CPU_BIG_ENDIAN
650 select LIBFDT
651 select UCS2_STRING
652 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200653 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200654 select EFI_STUB
655 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400656 default y
657 help
658 This option provides support for runtime services provided
659 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400660 clock, and platform reset). A UEFI stub is also provided to
661 allow the kernel to be booted as an EFI application. This
662 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400663
Yi Lid1ae8c02014-10-04 23:46:43 +0800664config DMI
665 bool "Enable support for SMBIOS (DMI) tables"
666 depends on EFI
667 default y
668 help
669 This enables SMBIOS/DMI feature for systems.
670
671 This option is only useful on systems that have UEFI firmware.
672 However, even with this option, the resultant kernel should
673 continue to boot on existing non-UEFI platforms.
674
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100675endmenu
676
677menu "Userspace binary formats"
678
679source "fs/Kconfig.binfmt"
680
681config COMPAT
682 bool "Kernel support for 32-bit EL0"
683 depends on !ARM64_64K_PAGES
684 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700685 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500686 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500687 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100688 help
689 This option enables support for a 32-bit EL0 running under a 64-bit
690 kernel at EL1. AArch32-specific components such as system calls,
691 the user helper functions, VFP support and the ptrace interface are
692 handled appropriately by the kernel.
693
694 If you want to execute 32-bit userspace applications, say Y.
695
696config SYSVIPC_COMPAT
697 def_bool y
698 depends on COMPAT && SYSVIPC
699
700endmenu
701
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000702menu "Power management options"
703
704source "kernel/power/Kconfig"
705
706config ARCH_SUSPEND_POSSIBLE
707 def_bool y
708
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000709endmenu
710
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100711menu "CPU Power Management"
712
713source "drivers/cpuidle/Kconfig"
714
Rob Herring52e7e812014-02-24 11:27:57 +0900715source "drivers/cpufreq/Kconfig"
716
717endmenu
718
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100719source "net/Kconfig"
720
721source "drivers/Kconfig"
722
Mark Salterf84d0272014-04-15 21:59:30 -0400723source "drivers/firmware/Kconfig"
724
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725source "fs/Kconfig"
726
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100727source "arch/arm64/kvm/Kconfig"
728
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100729source "arch/arm64/Kconfig.debug"
730
731source "security/Kconfig"
732
733source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800734if CRYPTO
735source "arch/arm64/crypto/Kconfig"
736endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100737
738source "lib/Kconfig"