blob: a428aec36aceeb22da48e9d3d755d2423e71969b [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070016
17#ifdef CONFIG_COMMON_CLK
18
Mike Turquetteb24764902012-03-15 23:11:19 -070019/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070028 /* unused */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053029#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020030#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010031#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010032#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020033#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010034#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080035#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080036/* parents need enable during gate/ungate, set rate and re-parent */
37#define CLK_OPS_PARENT_ENABLE BIT(12)
Mike Turquetteb24764902012-03-15 23:11:19 -070038
Stephen Boyd61ae7652015-06-22 17:13:49 -070039struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070040struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010041struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050042struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070043
Mike Turquetteb24764902012-03-15 23:11:19 -070044/**
Boris Brezillon0817b622015-07-07 20:48:08 +020045 * struct clk_rate_request - Structure encoding the clk constraints that
46 * a clock user might require.
47 *
48 * @rate: Requested clock rate. This field will be adjusted by
49 * clock drivers according to hardware capabilities.
50 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090051 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020052 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
53 * requested constraints.
54 * @best_parent_hw: The most appropriate parent clock that fulfills the
55 * requested constraints.
56 *
57 */
58struct clk_rate_request {
59 unsigned long rate;
60 unsigned long min_rate;
61 unsigned long max_rate;
62 unsigned long best_parent_rate;
63 struct clk_hw *best_parent_hw;
64};
65
66/**
Mike Turquetteb24764902012-03-15 23:11:19 -070067 * struct clk_ops - Callback operations for hardware clocks; these are to
68 * be provided by the clock implementation, and will be called by drivers
69 * through the clk_* api.
70 *
71 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020072 * the clock is fully prepared, and it's safe to call clk_enable.
73 * This callback is intended to allow clock implementations to
74 * do any initialisation that may sleep. Called with
75 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070076 *
77 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020078 * undo any work done in the @prepare callback. Called with
79 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070080 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010081 * @is_prepared: Queries the hardware to determine if the clock is prepared.
82 * This function is allowed to sleep. Optional, if this op is not
83 * set then the prepare count will be used.
84 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010085 * @unprepare_unused: Unprepare the clock atomically. Only called from
86 * clk_disable_unused for prepare clocks with special needs.
87 * Called with prepare mutex held. This function may sleep.
88 *
Mike Turquetteb24764902012-03-15 23:11:19 -070089 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020090 * clock is generating a valid clock signal, usable by consumer
91 * devices. Called with enable_lock held. This function must not
92 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070093 *
94 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020095 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070096 *
Stephen Boyd119c7122012-10-03 23:38:53 -070097 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020098 * This function must not sleep. Optional, if this op is not
99 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700100 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800101 * @disable_unused: Disable the clock atomically. Only called from
102 * clk_disable_unused for gate clocks with special needs.
103 * Called with enable_lock held. This function must not
104 * sleep.
105 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700106 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200107 * parent rate is an input parameter. It is up to the caller to
108 * ensure that the prepare_mutex is held across this call.
109 * Returns the calculated rate. Optional, but recommended - if
110 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700111 *
112 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200113 * supported by the clock. The parent rate is an input/output
114 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700115 *
James Hogan71472c02013-07-29 12:25:00 +0100116 * @determine_rate: Given a target rate as input, returns the closest rate
117 * actually supported by the clock, and optionally the parent clock
118 * that should be used to provide the clock rate.
119 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700120 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200121 * possible parents specify a new parent by passing in the index
122 * as a u8 corresponding to the parent in either the .parent_names
123 * or .parents arrays. This function in affect translates an
124 * array index into the value programmed into the hardware.
125 * Returns 0 on success, -EERROR otherwise.
126 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700127 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200128 * return value is a u8 which specifies the index corresponding to
129 * the parent clock. This index can be applied to either the
130 * .parent_names or .parents arrays. In short, this function
131 * translates the parent value read from hardware into an array
132 * index. Currently only called when the clock is initialized by
133 * __clk_init. This callback is mandatory for clocks with
134 * multiple parents. It is optional (and unnecessary) for clocks
135 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700136 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800137 * @set_rate: Change the rate of this clock. The requested rate is specified
138 * by the second argument, which should typically be the return
139 * of .round_rate call. The third argument gives the parent rate
140 * which is likely helpful for most .set_rate implementation.
141 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700142 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800143 * @set_rate_and_parent: Change the rate and the parent of this clock. The
144 * requested rate is specified by the second argument, which
145 * should typically be the return of .round_rate call. The
146 * third argument gives the parent rate which is likely helpful
147 * for most .set_rate_and_parent implementation. The fourth
148 * argument gives the parent index. This callback is optional (and
149 * unnecessary) for clocks with 0 or 1 parents as well as
150 * for clocks that can tolerate switching the rate and the parent
151 * separately via calls to .set_parent and .set_rate.
152 * Returns 0 on success, -EERROR otherwise.
153 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200154 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
155 * is expressed in ppb (parts per billion). The parent accuracy is
156 * an input parameter.
157 * Returns the calculated accuracy. Optional - if this op is not
158 * set then clock accuracy will be initialized to parent accuracy
159 * or 0 (perfect clock) if clock has no parent.
160 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200161 * @get_phase: Queries the hardware to get the current phase of a clock.
162 * Returned values are 0-359 degrees on success, negative
163 * error codes on failure.
164 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800165 * @set_phase: Shift the phase this clock signal in degrees specified
166 * by the second argument. Valid values for degrees are
167 * 0-359. Return 0 on success, otherwise -EERROR.
168 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200169 * @init: Perform platform-specific initialization magic.
170 * This is not not used by any of the basic clock types.
171 * Please consider other ways of solving initialization problems
172 * before using this callback, as its use is discouraged.
173 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500174 * @debug_init: Set up type-specific debugfs entries for this clock. This
175 * is called once, after the debugfs directory entry for this
176 * clock has been created. The dentry pointer representing that
177 * directory is provided as an argument. Called with
178 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
179 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800180 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700181 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
182 * implementations to split any work between atomic (enable) and sleepable
183 * (prepare) contexts. If enabling a clock requires code that might sleep,
184 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700185 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700186 *
187 * Typically, drivers will call clk_prepare when a clock may be needed later
188 * (eg. when a device is opened), and clk_enable when the clock is actually
189 * required (eg. from an interrupt). Note that clk_prepare MUST have been
190 * called before clk_enable.
191 */
192struct clk_ops {
193 int (*prepare)(struct clk_hw *hw);
194 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100195 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100196 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700197 int (*enable)(struct clk_hw *hw);
198 void (*disable)(struct clk_hw *hw);
199 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800200 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700201 unsigned long (*recalc_rate)(struct clk_hw *hw,
202 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200203 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
204 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200205 int (*determine_rate)(struct clk_hw *hw,
206 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700207 int (*set_parent)(struct clk_hw *hw, u8 index);
208 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200209 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
210 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800211 int (*set_rate_and_parent)(struct clk_hw *hw,
212 unsigned long rate,
213 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100214 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
215 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200216 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800217 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700218 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500219 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700220};
221
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700222/**
223 * struct clk_init_data - holds init data that's common to all clocks and is
224 * shared between the clock provider and the common clock framework.
225 *
226 * @name: clock name
227 * @ops: operations this clock supports
228 * @parent_names: array of string names for all possible parents
229 * @num_parents: number of possible parents
230 * @flags: framework-level hints and quirks
231 */
232struct clk_init_data {
233 const char *name;
234 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200235 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700236 u8 num_parents;
237 unsigned long flags;
238};
239
240/**
241 * struct clk_hw - handle for traversing from a struct clk to its corresponding
242 * hardware-specific structure. struct clk_hw should be declared within struct
243 * clk_foo and then referenced by the struct clk instance that uses struct
244 * clk_foo's clk_ops
245 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100246 * @core: pointer to the struct clk_core instance that points back to this
247 * struct clk_hw instance
248 *
249 * @clk: pointer to the per-user struct clk instance that can be used to call
250 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700251 *
252 * @init: pointer to struct clk_init_data that contains the init data shared
253 * with the common clock framework.
254 */
255struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100256 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700257 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100258 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700259};
260
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700261/*
262 * DOC: Basic clock implementations common to many platforms
263 *
264 * Each basic clock hardware type is comprised of a structure describing the
265 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
266 * unique flags for that hardware type, a registration function and an
267 * alternative macro for static initialization
268 */
269
270/**
271 * struct clk_fixed_rate - fixed-rate clock
272 * @hw: handle between common and hardware-specific interfaces
273 * @fixed_rate: constant frequency of clock
274 */
275struct clk_fixed_rate {
276 struct clk_hw hw;
277 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100278 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700279 u8 flags;
280};
281
Geliang Tang5fd9c052016-01-08 23:51:46 +0800282#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
283
Shawn Guobffad662012-03-27 15:23:23 +0800284extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700285struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
286 const char *parent_name, unsigned long flags,
287 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800288struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
289 const char *parent_name, unsigned long flags,
290 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100291struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
292 const char *name, const char *parent_name, unsigned long flags,
293 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900294void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800295struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
296 const char *name, const char *parent_name, unsigned long flags,
297 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900298void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800299
Grant Likely015ba402012-04-07 21:39:39 -0500300void of_fixed_clk_setup(struct device_node *np);
301
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700302/**
303 * struct clk_gate - gating clock
304 *
305 * @hw: handle between common and hardware-specific interfaces
306 * @reg: register controlling gate
307 * @bit_idx: single bit controlling gate
308 * @flags: hardware-specific flags
309 * @lock: register lock
310 *
311 * Clock which can gate its output. Implements .enable & .disable
312 *
313 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530314 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200315 * enable the clock. Setting this flag does the opposite: setting the bit
316 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800317 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200318 * of this register, and mask of gate bits are in higher 16-bit of this
319 * register. While setting the gate bits, higher 16-bit should also be
320 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700321 */
322struct clk_gate {
323 struct clk_hw hw;
324 void __iomem *reg;
325 u8 bit_idx;
326 u8 flags;
327 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700328};
329
Geliang Tang5fd9c052016-01-08 23:51:46 +0800330#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
331
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700332#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800333#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700334
Shawn Guobffad662012-03-27 15:23:23 +0800335extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700336struct clk *clk_register_gate(struct device *dev, const char *name,
337 const char *parent_name, unsigned long flags,
338 void __iomem *reg, u8 bit_idx,
339 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800340struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
341 const char *parent_name, unsigned long flags,
342 void __iomem *reg, u8 bit_idx,
343 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100344void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800345void clk_hw_unregister_gate(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700346
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530347struct clk_div_table {
348 unsigned int val;
349 unsigned int div;
350};
351
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700352/**
353 * struct clk_divider - adjustable divider clock
354 *
355 * @hw: handle between common and hardware-specific interfaces
356 * @reg: register containing the divider
357 * @shift: shift to the divider bit field
358 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530359 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700360 * @lock: register lock
361 *
362 * Clock with an adjustable divider affecting its output frequency. Implements
363 * .recalc_rate, .set_rate and .round_rate
364 *
365 * Flags:
366 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200367 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
368 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700369 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700370 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200371 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700372 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
373 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
374 * Some hardware implementations gracefully handle this case and allow a
375 * zero divisor by not modifying their input clock
376 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800377 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200378 * of this register, and mask of divider bits are in higher 16-bit of this
379 * register. While setting the divider bits, higher 16-bit should also be
380 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100381 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
382 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530383 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
384 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400385 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
386 * except when the value read from the register is zero, the divisor is
387 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700388 */
389struct clk_divider {
390 struct clk_hw hw;
391 void __iomem *reg;
392 u8 shift;
393 u8 width;
394 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530395 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700396 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700397};
398
Geliang Tang5fd9c052016-01-08 23:51:46 +0800399#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
400
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700401#define CLK_DIVIDER_ONE_BASED BIT(0)
402#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700403#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800404#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100405#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530406#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400407#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700408
Shawn Guobffad662012-03-27 15:23:23 +0800409extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100410extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800411
412unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
413 unsigned int val, const struct clk_div_table *table,
414 unsigned long flags);
415long divider_round_rate(struct clk_hw *hw, unsigned long rate,
416 unsigned long *prate, const struct clk_div_table *table,
417 u8 width, unsigned long flags);
418int divider_get_val(unsigned long rate, unsigned long parent_rate,
419 const struct clk_div_table *table, u8 width,
420 unsigned long flags);
421
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700422struct clk *clk_register_divider(struct device *dev, const char *name,
423 const char *parent_name, unsigned long flags,
424 void __iomem *reg, u8 shift, u8 width,
425 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800426struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
427 const char *parent_name, unsigned long flags,
428 void __iomem *reg, u8 shift, u8 width,
429 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530430struct clk *clk_register_divider_table(struct device *dev, const char *name,
431 const char *parent_name, unsigned long flags,
432 void __iomem *reg, u8 shift, u8 width,
433 u8 clk_divider_flags, const struct clk_div_table *table,
434 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800435struct clk_hw *clk_hw_register_divider_table(struct device *dev,
436 const char *name, const char *parent_name, unsigned long flags,
437 void __iomem *reg, u8 shift, u8 width,
438 u8 clk_divider_flags, const struct clk_div_table *table,
439 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100440void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800441void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700442
443/**
444 * struct clk_mux - multiplexer clock
445 *
446 * @hw: handle between common and hardware-specific interfaces
447 * @reg: register controlling multiplexer
448 * @shift: shift to multiplexer bit field
449 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000450 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700451 * @lock: register lock
452 *
453 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
454 * and .recalc_rate
455 *
456 * Flags:
457 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530458 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800459 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200460 * register, and mask of mux bits are in higher 16-bit of this register.
461 * While setting the mux bits, higher 16-bit should also be updated to
462 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800463 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
464 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700465 */
466struct clk_mux {
467 struct clk_hw hw;
468 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200469 u32 *table;
470 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700471 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700472 u8 flags;
473 spinlock_t *lock;
474};
475
Geliang Tang5fd9c052016-01-08 23:51:46 +0800476#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
477
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700478#define CLK_MUX_INDEX_ONE BIT(0)
479#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800480#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800481#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
482#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700483
Shawn Guobffad662012-03-27 15:23:23 +0800484extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200485extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200486
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700487struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200488 const char * const *parent_names, u8 num_parents,
489 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700490 void __iomem *reg, u8 shift, u8 width,
491 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800492struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
493 const char * const *parent_names, u8 num_parents,
494 unsigned long flags,
495 void __iomem *reg, u8 shift, u8 width,
496 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700497
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200498struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200499 const char * const *parent_names, u8 num_parents,
500 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200501 void __iomem *reg, u8 shift, u32 mask,
502 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800503struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
504 const char * const *parent_names, u8 num_parents,
505 unsigned long flags,
506 void __iomem *reg, u8 shift, u32 mask,
507 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200508
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100509void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800510void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100511
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200512void of_fixed_factor_clk_setup(struct device_node *node);
513
Mike Turquetteb24764902012-03-15 23:11:19 -0700514/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530515 * struct clk_fixed_factor - fixed multiplier and divider clock
516 *
517 * @hw: handle between common and hardware-specific interfaces
518 * @mult: multiplier
519 * @div: divider
520 *
521 * Clock with a fixed multiplier and divider. The output frequency is the
522 * parent clock rate divided by div and multiplied by mult.
523 * Implements .recalc_rate, .set_rate and .round_rate
524 */
525
526struct clk_fixed_factor {
527 struct clk_hw hw;
528 unsigned int mult;
529 unsigned int div;
530};
531
Geliang Tang5fd9c052016-01-08 23:51:46 +0800532#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
533
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100534extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530535struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
536 const char *parent_name, unsigned long flags,
537 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900538void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800539struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
540 const char *name, const char *parent_name, unsigned long flags,
541 unsigned int mult, unsigned int div);
542void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530543
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300544/**
545 * struct clk_fractional_divider - adjustable fractional divider clock
546 *
547 * @hw: handle between common and hardware-specific interfaces
548 * @reg: register containing the divider
549 * @mshift: shift to the numerator bit field
550 * @mwidth: width of the numerator bit field
551 * @nshift: shift to the denominator bit field
552 * @nwidth: width of the denominator bit field
553 * @lock: register lock
554 *
555 * Clock with adjustable fractional divider affecting its output frequency.
556 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300557struct clk_fractional_divider {
558 struct clk_hw hw;
559 void __iomem *reg;
560 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300561 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300562 u32 mmask;
563 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300564 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300565 u32 nmask;
566 u8 flags;
567 spinlock_t *lock;
568};
569
Geliang Tang5fd9c052016-01-08 23:51:46 +0800570#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
571
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300572extern const struct clk_ops clk_fractional_divider_ops;
573struct clk *clk_register_fractional_divider(struct device *dev,
574 const char *name, const char *parent_name, unsigned long flags,
575 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
576 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800577struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
578 const char *name, const char *parent_name, unsigned long flags,
579 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
580 u8 clk_divider_flags, spinlock_t *lock);
581void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300582
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200583/**
584 * struct clk_multiplier - adjustable multiplier clock
585 *
586 * @hw: handle between common and hardware-specific interfaces
587 * @reg: register containing the multiplier
588 * @shift: shift to the multiplier bit field
589 * @width: width of the multiplier bit field
590 * @lock: register lock
591 *
592 * Clock with an adjustable multiplier affecting its output frequency.
593 * Implements .recalc_rate, .set_rate and .round_rate
594 *
595 * Flags:
596 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
597 * from the register, with 0 being a valid value effectively
598 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
599 * set, then a null multiplier will be considered as a bypass,
600 * leaving the parent rate unmodified.
601 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
602 * rounded to the closest integer instead of the down one.
603 */
604struct clk_multiplier {
605 struct clk_hw hw;
606 void __iomem *reg;
607 u8 shift;
608 u8 width;
609 u8 flags;
610 spinlock_t *lock;
611};
612
Geliang Tang5fd9c052016-01-08 23:51:46 +0800613#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
614
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200615#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
616#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
617
618extern const struct clk_ops clk_multiplier_ops;
619
Prashant Gaikwadece70092013-03-20 17:30:34 +0530620/***
621 * struct clk_composite - aggregate clock of mux, divider and gate clocks
622 *
623 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700624 * @mux_hw: handle between composite and hardware-specific mux clock
625 * @rate_hw: handle between composite and hardware-specific rate clock
626 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530627 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700628 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530629 * @gate_ops: clock ops for gate
630 */
631struct clk_composite {
632 struct clk_hw hw;
633 struct clk_ops ops;
634
635 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700636 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530637 struct clk_hw *gate_hw;
638
639 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700640 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530641 const struct clk_ops *gate_ops;
642};
643
Geliang Tang5fd9c052016-01-08 23:51:46 +0800644#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
645
Prashant Gaikwadece70092013-03-20 17:30:34 +0530646struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200647 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530648 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700649 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530650 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
651 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100652void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800653struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
654 const char * const *parent_names, int num_parents,
655 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
656 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
657 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
658 unsigned long flags);
659void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530660
Jyri Sarhac873d142014-09-05 15:21:34 +0300661/***
662 * struct clk_gpio_gate - gpio gated clock
663 *
664 * @hw: handle between common and hardware-specific interfaces
665 * @gpiod: gpio descriptor
666 *
667 * Clock with a gpio control for enabling and disabling the parent clock.
668 * Implements .enable, .disable and .is_enabled
669 */
670
671struct clk_gpio {
672 struct clk_hw hw;
673 struct gpio_desc *gpiod;
674};
675
Geliang Tang5fd9c052016-01-08 23:51:46 +0800676#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
677
Jyri Sarhac873d142014-09-05 15:21:34 +0300678extern const struct clk_ops clk_gpio_gate_ops;
679struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Martin Fuzzey820ad972015-03-18 14:53:17 +0100680 const char *parent_name, unsigned gpio, bool active_low,
Jyri Sarhac873d142014-09-05 15:21:34 +0300681 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800682struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
683 const char *parent_name, unsigned gpio, bool active_low,
684 unsigned long flags);
685void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300686
Sascha Hauerf0948f52012-05-03 15:36:14 +0530687/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200688 * struct clk_gpio_mux - gpio controlled clock multiplexer
689 *
690 * @hw: see struct clk_gpio
691 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
692 *
693 * Clock with a gpio control for selecting the parent clock.
694 * Implements .get_parent, .set_parent and .determine_rate
695 */
696
697extern const struct clk_ops clk_gpio_mux_ops;
698struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Stephen Boyd37bff2c2015-07-24 09:31:29 -0700699 const char * const *parent_names, u8 num_parents, unsigned gpio,
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200700 bool active_low, unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800701struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
702 const char * const *parent_names, u8 num_parents, unsigned gpio,
703 bool active_low, unsigned long flags);
704void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200705
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200706/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700707 * clk_register - allocate a new clock, register it and return an opaque cookie
708 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700709 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700710 *
711 * clk_register is the primary interface for populating the clock tree with new
712 * clock nodes. It returns a pointer to the newly allocated struct clk which
713 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700714 * rest of the clock API. In the event of an error clk_register will return an
715 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700716 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700717struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700718struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700719
Stephen Boyd41438042016-02-05 17:02:52 -0800720int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
721int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
722
Mark Brown1df5c932012-04-18 09:07:12 +0100723void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700724void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100725
Stephen Boyd41438042016-02-05 17:02:52 -0800726void clk_hw_unregister(struct clk_hw *hw);
727void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
728
Mike Turquetteb24764902012-03-15 23:11:19 -0700729/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200730const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700731const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700732struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700733unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
734struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
735struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700736 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800737unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700738unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700739unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700740unsigned long clk_hw_get_flags(const struct clk_hw *hw);
741bool clk_hw_is_prepared(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200742bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700743bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700744struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200745int __clk_mux_determine_rate(struct clk_hw *hw,
746 struct clk_rate_request *req);
747int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
748int __clk_mux_determine_rate_closest(struct clk_hw *hw,
749 struct clk_rate_request *req);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100750void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700751void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
752 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700753
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100754static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
755{
756 dst->clk = src->clk;
757 dst->core = src->core;
758}
759
Mike Turquetteb24764902012-03-15 23:11:19 -0700760/*
761 * FIXME clock api without lock protection
762 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700763unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700764
Grant Likely766e6a42012-04-09 14:50:06 -0500765struct of_device_id;
766
767typedef void (*of_clk_init_cb_t)(struct device_node *);
768
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200769struct clk_onecell_data {
770 struct clk **clks;
771 unsigned int clk_num;
772};
773
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800774struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900775 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800776 struct clk_hw *hws[];
777};
778
Tero Kristo819b4862013-10-22 11:39:36 +0300779extern struct of_device_id __clk_of_table;
780
Rob Herring54196cc2014-05-08 16:09:24 -0500781#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200782
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200783/*
784 * Use this macro when you have a driver that requires two initialization
785 * routines, one at of_clk_init(), and one at platform device probe
786 */
787#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800788 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200789 { \
790 of_node_clear_flag(np, OF_POPULATED); \
791 fn(np); \
792 } \
793 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
794
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200795#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500796int of_clk_add_provider(struct device_node *np,
797 struct clk *(*clk_src_get)(struct of_phandle_args *args,
798 void *data),
799 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800800int of_clk_add_hw_provider(struct device_node *np,
801 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
802 void *data),
803 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500804void of_clk_del_provider(struct device_node *np);
805struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
806 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800807struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
808 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800809struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800810struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
811 void *data);
Stephen Boyd929e7f32016-02-19 15:52:32 -0800812unsigned int of_clk_get_parent_count(struct device_node *np);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500813int of_clk_parent_fill(struct device_node *np, const char **parents,
814 unsigned int size);
Grant Likely766e6a42012-04-09 14:50:06 -0500815const char *of_clk_get_parent_name(struct device_node *np, int index);
Lee Jonesd56f8992016-02-11 13:19:11 -0800816int of_clk_detect_critical(struct device_node *np, int index,
817 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500818void of_clk_init(const struct of_device_id *matches);
819
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200820#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530821
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200822static inline int of_clk_add_provider(struct device_node *np,
823 struct clk *(*clk_src_get)(struct of_phandle_args *args,
824 void *data),
825 void *data)
826{
827 return 0;
828}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800829static inline int of_clk_add_hw_provider(struct device_node *np,
830 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
831 void *data),
832 void *data)
833{
834 return 0;
835}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100836static inline void of_clk_del_provider(struct device_node *np) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200837static inline struct clk *of_clk_src_simple_get(
838 struct of_phandle_args *clkspec, void *data)
839{
840 return ERR_PTR(-ENOENT);
841}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800842static inline struct clk_hw *
843of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
844{
845 return ERR_PTR(-ENOENT);
846}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200847static inline struct clk *of_clk_src_onecell_get(
848 struct of_phandle_args *clkspec, void *data)
849{
850 return ERR_PTR(-ENOENT);
851}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800852static inline struct clk_hw *
853of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
854{
855 return ERR_PTR(-ENOENT);
856}
Rafał Miłeckid42c0472016-08-26 14:58:07 +0200857static inline unsigned int of_clk_get_parent_count(struct device_node *np)
Stephen Boyd679c51c2015-10-26 11:55:34 -0700858{
859 return 0;
860}
861static inline int of_clk_parent_fill(struct device_node *np,
862 const char **parents, unsigned int size)
863{
864 return 0;
865}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200866static inline const char *of_clk_get_parent_name(struct device_node *np,
867 int index)
868{
869 return NULL;
870}
Lee Jonesd56f8992016-02-11 13:19:11 -0800871static inline int of_clk_detect_critical(struct device_node *np, int index,
872 unsigned long *flags)
873{
874 return 0;
875}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100876static inline void of_clk_init(const struct of_device_id *matches) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200877#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200878
879/*
880 * wrap access to peripherals in accessor routines
881 * for improved portability across platforms
882 */
883
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100884#if IS_ENABLED(CONFIG_PPC)
885
886static inline u32 clk_readl(u32 __iomem *reg)
887{
888 return ioread32be(reg);
889}
890
891static inline void clk_writel(u32 val, u32 __iomem *reg)
892{
893 iowrite32be(val, reg);
894}
895
896#else /* platform dependent I/O accessors */
897
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200898static inline u32 clk_readl(u32 __iomem *reg)
899{
900 return readl(reg);
901}
902
903static inline void clk_writel(u32 val, u32 __iomem *reg)
904{
905 writel(val, reg);
906}
907
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100908#endif /* platform dependent I/O accessors */
909
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300910#ifdef CONFIG_DEBUG_FS
Tomeu Vizoso61c7cdd2014-12-02 08:54:21 +0100911struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300912 void *data, const struct file_operations *fops);
913#endif
914
Mike Turquetteb24764902012-03-15 23:11:19 -0700915#endif /* CONFIG_COMMON_CLK */
916#endif /* CLK_PROVIDER_H */