blob: d0b60f2f1e506b81ab81519570cbdb6655f12ab2 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Eugeni Dodonov2b139522012-03-29 12:32:22 -030030#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
Daniel Vetter6b26c862012-04-24 14:04:12 +020032#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33#define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035/*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020038 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070040 */
41#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100042#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080043
Jesse Barnes585fb112008-07-29 11:54:06 -070044/* PCI config space */
45
46#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070047#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070048#define GC_CLOCK_133_200 (0 << 0)
49#define GC_CLOCK_100_200 (1 << 0)
50#define GC_CLOCK_100_133 (2 << 0)
51#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080052#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070053#define GCFGC 0xf0 /* 915+ only */
54#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070077#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070078
79/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070080#define I965_GDRST 0xc0 /* PCI config register */
81#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100108/* PPGTT stuff */
109#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111#define GEN6_PDE_VALID (1 << 0)
112#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113/* gen6+ has bit 11-4 for physical addr bit 39-32 */
114#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116#define GEN6_PTE_VALID (1 << 0)
117#define GEN6_PTE_UNCACHED (1 << 1)
118#define GEN6_PTE_CACHE_LLC (2 << 1)
119#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
120#define GEN6_PTE_CACHE_BITS (3 << 1)
121#define GEN6_PTE_GFDT (1 << 3)
122#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
123
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100124#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
125#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
126#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
127#define PP_DIR_DCLV_2G 0xffffffff
128
129#define GAM_ECOCHK 0x4090
130#define ECOCHK_SNB_BIT (1<<10)
131#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
133
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200134#define GAC_ECO_BITS 0x14090
135#define ECOBITS_PPGTT_CACHE64B (3<<8)
136#define ECOBITS_PPGTT_CACHE4B (0<<8)
137
Daniel Vetterbe901a52012-04-11 20:42:39 +0200138#define GAB_CTL 0x24000
139#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
140
Jesse Barnes585fb112008-07-29 11:54:06 -0700141/* VGA stuff */
142
143#define VGA_ST01_MDA 0x3ba
144#define VGA_ST01_CGA 0x3da
145
146#define VGA_MSR_WRITE 0x3c2
147#define VGA_MSR_READ 0x3cc
148#define VGA_MSR_MEM_EN (1<<1)
149#define VGA_MSR_CGA_MODE (1<<0)
150
151#define VGA_SR_INDEX 0x3c4
152#define VGA_SR_DATA 0x3c5
153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200213/* IVB has funny definitions for which plane to flip. */
214#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700220#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
221#define MI_ARB_ENABLE (1<<0)
222#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800224#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
225#define MI_MM_SPACE_GTT (1<<8)
226#define MI_MM_SPACE_PHYSICAL (0<<8)
227#define MI_SAVE_EXT_STATE_EN (1<<3)
228#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800229#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800230#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700231#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
232#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
233#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
234#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000235/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237 * simply ignores the register load under certain conditions.
238 * - One can actually load arbitrary many arbitrary registers: Simply issue x
239 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240 */
241#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000242#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
243#define MI_INVALIDATE_TLB (1<<18)
244#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700245#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
246#define MI_BATCH_NON_SECURE (1)
247#define MI_BATCH_NON_SECURE_I965 (1<<8)
248#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100249#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000250#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
251#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
252#define MI_SEMAPHORE_UPDATE (1<<21)
253#define MI_SEMAPHORE_COMPARE (1<<20)
254#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700255#define MI_SEMAPHORE_SYNC_RV (2<<16)
256#define MI_SEMAPHORE_SYNC_RB (0<<16)
257#define MI_SEMAPHORE_SYNC_VR (0<<16)
258#define MI_SEMAPHORE_SYNC_VB (2<<16)
259#define MI_SEMAPHORE_SYNC_BR (2<<16)
260#define MI_SEMAPHORE_SYNC_BV (0<<16)
261#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700262/*
263 * 3D instructions used by the kernel
264 */
265#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
266
267#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
268#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
269#define SC_UPDATE_SCISSOR (0x1<<1)
270#define SC_ENABLE_MASK (0x1<<0)
271#define SC_ENABLE (0x1<<0)
272#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
273#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
274#define SCI_YMIN_MASK (0xffff<<16)
275#define SCI_XMIN_MASK (0xffff<<0)
276#define SCI_YMAX_MASK (0xffff<<16)
277#define SCI_XMAX_MASK (0xffff<<0)
278#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
280#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
281#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
282#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
283#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
284#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
285#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
286#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
287#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
288#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
289#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
290#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
291#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
292#define BLT_DEPTH_8 (0<<24)
293#define BLT_DEPTH_16_565 (1<<24)
294#define BLT_DEPTH_16_1555 (2<<24)
295#define BLT_DEPTH_32 (3<<24)
296#define BLT_ROP_GXCOPY (0xcc<<16)
297#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
298#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
299#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
300#define ASYNC_FLIP (1<<22)
301#define DISPLAY_PLANE_A (0<<20)
302#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200303#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200304#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700305#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200306#define PIPE_CONTROL_QW_WRITE (1<<14)
307#define PIPE_CONTROL_DEPTH_STALL (1<<13)
308#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200309#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200310#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
311#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
312#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
313#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200314#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
315#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
316#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200317#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200318#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700319#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700320
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100321
322/*
323 * Reset registers
324 */
325#define DEBUG_RESET_I830 0x6070
326#define DEBUG_RESET_FULL (1<<7)
327#define DEBUG_RESET_RENDER (1<<8)
328#define DEBUG_RESET_DISPLAY (1<<9)
329
Jesse Barnes57f350b2012-03-28 13:39:25 -0700330/*
331 * DPIO - a special bus for various display related registers to hide behind:
332 * 0x800c: m1, m2, n, p1, p2, k dividers
333 * 0x8014: REF and SFR select
334 * 0x8014: N divider, VCO select
335 * 0x801c/3c: core clock bits
336 * 0x8048/68: low pass filter coefficients
337 * 0x8100: fast clock controls
338 */
339#define DPIO_PKT 0x2100
340#define DPIO_RID (0<<24)
341#define DPIO_OP_WRITE (1<<16)
342#define DPIO_OP_READ (0<<16)
343#define DPIO_PORTID (0x12<<8)
344#define DPIO_BYTE (0xf<<4)
345#define DPIO_BUSY (1<<0) /* status only */
346#define DPIO_DATA 0x2104
347#define DPIO_REG 0x2108
348#define DPIO_CTL 0x2110
349#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
350#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
351#define DPIO_SFR_BYPASS (1<<1)
352#define DPIO_RESET (1<<0)
353
354#define _DPIO_DIV_A 0x800c
355#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
356#define DPIO_K_SHIFT (24) /* 4 bits */
357#define DPIO_P1_SHIFT (21) /* 3 bits */
358#define DPIO_P2_SHIFT (16) /* 5 bits */
359#define DPIO_N_SHIFT (12) /* 4 bits */
360#define DPIO_ENABLE_CALIBRATION (1<<11)
361#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
362#define DPIO_M2DIV_MASK 0xff
363#define _DPIO_DIV_B 0x802c
364#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
365
366#define _DPIO_REFSFR_A 0x8014
367#define DPIO_REFSEL_OVERRIDE 27
368#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
369#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
370#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
371#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
372#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
373#define _DPIO_REFSFR_B 0x8034
374#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
375
376#define _DPIO_CORE_CLK_A 0x801c
377#define _DPIO_CORE_CLK_B 0x803c
378#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
379
380#define _DPIO_LFP_COEFF_A 0x8048
381#define _DPIO_LFP_COEFF_B 0x8068
382#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
383
384#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100385
Jesse Barnes585fb112008-07-29 11:54:06 -0700386/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800387 * Fence registers
388 */
389#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700390#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800391#define I830_FENCE_START_MASK 0x07f80000
392#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800393#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800394#define I830_FENCE_PITCH_SHIFT 4
395#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200396#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700397#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200398#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800399
400#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800401#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800402
403#define FENCE_REG_965_0 0x03000
404#define I965_FENCE_PITCH_SHIFT 2
405#define I965_FENCE_TILING_Y_SHIFT 1
406#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200407#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800408
Eric Anholt4e901fd2009-10-26 16:44:17 -0700409#define FENCE_REG_SANDYBRIDGE_0 0x100000
410#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
411
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100412/* control register for cpu gtt access */
413#define TILECTL 0x101000
414#define TILECTL_SWZCTL (1 << 0)
415#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
416#define TILECTL_BACKSNOOP_DIS (1 << 3)
417
Jesse Barnesde151cf2008-11-12 10:03:55 -0800418/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700419 * Instruction and interrupt control regs
420 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700421#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200422#define RENDER_RING_BASE 0x02000
423#define BSD_RING_BASE 0x04000
424#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100425#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200426#define RING_TAIL(base) ((base)+0x30)
427#define RING_HEAD(base) ((base)+0x34)
428#define RING_START(base) ((base)+0x38)
429#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000430#define RING_SYNC_0(base) ((base)+0x40)
431#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700432#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
433#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
434#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
435#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
436#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
437#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000438#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200439#define RING_HWS_PGA(base) ((base)+0x80)
440#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100441#define ARB_MODE 0x04030
442#define ARB_MODE_SWIZZLE_SNB (1<<4)
443#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700444#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100445#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
446#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700447#define BSD_HWS_PGA_GEN7 (0x04180)
448#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200449#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000450#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000451#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700452#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700453#define TAIL_ADDR 0x001FFFF8
454#define HEAD_WRAP_COUNT 0xFFE00000
455#define HEAD_WRAP_ONE 0x00200000
456#define HEAD_ADDR 0x001FFFFC
457#define RING_NR_PAGES 0x001FF000
458#define RING_REPORT_MASK 0x00000006
459#define RING_REPORT_64K 0x00000002
460#define RING_REPORT_128K 0x00000004
461#define RING_NO_REPORT 0x00000000
462#define RING_VALID_MASK 0x00000001
463#define RING_VALID 0x00000001
464#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100465#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
466#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000467#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000468#if 0
469#define PRB0_TAIL 0x02030
470#define PRB0_HEAD 0x02034
471#define PRB0_START 0x02038
472#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700473#define PRB1_TAIL 0x02040 /* 915+ only */
474#define PRB1_HEAD 0x02044 /* 915+ only */
475#define PRB1_START 0x02048 /* 915+ only */
476#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000477#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700478#define IPEIR_I965 0x02064
479#define IPEHR_I965 0x02068
480#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700481#define GEN7_INSTDONE_1 0x0206c
482#define GEN7_SC_INSTDONE 0x07100
483#define GEN7_SAMPLER_INSTDONE 0x0e160
484#define GEN7_ROW_INSTDONE 0x0e164
485#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100486#define RING_IPEIR(base) ((base)+0x64)
487#define RING_IPEHR(base) ((base)+0x68)
488#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100489#define RING_INSTPS(base) ((base)+0x70)
490#define RING_DMA_FADD(base) ((base)+0x78)
491#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700492#define INSTPS 0x02070 /* 965+ only */
493#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700494#define ACTHD_I965 0x02074
495#define HWS_PGA 0x02080
496#define HWS_ADDRESS_MASK 0xfffff000
497#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700498#define PWRCTXA 0x2088 /* 965GM+ only */
499#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700500#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700501#define IPEHR 0x0208c
502#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700503#define NOPID 0x02094
504#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200505#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800506
Chris Wilsonf4068392010-10-27 20:36:41 +0100507#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700508#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700509#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100510
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700511/* GM45+ chicken bits -- debug workaround bits that may be required
512 * for various sorts of correct behavior. The top 16 bits of each are
513 * the enables for writing to the corresponding low bit.
514 */
515#define _3D_CHICKEN 0x02084
516#define _3D_CHICKEN2 0x0208c
517/* Disables pipelining of read flushes past the SF-WIZ interface.
518 * Required on all Ironlake steppings according to the B-Spec, but the
519 * particular danger of not doing so is not specified.
520 */
521# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
522#define _3D_CHICKEN3 0x02090
Daniel Vetterbf97b272012-04-11 20:42:41 +0200523#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700524
Eric Anholt71cf39b2010-03-08 23:41:55 -0800525#define MI_MODE 0x0209c
526# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800527# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800528
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000529#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700530#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100531#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000532#define GFX_RUN_LIST_ENABLE (1<<15)
533#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
534#define GFX_SURFACE_FAULT_ENABLE (1<<12)
535#define GFX_REPLAY_MODE (1<<11)
536#define GFX_PSMI_GRANULARITY (1<<10)
537#define GFX_PPGTT_ENABLE (1<<9)
538
Daniel Vettera7e806d2012-07-11 16:27:55 +0200539#define VLV_DISPLAY_BASE 0x180000
540
Jesse Barnes585fb112008-07-29 11:54:06 -0700541#define SCPD0 0x0209c /* 915+ only */
542#define IER 0x020a0
543#define IIR 0x020a4
544#define IMR 0x020a8
545#define ISR 0x020ac
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700546#define VLV_IIR_RW 0x182084
547#define VLV_IER 0x1820a0
548#define VLV_IIR 0x1820a4
549#define VLV_IMR 0x1820a8
550#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700551#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
552#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
553#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800554#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700555#define I915_HWB_OOM_INTERRUPT (1<<13)
556#define I915_SYNC_STATUS_INTERRUPT (1<<12)
557#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
558#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
559#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
560#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
561#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
562#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
563#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
564#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
565#define I915_DEBUG_INTERRUPT (1<<2)
566#define I915_USER_INTERRUPT (1<<1)
567#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800568#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700569#define EIR 0x020b0
570#define EMR 0x020b4
571#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700572#define GM45_ERROR_PAGE_TABLE (1<<5)
573#define GM45_ERROR_MEM_PRIV (1<<4)
574#define I915_ERROR_PAGE_TABLE (1<<4)
575#define GM45_ERROR_CP_PRIV (1<<3)
576#define I915_ERROR_MEMORY_REFRESH (1<<1)
577#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700578#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800579#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000580#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
581 will not assert AGPBUSY# and will only
582 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800583#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700584#define ACTHD 0x020c8
585#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000586#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700587#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800588#define FW_BLC_SELF_EN_MASK (1<<31)
589#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
590#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800591#define MM_BURST_LENGTH 0x00700000
592#define MM_FIFO_WATERMARK 0x0001F000
593#define LM_BURST_LENGTH 0x00000700
594#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700595#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700596
597/* Make render/texture TLB fetches lower priorty than associated data
598 * fetches. This is not turned on by default
599 */
600#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
601
602/* Isoch request wait on GTT enable (Display A/B/C streams).
603 * Make isoch requests stall on the TLB update. May cause
604 * display underruns (test mode only)
605 */
606#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
607
608/* Block grant count for isoch requests when block count is
609 * set to a finite value.
610 */
611#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
612#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
613#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
614#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
615#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
616
617/* Enable render writes to complete in C2/C3/C4 power states.
618 * If this isn't enabled, render writes are prevented in low
619 * power states. That seems bad to me.
620 */
621#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
622
623/* This acknowledges an async flip immediately instead
624 * of waiting for 2TLB fetches.
625 */
626#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
627
628/* Enables non-sequential data reads through arbiter
629 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400630#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700631
632/* Disable FSB snooping of cacheable write cycles from binner/render
633 * command stream
634 */
635#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
636
637/* Arbiter time slice for non-isoch streams */
638#define MI_ARB_TIME_SLICE_MASK (7 << 5)
639#define MI_ARB_TIME_SLICE_1 (0 << 5)
640#define MI_ARB_TIME_SLICE_2 (1 << 5)
641#define MI_ARB_TIME_SLICE_4 (2 << 5)
642#define MI_ARB_TIME_SLICE_6 (3 << 5)
643#define MI_ARB_TIME_SLICE_8 (4 << 5)
644#define MI_ARB_TIME_SLICE_10 (5 << 5)
645#define MI_ARB_TIME_SLICE_14 (6 << 5)
646#define MI_ARB_TIME_SLICE_16 (7 << 5)
647
648/* Low priority grace period page size */
649#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
650#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
651
652/* Disable display A/B trickle feed */
653#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
654
655/* Set display plane priority */
656#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
657#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
658
Jesse Barnes585fb112008-07-29 11:54:06 -0700659#define CACHE_MODE_0 0x02120 /* 915+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700660#define CM0_IZ_OPT_DISABLE (1<<6)
661#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200662#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700663#define CM0_DEPTH_EVICT_DISABLE (1<<4)
664#define CM0_COLOR_EVICT_DISABLE (1<<3)
665#define CM0_DEPTH_WRITE_DISABLE (1<<1)
666#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000667#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700668#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700669#define ECOSKPD 0x021d0
670#define ECO_GATING_CX_ONLY (1<<3)
671#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700672
Jesse Barnesfb046852012-03-28 13:39:26 -0700673#define CACHE_MODE_1 0x7004 /* IVB+ */
674#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
675
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700676/* GEN6 interrupt control
677 * Note that the per-ring interrupt bits do alias with the global interrupt bits
678 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800679#define GEN6_RENDER_HWSTAM 0x2098
680#define GEN6_RENDER_IMR 0x20a8
681#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
682#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200683#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800684#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
685#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
686#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
687#define GEN6_RENDER_SYNC_STATUS (1 << 2)
688#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
689#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
690
691#define GEN6_BLITTER_HWSTAM 0x22098
692#define GEN6_BLITTER_IMR 0x220a8
693#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
694#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
695#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
696#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100697
Jesse Barnes4efe0702011-01-18 11:25:41 -0800698#define GEN6_BLITTER_ECOSKPD 0x221d0
699#define GEN6_BLITTER_LOCK_SHIFT 16
700#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
701
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100702#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100703#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
704#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
705#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
706#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100707
Chris Wilsonec6a8902011-06-21 18:37:59 +0100708#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100709#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000710#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100711
712#define GEN6_BSD_RNCID 0x12198
713
Ben Widawskya1e969e2012-04-14 18:41:32 -0700714#define GEN7_FF_THREAD_MODE 0x20a0
715#define GEN7_FF_SCHED_MASK 0x0077070
716#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
717#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
718#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
719#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
720#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
721#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
722#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
723#define GEN7_FF_VS_SCHED_HW (0x0<<12)
724#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
725#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
726#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
727#define GEN7_FF_DS_SCHED_HW (0x0<<4)
728
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100729/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700730 * Framebuffer compression (915+ only)
731 */
732
733#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
734#define FBC_LL_BASE 0x03204 /* 4k page aligned */
735#define FBC_CONTROL 0x03208
736#define FBC_CTL_EN (1<<31)
737#define FBC_CTL_PERIODIC (1<<30)
738#define FBC_CTL_INTERVAL_SHIFT (16)
739#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200740#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700741#define FBC_CTL_STRIDE_SHIFT (5)
742#define FBC_CTL_FENCENO (1<<0)
743#define FBC_COMMAND 0x0320c
744#define FBC_CMD_COMPRESS (1<<0)
745#define FBC_STATUS 0x03210
746#define FBC_STAT_COMPRESSING (1<<31)
747#define FBC_STAT_COMPRESSED (1<<30)
748#define FBC_STAT_MODIFIED (1<<29)
749#define FBC_STAT_CURRENT_LINE (1<<0)
750#define FBC_CONTROL2 0x03214
751#define FBC_CTL_FENCE_DBL (0<<4)
752#define FBC_CTL_IDLE_IMM (0<<2)
753#define FBC_CTL_IDLE_FULL (1<<2)
754#define FBC_CTL_IDLE_LINE (2<<2)
755#define FBC_CTL_IDLE_DEBUG (3<<2)
756#define FBC_CTL_CPU_FENCE (1<<1)
757#define FBC_CTL_PLANEA (0<<0)
758#define FBC_CTL_PLANEB (1<<0)
759#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700760#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700761
762#define FBC_LL_SIZE (1536)
763
Jesse Barnes74dff282009-09-14 15:39:40 -0700764/* Framebuffer compression for GM45+ */
765#define DPFC_CB_BASE 0x3200
766#define DPFC_CONTROL 0x3208
767#define DPFC_CTL_EN (1<<31)
768#define DPFC_CTL_PLANEA (0<<30)
769#define DPFC_CTL_PLANEB (1<<30)
770#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100771#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700772#define DPFC_SR_EN (1<<10)
773#define DPFC_CTL_LIMIT_1X (0<<6)
774#define DPFC_CTL_LIMIT_2X (1<<6)
775#define DPFC_CTL_LIMIT_4X (2<<6)
776#define DPFC_RECOMP_CTL 0x320c
777#define DPFC_RECOMP_STALL_EN (1<<27)
778#define DPFC_RECOMP_STALL_WM_SHIFT (16)
779#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
780#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
781#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
782#define DPFC_STATUS 0x3210
783#define DPFC_INVAL_SEG_SHIFT (16)
784#define DPFC_INVAL_SEG_MASK (0x07ff0000)
785#define DPFC_COMP_SEG_SHIFT (0)
786#define DPFC_COMP_SEG_MASK (0x000003ff)
787#define DPFC_STATUS2 0x3214
788#define DPFC_FENCE_YOFF 0x3218
789#define DPFC_CHICKEN 0x3224
790#define DPFC_HT_MODIFY (1<<31)
791
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800792/* Framebuffer compression for Ironlake */
793#define ILK_DPFC_CB_BASE 0x43200
794#define ILK_DPFC_CONTROL 0x43208
795/* The bit 28-8 is reserved */
796#define DPFC_RESERVED (0x1FFFFF00)
797#define ILK_DPFC_RECOMP_CTL 0x4320c
798#define ILK_DPFC_STATUS 0x43210
799#define ILK_DPFC_FENCE_YOFF 0x43218
800#define ILK_DPFC_CHICKEN 0x43224
801#define ILK_FBC_RT_BASE 0x2128
802#define ILK_FBC_RT_VALID (1<<0)
803
804#define ILK_DISPLAY_CHICKEN1 0x42000
805#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400806#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800807
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800808
Jesse Barnes585fb112008-07-29 11:54:06 -0700809/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800810 * Framebuffer compression for Sandybridge
811 *
812 * The following two registers are of type GTTMMADR
813 */
814#define SNB_DPFC_CTL_SA 0x100100
815#define SNB_CPU_FENCE_ENABLE (1<<29)
816#define DPFC_CPU_FENCE_OFFSET 0x100104
817
818
819/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700820 * GPIO regs
821 */
822#define GPIOA 0x5010
823#define GPIOB 0x5014
824#define GPIOC 0x5018
825#define GPIOD 0x501c
826#define GPIOE 0x5020
827#define GPIOF 0x5024
828#define GPIOG 0x5028
829#define GPIOH 0x502c
830# define GPIO_CLOCK_DIR_MASK (1 << 0)
831# define GPIO_CLOCK_DIR_IN (0 << 1)
832# define GPIO_CLOCK_DIR_OUT (1 << 1)
833# define GPIO_CLOCK_VAL_MASK (1 << 2)
834# define GPIO_CLOCK_VAL_OUT (1 << 3)
835# define GPIO_CLOCK_VAL_IN (1 << 4)
836# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
837# define GPIO_DATA_DIR_MASK (1 << 8)
838# define GPIO_DATA_DIR_IN (0 << 9)
839# define GPIO_DATA_DIR_OUT (1 << 9)
840# define GPIO_DATA_VAL_MASK (1 << 10)
841# define GPIO_DATA_VAL_OUT (1 << 11)
842# define GPIO_DATA_VAL_IN (1 << 12)
843# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
844
Chris Wilsonf899fc62010-07-20 15:44:45 -0700845#define GMBUS0 0x5100 /* clock/port select */
846#define GMBUS_RATE_100KHZ (0<<8)
847#define GMBUS_RATE_50KHZ (1<<8)
848#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
849#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
850#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
851#define GMBUS_PORT_DISABLED 0
852#define GMBUS_PORT_SSC 1
853#define GMBUS_PORT_VGADDC 2
854#define GMBUS_PORT_PANEL 3
855#define GMBUS_PORT_DPC 4 /* HDMIC */
856#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800857#define GMBUS_PORT_DPD 6 /* HDMID */
858#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800859#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700860#define GMBUS1 0x5104 /* command/status */
861#define GMBUS_SW_CLR_INT (1<<31)
862#define GMBUS_SW_RDY (1<<30)
863#define GMBUS_ENT (1<<29) /* enable timeout */
864#define GMBUS_CYCLE_NONE (0<<25)
865#define GMBUS_CYCLE_WAIT (1<<25)
866#define GMBUS_CYCLE_INDEX (2<<25)
867#define GMBUS_CYCLE_STOP (4<<25)
868#define GMBUS_BYTE_COUNT_SHIFT 16
869#define GMBUS_SLAVE_INDEX_SHIFT 8
870#define GMBUS_SLAVE_ADDR_SHIFT 1
871#define GMBUS_SLAVE_READ (1<<0)
872#define GMBUS_SLAVE_WRITE (0<<0)
873#define GMBUS2 0x5108 /* status */
874#define GMBUS_INUSE (1<<15)
875#define GMBUS_HW_WAIT_PHASE (1<<14)
876#define GMBUS_STALL_TIMEOUT (1<<13)
877#define GMBUS_INT (1<<12)
878#define GMBUS_HW_RDY (1<<11)
879#define GMBUS_SATOER (1<<10)
880#define GMBUS_ACTIVE (1<<9)
881#define GMBUS3 0x510c /* data buffer bytes 3-0 */
882#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
883#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
884#define GMBUS_NAK_EN (1<<3)
885#define GMBUS_IDLE_EN (1<<2)
886#define GMBUS_HW_WAIT_EN (1<<1)
887#define GMBUS_HW_RDY_EN (1<<0)
888#define GMBUS5 0x5120 /* byte index */
889#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800890
Jesse Barnes585fb112008-07-29 11:54:06 -0700891/*
892 * Clock control & power management
893 */
894
895#define VGA0 0x6000
896#define VGA1 0x6004
897#define VGA_PD 0x6010
898#define VGA0_PD_P2_DIV_4 (1 << 7)
899#define VGA0_PD_P1_DIV_2 (1 << 5)
900#define VGA0_PD_P1_SHIFT 0
901#define VGA0_PD_P1_MASK (0x1f << 0)
902#define VGA1_PD_P2_DIV_4 (1 << 15)
903#define VGA1_PD_P1_DIV_2 (1 << 13)
904#define VGA1_PD_P1_SHIFT 8
905#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800906#define _DPLL_A 0x06014
907#define _DPLL_B 0x06018
908#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700909#define DPLL_VCO_ENABLE (1 << 31)
910#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700911#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700912#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700913#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700914#define DPLL_VGA_MODE_DIS (1 << 28)
915#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
916#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
917#define DPLL_MODE_MASK (3 << 26)
918#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
919#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
920#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
921#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
922#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
923#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500924#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700925#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700926#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700927
Jesse Barnes585fb112008-07-29 11:54:06 -0700928#define SRX_INDEX 0x3c4
929#define SRX_DATA 0x3c5
930#define SR01 1
931#define SR01_SCREEN_OFF (1<<5)
932
933#define PPCR 0x61204
934#define PPCR_ON (1<<0)
935
936#define DVOB 0x61140
937#define DVOB_ON (1<<31)
938#define DVOC 0x61160
939#define DVOC_ON (1<<31)
940#define LVDS 0x61180
941#define LVDS_ON (1<<31)
942
Jesse Barnes585fb112008-07-29 11:54:06 -0700943/* Scratch pad debug 0 reg:
944 */
945#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
946/*
947 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
948 * this field (only one bit may be set).
949 */
950#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
951#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500952#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700953/* i830, required in DVO non-gang */
954#define PLL_P2_DIVIDE_BY_4 (1 << 23)
955#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
956#define PLL_REF_INPUT_DREFCLK (0 << 13)
957#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
958#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
959#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
960#define PLL_REF_INPUT_MASK (3 << 13)
961#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500962/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800963# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
964# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
965# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
966# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
967# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
968
Jesse Barnes585fb112008-07-29 11:54:06 -0700969/*
970 * Parallel to Serial Load Pulse phase selection.
971 * Selects the phase for the 10X DPLL clock for the PCIe
972 * digital display port. The range is 4 to 13; 10 or more
973 * is just a flip delay. The default is 6
974 */
975#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
976#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
977/*
978 * SDVO multiplier for 945G/GM. Not used on 965.
979 */
980#define SDVO_MULTIPLIER_MASK 0x000000ff
981#define SDVO_MULTIPLIER_SHIFT_HIRES 4
982#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800983#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700984/*
985 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
986 *
987 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
988 */
989#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
990#define DPLL_MD_UDI_DIVIDER_SHIFT 24
991/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
992#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
993#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
994/*
995 * SDVO/UDI pixel multiplier.
996 *
997 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
998 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
999 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1000 * dummy bytes in the datastream at an increased clock rate, with both sides of
1001 * the link knowing how many bytes are fill.
1002 *
1003 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1004 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1005 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1006 * through an SDVO command.
1007 *
1008 * This register field has values of multiplication factor minus 1, with
1009 * a maximum multiplier of 5 for SDVO.
1010 */
1011#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1012#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1013/*
1014 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1015 * This best be set to the default value (3) or the CRT won't work. No,
1016 * I don't entirely understand what this does...
1017 */
1018#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1019#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001020#define _DPLL_B_MD 0x06020 /* 965+ only */
1021#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001022
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001023#define _FPA0 0x06040
1024#define _FPA1 0x06044
1025#define _FPB0 0x06048
1026#define _FPB1 0x0604c
1027#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1028#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001029#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001030#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001031#define FP_N_DIV_SHIFT 16
1032#define FP_M1_DIV_MASK 0x00003f00
1033#define FP_M1_DIV_SHIFT 8
1034#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001035#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001036#define FP_M2_DIV_SHIFT 0
1037#define DPLL_TEST 0x606c
1038#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1039#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1040#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1041#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1042#define DPLLB_TEST_N_BYPASS (1 << 19)
1043#define DPLLB_TEST_M_BYPASS (1 << 18)
1044#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1045#define DPLLA_TEST_N_BYPASS (1 << 3)
1046#define DPLLA_TEST_M_BYPASS (1 << 2)
1047#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1048#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001049#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001050#define DSTATE_PLL_D3_OFF (1<<3)
1051#define DSTATE_GFX_CLOCK_GATING (1<<1)
1052#define DSTATE_DOT_CLOCK_GATING (1<<0)
1053#define DSPCLK_GATE_D 0x6200
1054# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1055# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1056# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1057# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1058# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1059# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1060# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1061# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1062# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1063# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1064# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1065# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1066# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1067# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1068# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1069# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1070# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1071# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1072# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1073# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1074# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1075# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1076# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1077# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1078# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1079# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1080# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1081# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1082/**
1083 * This bit must be set on the 830 to prevent hangs when turning off the
1084 * overlay scaler.
1085 */
1086# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1087# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1088# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1089# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1090# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1091
1092#define RENCLK_GATE_D1 0x6204
1093# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1094# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1095# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1096# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1097# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1098# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1099# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1100# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1101# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1102/** This bit must be unset on 855,865 */
1103# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1104# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1105# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1106# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1107/** This bit must be set on 855,865. */
1108# define SV_CLOCK_GATE_DISABLE (1 << 0)
1109# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1110# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1111# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1112# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1113# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1114# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1115# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1116# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1117# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1118# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1119# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1120# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1121# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1122# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1123# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1124# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1125# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1126
1127# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1128/** This bit must always be set on 965G/965GM */
1129# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1130# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1131# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1132# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1133# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1134# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1135/** This bit must always be set on 965G */
1136# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1137# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1138# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1139# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1140# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1141# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1142# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1143# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1144# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1145# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1146# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1147# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1148# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1149# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1150# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1151# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1152# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1153# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1154# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1155
1156#define RENCLK_GATE_D2 0x6208
1157#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1158#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1159#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1160#define RAMCLK_GATE_D 0x6210 /* CRL only */
1161#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001162
Jesse Barnesceb04242012-03-28 13:39:22 -07001163#define FW_BLC_SELF_VLV 0x6500
1164#define FW_CSPWRDWNEN (1<<15)
1165
Jesse Barnes585fb112008-07-29 11:54:06 -07001166/*
1167 * Palette regs
1168 */
1169
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001170#define _PALETTE_A 0x0a000
1171#define _PALETTE_B 0x0a800
1172#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001173
Eric Anholt673a3942008-07-30 12:06:12 -07001174/* MCH MMIO space */
1175
1176/*
1177 * MCHBAR mirror.
1178 *
1179 * This mirrors the MCHBAR MMIO space whose location is determined by
1180 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1181 * every way. It is not accessible from the CP register read instructions.
1182 *
1183 */
1184#define MCHBAR_MIRROR_BASE 0x10000
1185
Yuanhan Liu13982612010-12-15 15:42:31 +08001186#define MCHBAR_MIRROR_BASE_SNB 0x140000
1187
Eric Anholt673a3942008-07-30 12:06:12 -07001188/** 915-945 and GM965 MCH register controlling DRAM channel access */
1189#define DCC 0x10200
1190#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1191#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1192#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1193#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1194#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001195#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001196
Li Peng95534262010-05-18 18:58:44 +08001197/** Pineview MCH register contains DDR3 setting */
1198#define CSHRDDR3CTL 0x101a8
1199#define CSHRDDR3CTL_DDR3 (1 << 2)
1200
Eric Anholt673a3942008-07-30 12:06:12 -07001201/** 965 MCH register controlling DRAM channel configuration */
1202#define C0DRB3 0x10206
1203#define C1DRB3 0x10606
1204
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001205/** snb MCH registers for reading the DRAM channel configuration */
1206#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1207#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1208#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1209#define MAD_DIMM_ECC_MASK (0x3 << 24)
1210#define MAD_DIMM_ECC_OFF (0x0 << 24)
1211#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1212#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1213#define MAD_DIMM_ECC_ON (0x3 << 24)
1214#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1215#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1216#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1217#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1218#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1219#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1220#define MAD_DIMM_A_SELECT (0x1 << 16)
1221/* DIMM sizes are in multiples of 256mb. */
1222#define MAD_DIMM_B_SIZE_SHIFT 8
1223#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1224#define MAD_DIMM_A_SIZE_SHIFT 0
1225#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1226
1227
Keith Packardb11248d2009-06-11 22:28:56 -07001228/* Clocking configuration register */
1229#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001230#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001231#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1232#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1233#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1234#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1235#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001236/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001237#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001238#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001239#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001240#define CLKCFG_MEM_533 (1 << 4)
1241#define CLKCFG_MEM_667 (2 << 4)
1242#define CLKCFG_MEM_800 (3 << 4)
1243#define CLKCFG_MEM_MASK (7 << 4)
1244
Jesse Barnesea056c12010-09-10 10:02:13 -07001245#define TSC1 0x11001
1246#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001247#define TR1 0x11006
1248#define TSFS 0x11020
1249#define TSFS_SLOPE_MASK 0x0000ff00
1250#define TSFS_SLOPE_SHIFT 8
1251#define TSFS_INTR_MASK 0x000000ff
1252
Jesse Barnesf97108d2010-01-29 11:27:07 -08001253#define CRSTANDVID 0x11100
1254#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1255#define PXVFREQ_PX_MASK 0x7f000000
1256#define PXVFREQ_PX_SHIFT 24
1257#define VIDFREQ_BASE 0x11110
1258#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1259#define VIDFREQ2 0x11114
1260#define VIDFREQ3 0x11118
1261#define VIDFREQ4 0x1111c
1262#define VIDFREQ_P0_MASK 0x1f000000
1263#define VIDFREQ_P0_SHIFT 24
1264#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1265#define VIDFREQ_P0_CSCLK_SHIFT 20
1266#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1267#define VIDFREQ_P0_CRCLK_SHIFT 16
1268#define VIDFREQ_P1_MASK 0x00001f00
1269#define VIDFREQ_P1_SHIFT 8
1270#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1271#define VIDFREQ_P1_CSCLK_SHIFT 4
1272#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1273#define INTTOEXT_BASE_ILK 0x11300
1274#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1275#define INTTOEXT_MAP3_SHIFT 24
1276#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1277#define INTTOEXT_MAP2_SHIFT 16
1278#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1279#define INTTOEXT_MAP1_SHIFT 8
1280#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1281#define INTTOEXT_MAP0_SHIFT 0
1282#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1283#define MEMSWCTL 0x11170 /* Ironlake only */
1284#define MEMCTL_CMD_MASK 0xe000
1285#define MEMCTL_CMD_SHIFT 13
1286#define MEMCTL_CMD_RCLK_OFF 0
1287#define MEMCTL_CMD_RCLK_ON 1
1288#define MEMCTL_CMD_CHFREQ 2
1289#define MEMCTL_CMD_CHVID 3
1290#define MEMCTL_CMD_VMMOFF 4
1291#define MEMCTL_CMD_VMMON 5
1292#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1293 when command complete */
1294#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1295#define MEMCTL_FREQ_SHIFT 8
1296#define MEMCTL_SFCAVM (1<<7)
1297#define MEMCTL_TGT_VID_MASK 0x007f
1298#define MEMIHYST 0x1117c
1299#define MEMINTREN 0x11180 /* 16 bits */
1300#define MEMINT_RSEXIT_EN (1<<8)
1301#define MEMINT_CX_SUPR_EN (1<<7)
1302#define MEMINT_CONT_BUSY_EN (1<<6)
1303#define MEMINT_AVG_BUSY_EN (1<<5)
1304#define MEMINT_EVAL_CHG_EN (1<<4)
1305#define MEMINT_MON_IDLE_EN (1<<3)
1306#define MEMINT_UP_EVAL_EN (1<<2)
1307#define MEMINT_DOWN_EVAL_EN (1<<1)
1308#define MEMINT_SW_CMD_EN (1<<0)
1309#define MEMINTRSTR 0x11182 /* 16 bits */
1310#define MEM_RSEXIT_MASK 0xc000
1311#define MEM_RSEXIT_SHIFT 14
1312#define MEM_CONT_BUSY_MASK 0x3000
1313#define MEM_CONT_BUSY_SHIFT 12
1314#define MEM_AVG_BUSY_MASK 0x0c00
1315#define MEM_AVG_BUSY_SHIFT 10
1316#define MEM_EVAL_CHG_MASK 0x0300
1317#define MEM_EVAL_BUSY_SHIFT 8
1318#define MEM_MON_IDLE_MASK 0x00c0
1319#define MEM_MON_IDLE_SHIFT 6
1320#define MEM_UP_EVAL_MASK 0x0030
1321#define MEM_UP_EVAL_SHIFT 4
1322#define MEM_DOWN_EVAL_MASK 0x000c
1323#define MEM_DOWN_EVAL_SHIFT 2
1324#define MEM_SW_CMD_MASK 0x0003
1325#define MEM_INT_STEER_GFX 0
1326#define MEM_INT_STEER_CMR 1
1327#define MEM_INT_STEER_SMI 2
1328#define MEM_INT_STEER_SCI 3
1329#define MEMINTRSTS 0x11184
1330#define MEMINT_RSEXIT (1<<7)
1331#define MEMINT_CONT_BUSY (1<<6)
1332#define MEMINT_AVG_BUSY (1<<5)
1333#define MEMINT_EVAL_CHG (1<<4)
1334#define MEMINT_MON_IDLE (1<<3)
1335#define MEMINT_UP_EVAL (1<<2)
1336#define MEMINT_DOWN_EVAL (1<<1)
1337#define MEMINT_SW_CMD (1<<0)
1338#define MEMMODECTL 0x11190
1339#define MEMMODE_BOOST_EN (1<<31)
1340#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1341#define MEMMODE_BOOST_FREQ_SHIFT 24
1342#define MEMMODE_IDLE_MODE_MASK 0x00030000
1343#define MEMMODE_IDLE_MODE_SHIFT 16
1344#define MEMMODE_IDLE_MODE_EVAL 0
1345#define MEMMODE_IDLE_MODE_CONT 1
1346#define MEMMODE_HWIDLE_EN (1<<15)
1347#define MEMMODE_SWMODE_EN (1<<14)
1348#define MEMMODE_RCLK_GATE (1<<13)
1349#define MEMMODE_HW_UPDATE (1<<12)
1350#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1351#define MEMMODE_FSTART_SHIFT 8
1352#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1353#define MEMMODE_FMAX_SHIFT 4
1354#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1355#define RCBMAXAVG 0x1119c
1356#define MEMSWCTL2 0x1119e /* Cantiga only */
1357#define SWMEMCMD_RENDER_OFF (0 << 13)
1358#define SWMEMCMD_RENDER_ON (1 << 13)
1359#define SWMEMCMD_SWFREQ (2 << 13)
1360#define SWMEMCMD_TARVID (3 << 13)
1361#define SWMEMCMD_VRM_OFF (4 << 13)
1362#define SWMEMCMD_VRM_ON (5 << 13)
1363#define CMDSTS (1<<12)
1364#define SFCAVM (1<<11)
1365#define SWFREQ_MASK 0x0380 /* P0-7 */
1366#define SWFREQ_SHIFT 7
1367#define TARVID_MASK 0x001f
1368#define MEMSTAT_CTG 0x111a0
1369#define RCBMINAVG 0x111a0
1370#define RCUPEI 0x111b0
1371#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001372#define RSTDBYCTL 0x111b8
1373#define RS1EN (1<<31)
1374#define RS2EN (1<<30)
1375#define RS3EN (1<<29)
1376#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1377#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1378#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1379#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1380#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1381#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1382#define RSX_STATUS_MASK (7<<20)
1383#define RSX_STATUS_ON (0<<20)
1384#define RSX_STATUS_RC1 (1<<20)
1385#define RSX_STATUS_RC1E (2<<20)
1386#define RSX_STATUS_RS1 (3<<20)
1387#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1388#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1389#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1390#define RSX_STATUS_RSVD2 (7<<20)
1391#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1392#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1393#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1394#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1395#define RS1CONTSAV_MASK (3<<14)
1396#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1397#define RS1CONTSAV_RSVD (1<<14)
1398#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1399#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1400#define NORMSLEXLAT_MASK (3<<12)
1401#define SLOW_RS123 (0<<12)
1402#define SLOW_RS23 (1<<12)
1403#define SLOW_RS3 (2<<12)
1404#define NORMAL_RS123 (3<<12)
1405#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1406#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1407#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1408#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1409#define RS_CSTATE_MASK (3<<4)
1410#define RS_CSTATE_C367_RS1 (0<<4)
1411#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1412#define RS_CSTATE_RSVD (2<<4)
1413#define RS_CSTATE_C367_RS2 (3<<4)
1414#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1415#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001416#define VIDCTL 0x111c0
1417#define VIDSTS 0x111c8
1418#define VIDSTART 0x111cc /* 8 bits */
1419#define MEMSTAT_ILK 0x111f8
1420#define MEMSTAT_VID_MASK 0x7f00
1421#define MEMSTAT_VID_SHIFT 8
1422#define MEMSTAT_PSTATE_MASK 0x00f8
1423#define MEMSTAT_PSTATE_SHIFT 3
1424#define MEMSTAT_MON_ACTV (1<<2)
1425#define MEMSTAT_SRC_CTL_MASK 0x0003
1426#define MEMSTAT_SRC_CTL_CORE 0
1427#define MEMSTAT_SRC_CTL_TRB 1
1428#define MEMSTAT_SRC_CTL_THM 2
1429#define MEMSTAT_SRC_CTL_STDBY 3
1430#define RCPREVBSYTUPAVG 0x113b8
1431#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001432#define PMMISC 0x11214
1433#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001434#define SDEW 0x1124c
1435#define CSIEW0 0x11250
1436#define CSIEW1 0x11254
1437#define CSIEW2 0x11258
1438#define PEW 0x1125c
1439#define DEW 0x11270
1440#define MCHAFE 0x112c0
1441#define CSIEC 0x112e0
1442#define DMIEC 0x112e4
1443#define DDREC 0x112e8
1444#define PEG0EC 0x112ec
1445#define PEG1EC 0x112f0
1446#define GFXEC 0x112f4
1447#define RPPREVBSYTUPAVG 0x113b8
1448#define RPPREVBSYTDNAVG 0x113bc
1449#define ECR 0x11600
1450#define ECR_GPFE (1<<31)
1451#define ECR_IMONE (1<<30)
1452#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1453#define OGW0 0x11608
1454#define OGW1 0x1160c
1455#define EG0 0x11610
1456#define EG1 0x11614
1457#define EG2 0x11618
1458#define EG3 0x1161c
1459#define EG4 0x11620
1460#define EG5 0x11624
1461#define EG6 0x11628
1462#define EG7 0x1162c
1463#define PXW 0x11664
1464#define PXWL 0x11680
1465#define LCFUSE02 0x116c0
1466#define LCFUSE_HIV_MASK 0x000000ff
1467#define CSIPLL0 0x12c10
1468#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001469#define PEG_BAND_GAP_DATA 0x14d68
1470
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001471#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1472#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1473#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1474
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001475#define GEN6_GT_PERF_STATUS 0x145948
1476#define GEN6_RP_STATE_LIMITS 0x145994
1477#define GEN6_RP_STATE_CAP 0x145998
1478
Jesse Barnes585fb112008-07-29 11:54:06 -07001479/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001480 * Logical Context regs
1481 */
1482#define CCID 0x2180
1483#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001484#define CXT_SIZE 0x21a0
1485#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1486#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1487#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1488#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1489#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1490#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1491 GEN6_CXT_RING_SIZE(cxt_reg) + \
1492 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1493 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1494 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001495#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001496#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1497#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001498#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1499#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1500#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1501#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001502#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1503 GEN7_CXT_RING_SIZE(ctx_reg) + \
1504 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001505 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1506 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1507 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001508#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1509#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1510#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1511#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1512 HSW_CXT_RING_SIZE(ctx_reg) + \
1513 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1514 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1515
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001516
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001517/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001518 * Overlay regs
1519 */
1520
1521#define OVADD 0x30000
1522#define DOVSTA 0x30008
1523#define OC_BUF (0x3<<20)
1524#define OGAMC5 0x30010
1525#define OGAMC4 0x30014
1526#define OGAMC3 0x30018
1527#define OGAMC2 0x3001c
1528#define OGAMC1 0x30020
1529#define OGAMC0 0x30024
1530
1531/*
1532 * Display engine regs
1533 */
1534
1535/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001536#define _HTOTAL_A 0x60000
1537#define _HBLANK_A 0x60004
1538#define _HSYNC_A 0x60008
1539#define _VTOTAL_A 0x6000c
1540#define _VBLANK_A 0x60010
1541#define _VSYNC_A 0x60014
1542#define _PIPEASRC 0x6001c
1543#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001544#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001545
1546/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001547#define _HTOTAL_B 0x61000
1548#define _HBLANK_B 0x61004
1549#define _HSYNC_B 0x61008
1550#define _VTOTAL_B 0x6100c
1551#define _VBLANK_B 0x61010
1552#define _VSYNC_B 0x61014
1553#define _PIPEBSRC 0x6101c
1554#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001555#define _VSYNCSHIFT_B 0x61028
1556
Jesse Barnes585fb112008-07-29 11:54:06 -07001557
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1559#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1560#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1561#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1562#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1563#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1564#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001565#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001566
Jesse Barnes585fb112008-07-29 11:54:06 -07001567/* VGA port control */
1568#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001569#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001570#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001571
Jesse Barnes585fb112008-07-29 11:54:06 -07001572#define ADPA_DAC_ENABLE (1<<31)
1573#define ADPA_DAC_DISABLE 0
1574#define ADPA_PIPE_SELECT_MASK (1<<30)
1575#define ADPA_PIPE_A_SELECT 0
1576#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001577#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001578/* CPT uses bits 29:30 for pch transcoder select */
1579#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1580#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1581#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1582#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1583#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1584#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1585#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1586#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1587#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1588#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1589#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1590#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1591#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1592#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1593#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1594#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1595#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1596#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1597#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001598#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1599#define ADPA_SETS_HVPOLARITY 0
1600#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1601#define ADPA_VSYNC_CNTL_ENABLE 0
1602#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1603#define ADPA_HSYNC_CNTL_ENABLE 0
1604#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1605#define ADPA_VSYNC_ACTIVE_LOW 0
1606#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1607#define ADPA_HSYNC_ACTIVE_LOW 0
1608#define ADPA_DPMS_MASK (~(3<<10))
1609#define ADPA_DPMS_ON (0<<10)
1610#define ADPA_DPMS_SUSPEND (1<<10)
1611#define ADPA_DPMS_STANDBY (2<<10)
1612#define ADPA_DPMS_OFF (3<<10)
1613
Chris Wilson939fe4d2010-10-09 10:33:26 +01001614
Jesse Barnes585fb112008-07-29 11:54:06 -07001615/* Hotplug control (945+ only) */
1616#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001617#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001618#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001619#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001620#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001621#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001622#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001623#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1624#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1625#define TV_HOTPLUG_INT_EN (1 << 18)
1626#define CRT_HOTPLUG_INT_EN (1 << 9)
1627#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001628#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1629/* must use period 64 on GM45 according to docs */
1630#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1631#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1632#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1633#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1634#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1635#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1636#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1637#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1638#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1639#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1640#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1641#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001642
1643#define PORT_HOTPLUG_STAT 0x61114
Chris Wilson10f76a32012-05-11 18:01:32 +01001644/* HDMI/DP bits are gen4+ */
1645#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1646#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1647#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1648#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1649#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1650#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1651/* HDMI bits are shared with the DP bits */
1652#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1653#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1654#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1655#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1656#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1657#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001658/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001659#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1660#define TV_HOTPLUG_INT_STATUS (1 << 10)
1661#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1662#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1663#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1664#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001665/* SDVO is different across gen3/4 */
1666#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1667#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1668#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1669#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1670#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1671#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Jesse Barnes585fb112008-07-29 11:54:06 -07001672
1673/* SDVO port control */
1674#define SDVOB 0x61140
1675#define SDVOC 0x61160
1676#define SDVO_ENABLE (1 << 31)
1677#define SDVO_PIPE_B_SELECT (1 << 30)
1678#define SDVO_STALL_SELECT (1 << 29)
1679#define SDVO_INTERRUPT_ENABLE (1 << 26)
1680/**
1681 * 915G/GM SDVO pixel multiplier.
1682 *
1683 * Programmed value is multiplier - 1, up to 5x.
1684 *
1685 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1686 */
1687#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1688#define SDVO_PORT_MULTIPLY_SHIFT 23
1689#define SDVO_PHASE_SELECT_MASK (15 << 19)
1690#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1691#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1692#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001693#define SDVO_ENCODING_SDVO (0x0 << 10)
1694#define SDVO_ENCODING_HDMI (0x2 << 10)
1695/** Requird for HDMI operation */
1696#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001697#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001698#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001699#define SDVO_AUDIO_ENABLE (1 << 6)
1700/** New with 965, default is to be set */
1701#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1702/** New with 965, default is to be set */
1703#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001704#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1705#define SDVO_DETECTED (1 << 2)
1706/* Bits to be preserved when writing */
1707#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1708#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1709
1710/* DVO port control */
1711#define DVOA 0x61120
1712#define DVOB 0x61140
1713#define DVOC 0x61160
1714#define DVO_ENABLE (1 << 31)
1715#define DVO_PIPE_B_SELECT (1 << 30)
1716#define DVO_PIPE_STALL_UNUSED (0 << 28)
1717#define DVO_PIPE_STALL (1 << 28)
1718#define DVO_PIPE_STALL_TV (2 << 28)
1719#define DVO_PIPE_STALL_MASK (3 << 28)
1720#define DVO_USE_VGA_SYNC (1 << 15)
1721#define DVO_DATA_ORDER_I740 (0 << 14)
1722#define DVO_DATA_ORDER_FP (1 << 14)
1723#define DVO_VSYNC_DISABLE (1 << 11)
1724#define DVO_HSYNC_DISABLE (1 << 10)
1725#define DVO_VSYNC_TRISTATE (1 << 9)
1726#define DVO_HSYNC_TRISTATE (1 << 8)
1727#define DVO_BORDER_ENABLE (1 << 7)
1728#define DVO_DATA_ORDER_GBRG (1 << 6)
1729#define DVO_DATA_ORDER_RGGB (0 << 6)
1730#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1731#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1732#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1733#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1734#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1735#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1736#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1737#define DVO_PRESERVE_MASK (0x7<<24)
1738#define DVOA_SRCDIM 0x61124
1739#define DVOB_SRCDIM 0x61144
1740#define DVOC_SRCDIM 0x61164
1741#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1742#define DVO_SRCDIM_VERTICAL_SHIFT 0
1743
1744/* LVDS port control */
1745#define LVDS 0x61180
1746/*
1747 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1748 * the DPLL semantics change when the LVDS is assigned to that pipe.
1749 */
1750#define LVDS_PORT_EN (1 << 31)
1751/* Selects pipe B for LVDS data. Must be set on pre-965. */
1752#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001753#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001754#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001755/* LVDS dithering flag on 965/g4x platform */
1756#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001757/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1758#define LVDS_VSYNC_POLARITY (1 << 21)
1759#define LVDS_HSYNC_POLARITY (1 << 20)
1760
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001761/* Enable border for unscaled (or aspect-scaled) display */
1762#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001763/*
1764 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1765 * pixel.
1766 */
1767#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1768#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1769#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1770/*
1771 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1772 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1773 * on.
1774 */
1775#define LVDS_A3_POWER_MASK (3 << 6)
1776#define LVDS_A3_POWER_DOWN (0 << 6)
1777#define LVDS_A3_POWER_UP (3 << 6)
1778/*
1779 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1780 * is set.
1781 */
1782#define LVDS_CLKB_POWER_MASK (3 << 4)
1783#define LVDS_CLKB_POWER_DOWN (0 << 4)
1784#define LVDS_CLKB_POWER_UP (3 << 4)
1785/*
1786 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1787 * setting for whether we are in dual-channel mode. The B3 pair will
1788 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1789 */
1790#define LVDS_B0B3_POWER_MASK (3 << 2)
1791#define LVDS_B0B3_POWER_DOWN (0 << 2)
1792#define LVDS_B0B3_POWER_UP (3 << 2)
1793
David Härdeman3c17fe42010-09-24 21:44:32 +02001794/* Video Data Island Packet control */
1795#define VIDEO_DIP_DATA 0x61178
1796#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001797/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001798#define VIDEO_DIP_ENABLE (1 << 31)
1799#define VIDEO_DIP_PORT_B (1 << 29)
1800#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001801#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001802#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001803#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001804#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1805#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001806#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001807#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1808#define VIDEO_DIP_SELECT_AVI (0 << 19)
1809#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1810#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001811#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001812#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1813#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1814#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001815#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001816/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001817#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1818#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001819#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001820#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1821#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001822#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001823
Jesse Barnes585fb112008-07-29 11:54:06 -07001824/* Panel power sequencing */
1825#define PP_STATUS 0x61200
1826#define PP_ON (1 << 31)
1827/*
1828 * Indicates that all dependencies of the panel are on:
1829 *
1830 * - PLL enabled
1831 * - pipe enabled
1832 * - LVDS/DVOB/DVOC on
1833 */
1834#define PP_READY (1 << 30)
1835#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001836#define PP_SEQUENCE_POWER_UP (1 << 28)
1837#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1838#define PP_SEQUENCE_MASK (3 << 28)
1839#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001840#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001841#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001842#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1843#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1844#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1845#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1846#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1847#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1848#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1849#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1850#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001851#define PP_CONTROL 0x61204
1852#define POWER_TARGET_ON (1 << 0)
1853#define PP_ON_DELAYS 0x61208
1854#define PP_OFF_DELAYS 0x6120c
1855#define PP_DIVISOR 0x61210
1856
1857/* Panel fitting */
1858#define PFIT_CONTROL 0x61230
1859#define PFIT_ENABLE (1 << 31)
1860#define PFIT_PIPE_MASK (3 << 29)
1861#define PFIT_PIPE_SHIFT 29
1862#define VERT_INTERP_DISABLE (0 << 10)
1863#define VERT_INTERP_BILINEAR (1 << 10)
1864#define VERT_INTERP_MASK (3 << 10)
1865#define VERT_AUTO_SCALE (1 << 9)
1866#define HORIZ_INTERP_DISABLE (0 << 6)
1867#define HORIZ_INTERP_BILINEAR (1 << 6)
1868#define HORIZ_INTERP_MASK (3 << 6)
1869#define HORIZ_AUTO_SCALE (1 << 5)
1870#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001871#define PFIT_FILTER_FUZZY (0 << 24)
1872#define PFIT_SCALING_AUTO (0 << 26)
1873#define PFIT_SCALING_PROGRAMMED (1 << 26)
1874#define PFIT_SCALING_PILLAR (2 << 26)
1875#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001876#define PFIT_PGM_RATIOS 0x61234
1877#define PFIT_VERT_SCALE_MASK 0xfff00000
1878#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001879/* Pre-965 */
1880#define PFIT_VERT_SCALE_SHIFT 20
1881#define PFIT_VERT_SCALE_MASK 0xfff00000
1882#define PFIT_HORIZ_SCALE_SHIFT 4
1883#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1884/* 965+ */
1885#define PFIT_VERT_SCALE_SHIFT_965 16
1886#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1887#define PFIT_HORIZ_SCALE_SHIFT_965 0
1888#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1889
Jesse Barnes585fb112008-07-29 11:54:06 -07001890#define PFIT_AUTO_RATIOS 0x61238
1891
1892/* Backlight control */
Jesse Barnes585fb112008-07-29 11:54:06 -07001893#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001894#define BLM_PWM_ENABLE (1 << 31)
1895#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1896#define BLM_PIPE_SELECT (1 << 29)
1897#define BLM_PIPE_SELECT_IVB (3 << 29)
1898#define BLM_PIPE_A (0 << 29)
1899#define BLM_PIPE_B (1 << 29)
1900#define BLM_PIPE_C (2 << 29) /* ivb + */
1901#define BLM_PIPE(pipe) ((pipe) << 29)
1902#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1903#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1904#define BLM_PHASE_IN_ENABLE (1 << 25)
1905#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1906#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1907#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1908#define BLM_PHASE_IN_COUNT_SHIFT (8)
1909#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1910#define BLM_PHASE_IN_INCR_SHIFT (0)
1911#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1912#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001913/*
1914 * This is the most significant 15 bits of the number of backlight cycles in a
1915 * complete cycle of the modulated backlight control.
1916 *
1917 * The actual value is this field multiplied by two.
1918 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001919#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1920#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1921#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001922/*
1923 * This is the number of cycles out of the backlight modulation cycle for which
1924 * the backlight is on.
1925 *
1926 * This field must be no greater than the number of cycles in the complete
1927 * backlight modulation cycle.
1928 */
1929#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1930#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001931#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1932#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001933
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001934#define BLC_HIST_CTL 0x61260
1935
Daniel Vetter7cf41602012-06-05 10:07:09 +02001936/* New registers for PCH-split platforms. Safe where new bits show up, the
1937 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1938#define BLC_PWM_CPU_CTL2 0x48250
1939#define BLC_PWM_CPU_CTL 0x48254
1940
1941/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1942 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1943#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02001944#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02001945#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1946#define BLM_PCH_POLARITY (1 << 29)
1947#define BLC_PWM_PCH_CTL2 0xc8254
1948
Jesse Barnes585fb112008-07-29 11:54:06 -07001949/* TV port control */
1950#define TV_CTL 0x68000
1951/** Enables the TV encoder */
1952# define TV_ENC_ENABLE (1 << 31)
1953/** Sources the TV encoder input from pipe B instead of A. */
1954# define TV_ENC_PIPEB_SELECT (1 << 30)
1955/** Outputs composite video (DAC A only) */
1956# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1957/** Outputs SVideo video (DAC B/C) */
1958# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1959/** Outputs Component video (DAC A/B/C) */
1960# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1961/** Outputs Composite and SVideo (DAC A/B/C) */
1962# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1963# define TV_TRILEVEL_SYNC (1 << 21)
1964/** Enables slow sync generation (945GM only) */
1965# define TV_SLOW_SYNC (1 << 20)
1966/** Selects 4x oversampling for 480i and 576p */
1967# define TV_OVERSAMPLE_4X (0 << 18)
1968/** Selects 2x oversampling for 720p and 1080i */
1969# define TV_OVERSAMPLE_2X (1 << 18)
1970/** Selects no oversampling for 1080p */
1971# define TV_OVERSAMPLE_NONE (2 << 18)
1972/** Selects 8x oversampling */
1973# define TV_OVERSAMPLE_8X (3 << 18)
1974/** Selects progressive mode rather than interlaced */
1975# define TV_PROGRESSIVE (1 << 17)
1976/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1977# define TV_PAL_BURST (1 << 16)
1978/** Field for setting delay of Y compared to C */
1979# define TV_YC_SKEW_MASK (7 << 12)
1980/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1981# define TV_ENC_SDP_FIX (1 << 11)
1982/**
1983 * Enables a fix for the 915GM only.
1984 *
1985 * Not sure what it does.
1986 */
1987# define TV_ENC_C0_FIX (1 << 10)
1988/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001989# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001990# define TV_FUSE_STATE_MASK (3 << 4)
1991/** Read-only state that reports all features enabled */
1992# define TV_FUSE_STATE_ENABLED (0 << 4)
1993/** Read-only state that reports that Macrovision is disabled in hardware*/
1994# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1995/** Read-only state that reports that TV-out is disabled in hardware. */
1996# define TV_FUSE_STATE_DISABLED (2 << 4)
1997/** Normal operation */
1998# define TV_TEST_MODE_NORMAL (0 << 0)
1999/** Encoder test pattern 1 - combo pattern */
2000# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2001/** Encoder test pattern 2 - full screen vertical 75% color bars */
2002# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2003/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2004# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2005/** Encoder test pattern 4 - random noise */
2006# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2007/** Encoder test pattern 5 - linear color ramps */
2008# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2009/**
2010 * This test mode forces the DACs to 50% of full output.
2011 *
2012 * This is used for load detection in combination with TVDAC_SENSE_MASK
2013 */
2014# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2015# define TV_TEST_MODE_MASK (7 << 0)
2016
2017#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002018# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002019/**
2020 * Reports that DAC state change logic has reported change (RO).
2021 *
2022 * This gets cleared when TV_DAC_STATE_EN is cleared
2023*/
2024# define TVDAC_STATE_CHG (1 << 31)
2025# define TVDAC_SENSE_MASK (7 << 28)
2026/** Reports that DAC A voltage is above the detect threshold */
2027# define TVDAC_A_SENSE (1 << 30)
2028/** Reports that DAC B voltage is above the detect threshold */
2029# define TVDAC_B_SENSE (1 << 29)
2030/** Reports that DAC C voltage is above the detect threshold */
2031# define TVDAC_C_SENSE (1 << 28)
2032/**
2033 * Enables DAC state detection logic, for load-based TV detection.
2034 *
2035 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2036 * to off, for load detection to work.
2037 */
2038# define TVDAC_STATE_CHG_EN (1 << 27)
2039/** Sets the DAC A sense value to high */
2040# define TVDAC_A_SENSE_CTL (1 << 26)
2041/** Sets the DAC B sense value to high */
2042# define TVDAC_B_SENSE_CTL (1 << 25)
2043/** Sets the DAC C sense value to high */
2044# define TVDAC_C_SENSE_CTL (1 << 24)
2045/** Overrides the ENC_ENABLE and DAC voltage levels */
2046# define DAC_CTL_OVERRIDE (1 << 7)
2047/** Sets the slew rate. Must be preserved in software */
2048# define ENC_TVDAC_SLEW_FAST (1 << 6)
2049# define DAC_A_1_3_V (0 << 4)
2050# define DAC_A_1_1_V (1 << 4)
2051# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002052# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002053# define DAC_B_1_3_V (0 << 2)
2054# define DAC_B_1_1_V (1 << 2)
2055# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002056# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002057# define DAC_C_1_3_V (0 << 0)
2058# define DAC_C_1_1_V (1 << 0)
2059# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002060# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002061
2062/**
2063 * CSC coefficients are stored in a floating point format with 9 bits of
2064 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2065 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2066 * -1 (0x3) being the only legal negative value.
2067 */
2068#define TV_CSC_Y 0x68010
2069# define TV_RY_MASK 0x07ff0000
2070# define TV_RY_SHIFT 16
2071# define TV_GY_MASK 0x00000fff
2072# define TV_GY_SHIFT 0
2073
2074#define TV_CSC_Y2 0x68014
2075# define TV_BY_MASK 0x07ff0000
2076# define TV_BY_SHIFT 16
2077/**
2078 * Y attenuation for component video.
2079 *
2080 * Stored in 1.9 fixed point.
2081 */
2082# define TV_AY_MASK 0x000003ff
2083# define TV_AY_SHIFT 0
2084
2085#define TV_CSC_U 0x68018
2086# define TV_RU_MASK 0x07ff0000
2087# define TV_RU_SHIFT 16
2088# define TV_GU_MASK 0x000007ff
2089# define TV_GU_SHIFT 0
2090
2091#define TV_CSC_U2 0x6801c
2092# define TV_BU_MASK 0x07ff0000
2093# define TV_BU_SHIFT 16
2094/**
2095 * U attenuation for component video.
2096 *
2097 * Stored in 1.9 fixed point.
2098 */
2099# define TV_AU_MASK 0x000003ff
2100# define TV_AU_SHIFT 0
2101
2102#define TV_CSC_V 0x68020
2103# define TV_RV_MASK 0x0fff0000
2104# define TV_RV_SHIFT 16
2105# define TV_GV_MASK 0x000007ff
2106# define TV_GV_SHIFT 0
2107
2108#define TV_CSC_V2 0x68024
2109# define TV_BV_MASK 0x07ff0000
2110# define TV_BV_SHIFT 16
2111/**
2112 * V attenuation for component video.
2113 *
2114 * Stored in 1.9 fixed point.
2115 */
2116# define TV_AV_MASK 0x000007ff
2117# define TV_AV_SHIFT 0
2118
2119#define TV_CLR_KNOBS 0x68028
2120/** 2s-complement brightness adjustment */
2121# define TV_BRIGHTNESS_MASK 0xff000000
2122# define TV_BRIGHTNESS_SHIFT 24
2123/** Contrast adjustment, as a 2.6 unsigned floating point number */
2124# define TV_CONTRAST_MASK 0x00ff0000
2125# define TV_CONTRAST_SHIFT 16
2126/** Saturation adjustment, as a 2.6 unsigned floating point number */
2127# define TV_SATURATION_MASK 0x0000ff00
2128# define TV_SATURATION_SHIFT 8
2129/** Hue adjustment, as an integer phase angle in degrees */
2130# define TV_HUE_MASK 0x000000ff
2131# define TV_HUE_SHIFT 0
2132
2133#define TV_CLR_LEVEL 0x6802c
2134/** Controls the DAC level for black */
2135# define TV_BLACK_LEVEL_MASK 0x01ff0000
2136# define TV_BLACK_LEVEL_SHIFT 16
2137/** Controls the DAC level for blanking */
2138# define TV_BLANK_LEVEL_MASK 0x000001ff
2139# define TV_BLANK_LEVEL_SHIFT 0
2140
2141#define TV_H_CTL_1 0x68030
2142/** Number of pixels in the hsync. */
2143# define TV_HSYNC_END_MASK 0x1fff0000
2144# define TV_HSYNC_END_SHIFT 16
2145/** Total number of pixels minus one in the line (display and blanking). */
2146# define TV_HTOTAL_MASK 0x00001fff
2147# define TV_HTOTAL_SHIFT 0
2148
2149#define TV_H_CTL_2 0x68034
2150/** Enables the colorburst (needed for non-component color) */
2151# define TV_BURST_ENA (1 << 31)
2152/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2153# define TV_HBURST_START_SHIFT 16
2154# define TV_HBURST_START_MASK 0x1fff0000
2155/** Length of the colorburst */
2156# define TV_HBURST_LEN_SHIFT 0
2157# define TV_HBURST_LEN_MASK 0x0001fff
2158
2159#define TV_H_CTL_3 0x68038
2160/** End of hblank, measured in pixels minus one from start of hsync */
2161# define TV_HBLANK_END_SHIFT 16
2162# define TV_HBLANK_END_MASK 0x1fff0000
2163/** Start of hblank, measured in pixels minus one from start of hsync */
2164# define TV_HBLANK_START_SHIFT 0
2165# define TV_HBLANK_START_MASK 0x0001fff
2166
2167#define TV_V_CTL_1 0x6803c
2168/** XXX */
2169# define TV_NBR_END_SHIFT 16
2170# define TV_NBR_END_MASK 0x07ff0000
2171/** XXX */
2172# define TV_VI_END_F1_SHIFT 8
2173# define TV_VI_END_F1_MASK 0x00003f00
2174/** XXX */
2175# define TV_VI_END_F2_SHIFT 0
2176# define TV_VI_END_F2_MASK 0x0000003f
2177
2178#define TV_V_CTL_2 0x68040
2179/** Length of vsync, in half lines */
2180# define TV_VSYNC_LEN_MASK 0x07ff0000
2181# define TV_VSYNC_LEN_SHIFT 16
2182/** Offset of the start of vsync in field 1, measured in one less than the
2183 * number of half lines.
2184 */
2185# define TV_VSYNC_START_F1_MASK 0x00007f00
2186# define TV_VSYNC_START_F1_SHIFT 8
2187/**
2188 * Offset of the start of vsync in field 2, measured in one less than the
2189 * number of half lines.
2190 */
2191# define TV_VSYNC_START_F2_MASK 0x0000007f
2192# define TV_VSYNC_START_F2_SHIFT 0
2193
2194#define TV_V_CTL_3 0x68044
2195/** Enables generation of the equalization signal */
2196# define TV_EQUAL_ENA (1 << 31)
2197/** Length of vsync, in half lines */
2198# define TV_VEQ_LEN_MASK 0x007f0000
2199# define TV_VEQ_LEN_SHIFT 16
2200/** Offset of the start of equalization in field 1, measured in one less than
2201 * the number of half lines.
2202 */
2203# define TV_VEQ_START_F1_MASK 0x0007f00
2204# define TV_VEQ_START_F1_SHIFT 8
2205/**
2206 * Offset of the start of equalization in field 2, measured in one less than
2207 * the number of half lines.
2208 */
2209# define TV_VEQ_START_F2_MASK 0x000007f
2210# define TV_VEQ_START_F2_SHIFT 0
2211
2212#define TV_V_CTL_4 0x68048
2213/**
2214 * Offset to start of vertical colorburst, measured in one less than the
2215 * number of lines from vertical start.
2216 */
2217# define TV_VBURST_START_F1_MASK 0x003f0000
2218# define TV_VBURST_START_F1_SHIFT 16
2219/**
2220 * Offset to the end of vertical colorburst, measured in one less than the
2221 * number of lines from the start of NBR.
2222 */
2223# define TV_VBURST_END_F1_MASK 0x000000ff
2224# define TV_VBURST_END_F1_SHIFT 0
2225
2226#define TV_V_CTL_5 0x6804c
2227/**
2228 * Offset to start of vertical colorburst, measured in one less than the
2229 * number of lines from vertical start.
2230 */
2231# define TV_VBURST_START_F2_MASK 0x003f0000
2232# define TV_VBURST_START_F2_SHIFT 16
2233/**
2234 * Offset to the end of vertical colorburst, measured in one less than the
2235 * number of lines from the start of NBR.
2236 */
2237# define TV_VBURST_END_F2_MASK 0x000000ff
2238# define TV_VBURST_END_F2_SHIFT 0
2239
2240#define TV_V_CTL_6 0x68050
2241/**
2242 * Offset to start of vertical colorburst, measured in one less than the
2243 * number of lines from vertical start.
2244 */
2245# define TV_VBURST_START_F3_MASK 0x003f0000
2246# define TV_VBURST_START_F3_SHIFT 16
2247/**
2248 * Offset to the end of vertical colorburst, measured in one less than the
2249 * number of lines from the start of NBR.
2250 */
2251# define TV_VBURST_END_F3_MASK 0x000000ff
2252# define TV_VBURST_END_F3_SHIFT 0
2253
2254#define TV_V_CTL_7 0x68054
2255/**
2256 * Offset to start of vertical colorburst, measured in one less than the
2257 * number of lines from vertical start.
2258 */
2259# define TV_VBURST_START_F4_MASK 0x003f0000
2260# define TV_VBURST_START_F4_SHIFT 16
2261/**
2262 * Offset to the end of vertical colorburst, measured in one less than the
2263 * number of lines from the start of NBR.
2264 */
2265# define TV_VBURST_END_F4_MASK 0x000000ff
2266# define TV_VBURST_END_F4_SHIFT 0
2267
2268#define TV_SC_CTL_1 0x68060
2269/** Turns on the first subcarrier phase generation DDA */
2270# define TV_SC_DDA1_EN (1 << 31)
2271/** Turns on the first subcarrier phase generation DDA */
2272# define TV_SC_DDA2_EN (1 << 30)
2273/** Turns on the first subcarrier phase generation DDA */
2274# define TV_SC_DDA3_EN (1 << 29)
2275/** Sets the subcarrier DDA to reset frequency every other field */
2276# define TV_SC_RESET_EVERY_2 (0 << 24)
2277/** Sets the subcarrier DDA to reset frequency every fourth field */
2278# define TV_SC_RESET_EVERY_4 (1 << 24)
2279/** Sets the subcarrier DDA to reset frequency every eighth field */
2280# define TV_SC_RESET_EVERY_8 (2 << 24)
2281/** Sets the subcarrier DDA to never reset the frequency */
2282# define TV_SC_RESET_NEVER (3 << 24)
2283/** Sets the peak amplitude of the colorburst.*/
2284# define TV_BURST_LEVEL_MASK 0x00ff0000
2285# define TV_BURST_LEVEL_SHIFT 16
2286/** Sets the increment of the first subcarrier phase generation DDA */
2287# define TV_SCDDA1_INC_MASK 0x00000fff
2288# define TV_SCDDA1_INC_SHIFT 0
2289
2290#define TV_SC_CTL_2 0x68064
2291/** Sets the rollover for the second subcarrier phase generation DDA */
2292# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2293# define TV_SCDDA2_SIZE_SHIFT 16
2294/** Sets the increent of the second subcarrier phase generation DDA */
2295# define TV_SCDDA2_INC_MASK 0x00007fff
2296# define TV_SCDDA2_INC_SHIFT 0
2297
2298#define TV_SC_CTL_3 0x68068
2299/** Sets the rollover for the third subcarrier phase generation DDA */
2300# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2301# define TV_SCDDA3_SIZE_SHIFT 16
2302/** Sets the increent of the third subcarrier phase generation DDA */
2303# define TV_SCDDA3_INC_MASK 0x00007fff
2304# define TV_SCDDA3_INC_SHIFT 0
2305
2306#define TV_WIN_POS 0x68070
2307/** X coordinate of the display from the start of horizontal active */
2308# define TV_XPOS_MASK 0x1fff0000
2309# define TV_XPOS_SHIFT 16
2310/** Y coordinate of the display from the start of vertical active (NBR) */
2311# define TV_YPOS_MASK 0x00000fff
2312# define TV_YPOS_SHIFT 0
2313
2314#define TV_WIN_SIZE 0x68074
2315/** Horizontal size of the display window, measured in pixels*/
2316# define TV_XSIZE_MASK 0x1fff0000
2317# define TV_XSIZE_SHIFT 16
2318/**
2319 * Vertical size of the display window, measured in pixels.
2320 *
2321 * Must be even for interlaced modes.
2322 */
2323# define TV_YSIZE_MASK 0x00000fff
2324# define TV_YSIZE_SHIFT 0
2325
2326#define TV_FILTER_CTL_1 0x68080
2327/**
2328 * Enables automatic scaling calculation.
2329 *
2330 * If set, the rest of the registers are ignored, and the calculated values can
2331 * be read back from the register.
2332 */
2333# define TV_AUTO_SCALE (1 << 31)
2334/**
2335 * Disables the vertical filter.
2336 *
2337 * This is required on modes more than 1024 pixels wide */
2338# define TV_V_FILTER_BYPASS (1 << 29)
2339/** Enables adaptive vertical filtering */
2340# define TV_VADAPT (1 << 28)
2341# define TV_VADAPT_MODE_MASK (3 << 26)
2342/** Selects the least adaptive vertical filtering mode */
2343# define TV_VADAPT_MODE_LEAST (0 << 26)
2344/** Selects the moderately adaptive vertical filtering mode */
2345# define TV_VADAPT_MODE_MODERATE (1 << 26)
2346/** Selects the most adaptive vertical filtering mode */
2347# define TV_VADAPT_MODE_MOST (3 << 26)
2348/**
2349 * Sets the horizontal scaling factor.
2350 *
2351 * This should be the fractional part of the horizontal scaling factor divided
2352 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2353 *
2354 * (src width - 1) / ((oversample * dest width) - 1)
2355 */
2356# define TV_HSCALE_FRAC_MASK 0x00003fff
2357# define TV_HSCALE_FRAC_SHIFT 0
2358
2359#define TV_FILTER_CTL_2 0x68084
2360/**
2361 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2362 *
2363 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2364 */
2365# define TV_VSCALE_INT_MASK 0x00038000
2366# define TV_VSCALE_INT_SHIFT 15
2367/**
2368 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2369 *
2370 * \sa TV_VSCALE_INT_MASK
2371 */
2372# define TV_VSCALE_FRAC_MASK 0x00007fff
2373# define TV_VSCALE_FRAC_SHIFT 0
2374
2375#define TV_FILTER_CTL_3 0x68088
2376/**
2377 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2378 *
2379 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2380 *
2381 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2382 */
2383# define TV_VSCALE_IP_INT_MASK 0x00038000
2384# define TV_VSCALE_IP_INT_SHIFT 15
2385/**
2386 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2387 *
2388 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2389 *
2390 * \sa TV_VSCALE_IP_INT_MASK
2391 */
2392# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2393# define TV_VSCALE_IP_FRAC_SHIFT 0
2394
2395#define TV_CC_CONTROL 0x68090
2396# define TV_CC_ENABLE (1 << 31)
2397/**
2398 * Specifies which field to send the CC data in.
2399 *
2400 * CC data is usually sent in field 0.
2401 */
2402# define TV_CC_FID_MASK (1 << 27)
2403# define TV_CC_FID_SHIFT 27
2404/** Sets the horizontal position of the CC data. Usually 135. */
2405# define TV_CC_HOFF_MASK 0x03ff0000
2406# define TV_CC_HOFF_SHIFT 16
2407/** Sets the vertical position of the CC data. Usually 21 */
2408# define TV_CC_LINE_MASK 0x0000003f
2409# define TV_CC_LINE_SHIFT 0
2410
2411#define TV_CC_DATA 0x68094
2412# define TV_CC_RDY (1 << 31)
2413/** Second word of CC data to be transmitted. */
2414# define TV_CC_DATA_2_MASK 0x007f0000
2415# define TV_CC_DATA_2_SHIFT 16
2416/** First word of CC data to be transmitted. */
2417# define TV_CC_DATA_1_MASK 0x0000007f
2418# define TV_CC_DATA_1_SHIFT 0
2419
2420#define TV_H_LUMA_0 0x68100
2421#define TV_H_LUMA_59 0x681ec
2422#define TV_H_CHROMA_0 0x68200
2423#define TV_H_CHROMA_59 0x682ec
2424#define TV_V_LUMA_0 0x68300
2425#define TV_V_LUMA_42 0x683a8
2426#define TV_V_CHROMA_0 0x68400
2427#define TV_V_CHROMA_42 0x684a8
2428
Keith Packard040d87f2009-05-30 20:42:33 -07002429/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002430#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002431#define DP_B 0x64100
2432#define DP_C 0x64200
2433#define DP_D 0x64300
2434
2435#define DP_PORT_EN (1 << 31)
2436#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002437#define DP_PIPE_MASK (1 << 30)
2438
Keith Packard040d87f2009-05-30 20:42:33 -07002439/* Link training mode - select a suitable mode for each stage */
2440#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2441#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2442#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2443#define DP_LINK_TRAIN_OFF (3 << 28)
2444#define DP_LINK_TRAIN_MASK (3 << 28)
2445#define DP_LINK_TRAIN_SHIFT 28
2446
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002447/* CPT Link training mode */
2448#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2449#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2450#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2451#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2452#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2453#define DP_LINK_TRAIN_SHIFT_CPT 8
2454
Keith Packard040d87f2009-05-30 20:42:33 -07002455/* Signal voltages. These are mostly controlled by the other end */
2456#define DP_VOLTAGE_0_4 (0 << 25)
2457#define DP_VOLTAGE_0_6 (1 << 25)
2458#define DP_VOLTAGE_0_8 (2 << 25)
2459#define DP_VOLTAGE_1_2 (3 << 25)
2460#define DP_VOLTAGE_MASK (7 << 25)
2461#define DP_VOLTAGE_SHIFT 25
2462
2463/* Signal pre-emphasis levels, like voltages, the other end tells us what
2464 * they want
2465 */
2466#define DP_PRE_EMPHASIS_0 (0 << 22)
2467#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2468#define DP_PRE_EMPHASIS_6 (2 << 22)
2469#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2470#define DP_PRE_EMPHASIS_MASK (7 << 22)
2471#define DP_PRE_EMPHASIS_SHIFT 22
2472
2473/* How many wires to use. I guess 3 was too hard */
2474#define DP_PORT_WIDTH_1 (0 << 19)
2475#define DP_PORT_WIDTH_2 (1 << 19)
2476#define DP_PORT_WIDTH_4 (3 << 19)
2477#define DP_PORT_WIDTH_MASK (7 << 19)
2478
2479/* Mystic DPCD version 1.1 special mode */
2480#define DP_ENHANCED_FRAMING (1 << 18)
2481
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002482/* eDP */
2483#define DP_PLL_FREQ_270MHZ (0 << 16)
2484#define DP_PLL_FREQ_160MHZ (1 << 16)
2485#define DP_PLL_FREQ_MASK (3 << 16)
2486
Keith Packard040d87f2009-05-30 20:42:33 -07002487/** locked once port is enabled */
2488#define DP_PORT_REVERSAL (1 << 15)
2489
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002490/* eDP */
2491#define DP_PLL_ENABLE (1 << 14)
2492
Keith Packard040d87f2009-05-30 20:42:33 -07002493/** sends the clock on lane 15 of the PEG for debug */
2494#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2495
2496#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002497#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002498
2499/** limit RGB values to avoid confusing TVs */
2500#define DP_COLOR_RANGE_16_235 (1 << 8)
2501
2502/** Turn on the audio link */
2503#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2504
2505/** vs and hs sync polarity */
2506#define DP_SYNC_VS_HIGH (1 << 4)
2507#define DP_SYNC_HS_HIGH (1 << 3)
2508
2509/** A fantasy */
2510#define DP_DETECTED (1 << 2)
2511
2512/** The aux channel provides a way to talk to the
2513 * signal sink for DDC etc. Max packet size supported
2514 * is 20 bytes in each direction, hence the 5 fixed
2515 * data registers
2516 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002517#define DPA_AUX_CH_CTL 0x64010
2518#define DPA_AUX_CH_DATA1 0x64014
2519#define DPA_AUX_CH_DATA2 0x64018
2520#define DPA_AUX_CH_DATA3 0x6401c
2521#define DPA_AUX_CH_DATA4 0x64020
2522#define DPA_AUX_CH_DATA5 0x64024
2523
Keith Packard040d87f2009-05-30 20:42:33 -07002524#define DPB_AUX_CH_CTL 0x64110
2525#define DPB_AUX_CH_DATA1 0x64114
2526#define DPB_AUX_CH_DATA2 0x64118
2527#define DPB_AUX_CH_DATA3 0x6411c
2528#define DPB_AUX_CH_DATA4 0x64120
2529#define DPB_AUX_CH_DATA5 0x64124
2530
2531#define DPC_AUX_CH_CTL 0x64210
2532#define DPC_AUX_CH_DATA1 0x64214
2533#define DPC_AUX_CH_DATA2 0x64218
2534#define DPC_AUX_CH_DATA3 0x6421c
2535#define DPC_AUX_CH_DATA4 0x64220
2536#define DPC_AUX_CH_DATA5 0x64224
2537
2538#define DPD_AUX_CH_CTL 0x64310
2539#define DPD_AUX_CH_DATA1 0x64314
2540#define DPD_AUX_CH_DATA2 0x64318
2541#define DPD_AUX_CH_DATA3 0x6431c
2542#define DPD_AUX_CH_DATA4 0x64320
2543#define DPD_AUX_CH_DATA5 0x64324
2544
2545#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2546#define DP_AUX_CH_CTL_DONE (1 << 30)
2547#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2548#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2549#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2550#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2551#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2552#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2553#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2554#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2555#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2556#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2557#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2558#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2559#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2560#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2561#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2562#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2563#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2564#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2565#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2566
2567/*
2568 * Computing GMCH M and N values for the Display Port link
2569 *
2570 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2571 *
2572 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2573 *
2574 * The GMCH value is used internally
2575 *
2576 * bytes_per_pixel is the number of bytes coming out of the plane,
2577 * which is after the LUTs, so we want the bytes for our color format.
2578 * For our current usage, this is always 3, one byte for R, G and B.
2579 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002580#define _PIPEA_GMCH_DATA_M 0x70050
2581#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002582
2583/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2584#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2585#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2586
2587#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2588
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002589#define _PIPEA_GMCH_DATA_N 0x70054
2590#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002591#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2592
2593/*
2594 * Computing Link M and N values for the Display Port link
2595 *
2596 * Link M / N = pixel_clock / ls_clk
2597 *
2598 * (the DP spec calls pixel_clock the 'strm_clk')
2599 *
2600 * The Link value is transmitted in the Main Stream
2601 * Attributes and VB-ID.
2602 */
2603
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002604#define _PIPEA_DP_LINK_M 0x70060
2605#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002606#define PIPEA_DP_LINK_M_MASK (0xffffff)
2607
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002608#define _PIPEA_DP_LINK_N 0x70064
2609#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002610#define PIPEA_DP_LINK_N_MASK (0xffffff)
2611
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002612#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2613#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2614#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2615#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2616
Jesse Barnes585fb112008-07-29 11:54:06 -07002617/* Display & cursor control */
2618
2619/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002620#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03002621#define DSL_LINEMASK_GEN2 0x00000fff
2622#define DSL_LINEMASK_GEN3 0x00001fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002623#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002624#define PIPECONF_ENABLE (1<<31)
2625#define PIPECONF_DISABLE 0
2626#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002627#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002628#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002629#define PIPECONF_SINGLE_WIDE 0
2630#define PIPECONF_PIPE_UNLOCKED 0
2631#define PIPECONF_PIPE_LOCKED (1<<25)
2632#define PIPECONF_PALETTE 0
2633#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002634#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002635#define PIPECONF_INTERLACE_MASK (7 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002636/* Note that pre-gen3 does not support interlaced display directly. Panel
2637 * fitting must be disabled on pre-ilk for interlaced. */
2638#define PIPECONF_PROGRESSIVE (0 << 21)
2639#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2640#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2641#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2642#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2643/* Ironlake and later have a complete new set of values for interlaced. PFIT
2644 * means panel fitter required, PF means progressive fetch, DBL means power
2645 * saving pixel doubling. */
2646#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2647#define PIPECONF_INTERLACED_ILK (3 << 21)
2648#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2649#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002650#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002651#define PIPECONF_BPP_MASK (0x000000e0)
2652#define PIPECONF_BPP_8 (0<<5)
2653#define PIPECONF_BPP_10 (1<<5)
2654#define PIPECONF_BPP_6 (2<<5)
2655#define PIPECONF_BPP_12 (3<<5)
2656#define PIPECONF_DITHER_EN (1<<4)
2657#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2658#define PIPECONF_DITHER_TYPE_SP (0<<2)
2659#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2660#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2661#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002662#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002663#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002664#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002665#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2666#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2667#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002668#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002669#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2670#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2671#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2672#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002673#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002674#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2675#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2676#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2677#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2678#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2679#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002680#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002681#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002682#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2683#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002684#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2685#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2686#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002687#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002688#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2689#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2690#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2691#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2692#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2693#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2694#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2695#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2696#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2697#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2698#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002699#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002700#define PIPE_8BPC (0 << 5)
2701#define PIPE_10BPC (1 << 5)
2702#define PIPE_6BPC (2 << 5)
2703#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002704
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002705#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2706#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2707#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2708#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2709#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2710#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002711
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002712#define VLV_DPFLIPSTAT 0x70028
Jesse Barnes79831172012-06-20 10:53:12 -07002713#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002714#define PIPEB_HLINE_INT_EN (1<<28)
2715#define PIPEB_VBLANK_INT_EN (1<<27)
2716#define SPRITED_FLIPDONE_INT_EN (1<<26)
2717#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2718#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002719#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002720#define PIPEA_HLINE_INT_EN (1<<20)
2721#define PIPEA_VBLANK_INT_EN (1<<19)
2722#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2723#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2724#define PLANEA_FLIPDONE_INT_EN (1<<16)
2725
2726#define DPINVGTT 0x7002c /* VLV only */
2727#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2728#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2729#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2730#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2731#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2732#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2733#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2734#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2735#define DPINVGTT_EN_MASK 0xff0000
2736#define CURSORB_INVALID_GTT_STATUS (1<<7)
2737#define CURSORA_INVALID_GTT_STATUS (1<<6)
2738#define SPRITED_INVALID_GTT_STATUS (1<<5)
2739#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2740#define PLANEB_INVALID_GTT_STATUS (1<<3)
2741#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2742#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2743#define PLANEA_INVALID_GTT_STATUS (1<<0)
2744#define DPINVGTT_STATUS_MASK 0xff
2745
Jesse Barnes585fb112008-07-29 11:54:06 -07002746#define DSPARB 0x70030
2747#define DSPARB_CSTART_MASK (0x7f << 7)
2748#define DSPARB_CSTART_SHIFT 7
2749#define DSPARB_BSTART_MASK (0x7f)
2750#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002751#define DSPARB_BEND_SHIFT 9 /* on 855 */
2752#define DSPARB_AEND_SHIFT 0
2753
2754#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002755#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002756#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002757#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002758#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002759#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002760#define DSPFW_PLANEB_MASK (0x7f<<8)
2761#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002762#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002763#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002764#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002765#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002766#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002767#define DSPFW_HPLL_SR_EN (1<<31)
2768#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002769#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002770#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2771#define DSPFW_HPLL_CURSOR_SHIFT 16
2772#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2773#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002774
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002775/* drain latency register values*/
2776#define DRAIN_LATENCY_PRECISION_32 32
2777#define DRAIN_LATENCY_PRECISION_16 16
2778#define VLV_DDL1 0x70050
2779#define DDL_CURSORA_PRECISION_32 (1<<31)
2780#define DDL_CURSORA_PRECISION_16 (0<<31)
2781#define DDL_CURSORA_SHIFT 24
2782#define DDL_PLANEA_PRECISION_32 (1<<7)
2783#define DDL_PLANEA_PRECISION_16 (0<<7)
2784#define VLV_DDL2 0x70054
2785#define DDL_CURSORB_PRECISION_32 (1<<31)
2786#define DDL_CURSORB_PRECISION_16 (0<<31)
2787#define DDL_CURSORB_SHIFT 24
2788#define DDL_PLANEB_PRECISION_32 (1<<7)
2789#define DDL_PLANEB_PRECISION_16 (0<<7)
2790
Shaohua Li7662c8b2009-06-26 11:23:55 +08002791/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002792#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002793#define I915_FIFO_LINE_SIZE 64
2794#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002795
Jesse Barnesceb04242012-03-28 13:39:22 -07002796#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002797#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002798#define I965_FIFO_SIZE 512
2799#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002800#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002801#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002802#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002803
Jesse Barnesceb04242012-03-28 13:39:22 -07002804#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002805#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002806#define I915_MAX_WM 0x3f
2807
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002808#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2809#define PINEVIEW_FIFO_LINE_SIZE 64
2810#define PINEVIEW_MAX_WM 0x1ff
2811#define PINEVIEW_DFT_WM 0x3f
2812#define PINEVIEW_DFT_HPLLOFF_WM 0
2813#define PINEVIEW_GUARD_WM 10
2814#define PINEVIEW_CURSOR_FIFO 64
2815#define PINEVIEW_CURSOR_MAX_WM 0x3f
2816#define PINEVIEW_CURSOR_DFT_WM 0
2817#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002818
Jesse Barnesceb04242012-03-28 13:39:22 -07002819#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002820#define I965_CURSOR_FIFO 64
2821#define I965_CURSOR_MAX_WM 32
2822#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002823
2824/* define the Watermark register on Ironlake */
2825#define WM0_PIPEA_ILK 0x45100
2826#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2827#define WM0_PIPE_PLANE_SHIFT 16
2828#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2829#define WM0_PIPE_SPRITE_SHIFT 8
2830#define WM0_PIPE_CURSOR_MASK (0x1f)
2831
2832#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002833#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002834#define WM1_LP_ILK 0x45108
2835#define WM1_LP_SR_EN (1<<31)
2836#define WM1_LP_LATENCY_SHIFT 24
2837#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002838#define WM1_LP_FBC_MASK (0xf<<20)
2839#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002840#define WM1_LP_SR_MASK (0x1ff<<8)
2841#define WM1_LP_SR_SHIFT 8
2842#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002843#define WM2_LP_ILK 0x4510c
2844#define WM2_LP_EN (1<<31)
2845#define WM3_LP_ILK 0x45110
2846#define WM3_LP_EN (1<<31)
2847#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002848#define WM2S_LP_IVB 0x45124
2849#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002850#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002851
2852/* Memory latency timer register */
2853#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002854#define MLTR_WM1_SHIFT 0
2855#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002856/* the unit of memory self-refresh latency time is 0.5us */
2857#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002858#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2859#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2860#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002861
2862/* define the fifo size on Ironlake */
2863#define ILK_DISPLAY_FIFO 128
2864#define ILK_DISPLAY_MAXWM 64
2865#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002866#define ILK_CURSOR_FIFO 32
2867#define ILK_CURSOR_MAXWM 16
2868#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002869
2870#define ILK_DISPLAY_SR_FIFO 512
2871#define ILK_DISPLAY_MAX_SRWM 0x1ff
2872#define ILK_DISPLAY_DFT_SRWM 0x3f
2873#define ILK_CURSOR_SR_FIFO 64
2874#define ILK_CURSOR_MAX_SRWM 0x3f
2875#define ILK_CURSOR_DFT_SRWM 8
2876
2877#define ILK_FIFO_LINE_SIZE 64
2878
Yuanhan Liu13982612010-12-15 15:42:31 +08002879/* define the WM info on Sandybridge */
2880#define SNB_DISPLAY_FIFO 128
2881#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2882#define SNB_DISPLAY_DFTWM 8
2883#define SNB_CURSOR_FIFO 32
2884#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2885#define SNB_CURSOR_DFTWM 8
2886
2887#define SNB_DISPLAY_SR_FIFO 512
2888#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2889#define SNB_DISPLAY_DFT_SRWM 0x3f
2890#define SNB_CURSOR_SR_FIFO 64
2891#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2892#define SNB_CURSOR_DFT_SRWM 8
2893
2894#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2895
2896#define SNB_FIFO_LINE_SIZE 64
2897
2898
2899/* the address where we get all kinds of latency value */
2900#define SSKPD 0x5d10
2901#define SSKPD_WM_MASK 0x3f
2902#define SSKPD_WM0_SHIFT 0
2903#define SSKPD_WM1_SHIFT 8
2904#define SSKPD_WM2_SHIFT 16
2905#define SSKPD_WM3_SHIFT 24
2906
2907#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2908#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2909#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2910#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2911#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2912
Jesse Barnes585fb112008-07-29 11:54:06 -07002913/*
2914 * The two pipe frame counter registers are not synchronized, so
2915 * reading a stable value is somewhat tricky. The following code
2916 * should work:
2917 *
2918 * do {
2919 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2920 * PIPE_FRAME_HIGH_SHIFT;
2921 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2922 * PIPE_FRAME_LOW_SHIFT);
2923 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2924 * PIPE_FRAME_HIGH_SHIFT);
2925 * } while (high1 != high2);
2926 * frame = (high1 << 8) | low1;
2927 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002928#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002929#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2930#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002931#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002932#define PIPE_FRAME_LOW_MASK 0xff000000
2933#define PIPE_FRAME_LOW_SHIFT 24
2934#define PIPE_PIXEL_MASK 0x00ffffff
2935#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002936/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002937#define _PIPEA_FRMCOUNT_GM45 0x70040
2938#define _PIPEA_FLIPCOUNT_GM45 0x70044
2939#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002940
2941/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002942#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04002943/* Old style CUR*CNTR flags (desktop 8xx) */
2944#define CURSOR_ENABLE 0x80000000
2945#define CURSOR_GAMMA_ENABLE 0x40000000
2946#define CURSOR_STRIDE_MASK 0x30000000
2947#define CURSOR_FORMAT_SHIFT 24
2948#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2949#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2950#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2951#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2952#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2953#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2954/* New style CUR*CNTR flags */
2955#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002956#define CURSOR_MODE_DISABLE 0x00
2957#define CURSOR_MODE_64_32B_AX 0x07
2958#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002959#define MCURSOR_PIPE_SELECT (1 << 28)
2960#define MCURSOR_PIPE_A 0x00
2961#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002962#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002963#define _CURABASE 0x70084
2964#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002965#define CURSOR_POS_MASK 0x007FF
2966#define CURSOR_POS_SIGN 0x8000
2967#define CURSOR_X_SHIFT 0
2968#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002969#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002970#define _CURBCNTR 0x700c0
2971#define _CURBBASE 0x700c4
2972#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002973
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002974#define _CURBCNTR_IVB 0x71080
2975#define _CURBBASE_IVB 0x71084
2976#define _CURBPOS_IVB 0x71088
2977
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002978#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2979#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2980#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002981
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002982#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2983#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2984#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2985
Jesse Barnes585fb112008-07-29 11:54:06 -07002986/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002987#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002988#define DISPLAY_PLANE_ENABLE (1<<31)
2989#define DISPLAY_PLANE_DISABLE 0
2990#define DISPPLANE_GAMMA_ENABLE (1<<30)
2991#define DISPPLANE_GAMMA_DISABLE 0
2992#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2993#define DISPPLANE_8BPP (0x2<<26)
2994#define DISPPLANE_15_16BPP (0x4<<26)
2995#define DISPPLANE_16BPP (0x5<<26)
2996#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2997#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002998#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002999#define DISPPLANE_STEREO_ENABLE (1<<25)
3000#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003001#define DISPPLANE_SEL_PIPE_SHIFT 24
3002#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003003#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003004#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003005#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3006#define DISPPLANE_SRC_KEY_DISABLE 0
3007#define DISPPLANE_LINE_DOUBLE (1<<20)
3008#define DISPPLANE_NO_LINE_DOUBLE 0
3009#define DISPPLANE_STEREO_POLARITY_FIRST 0
3010#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003011#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003012#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003013#define _DSPAADDR 0x70184
3014#define _DSPASTRIDE 0x70188
3015#define _DSPAPOS 0x7018C /* reserved */
3016#define _DSPASIZE 0x70190
3017#define _DSPASURF 0x7019C /* 965+ only */
3018#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003019
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003020#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3021#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3022#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3023#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3024#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3025#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3026#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003027#define DSPLINOFF(plane) DSPADDR(plane)
Chris Wilson5eddb702010-09-11 13:48:45 +01003028
Armin Reese446f2542012-03-30 16:20:16 -07003029/* Display/Sprite base address macros */
3030#define DISP_BASEADDR_MASK (0xfffff000)
3031#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3032#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3033#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003034 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003035
Jesse Barnes585fb112008-07-29 11:54:06 -07003036/* VBIOS flags */
3037#define SWF00 0x71410
3038#define SWF01 0x71414
3039#define SWF02 0x71418
3040#define SWF03 0x7141c
3041#define SWF04 0x71420
3042#define SWF05 0x71424
3043#define SWF06 0x71428
3044#define SWF10 0x70410
3045#define SWF11 0x70414
3046#define SWF14 0x71420
3047#define SWF30 0x72414
3048#define SWF31 0x72418
3049#define SWF32 0x7241c
3050
3051/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003052#define _PIPEBDSL 0x71000
3053#define _PIPEBCONF 0x71008
3054#define _PIPEBSTAT 0x71024
3055#define _PIPEBFRAMEHIGH 0x71040
3056#define _PIPEBFRAMEPIXEL 0x71044
3057#define _PIPEB_FRMCOUNT_GM45 0x71040
3058#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003059
Jesse Barnes585fb112008-07-29 11:54:06 -07003060
3061/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003062#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07003063#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3064#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3065#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3066#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003067#define _DSPBADDR 0x71184
3068#define _DSPBSTRIDE 0x71188
3069#define _DSPBPOS 0x7118C
3070#define _DSPBSIZE 0x71190
3071#define _DSPBSURF 0x7119C
3072#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07003073
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003074/* Sprite A control */
3075#define _DVSACNTR 0x72180
3076#define DVS_ENABLE (1<<31)
3077#define DVS_GAMMA_ENABLE (1<<30)
3078#define DVS_PIXFORMAT_MASK (3<<25)
3079#define DVS_FORMAT_YUV422 (0<<25)
3080#define DVS_FORMAT_RGBX101010 (1<<25)
3081#define DVS_FORMAT_RGBX888 (2<<25)
3082#define DVS_FORMAT_RGBX161616 (3<<25)
3083#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003084#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003085#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3086#define DVS_YUV_ORDER_YUYV (0<<16)
3087#define DVS_YUV_ORDER_UYVY (1<<16)
3088#define DVS_YUV_ORDER_YVYU (2<<16)
3089#define DVS_YUV_ORDER_VYUY (3<<16)
3090#define DVS_DEST_KEY (1<<2)
3091#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3092#define DVS_TILED (1<<10)
3093#define _DVSALINOFF 0x72184
3094#define _DVSASTRIDE 0x72188
3095#define _DVSAPOS 0x7218c
3096#define _DVSASIZE 0x72190
3097#define _DVSAKEYVAL 0x72194
3098#define _DVSAKEYMSK 0x72198
3099#define _DVSASURF 0x7219c
3100#define _DVSAKEYMAXVAL 0x721a0
3101#define _DVSATILEOFF 0x721a4
3102#define _DVSASURFLIVE 0x721ac
3103#define _DVSASCALE 0x72204
3104#define DVS_SCALE_ENABLE (1<<31)
3105#define DVS_FILTER_MASK (3<<29)
3106#define DVS_FILTER_MEDIUM (0<<29)
3107#define DVS_FILTER_ENHANCING (1<<29)
3108#define DVS_FILTER_SOFTENING (2<<29)
3109#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3110#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3111#define _DVSAGAMC 0x72300
3112
3113#define _DVSBCNTR 0x73180
3114#define _DVSBLINOFF 0x73184
3115#define _DVSBSTRIDE 0x73188
3116#define _DVSBPOS 0x7318c
3117#define _DVSBSIZE 0x73190
3118#define _DVSBKEYVAL 0x73194
3119#define _DVSBKEYMSK 0x73198
3120#define _DVSBSURF 0x7319c
3121#define _DVSBKEYMAXVAL 0x731a0
3122#define _DVSBTILEOFF 0x731a4
3123#define _DVSBSURFLIVE 0x731ac
3124#define _DVSBSCALE 0x73204
3125#define _DVSBGAMC 0x73300
3126
3127#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3128#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3129#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3130#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3131#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003132#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003133#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3134#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3135#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003136#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3137#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003138
3139#define _SPRA_CTL 0x70280
3140#define SPRITE_ENABLE (1<<31)
3141#define SPRITE_GAMMA_ENABLE (1<<30)
3142#define SPRITE_PIXFORMAT_MASK (7<<25)
3143#define SPRITE_FORMAT_YUV422 (0<<25)
3144#define SPRITE_FORMAT_RGBX101010 (1<<25)
3145#define SPRITE_FORMAT_RGBX888 (2<<25)
3146#define SPRITE_FORMAT_RGBX161616 (3<<25)
3147#define SPRITE_FORMAT_YUV444 (4<<25)
3148#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3149#define SPRITE_CSC_ENABLE (1<<24)
3150#define SPRITE_SOURCE_KEY (1<<22)
3151#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3152#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3153#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3154#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3155#define SPRITE_YUV_ORDER_YUYV (0<<16)
3156#define SPRITE_YUV_ORDER_UYVY (1<<16)
3157#define SPRITE_YUV_ORDER_YVYU (2<<16)
3158#define SPRITE_YUV_ORDER_VYUY (3<<16)
3159#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3160#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3161#define SPRITE_TILED (1<<10)
3162#define SPRITE_DEST_KEY (1<<2)
3163#define _SPRA_LINOFF 0x70284
3164#define _SPRA_STRIDE 0x70288
3165#define _SPRA_POS 0x7028c
3166#define _SPRA_SIZE 0x70290
3167#define _SPRA_KEYVAL 0x70294
3168#define _SPRA_KEYMSK 0x70298
3169#define _SPRA_SURF 0x7029c
3170#define _SPRA_KEYMAX 0x702a0
3171#define _SPRA_TILEOFF 0x702a4
3172#define _SPRA_SCALE 0x70304
3173#define SPRITE_SCALE_ENABLE (1<<31)
3174#define SPRITE_FILTER_MASK (3<<29)
3175#define SPRITE_FILTER_MEDIUM (0<<29)
3176#define SPRITE_FILTER_ENHANCING (1<<29)
3177#define SPRITE_FILTER_SOFTENING (2<<29)
3178#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3179#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3180#define _SPRA_GAMC 0x70400
3181
3182#define _SPRB_CTL 0x71280
3183#define _SPRB_LINOFF 0x71284
3184#define _SPRB_STRIDE 0x71288
3185#define _SPRB_POS 0x7128c
3186#define _SPRB_SIZE 0x71290
3187#define _SPRB_KEYVAL 0x71294
3188#define _SPRB_KEYMSK 0x71298
3189#define _SPRB_SURF 0x7129c
3190#define _SPRB_KEYMAX 0x712a0
3191#define _SPRB_TILEOFF 0x712a4
3192#define _SPRB_SCALE 0x71304
3193#define _SPRB_GAMC 0x71400
3194
3195#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3196#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3197#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3198#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3199#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3200#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3201#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3202#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3203#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3204#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3205#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3206#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3207
Jesse Barnes585fb112008-07-29 11:54:06 -07003208/* VBIOS regs */
3209#define VGACNTRL 0x71400
3210# define VGA_DISP_DISABLE (1 << 31)
3211# define VGA_2X_MODE (1 << 30)
3212# define VGA_PIPE_B_SELECT (1 << 29)
3213
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003214/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003215
3216#define CPU_VGACNTRL 0x41000
3217
3218#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3219#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3220#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3221#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3222#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3223#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3224#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3225#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3226#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3227
3228/* refresh rate hardware control */
3229#define RR_HW_CTL 0x45300
3230#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3231#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3232
3233#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003234#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003235#define FDI_PLL_BIOS_1 0x46004
3236#define FDI_PLL_BIOS_2 0x46008
3237#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3238#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3239#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3240
Eric Anholt8956c8b2010-03-18 13:21:14 -07003241#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08003242# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3243# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07003244# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3245# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3246
3247#define PCH_3DCGDIS0 0x46020
3248# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3249# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3250
Eric Anholt06f37752010-12-14 10:06:46 -08003251#define PCH_3DCGDIS1 0x46024
3252# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3253
Zhenyu Wangb9055052009-06-05 15:38:38 +08003254#define FDI_PLL_FREQ_CTL 0x46030
3255#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3256#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3257#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3258
3259
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003260#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003261#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3262#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003263#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003264#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003265#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003266
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003267#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003268#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003269#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003270#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003271
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003272#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003273#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003274#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003275#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003276
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003277#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003278#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003279#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003280#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003281
3282/* PIPEB timing regs are same start from 0x61000 */
3283
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003284#define _PIPEB_DATA_M1 0x61030
3285#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003286
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003287#define _PIPEB_DATA_M2 0x61038
3288#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003289
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003290#define _PIPEB_LINK_M1 0x61040
3291#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003292
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003293#define _PIPEB_LINK_M2 0x61048
3294#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003295
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003296#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3297#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3298#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3299#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3300#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3301#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3302#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3303#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003304
3305/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003306/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3307#define _PFA_CTL_1 0x68080
3308#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003309#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003310#define PF_FILTER_MASK (3<<23)
3311#define PF_FILTER_PROGRAMMED (0<<23)
3312#define PF_FILTER_MED_3x3 (1<<23)
3313#define PF_FILTER_EDGE_ENHANCE (2<<23)
3314#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003315#define _PFA_WIN_SZ 0x68074
3316#define _PFB_WIN_SZ 0x68874
3317#define _PFA_WIN_POS 0x68070
3318#define _PFB_WIN_POS 0x68870
3319#define _PFA_VSCALE 0x68084
3320#define _PFB_VSCALE 0x68884
3321#define _PFA_HSCALE 0x68090
3322#define _PFB_HSCALE 0x68890
3323
3324#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3325#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3326#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3327#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3328#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003329
3330/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003331#define _LGC_PALETTE_A 0x4a000
3332#define _LGC_PALETTE_B 0x4a800
3333#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003334
3335/* interrupts */
3336#define DE_MASTER_IRQ_CONTROL (1 << 31)
3337#define DE_SPRITEB_FLIP_DONE (1 << 29)
3338#define DE_SPRITEA_FLIP_DONE (1 << 28)
3339#define DE_PLANEB_FLIP_DONE (1 << 27)
3340#define DE_PLANEA_FLIP_DONE (1 << 26)
3341#define DE_PCU_EVENT (1 << 25)
3342#define DE_GTT_FAULT (1 << 24)
3343#define DE_POISON (1 << 23)
3344#define DE_PERFORM_COUNTER (1 << 22)
3345#define DE_PCH_EVENT (1 << 21)
3346#define DE_AUX_CHANNEL_A (1 << 20)
3347#define DE_DP_A_HOTPLUG (1 << 19)
3348#define DE_GSE (1 << 18)
3349#define DE_PIPEB_VBLANK (1 << 15)
3350#define DE_PIPEB_EVEN_FIELD (1 << 14)
3351#define DE_PIPEB_ODD_FIELD (1 << 13)
3352#define DE_PIPEB_LINE_COMPARE (1 << 12)
3353#define DE_PIPEB_VSYNC (1 << 11)
3354#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3355#define DE_PIPEA_VBLANK (1 << 7)
3356#define DE_PIPEA_EVEN_FIELD (1 << 6)
3357#define DE_PIPEA_ODD_FIELD (1 << 5)
3358#define DE_PIPEA_LINE_COMPARE (1 << 4)
3359#define DE_PIPEA_VSYNC (1 << 3)
3360#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3361
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003362/* More Ivybridge lolz */
3363#define DE_ERR_DEBUG_IVB (1<<30)
3364#define DE_GSE_IVB (1<<29)
3365#define DE_PCH_EVENT_IVB (1<<28)
3366#define DE_DP_A_HOTPLUG_IVB (1<<27)
3367#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003368#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3369#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3370#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003371#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003372#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003373#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003374#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3375#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003376#define DE_PIPEA_VBLANK_IVB (1<<0)
3377
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003378#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3379#define MASTER_INTERRUPT_ENABLE (1<<31)
3380
Zhenyu Wangb9055052009-06-05 15:38:38 +08003381#define DEISR 0x44000
3382#define DEIMR 0x44004
3383#define DEIIR 0x44008
3384#define DEIER 0x4400c
3385
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003386/* GT interrupt.
3387 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3388 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003389#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3390#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003391#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003392#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3393#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003394#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003395#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3396#define GT_PIPE_NOTIFY (1 << 4)
3397#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3398#define GT_SYNC_STATUS (1 << 2)
3399#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003400
3401#define GTISR 0x44010
3402#define GTIMR 0x44014
3403#define GTIIR 0x44018
3404#define GTIER 0x4401c
3405
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003406#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003407/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3408#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003409#define ILK_DPARB_GATE (1<<22)
3410#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003411#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3412#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3413#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3414#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3415#define ILK_HDCP_DISABLE (1<<25)
3416#define ILK_eDP_A_DISABLE (1<<24)
3417#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003418#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07003419#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003420#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08003421#define ILK_DPFD_CLK_GATE (1<<7)
3422
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003423/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3424#define ILK_CLK_FBC (1<<7)
3425#define ILK_DPFC_DIS1 (1<<8)
3426#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003427
Eric Anholt116ac8d2011-12-21 10:31:09 -08003428#define IVB_CHICKEN3 0x4200c
3429# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3430# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3431
Zhenyu Wang553bd142009-09-02 10:57:52 +08003432#define DISP_ARB_CTL 0x45000
3433#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003434#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003435
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003436/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003437#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3438# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3439
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003440#define GEN7_L3CNTLREG1 0xB01C
3441#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3442
3443#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3444#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3445
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003446/* WaCatErrorRejectionIssue */
3447#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3448#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3449
Zhenyu Wangb9055052009-06-05 15:38:38 +08003450/* PCH */
3451
Adam Jackson23e81d62012-06-06 15:45:44 -04003452/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003453#define SDE_AUDIO_POWER_D (1 << 27)
3454#define SDE_AUDIO_POWER_C (1 << 26)
3455#define SDE_AUDIO_POWER_B (1 << 25)
3456#define SDE_AUDIO_POWER_SHIFT (25)
3457#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3458#define SDE_GMBUS (1 << 24)
3459#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3460#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3461#define SDE_AUDIO_HDCP_MASK (3 << 22)
3462#define SDE_AUDIO_TRANSB (1 << 21)
3463#define SDE_AUDIO_TRANSA (1 << 20)
3464#define SDE_AUDIO_TRANS_MASK (3 << 20)
3465#define SDE_POISON (1 << 19)
3466/* 18 reserved */
3467#define SDE_FDI_RXB (1 << 17)
3468#define SDE_FDI_RXA (1 << 16)
3469#define SDE_FDI_MASK (3 << 16)
3470#define SDE_AUXD (1 << 15)
3471#define SDE_AUXC (1 << 14)
3472#define SDE_AUXB (1 << 13)
3473#define SDE_AUX_MASK (7 << 13)
3474/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003475#define SDE_CRT_HOTPLUG (1 << 11)
3476#define SDE_PORTD_HOTPLUG (1 << 10)
3477#define SDE_PORTC_HOTPLUG (1 << 9)
3478#define SDE_PORTB_HOTPLUG (1 << 8)
3479#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003480#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003481#define SDE_TRANSB_CRC_DONE (1 << 5)
3482#define SDE_TRANSB_CRC_ERR (1 << 4)
3483#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3484#define SDE_TRANSA_CRC_DONE (1 << 2)
3485#define SDE_TRANSA_CRC_ERR (1 << 1)
3486#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3487#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003488
3489/* south display engine interrupt: CPT/PPT */
3490#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3491#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3492#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3493#define SDE_AUDIO_POWER_SHIFT_CPT 29
3494#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3495#define SDE_AUXD_CPT (1 << 27)
3496#define SDE_AUXC_CPT (1 << 26)
3497#define SDE_AUXB_CPT (1 << 25)
3498#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3500#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3501#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003502#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003503#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3504 SDE_PORTD_HOTPLUG_CPT | \
3505 SDE_PORTC_HOTPLUG_CPT | \
3506 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003507#define SDE_GMBUS_CPT (1 << 17)
3508#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3509#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3510#define SDE_FDI_RXC_CPT (1 << 8)
3511#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3512#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3513#define SDE_FDI_RXB_CPT (1 << 4)
3514#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3515#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3516#define SDE_FDI_RXA_CPT (1 << 0)
3517#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3518 SDE_AUDIO_CP_REQ_B_CPT | \
3519 SDE_AUDIO_CP_REQ_A_CPT)
3520#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3521 SDE_AUDIO_CP_CHG_B_CPT | \
3522 SDE_AUDIO_CP_CHG_A_CPT)
3523#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3524 SDE_FDI_RXB_CPT | \
3525 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003526
3527#define SDEISR 0xc4000
3528#define SDEIMR 0xc4004
3529#define SDEIIR 0xc4008
3530#define SDEIER 0xc400c
3531
3532/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003533#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003534#define PORTD_HOTPLUG_ENABLE (1 << 20)
3535#define PORTD_PULSE_DURATION_2ms (0)
3536#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3537#define PORTD_PULSE_DURATION_6ms (2 << 18)
3538#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003539#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003540#define PORTD_HOTPLUG_NO_DETECT (0)
3541#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3542#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3543#define PORTC_HOTPLUG_ENABLE (1 << 12)
3544#define PORTC_PULSE_DURATION_2ms (0)
3545#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3546#define PORTC_PULSE_DURATION_6ms (2 << 10)
3547#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003548#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003549#define PORTC_HOTPLUG_NO_DETECT (0)
3550#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3551#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3552#define PORTB_HOTPLUG_ENABLE (1 << 4)
3553#define PORTB_PULSE_DURATION_2ms (0)
3554#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3555#define PORTB_PULSE_DURATION_6ms (2 << 2)
3556#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003557#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003558#define PORTB_HOTPLUG_NO_DETECT (0)
3559#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3560#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3561
3562#define PCH_GPIOA 0xc5010
3563#define PCH_GPIOB 0xc5014
3564#define PCH_GPIOC 0xc5018
3565#define PCH_GPIOD 0xc501c
3566#define PCH_GPIOE 0xc5020
3567#define PCH_GPIOF 0xc5024
3568
Eric Anholtf0217c42009-12-01 11:56:30 -08003569#define PCH_GMBUS0 0xc5100
3570#define PCH_GMBUS1 0xc5104
3571#define PCH_GMBUS2 0xc5108
3572#define PCH_GMBUS3 0xc510c
3573#define PCH_GMBUS4 0xc5110
3574#define PCH_GMBUS5 0xc5120
3575
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003576#define _PCH_DPLL_A 0xc6014
3577#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003578#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003579
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003580#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003581#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003582#define _PCH_FPA1 0xc6044
3583#define _PCH_FPB0 0xc6048
3584#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003585#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3586#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003587
3588#define PCH_DPLL_TEST 0xc606c
3589
3590#define PCH_DREF_CONTROL 0xC6200
3591#define DREF_CONTROL_MASK 0x7fc3
3592#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3593#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3594#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3595#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3596#define DREF_SSC_SOURCE_DISABLE (0<<11)
3597#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003598#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003599#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3600#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3601#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003602#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003603#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3604#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003605#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003606#define DREF_SSC4_DOWNSPREAD (0<<6)
3607#define DREF_SSC4_CENTERSPREAD (1<<6)
3608#define DREF_SSC1_DISABLE (0<<1)
3609#define DREF_SSC1_ENABLE (1<<1)
3610#define DREF_SSC4_DISABLE (0)
3611#define DREF_SSC4_ENABLE (1)
3612
3613#define PCH_RAWCLK_FREQ 0xc6204
3614#define FDL_TP1_TIMER_SHIFT 12
3615#define FDL_TP1_TIMER_MASK (3<<12)
3616#define FDL_TP2_TIMER_SHIFT 10
3617#define FDL_TP2_TIMER_MASK (3<<10)
3618#define RAWCLK_FREQ_MASK 0x3ff
3619
3620#define PCH_DPLL_TMR_CFG 0xc6208
3621
3622#define PCH_SSC4_PARMS 0xc6210
3623#define PCH_SSC4_AUX_PARMS 0xc6214
3624
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003625#define PCH_DPLL_SEL 0xc7000
3626#define TRANSA_DPLL_ENABLE (1<<3)
3627#define TRANSA_DPLLB_SEL (1<<0)
3628#define TRANSA_DPLLA_SEL 0
3629#define TRANSB_DPLL_ENABLE (1<<7)
3630#define TRANSB_DPLLB_SEL (1<<4)
3631#define TRANSB_DPLLA_SEL (0)
3632#define TRANSC_DPLL_ENABLE (1<<11)
3633#define TRANSC_DPLLB_SEL (1<<8)
3634#define TRANSC_DPLLA_SEL (0)
3635
Zhenyu Wangb9055052009-06-05 15:38:38 +08003636/* transcoder */
3637
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003638#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003639#define TRANS_HTOTAL_SHIFT 16
3640#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003641#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003642#define TRANS_HBLANK_END_SHIFT 16
3643#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003644#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003645#define TRANS_HSYNC_END_SHIFT 16
3646#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003647#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003648#define TRANS_VTOTAL_SHIFT 16
3649#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003650#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003651#define TRANS_VBLANK_END_SHIFT 16
3652#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003653#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003654#define TRANS_VSYNC_END_SHIFT 16
3655#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003656#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003657
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003658#define _TRANSA_DATA_M1 0xe0030
3659#define _TRANSA_DATA_N1 0xe0034
3660#define _TRANSA_DATA_M2 0xe0038
3661#define _TRANSA_DATA_N2 0xe003c
3662#define _TRANSA_DP_LINK_M1 0xe0040
3663#define _TRANSA_DP_LINK_N1 0xe0044
3664#define _TRANSA_DP_LINK_M2 0xe0048
3665#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003666
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003667/* Per-transcoder DIP controls */
3668
3669#define _VIDEO_DIP_CTL_A 0xe0200
3670#define _VIDEO_DIP_DATA_A 0xe0208
3671#define _VIDEO_DIP_GCP_A 0xe0210
3672
3673#define _VIDEO_DIP_CTL_B 0xe1200
3674#define _VIDEO_DIP_DATA_B 0xe1208
3675#define _VIDEO_DIP_GCP_B 0xe1210
3676
3677#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3678#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3679#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3680
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003681#define VLV_VIDEO_DIP_CTL_A 0x60220
3682#define VLV_VIDEO_DIP_DATA_A 0x60208
3683#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3684
3685#define VLV_VIDEO_DIP_CTL_B 0x61170
3686#define VLV_VIDEO_DIP_DATA_B 0x61174
3687#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3688
3689#define VLV_TVIDEO_DIP_CTL(pipe) \
3690 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3691#define VLV_TVIDEO_DIP_DATA(pipe) \
3692 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3693#define VLV_TVIDEO_DIP_GCP(pipe) \
3694 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3695
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003696/* Haswell DIP controls */
3697#define HSW_VIDEO_DIP_CTL_A 0x60200
3698#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3699#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3700#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3701#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3702#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3703#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3704#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3705#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3706#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3707#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3708#define HSW_VIDEO_DIP_GCP_A 0x60210
3709
3710#define HSW_VIDEO_DIP_CTL_B 0x61200
3711#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3712#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3713#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3714#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3715#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3716#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3717#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3718#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3719#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3720#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3721#define HSW_VIDEO_DIP_GCP_B 0x61210
3722
3723#define HSW_TVIDEO_DIP_CTL(pipe) \
3724 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3725#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3726 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3727#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3728 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3729#define HSW_TVIDEO_DIP_GCP(pipe) \
3730 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3731
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003732#define _TRANS_HTOTAL_B 0xe1000
3733#define _TRANS_HBLANK_B 0xe1004
3734#define _TRANS_HSYNC_B 0xe1008
3735#define _TRANS_VTOTAL_B 0xe100c
3736#define _TRANS_VBLANK_B 0xe1010
3737#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003738#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003739
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003740#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3741#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3742#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3743#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3744#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3745#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003746#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3747 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003748
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003749#define _TRANSB_DATA_M1 0xe1030
3750#define _TRANSB_DATA_N1 0xe1034
3751#define _TRANSB_DATA_M2 0xe1038
3752#define _TRANSB_DATA_N2 0xe103c
3753#define _TRANSB_DP_LINK_M1 0xe1040
3754#define _TRANSB_DP_LINK_N1 0xe1044
3755#define _TRANSB_DP_LINK_M2 0xe1048
3756#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003757
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003758#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3759#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3760#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3761#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3762#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3763#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3764#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3765#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3766
3767#define _TRANSACONF 0xf0008
3768#define _TRANSBCONF 0xf1008
3769#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003770#define TRANS_DISABLE (0<<31)
3771#define TRANS_ENABLE (1<<31)
3772#define TRANS_STATE_MASK (1<<30)
3773#define TRANS_STATE_DISABLE (0<<30)
3774#define TRANS_STATE_ENABLE (1<<30)
3775#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3776#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3777#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3778#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3779#define TRANS_DP_AUDIO_ONLY (1<<26)
3780#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003781#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003782#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003783#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003784#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003785#define TRANS_8BPC (0<<5)
3786#define TRANS_10BPC (1<<5)
3787#define TRANS_6BPC (2<<5)
3788#define TRANS_12BPC (3<<5)
3789
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003790#define _TRANSA_CHICKEN2 0xf0064
3791#define _TRANSB_CHICKEN2 0xf1064
3792#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3793#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3794
Jesse Barnes291427f2011-07-29 12:42:37 -07003795#define SOUTH_CHICKEN1 0xc2000
3796#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3797#define FDIA_PHASE_SYNC_SHIFT_EN 18
3798#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3799#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003800#define SOUTH_CHICKEN2 0xc2004
3801#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3802
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003803#define _FDI_RXA_CHICKEN 0xc200c
3804#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003805#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3806#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003807#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003808
Jesse Barnes382b0932010-10-07 16:01:25 -07003809#define SOUTH_DSPCLK_GATE_D 0xc2020
3810#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3811
Zhenyu Wangb9055052009-06-05 15:38:38 +08003812/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003813#define _FDI_TXA_CTL 0x60100
3814#define _FDI_TXB_CTL 0x61100
3815#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003816#define FDI_TX_DISABLE (0<<31)
3817#define FDI_TX_ENABLE (1<<31)
3818#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3819#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3820#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3821#define FDI_LINK_TRAIN_NONE (3<<28)
3822#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3823#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3824#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3825#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3826#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3827#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3828#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3829#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3831 SNB has different settings. */
3832/* SNB A-stepping */
3833#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3834#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3835#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3836#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3837/* SNB B-stepping */
3838#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3839#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3840#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3841#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3842#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003843#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3844#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3845#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3846#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3847#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003848/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003849#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003850
3851/* Ivybridge has different bits for lolz */
3852#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3853#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3854#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3855#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3856
Zhenyu Wangb9055052009-06-05 15:38:38 +08003857/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003858#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003859#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003860#define FDI_SCRAMBLING_ENABLE (0<<7)
3861#define FDI_SCRAMBLING_DISABLE (1<<7)
3862
3863/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003864#define _FDI_RXA_CTL 0xf000c
3865#define _FDI_RXB_CTL 0xf100c
3866#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003867#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003868/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003869#define FDI_FS_ERRC_ENABLE (1<<27)
3870#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003871#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3872#define FDI_8BPC (0<<16)
3873#define FDI_10BPC (1<<16)
3874#define FDI_6BPC (2<<16)
3875#define FDI_12BPC (3<<16)
3876#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3877#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3878#define FDI_RX_PLL_ENABLE (1<<13)
3879#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3880#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3881#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3882#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3883#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003884#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885/* CPT */
3886#define FDI_AUTO_TRAINING (1<<10)
3887#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3888#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3889#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3890#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3891#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003892/* LPT */
3893#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3894#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003895
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003896#define _FDI_RXA_MISC 0xf0010
3897#define _FDI_RXB_MISC 0xf1010
3898#define _FDI_RXA_TUSIZE1 0xf0030
3899#define _FDI_RXA_TUSIZE2 0xf0038
3900#define _FDI_RXB_TUSIZE1 0xf1030
3901#define _FDI_RXB_TUSIZE2 0xf1038
Eugeni Dodonov4acf5182012-07-04 20:15:16 -03003902#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3903#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3904#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003905#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3906#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3907#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003908
3909/* FDI_RX interrupt register format */
3910#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3911#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3912#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3913#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3914#define FDI_RX_FS_CODE_ERR (1<<6)
3915#define FDI_RX_FE_CODE_ERR (1<<5)
3916#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3917#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3918#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3919#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3920#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3921
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003922#define _FDI_RXA_IIR 0xf0014
3923#define _FDI_RXA_IMR 0xf0018
3924#define _FDI_RXB_IIR 0xf1014
3925#define _FDI_RXB_IMR 0xf1018
3926#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3927#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003928
3929#define FDI_PLL_CTL_1 0xfe000
3930#define FDI_PLL_CTL_2 0xfe004
3931
Zhenyu Wangb9055052009-06-05 15:38:38 +08003932/* or SDVOB */
3933#define HDMIB 0xe1140
3934#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003935#define TRANSCODER(pipe) ((pipe) << 30)
3936#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3937#define TRANSCODER_MASK (1 << 30)
3938#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003939#define COLOR_FORMAT_8bpc (0)
3940#define COLOR_FORMAT_12bpc (3 << 26)
3941#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3942#define SDVO_ENCODING (0)
3943#define TMDS_ENCODING (2 << 10)
3944#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003945/* CPT */
3946#define HDMI_MODE_SELECT (1 << 9)
3947#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003948#define SDVOB_BORDER_ENABLE (1 << 7)
3949#define AUDIO_ENABLE (1 << 6)
3950#define VSYNC_ACTIVE_HIGH (1 << 4)
3951#define HSYNC_ACTIVE_HIGH (1 << 3)
3952#define PORT_DETECTED (1 << 2)
3953
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003954/* PCH SDVOB multiplex with HDMIB */
3955#define PCH_SDVOB HDMIB
3956
Zhenyu Wangb9055052009-06-05 15:38:38 +08003957#define HDMIC 0xe1150
3958#define HDMID 0xe1160
3959
3960#define PCH_LVDS 0xe1180
3961#define LVDS_DETECTED (1 << 1)
3962
Shobhit Kumar98364372012-06-15 11:55:14 -07003963/* vlv has 2 sets of panel control regs. */
3964#define PIPEA_PP_STATUS 0x61200
3965#define PIPEA_PP_CONTROL 0x61204
3966#define PIPEA_PP_ON_DELAYS 0x61208
3967#define PIPEA_PP_OFF_DELAYS 0x6120c
3968#define PIPEA_PP_DIVISOR 0x61210
3969
3970#define PIPEB_PP_STATUS 0x61300
3971#define PIPEB_PP_CONTROL 0x61304
3972#define PIPEB_PP_ON_DELAYS 0x61308
3973#define PIPEB_PP_OFF_DELAYS 0x6130c
3974#define PIPEB_PP_DIVISOR 0x61310
3975
Zhenyu Wangb9055052009-06-05 15:38:38 +08003976#define PCH_PP_STATUS 0xc7200
3977#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003978#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003979#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003980#define EDP_FORCE_VDD (1 << 3)
3981#define EDP_BLC_ENABLE (1 << 2)
3982#define PANEL_POWER_RESET (1 << 1)
3983#define PANEL_POWER_OFF (0 << 0)
3984#define PANEL_POWER_ON (1 << 0)
3985#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003986#define PANEL_PORT_SELECT_MASK (3 << 30)
3987#define PANEL_PORT_SELECT_LVDS (0 << 30)
3988#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003989#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003990#define PANEL_PORT_SELECT_DPC (2 << 30)
3991#define PANEL_PORT_SELECT_DPD (3 << 30)
3992#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3993#define PANEL_POWER_UP_DELAY_SHIFT 16
3994#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3995#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3996
Zhenyu Wangb9055052009-06-05 15:38:38 +08003997#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003998#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3999#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4000#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4001#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4002
Zhenyu Wangb9055052009-06-05 15:38:38 +08004003#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004004#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4005#define PP_REFERENCE_DIVIDER_SHIFT 8
4006#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4007#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004008
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004009#define PCH_DP_B 0xe4100
4010#define PCH_DPB_AUX_CH_CTL 0xe4110
4011#define PCH_DPB_AUX_CH_DATA1 0xe4114
4012#define PCH_DPB_AUX_CH_DATA2 0xe4118
4013#define PCH_DPB_AUX_CH_DATA3 0xe411c
4014#define PCH_DPB_AUX_CH_DATA4 0xe4120
4015#define PCH_DPB_AUX_CH_DATA5 0xe4124
4016
4017#define PCH_DP_C 0xe4200
4018#define PCH_DPC_AUX_CH_CTL 0xe4210
4019#define PCH_DPC_AUX_CH_DATA1 0xe4214
4020#define PCH_DPC_AUX_CH_DATA2 0xe4218
4021#define PCH_DPC_AUX_CH_DATA3 0xe421c
4022#define PCH_DPC_AUX_CH_DATA4 0xe4220
4023#define PCH_DPC_AUX_CH_DATA5 0xe4224
4024
4025#define PCH_DP_D 0xe4300
4026#define PCH_DPD_AUX_CH_CTL 0xe4310
4027#define PCH_DPD_AUX_CH_DATA1 0xe4314
4028#define PCH_DPD_AUX_CH_DATA2 0xe4318
4029#define PCH_DPD_AUX_CH_DATA3 0xe431c
4030#define PCH_DPD_AUX_CH_DATA4 0xe4320
4031#define PCH_DPD_AUX_CH_DATA5 0xe4324
4032
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004033/* CPT */
4034#define PORT_TRANS_A_SEL_CPT 0
4035#define PORT_TRANS_B_SEL_CPT (1<<29)
4036#define PORT_TRANS_C_SEL_CPT (2<<29)
4037#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004038#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039
4040#define TRANS_DP_CTL_A 0xe0300
4041#define TRANS_DP_CTL_B 0xe1300
4042#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01004043#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004044#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4045#define TRANS_DP_PORT_SEL_B (0<<29)
4046#define TRANS_DP_PORT_SEL_C (1<<29)
4047#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004048#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004049#define TRANS_DP_PORT_SEL_MASK (3<<29)
4050#define TRANS_DP_AUDIO_ONLY (1<<26)
4051#define TRANS_DP_ENH_FRAMING (1<<18)
4052#define TRANS_DP_8BPC (0<<9)
4053#define TRANS_DP_10BPC (1<<9)
4054#define TRANS_DP_6BPC (2<<9)
4055#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004056#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004057#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4058#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4059#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4060#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004061#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004062
4063/* SNB eDP training params */
4064/* SNB A-stepping */
4065#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4066#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4067#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4068#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4069/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004070#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4071#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4072#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4073#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4074#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004075#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4076
Keith Packard1a2eb462011-11-16 16:26:07 -08004077/* IVB */
4078#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4079#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4080#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4081#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4082#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4083#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4084#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4085
4086/* legacy values */
4087#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4088#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4089#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4090#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4091#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4092
4093#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4094
Zou Nan haicae58522010-11-09 17:17:32 +08004095#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004096#define FORCEWAKE_VLV 0x1300b0
4097#define FORCEWAKE_ACK_VLV 0x1300b4
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004098#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004099#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08004100#define FORCEWAKE_MT 0xa188 /* multi-threaded */
4101#define FORCEWAKE_MT_ACK 0x130040
4102#define ECOBUS 0xa180
4103#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004104
Ben Widawskydd202c62012-02-09 10:15:18 +01004105#define GTFIFODBG 0x120000
4106#define GT_FIFO_CPU_ERROR_MASK 7
4107#define GT_FIFO_OVFERR (1<<2)
4108#define GT_FIFO_IAWRERR (1<<1)
4109#define GT_FIFO_IARDERR (1<<0)
4110
Chris Wilson91355832011-03-04 19:22:40 +00004111#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004112#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004113
Daniel Vetter80e829f2012-03-31 11:21:57 +02004114#define GEN6_UCGCTL1 0x9400
4115# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004116# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004117
Eric Anholt406478d2011-11-07 16:07:04 -08004118#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004119# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004120# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004121# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004122# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004123# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004124
Jesse Barnese3f33d42012-06-14 11:04:50 -07004125#define GEN7_UCGCTL4 0x940c
4126#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4127
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004128#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004129#define GEN6_TURBO_DISABLE (1<<31)
4130#define GEN6_FREQUENCY(x) ((x)<<25)
4131#define GEN6_OFFSET(x) ((x)<<19)
4132#define GEN6_AGGRESSIVE_TURBO (0<<15)
4133#define GEN6_RC_VIDEO_FREQ 0xA00C
4134#define GEN6_RC_CONTROL 0xA090
4135#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4136#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4137#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4138#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4139#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4140#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4141#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4142#define GEN6_RP_DOWN_TIMEOUT 0xA010
4143#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004144#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004145#define GEN6_CAGF_SHIFT 8
4146#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004147#define GEN6_RP_CONTROL 0xA024
4148#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004149#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4150#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4151#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4152#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4153#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004154#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4155#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004156#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4157#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4158#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004159#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004160#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004161#define GEN6_RP_UP_THRESHOLD 0xA02C
4162#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004163#define GEN6_RP_CUR_UP_EI 0xA050
4164#define GEN6_CURICONT_MASK 0xffffff
4165#define GEN6_RP_CUR_UP 0xA054
4166#define GEN6_CURBSYTAVG_MASK 0xffffff
4167#define GEN6_RP_PREV_UP 0xA058
4168#define GEN6_RP_CUR_DOWN_EI 0xA05C
4169#define GEN6_CURIAVG_MASK 0xffffff
4170#define GEN6_RP_CUR_DOWN 0xA060
4171#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004172#define GEN6_RP_UP_EI 0xA068
4173#define GEN6_RP_DOWN_EI 0xA06C
4174#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4175#define GEN6_RC_STATE 0xA094
4176#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4177#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4178#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4179#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4180#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4181#define GEN6_RC_SLEEP 0xA0B0
4182#define GEN6_RC1e_THRESHOLD 0xA0B4
4183#define GEN6_RC6_THRESHOLD 0xA0B8
4184#define GEN6_RC6p_THRESHOLD 0xA0BC
4185#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004186#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004187
4188#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004189#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004190#define GEN6_PMIIR 0x44028
4191#define GEN6_PMIER 0x4402C
4192#define GEN6_PM_MBOX_EVENT (1<<25)
4193#define GEN6_PM_THERMAL_EVENT (1<<24)
4194#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4195#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4196#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4197#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4198#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004199#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4200 GEN6_PM_RP_DOWN_THRESHOLD | \
4201 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004202
Ben Widawskycce66a22012-03-27 18:59:38 -07004203#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4204#define GEN6_GT_GFX_RC6 0x138108
4205#define GEN6_GT_GFX_RC6p 0x13810C
4206#define GEN6_GT_GFX_RC6pp 0x138110
4207
Chris Wilson8fd26852010-12-08 18:40:43 +00004208#define GEN6_PCODE_MAILBOX 0x138124
4209#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004210#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004211#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4212#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00004213#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004214#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004215
Ben Widawsky4d855292011-12-12 19:34:16 -08004216#define GEN6_GT_CORE_STATUS 0x138060
4217#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4218#define GEN6_RCn_MASK 7
4219#define GEN6_RC0 0
4220#define GEN6_RC3 2
4221#define GEN6_RC6 3
4222#define GEN6_RC7 4
4223
Ben Widawskye3689192012-05-25 16:56:22 -07004224#define GEN7_MISCCPCTL (0x9424)
4225#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4226
4227/* IVYBRIDGE DPF */
4228#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4229#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4230#define GEN7_PARITY_ERROR_VALID (1<<13)
4231#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4232#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4233#define GEN7_PARITY_ERROR_ROW(reg) \
4234 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4235#define GEN7_PARITY_ERROR_BANK(reg) \
4236 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4237#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4238 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4239#define GEN7_L3CDERRST1_ENABLE (1<<7)
4240
Ben Widawskyb9524a12012-05-25 16:56:24 -07004241#define GEN7_L3LOG_BASE 0xB070
4242#define GEN7_L3LOG_SIZE 0x80
4243
Wu Fengguange0dac652011-09-05 14:25:34 +08004244#define G4X_AUD_VID_DID 0x62020
4245#define INTEL_AUDIO_DEVCL 0x808629FB
4246#define INTEL_AUDIO_DEVBLC 0x80862801
4247#define INTEL_AUDIO_DEVCTG 0x80862802
4248
4249#define G4X_AUD_CNTL_ST 0x620B4
4250#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4251#define G4X_ELDV_DEVCTG (1 << 14)
4252#define G4X_ELD_ADDR (0xf << 5)
4253#define G4X_ELD_ACK (1 << 4)
4254#define G4X_HDMIW_HDMIEDID 0x6210C
4255
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004256#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004257#define IBX_HDMIW_HDMIEDID_B 0xE2150
4258#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4259 IBX_HDMIW_HDMIEDID_A, \
4260 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004261#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004262#define IBX_AUD_CNTL_ST_B 0xE21B4
4263#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4264 IBX_AUD_CNTL_ST_A, \
4265 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004266#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4267#define IBX_ELD_ADDRESS (0x1f << 5)
4268#define IBX_ELD_ACK (1 << 4)
4269#define IBX_AUD_CNTL_ST2 0xE20C0
4270#define IBX_ELD_VALIDB (1 << 0)
4271#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004272
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004273#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004274#define CPT_HDMIW_HDMIEDID_B 0xE5150
4275#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4276 CPT_HDMIW_HDMIEDID_A, \
4277 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004278#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004279#define CPT_AUD_CNTL_ST_B 0xE51B4
4280#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4281 CPT_AUD_CNTL_ST_A, \
4282 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004283#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004284
Eric Anholtae662d32012-01-03 09:23:29 -08004285/* These are the 4 32-bit write offset registers for each stream
4286 * output buffer. It determines the offset from the
4287 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4288 */
4289#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4290
Wu Fengguangb6daa022012-01-06 14:41:31 -06004291#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004292#define IBX_AUD_CONFIG_B 0xe2100
4293#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4294 IBX_AUD_CONFIG_A, \
4295 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004296#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004297#define CPT_AUD_CONFIG_B 0xe5100
4298#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4299 CPT_AUD_CONFIG_A, \
4300 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004301#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4302#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4303#define AUD_CONFIG_UPPER_N_SHIFT 20
4304#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4305#define AUD_CONFIG_LOWER_N_SHIFT 4
4306#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4307#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4308#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4309#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4310
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004311/* HSW Audio */
4312#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4313#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4314#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4315 HSW_AUD_CONFIG_A, \
4316 HSW_AUD_CONFIG_B)
4317
4318#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4319#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4320#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4321 HSW_AUD_MISC_CTRL_A, \
4322 HSW_AUD_MISC_CTRL_B)
4323
4324#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4325#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4326#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4327 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4328 HSW_AUD_DIP_ELD_CTRL_ST_B)
4329
4330/* Audio Digital Converter */
4331#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4332#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4333#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4334 HSW_AUD_DIG_CNVT_1, \
4335 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004336#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004337
4338#define HSW_AUD_EDID_DATA_A 0x65050
4339#define HSW_AUD_EDID_DATA_B 0x65150
4340#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4341 HSW_AUD_EDID_DATA_A, \
4342 HSW_AUD_EDID_DATA_B)
4343
4344#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4345#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4346#define AUDIO_INACTIVE_C (1<<11)
4347#define AUDIO_INACTIVE_B (1<<7)
4348#define AUDIO_INACTIVE_A (1<<3)
4349#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4350#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4351#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4352#define AUDIO_ELD_VALID_A (1<<0)
4353#define AUDIO_ELD_VALID_B (1<<4)
4354#define AUDIO_ELD_VALID_C (1<<8)
4355#define AUDIO_CP_READY_A (1<<1)
4356#define AUDIO_CP_READY_B (1<<5)
4357#define AUDIO_CP_READY_C (1<<9)
4358
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004359/* HSW Power Wells */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004360#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4361#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4362#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4363#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4364#define HSW_PWR_WELL_ENABLE (1<<31)
4365#define HSW_PWR_WELL_STATE (1<<30)
4366#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004367#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4368#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004369#define HSW_PWR_WELL_FORCE_ON (1<<19)
4370#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004371
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004372/* Per-pipe DDI Function Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004373#define PIPE_DDI_FUNC_CTL_A 0x60400
4374#define PIPE_DDI_FUNC_CTL_B 0x61400
4375#define PIPE_DDI_FUNC_CTL_C 0x62400
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004376#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004377#define DDI_FUNC_CTL(pipe) _PIPE(pipe, PIPE_DDI_FUNC_CTL_A, \
4378 PIPE_DDI_FUNC_CTL_B)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004379#define PIPE_DDI_FUNC_ENABLE (1<<31)
4380/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004381#define PIPE_DDI_PORT_MASK (7<<28)
4382#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4383#define PIPE_DDI_MODE_SELECT_MASK (7<<24)
4384#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4385#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004386#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4387#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004388#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4389#define PIPE_DDI_BPC_MASK (7<<20)
4390#define PIPE_DDI_BPC_8 (0<<20)
4391#define PIPE_DDI_BPC_10 (1<<20)
4392#define PIPE_DDI_BPC_6 (2<<20)
4393#define PIPE_DDI_BPC_12 (3<<20)
4394#define PIPE_DDI_PVSYNC (1<<17)
4395#define PIPE_DDI_PHSYNC (1<<16)
4396#define PIPE_DDI_BFI_ENABLE (1<<4)
4397#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4398#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4399#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004400
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004401/* DisplayPort Transport Control */
4402#define DP_TP_CTL_A 0x64040
4403#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004404#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4405#define DP_TP_CTL_ENABLE (1<<31)
4406#define DP_TP_CTL_MODE_SST (0<<27)
4407#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004408#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004409#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004410#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4411#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4412#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004413#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004414
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004415/* DisplayPort Transport Status */
4416#define DP_TP_STATUS_A 0x64044
4417#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004418#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004419#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4420
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004421/* DDI Buffer Control */
4422#define DDI_BUF_CTL_A 0x64000
4423#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004424#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4425#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004426#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004427#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004428#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004429#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004430#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004431#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004432#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4433#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004434#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4435#define DDI_BUF_EMP_MASK (0xf<<24)
4436#define DDI_BUF_IS_IDLE (1<<7)
4437#define DDI_PORT_WIDTH_X1 (0<<1)
4438#define DDI_PORT_WIDTH_X2 (1<<1)
4439#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004440#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4441
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004442/* DDI Buffer Translations */
4443#define DDI_BUF_TRANS_A 0x64E00
4444#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004445#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004446
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004447/* Sideband Interface (SBI) is programmed indirectly, via
4448 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4449 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004450#define SBI_ADDR 0xC6000
4451#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004452#define SBI_CTL_STAT 0xC6008
4453#define SBI_CTL_OP_CRRD (0x6<<8)
4454#define SBI_CTL_OP_CRWR (0x7<<8)
4455#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004456#define SBI_RESPONSE_SUCCESS (0x0<<1)
4457#define SBI_BUSY (0x1<<0)
4458#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004459
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004460/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004461#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004462#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4463#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4464#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4465#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004466#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004467#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004468#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004469#define SBI_SSCCTL6 0x060C
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004470#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004471#define SBI_SSCAUXDIV6 0x0610
4472#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004473#define SBI_DBUFF0 0x2a00
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004474
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004475/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004476#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004477#define PIXCLK_GATE_UNGATE (1<<0)
4478#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004479
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004480/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004481#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004482#define SPLL_PLL_ENABLE (1<<31)
4483#define SPLL_PLL_SCC (1<<28)
4484#define SPLL_PLL_NON_SCC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004485#define SPLL_PLL_FREQ_810MHz (0<<26)
4486#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004487
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004488/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004489#define WRPLL_CTL1 0x46040
4490#define WRPLL_CTL2 0x46060
4491#define WRPLL_PLL_ENABLE (1<<31)
4492#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4493#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004494#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004495/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004496#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4497#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4498#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004499
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004500/* Port clock selection */
4501#define PORT_CLK_SEL_A 0x46100
4502#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004503#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004504#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4505#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4506#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004507#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004508#define PORT_CLK_SEL_WRPLL1 (4<<29)
4509#define PORT_CLK_SEL_WRPLL2 (5<<29)
4510
4511/* Pipe clock selection */
4512#define PIPE_CLK_SEL_A 0x46140
4513#define PIPE_CLK_SEL_B 0x46144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004514#define PIPE_CLK_SEL(pipe) _PIPE(pipe, PIPE_CLK_SEL_A, PIPE_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004515/* For each pipe, we need to select the corresponding port clock */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004516#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4517#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004518
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004519/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004520#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004521#define LCPLL_PLL_DISABLE (1<<31)
4522#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004523#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004524#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4525
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004526/* Pipe WM_LINETIME - watermark line time */
4527#define PIPE_WM_LINETIME_A 0x45270
4528#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004529#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4530 PIPE_WM_LINETIME_B)
4531#define PIPE_WM_LINETIME_MASK (0x1ff)
4532#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004533#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004534#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004535
4536/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004537#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004538#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4539#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4540#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4541
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004542#define WM_DBG 0x45280
4543#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4544#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4545#define WM_DBG_DISALLOW_SPRITE (1<<2)
4546
Jesse Barnes585fb112008-07-29 11:54:06 -07004547#endif /* _I915_REG_H_ */