blob: d3b824912120b59df76fd6fc3aed51259b9c9314 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
Roger Quadrosff3f0782017-03-30 09:46:40 +030026#include <linux/bitops.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030027#include <linux/dma-mapping.h>
28#include <linux/mm.h>
29#include <linux/debugfs.h>
Baolin Wang76a638f2016-10-31 19:38:36 +080030#include <linux/wait.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030031
32#include <linux/usb/ch9.h>
33#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050034#include <linux/usb/otg.h>
Heikki Krogerus88bc9d12015-05-13 15:26:51 +030035#include <linux/ulpi/interface.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030036
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053037#include <linux/phy/phy.h>
38
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050039#define DWC3_MSG_MAX 500
40
Felipe Balbi72246da2011-08-19 18:10:58 +030041/* Global constants */
Baolin Wangbb014732016-10-14 17:11:33 +080042#define DWC3_PULL_UP_TIMEOUT 500 /* ms */
Felipe Balbi905dc042017-01-05 14:46:52 +020043#define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
Felipe Balbi4199c5f2017-04-07 14:09:13 +030044#define DWC3_EP0_SETUP_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030045#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030046#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030047
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060048#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbie71d3632016-12-23 14:40:40 +020049#define DWC3_EVENT_BUFFERS_SIZE 4096
Felipe Balbi72246da2011-08-19 18:10:58 +030050#define DWC3_EVENT_TYPE_MASK 0xfe
51
52#define DWC3_EVENT_TYPE_DEV 0
53#define DWC3_EVENT_TYPE_CARKIT 3
54#define DWC3_EVENT_TYPE_I2C 4
55
56#define DWC3_DEVICE_EVENT_DISCONNECT 0
57#define DWC3_DEVICE_EVENT_RESET 1
58#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
59#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
60#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080061#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030062#define DWC3_DEVICE_EVENT_EOPF 6
63#define DWC3_DEVICE_EVENT_SOF 7
64#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
65#define DWC3_DEVICE_EVENT_CMD_CMPL 10
66#define DWC3_DEVICE_EVENT_OVERFLOW 11
67
68#define DWC3_GEVNTCOUNT_MASK 0xfffc
Roger Quadrosff3f0782017-03-30 09:46:40 +030069#define DWC3_GEVNTCOUNT_EHB BIT(31)
Felipe Balbi72246da2011-08-19 18:10:58 +030070#define DWC3_GSNPSID_MASK 0xffff0000
71#define DWC3_GSNPSREV_MASK 0xffff
72
Ido Shayevitz51249dc2012-04-24 14:18:39 +030073/* DWC3 registers memory space boundries */
74#define DWC3_XHCI_REGS_START 0x0
75#define DWC3_XHCI_REGS_END 0x7fff
76#define DWC3_GLOBALS_REGS_START 0xc100
77#define DWC3_GLOBALS_REGS_END 0xc6ff
78#define DWC3_DEVICE_REGS_START 0xc700
79#define DWC3_DEVICE_REGS_END 0xcbff
80#define DWC3_OTG_REGS_START 0xcc00
81#define DWC3_OTG_REGS_END 0xccff
82
Felipe Balbi72246da2011-08-19 18:10:58 +030083/* Global Registers */
84#define DWC3_GSBUSCFG0 0xc100
85#define DWC3_GSBUSCFG1 0xc104
86#define DWC3_GTXTHRCFG 0xc108
87#define DWC3_GRXTHRCFG 0xc10c
88#define DWC3_GCTL 0xc110
89#define DWC3_GEVTEN 0xc114
90#define DWC3_GSTS 0xc118
William Wu475c8be2016-05-13 18:13:46 +080091#define DWC3_GUCTL1 0xc11c
Felipe Balbi72246da2011-08-19 18:10:58 +030092#define DWC3_GSNPSID 0xc120
93#define DWC3_GGPIO 0xc124
94#define DWC3_GUID 0xc128
95#define DWC3_GUCTL 0xc12c
96#define DWC3_GBUSERRADDR0 0xc130
97#define DWC3_GBUSERRADDR1 0xc134
98#define DWC3_GPRTBIMAP0 0xc138
99#define DWC3_GPRTBIMAP1 0xc13c
100#define DWC3_GHWPARAMS0 0xc140
101#define DWC3_GHWPARAMS1 0xc144
102#define DWC3_GHWPARAMS2 0xc148
103#define DWC3_GHWPARAMS3 0xc14c
104#define DWC3_GHWPARAMS4 0xc150
105#define DWC3_GHWPARAMS5 0xc154
106#define DWC3_GHWPARAMS6 0xc158
107#define DWC3_GHWPARAMS7 0xc15c
108#define DWC3_GDBGFIFOSPACE 0xc160
109#define DWC3_GDBGLTSSM 0xc164
110#define DWC3_GPRTBIMAP_HS0 0xc180
111#define DWC3_GPRTBIMAP_HS1 0xc184
112#define DWC3_GPRTBIMAP_FS0 0xc188
113#define DWC3_GPRTBIMAP_FS1 0xc18c
John Youn06281d42016-08-22 15:39:13 -0700114#define DWC3_GUCTL2 0xc19c
Felipe Balbi72246da2011-08-19 18:10:58 +0300115
John Youn690fb372015-09-04 19:15:10 -0700116#define DWC3_VER_NUMBER 0xc1a0
117#define DWC3_VER_TYPE 0xc1a4
118
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300119#define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
120#define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300121
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300122#define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300123
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300124#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300125
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300126#define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
127#define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
Felipe Balbi72246da2011-08-19 18:10:58 +0300128
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300129#define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
130#define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
131#define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
132#define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
Felipe Balbi72246da2011-08-19 18:10:58 +0300133
134#define DWC3_GHWPARAMS8 0xc600
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530135#define DWC3_GFLADJ 0xc630
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
137/* Device Registers */
138#define DWC3_DCFG 0xc700
139#define DWC3_DCTL 0xc704
140#define DWC3_DEVTEN 0xc708
141#define DWC3_DSTS 0xc70c
142#define DWC3_DGCMDPAR 0xc710
143#define DWC3_DGCMD 0xc714
144#define DWC3_DALEPENA 0xc720
Felipe Balbi2eb88012016-04-12 16:53:39 +0300145
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300146#define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
Felipe Balbi2eb88012016-04-12 16:53:39 +0300147#define DWC3_DEPCMDPAR2 0x00
148#define DWC3_DEPCMDPAR1 0x04
149#define DWC3_DEPCMDPAR0 0x08
150#define DWC3_DEPCMD 0x0c
Felipe Balbi72246da2011-08-19 18:10:58 +0300151
Roger Quadros8261bd4e2017-04-06 13:14:28 +0300152#define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
John Youncf40b862016-11-14 12:32:43 -0800153
Felipe Balbi72246da2011-08-19 18:10:58 +0300154/* OTG Registers */
155#define DWC3_OCFG 0xcc00
156#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530157#define DWC3_OEVT 0xcc08
158#define DWC3_OEVTEN 0xcc0C
159#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
161/* Bit fields */
162
Felipe Balbicf6d8672016-04-14 15:03:39 +0300163/* Global Debug Queue/FIFO Space Available Register */
164#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
165#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
166#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
167
168#define DWC3_TXFIFOQ 1
169#define DWC3_RXFIFOQ 3
170#define DWC3_TXREQQ 5
171#define DWC3_RXREQQ 7
172#define DWC3_RXINFOQ 9
173#define DWC3_DESCFETCHQ 13
174#define DWC3_EVENTQ 15
175
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300176/* Global RX Threshold Configuration Register */
177#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
178#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300179#define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300180
Felipe Balbi72246da2011-08-19 18:10:58 +0300181/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800182#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300183#define DWC3_GCTL_U2RSTECN BIT(16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800184#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300185#define DWC3_GCTL_CLK_BUS (0)
186#define DWC3_GCTL_CLK_PIPE (1)
187#define DWC3_GCTL_CLK_PIPEHALF (2)
188#define DWC3_GCTL_CLK_MASK (3)
189
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300190#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800191#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300192#define DWC3_GCTL_PRTCAP_HOST 1
193#define DWC3_GCTL_PRTCAP_DEVICE 2
194#define DWC3_GCTL_PRTCAP_OTG 3
195
Roger Quadrosff3f0782017-03-30 09:46:40 +0300196#define DWC3_GCTL_CORESOFTRESET BIT(11)
197#define DWC3_GCTL_SOFITPSYNC BIT(10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800198#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
199#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300200#define DWC3_GCTL_DISSCRAMBLE BIT(3)
201#define DWC3_GCTL_U2EXIT_LFPS BIT(2)
202#define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
203#define DWC3_GCTL_DSBLCLKGTNG BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300204
John Youn0bb39ca2016-10-12 18:00:55 -0700205/* Global User Control 1 Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300206#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
John Youn0bb39ca2016-10-12 18:00:55 -0700207
Felipe Balbi72246da2011-08-19 18:10:58 +0300208/* Global USB2 PHY Configuration Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300209#define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
210#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
211#define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
212#define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
213#define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
William Wu32f2ed82016-08-16 22:44:38 +0800214#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
215#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
216#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
217#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
218#define USBTRDTIM_UTMI_8_BIT 9
219#define USBTRDTIM_UTMI_16_BIT 5
220#define UTMI_PHYIF_16_BIT 1
221#define UTMI_PHYIF_8_BIT 0
Felipe Balbi72246da2011-08-19 18:10:58 +0300222
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300223/* Global USB2 PHY Vendor Control Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300224#define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
225#define DWC3_GUSB2PHYACC_BUSY BIT(23)
226#define DWC3_GUSB2PHYACC_WRITE BIT(22)
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300227#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
228#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
229#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
230
Felipe Balbi72246da2011-08-19 18:10:58 +0300231/* Global USB3 PIPE Control Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300232#define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
233#define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
234#define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
235#define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
236#define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800237#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
238#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
239#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300240#define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
241#define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
242#define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
243#define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
Huang Rui6b6a0c92014-10-31 11:11:12 +0800244#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
245#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300246
Felipe Balbi457e84b2012-01-18 18:04:09 +0200247/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800248#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
249#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200250
Felipe Balbi68d6a012013-06-12 21:09:26 +0300251/* Global Event Size Registers */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300252#define DWC3_GEVNTSIZ_INTMASK BIT(31)
Felipe Balbi68d6a012013-06-12 21:09:26 +0300253#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
254
Felipe Balbi4e994722016-05-13 14:09:59 +0300255/* Global HWPARAMS0 Register */
Thinh Nguyen9d6173e2016-09-06 19:22:03 -0700256#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
257#define DWC3_GHWPARAMS0_MODE_GADGET 0
258#define DWC3_GHWPARAMS0_MODE_HOST 1
259#define DWC3_GHWPARAMS0_MODE_DRD 2
Felipe Balbi4e994722016-05-13 14:09:59 +0300260#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
261#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
262#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
263#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
264#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
265
Felipe Balbiaabb7072011-09-30 10:58:50 +0300266/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800267#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300268#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
269#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800270#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
271#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
272#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
273
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700274/* Global HWPARAMS3 Register */
275#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
276#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
John Youn1f38f882016-02-05 17:08:31 -0800277#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
278#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700279#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
280#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
281#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
282#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
283#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
284#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
285#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
286#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
287
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800288/* Global HWPARAMS4 Register */
289#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
290#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300291
Huang Rui946bd572014-10-28 19:54:23 +0800292/* Global HWPARAMS6 Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300293#define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
Huang Rui946bd572014-10-28 19:54:23 +0800294
Felipe Balbi4e994722016-05-13 14:09:59 +0300295/* Global HWPARAMS7 Register */
296#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
297#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
298
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530299/* Global Frame Length Adjustment Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300300#define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530301#define DWC3_GFLADJ_30MHZ_MASK 0x3f
302
John Youn06281d42016-08-22 15:39:13 -0700303/* Global User Control Register 2 */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300304#define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
John Youn06281d42016-08-22 15:39:13 -0700305
Felipe Balbi72246da2011-08-19 18:10:58 +0300306/* Device Configuration Register */
307#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
308#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
309
310#define DWC3_DCFG_SPEED_MASK (7 << 0)
John Youn1f38f882016-02-05 17:08:31 -0800311#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300312#define DWC3_DCFG_SUPERSPEED (4 << 0)
313#define DWC3_DCFG_HIGHSPEED (0 << 0)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300314#define DWC3_DCFG_FULLSPEED BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300315#define DWC3_DCFG_LOWSPEED (2 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300316
Felipe Balbi676e3492016-04-26 10:49:07 +0300317#define DWC3_DCFG_NUMP_SHIFT 17
Dan Carpenter97398612016-05-03 10:49:00 +0300318#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
Felipe Balbi676e3492016-04-26 10:49:07 +0300319#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300320#define DWC3_DCFG_LPM_CAP BIT(22)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800321
Felipe Balbi72246da2011-08-19 18:10:58 +0300322/* Device Control Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300323#define DWC3_DCTL_RUN_STOP BIT(31)
324#define DWC3_DCTL_CSFTRST BIT(30)
325#define DWC3_DCTL_LSFTRST BIT(29)
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
327#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530328#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300329
Roger Quadrosff3f0782017-03-30 09:46:40 +0300330#define DWC3_DCTL_APPL1RES BIT(23)
Felipe Balbi72246da2011-08-19 18:10:58 +0300331
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800332/* These apply for core versions 1.87a and earlier */
333#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
334#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
335#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
336#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
337#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
338#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
339#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200340
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800341/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800342#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
343#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200344
Roger Quadrosff3f0782017-03-30 09:46:40 +0300345#define DWC3_DCTL_KEEP_CONNECT BIT(19)
346#define DWC3_DCTL_L1_HIBER_EN BIT(18)
347#define DWC3_DCTL_CRS BIT(17)
348#define DWC3_DCTL_CSS BIT(16)
Huang Rui80caf7d2014-10-28 19:54:26 +0800349
Roger Quadrosff3f0782017-03-30 09:46:40 +0300350#define DWC3_DCTL_INITU2ENA BIT(12)
351#define DWC3_DCTL_ACCEPTU2ENA BIT(11)
352#define DWC3_DCTL_INITU1ENA BIT(10)
353#define DWC3_DCTL_ACCEPTU1ENA BIT(9)
Huang Rui80caf7d2014-10-28 19:54:26 +0800354#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300355
356#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
357#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
358
359#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
360#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
361#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
362#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
363#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
364#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
365#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
366
367/* Device Event Enable Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300368#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
369#define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
370#define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
371#define DWC3_DEVTEN_ERRTICERREN BIT(9)
372#define DWC3_DEVTEN_SOFEN BIT(7)
373#define DWC3_DEVTEN_EOPFEN BIT(6)
374#define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
375#define DWC3_DEVTEN_WKUPEVTEN BIT(4)
376#define DWC3_DEVTEN_ULSTCNGEN BIT(3)
377#define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
378#define DWC3_DEVTEN_USBRSTEN BIT(1)
379#define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300380
381/* Device Status Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300382#define DWC3_DSTS_DCNRD BIT(29)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800383
384/* This applies for core versions 1.87a and earlier */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300385#define DWC3_DSTS_PWRUPREQ BIT(24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800386
387/* These apply for core versions 1.94a and later */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300388#define DWC3_DSTS_RSS BIT(25)
389#define DWC3_DSTS_SSS BIT(24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800390
Roger Quadrosff3f0782017-03-30 09:46:40 +0300391#define DWC3_DSTS_COREIDLE BIT(23)
392#define DWC3_DSTS_DEVCTRLHLT BIT(22)
Felipe Balbi72246da2011-08-19 18:10:58 +0300393
394#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
395#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
396
Roger Quadrosff3f0782017-03-30 09:46:40 +0300397#define DWC3_DSTS_RXFIFOEMPTY BIT(17)
Felipe Balbi72246da2011-08-19 18:10:58 +0300398
Pratyush Anandd05b8182012-05-21 14:51:30 +0530399#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300400#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
401
402#define DWC3_DSTS_CONNECTSPD (7 << 0)
403
John Youn1f38f882016-02-05 17:08:31 -0800404#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300405#define DWC3_DSTS_SUPERSPEED (4 << 0)
406#define DWC3_DSTS_HIGHSPEED (0 << 0)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300407#define DWC3_DSTS_FULLSPEED BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300408#define DWC3_DSTS_LOWSPEED (2 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300409
410/* Device Generic Command Register */
411#define DWC3_DGCMD_SET_LMP 0x01
412#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
413#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800414
415/* These apply for core versions 1.94a and later */
416#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
417#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
418
Felipe Balbi72246da2011-08-19 18:10:58 +0300419#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
420#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
421#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
422#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
423
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530424#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300425#define DWC3_DGCMD_CMDACT BIT(10)
426#define DWC3_DGCMD_CMDIOC BIT(8)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800427
428/* Device Generic Command Parameter Register */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300429#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800430#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
431#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300432#define DWC3_DGCMDPAR_TX_FIFO BIT(5)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800433#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300434#define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300435
Felipe Balbi72246da2011-08-19 18:10:58 +0300436/* Device Endpoint Command Register */
437#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800438#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600439#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530440#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300441#define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
442#define DWC3_DEPCMD_CLEARPENDIN BIT(11)
443#define DWC3_DEPCMD_CMDACT BIT(10)
444#define DWC3_DEPCMD_CMDIOC BIT(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300445
446#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
447#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
448#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
449#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
450#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
451#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800452/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300453#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800454/* This applies for core versions 1.94a and later */
455#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300456#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
457#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
458
Felipe Balbi59999142016-09-22 12:25:28 +0300459#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
460
Felipe Balbi72246da2011-08-19 18:10:58 +0300461/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300462#define DWC3_DALEPENA_EP(n) BIT(n)
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
464#define DWC3_DEPCMD_TYPE_CONTROL 0
465#define DWC3_DEPCMD_TYPE_ISOC 1
466#define DWC3_DEPCMD_TYPE_BULK 2
467#define DWC3_DEPCMD_TYPE_INTR 3
468
John Youncf40b862016-11-14 12:32:43 -0800469#define DWC3_DEV_IMOD_COUNT_SHIFT 16
470#define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
471#define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
472#define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
473
Felipe Balbi72246da2011-08-19 18:10:58 +0300474/* Structures */
475
Felipe Balbif6bafc62012-02-06 11:04:53 +0200476struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300477
478/**
479 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300480 * @buf: _THE_ buffer
John Yound9fa4c62016-11-15 12:54:15 +0200481 * @cache: The buffer cache used in the threaded interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300482 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300483 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300484 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300485 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300486 * @dma: dma_addr_t
487 * @dwc: pointer to DWC controller
488 */
489struct dwc3_event_buffer {
490 void *buf;
John Yound9fa4c62016-11-15 12:54:15 +0200491 void *cache;
Felipe Balbi72246da2011-08-19 18:10:58 +0300492 unsigned length;
493 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300494 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300495 unsigned int flags;
496
497#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300498
499 dma_addr_t dma;
500
501 struct dwc3 *dwc;
502};
503
Roger Quadrosff3f0782017-03-30 09:46:40 +0300504#define DWC3_EP_FLAG_STALLED BIT(0)
505#define DWC3_EP_FLAG_WEDGED BIT(1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300506
507#define DWC3_EP_DIRECTION_TX true
508#define DWC3_EP_DIRECTION_RX false
509
Felipe Balbi84950362016-03-10 14:40:31 +0200510#define DWC3_TRB_NUM 256
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
512/**
513 * struct dwc3_ep - device side endpoint representation
514 * @endpoint: usb endpoint
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200515 * @pending_list: list of pending requests for this endpoint
516 * @started_list: list of started requests on this endpoint
Baolin Wang76a638f2016-10-31 19:38:36 +0800517 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
Felipe Balbi74674cb2016-04-13 16:44:39 +0300518 * @lock: spinlock for endpoint request queue traversal
Felipe Balbi2eb88012016-04-12 16:53:39 +0300519 * @regs: pointer to first endpoint register
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 * @trb_pool: array of transaction buffers
521 * @trb_pool_dma: dma address of @trb_pool
Felipe Balbi53fd8812016-04-04 15:33:41 +0300522 * @trb_enqueue: enqueue 'pointer' into TRB array
523 * @trb_dequeue: dequeue 'pointer' into TRB array
Felipe Balbi72246da2011-08-19 18:10:58 +0300524 * @desc: usb_endpoint_descriptor pointer
525 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300526 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300527 * @flags: endpoint flags (wedged, stalled, ...)
Felipe Balbi72246da2011-08-19 18:10:58 +0300528 * @number: endpoint number (1 - 15)
529 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300530 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800531 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi68d34c82016-05-30 13:34:58 +0300532 * @allocated_requests: number of requests allocated
533 * @queued_requests: number of requests queued for transfer
Felipe Balbi72246da2011-08-19 18:10:58 +0300534 * @name: a human readable name e.g. ep1out-bulk
535 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300536 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300537 */
538struct dwc3_ep {
539 struct usb_ep endpoint;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200540 struct list_head pending_list;
541 struct list_head started_list;
Felipe Balbi72246da2011-08-19 18:10:58 +0300542
Baolin Wang76a638f2016-10-31 19:38:36 +0800543 wait_queue_head_t wait_end_transfer;
544
Felipe Balbi74674cb2016-04-13 16:44:39 +0300545 spinlock_t lock;
Felipe Balbi2eb88012016-04-12 16:53:39 +0300546 void __iomem *regs;
547
Felipe Balbif6bafc62012-02-06 11:04:53 +0200548 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300549 dma_addr_t trb_pool_dma;
Felipe Balbi72246da2011-08-19 18:10:58 +0300550 struct dwc3 *dwc;
551
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300552 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 unsigned flags;
Roger Quadrosff3f0782017-03-30 09:46:40 +0300554#define DWC3_EP_ENABLED BIT(0)
555#define DWC3_EP_STALL BIT(1)
556#define DWC3_EP_WEDGE BIT(2)
557#define DWC3_EP_BUSY BIT(4)
558#define DWC3_EP_PENDING_REQUEST BIT(5)
559#define DWC3_EP_MISSED_ISOC BIT(6)
560#define DWC3_EP_END_TRANSFER_PENDING BIT(7)
561#define DWC3_EP_TRANSFER_STARTED BIT(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300562
Felipe Balbi984f66a2011-08-27 22:26:00 +0300563 /* This last one is specific to EP0 */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300564#define DWC3_EP0_DIR_IN BIT(31)
Felipe Balbi984f66a2011-08-27 22:26:00 +0300565
Felipe Balbic28f8252016-04-05 12:42:15 +0300566 /*
567 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
568 * use a u8 type here. If anybody decides to increase number of TRBs to
569 * anything larger than 256 - I can't see why people would want to do
570 * this though - then this type needs to be changed.
571 *
572 * By using u8 types we ensure that our % operator when incrementing
573 * enqueue and dequeue get optimized away by the compiler.
574 */
575 u8 trb_enqueue;
576 u8 trb_dequeue;
577
Felipe Balbi72246da2011-08-19 18:10:58 +0300578 u8 number;
579 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300580 u8 resource_index;
Felipe Balbi68d34c82016-05-30 13:34:58 +0300581 u32 allocated_requests;
582 u32 queued_requests;
Felipe Balbi72246da2011-08-19 18:10:58 +0300583 u32 interval;
584
585 char name[20];
586
587 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300588 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589};
590
591enum dwc3_phy {
592 DWC3_PHY_UNKNOWN = 0,
593 DWC3_PHY_USB3,
594 DWC3_PHY_USB2,
595};
596
Felipe Balbib53c7722011-08-30 15:50:40 +0300597enum dwc3_ep0_next {
598 DWC3_EP0_UNKNOWN = 0,
599 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300600 DWC3_EP0_NRDY_DATA,
601 DWC3_EP0_NRDY_STATUS,
602};
603
Felipe Balbi72246da2011-08-19 18:10:58 +0300604enum dwc3_ep0_state {
605 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300606 EP0_SETUP_PHASE,
607 EP0_DATA_PHASE,
608 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300609};
610
611enum dwc3_link_state {
612 /* In SuperSpeed */
613 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
614 DWC3_LINK_STATE_U1 = 0x01,
615 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
616 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
617 DWC3_LINK_STATE_SS_DIS = 0x04,
618 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
619 DWC3_LINK_STATE_SS_INACT = 0x06,
620 DWC3_LINK_STATE_POLL = 0x07,
621 DWC3_LINK_STATE_RECOV = 0x08,
622 DWC3_LINK_STATE_HRESET = 0x09,
623 DWC3_LINK_STATE_CMPLY = 0x0a,
624 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800625 DWC3_LINK_STATE_RESET = 0x0e,
626 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 DWC3_LINK_STATE_MASK = 0x0f,
628};
629
Felipe Balbif6bafc62012-02-06 11:04:53 +0200630/* TRB Length, PCM and Status */
631#define DWC3_TRB_SIZE_MASK (0x00ffffff)
632#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
633#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530634#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300635
Felipe Balbif6bafc62012-02-06 11:04:53 +0200636#define DWC3_TRBSTS_OK 0
637#define DWC3_TRBSTS_MISSED_ISOC 1
638#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800639#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300640
Felipe Balbif6bafc62012-02-06 11:04:53 +0200641/* TRB Control */
Roger Quadrosff3f0782017-03-30 09:46:40 +0300642#define DWC3_TRB_CTRL_HWO BIT(0)
643#define DWC3_TRB_CTRL_LST BIT(1)
644#define DWC3_TRB_CTRL_CHN BIT(2)
645#define DWC3_TRB_CTRL_CSP BIT(3)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200646#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
Roger Quadrosff3f0782017-03-30 09:46:40 +0300647#define DWC3_TRB_CTRL_ISP_IMI BIT(10)
648#define DWC3_TRB_CTRL_IOC BIT(11)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200649#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
650
Felipe Balbib058f3e2016-04-14 16:05:54 +0300651#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
Felipe Balbif6bafc62012-02-06 11:04:53 +0200652#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
653#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
654#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
655#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
656#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
657#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
658#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
659#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300660
661/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200662 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 * @bpl: DW0-3
664 * @bph: DW4-7
665 * @size: DW8-B
666 * @trl: DWC-F
667 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200668struct dwc3_trb {
669 u32 bpl;
670 u32 bph;
671 u32 size;
672 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300673} __packed;
674
Felipe Balbi72246da2011-08-19 18:10:58 +0300675/**
Felipe Balbia3299492011-09-30 10:58:48 +0300676 * dwc3_hwparams - copy of HWPARAMS registers
677 * @hwparams0 - GHWPARAMS0
678 * @hwparams1 - GHWPARAMS1
679 * @hwparams2 - GHWPARAMS2
680 * @hwparams3 - GHWPARAMS3
681 * @hwparams4 - GHWPARAMS4
682 * @hwparams5 - GHWPARAMS5
683 * @hwparams6 - GHWPARAMS6
684 * @hwparams7 - GHWPARAMS7
685 * @hwparams8 - GHWPARAMS8
686 */
687struct dwc3_hwparams {
688 u32 hwparams0;
689 u32 hwparams1;
690 u32 hwparams2;
691 u32 hwparams3;
692 u32 hwparams4;
693 u32 hwparams5;
694 u32 hwparams6;
695 u32 hwparams7;
696 u32 hwparams8;
697};
698
Felipe Balbi0949e992011-10-12 10:44:56 +0300699/* HWPARAMS0 */
700#define DWC3_MODE(n) ((n) & 0x7)
701
Felipe Balbi457e84b2012-01-18 18:04:09 +0200702#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
703
Felipe Balbi0949e992011-10-12 10:44:56 +0300704/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200705#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
706
Felipe Balbi789451f62011-05-05 15:53:10 +0300707/* HWPARAMS3 */
708#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
709#define DWC3_NUM_EPS_MASK (0x3f << 12)
710#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
711 (DWC3_NUM_EPS_MASK)) >> 12)
712#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
713 (DWC3_NUM_IN_EPS_MASK)) >> 18)
714
Felipe Balbi457e84b2012-01-18 18:04:09 +0200715/* HWPARAMS7 */
716#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300717
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300718/**
719 * struct dwc3_request - representation of a transfer request
720 * @request: struct usb_request to be transferred
721 * @list: a list_head used for request queueing
722 * @dep: struct dwc3_ep owning this request
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300723 * @sg: pointer to first incomplete sg
724 * @num_pending_sgs: counter to pending sgs
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300725 * @remaining: amount of data remaining
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300726 * @epnum: endpoint number to which this request refers
727 * @trb: pointer to struct dwc3_trb
728 * @trb_dma: DMA address of @trb
Felipe Balbic6267a52017-01-05 14:58:46 +0200729 * @unaligned: true for OUT endpoints with length not divisible by maxp
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300730 * @direction: IN or OUT direction flag
731 * @mapped: true when request has been dma-mapped
732 * @queued: true when request has been queued to HW
733 */
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100734struct dwc3_request {
735 struct usb_request request;
736 struct list_head list;
737 struct dwc3_ep *dep;
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300738 struct scatterlist *sg;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100739
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300740 unsigned num_pending_sgs;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300741 unsigned remaining;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100742 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200743 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100744 dma_addr_t trb_dma;
745
Felipe Balbic6267a52017-01-05 14:58:46 +0200746 unsigned unaligned:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100747 unsigned direction:1;
748 unsigned mapped:1;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200749 unsigned started:1;
Felipe Balbid6e5a542017-04-07 16:34:38 +0300750 unsigned zero:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100751};
752
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800753/*
754 * struct dwc3_scratchpad_array - hibernation scratchpad array
755 * (format defined by hw)
756 */
757struct dwc3_scratchpad_array {
758 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
759};
760
Felipe Balbia3299492011-09-30 10:58:48 +0300761/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300762 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300763 * @ep0_trb: trb which is used for the ctrl_req
764 * @setup_buf: used while precessing STD USB requests
Felipe Balbi91db07d2011-08-27 01:40:52 +0300765 * @ep0_trb: dma address of ep0_trb
766 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600767 * @scratch_addr: dma address of scratchbuf
Baolin Wangbb014732016-10-14 17:11:33 +0800768 * @ep0_in_setup: one control transfer is completed and enter setup phase
Felipe Balbi72246da2011-08-19 18:10:58 +0300769 * @lock: for synchronizing
770 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300771 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300772 * @event_buffer_list: a list of event buffers
773 * @gadget: device side representation of the peripheral controller
774 * @gadget_driver: pointer to the gadget driver
775 * @regs: base address for our registers
776 * @regs_size: address space size
Felipe Balbibcdb3272016-05-16 10:42:23 +0300777 * @fladj: frame length adjustment
Felipe Balbi3f308d12016-05-16 14:17:06 +0300778 * @irq_gadget: peripheral controller's IRQ number
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600779 * @nr_scratch: number of scratch buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300780 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300781 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300782 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500783 * @dr_mode: requested mode of operation
William Wu32f2ed82016-08-16 22:44:38 +0800784 * @hsphy_mode: UTMI phy mode, one of following:
785 * - USBPHY_INTERFACE_MODE_UTMI
786 * - USBPHY_INTERFACE_MODE_UTMIW
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300787 * @usb2_phy: pointer to USB2 PHY
788 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530789 * @usb2_generic_phy: pointer to USB2 PHY
790 * @usb3_generic_phy: pointer to USB3 PHY
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300791 * @ulpi: pointer to ulpi interface
Felipe Balbi7415f172012-04-30 14:56:33 +0300792 * @dcfg: saved contents of DCFG register
793 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300794 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300795 * @u2sel: parameter from Set SEL request.
796 * @u2pel: parameter from Set SEL request.
797 * @u1sel: parameter from Set SEL request.
798 * @u1pel: parameter from Set SEL request.
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000799 * @num_eps: number of endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300800 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300801 * @ep0state: state of endpoint zero
802 * @link_state: link state
803 * @speed: device speed (super, high, full, low)
Felipe Balbia3299492011-09-30 10:58:48 +0300804 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300805 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600806 * @regset: debugfs pointer to regdump file
807 * @test_mode: true when we're entering a USB test mode
808 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800809 * @lpm_nyet_threshold: LPM NYET response threshold
Huang Rui460d0982014-10-31 11:11:18 +0800810 * @hird_threshold: HIRD threshold
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300811 * @hsphy_interface: "utmi" or "ulpi"
Felipe Balbifc8bb912016-05-16 13:14:48 +0300812 * @connected: true when we're connected to a host, false otherwise
Felipe Balbif2b685d2013-12-19 12:12:37 -0600813 * @delayed_status: true when gadget driver asks for delayed status
814 * @ep0_bounced: true when we used bounce buffer
815 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600816 * @has_hibernation: true when dwc3 was configured with Hibernation
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530817 * @sysdev_is_parent: true when dwc3 device has a parent driver
Huang Rui80caf7d2014-10-28 19:54:26 +0800818 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
819 * there's now way for software to detect this in runtime.
Huang Rui460d0982014-10-31 11:11:18 +0800820 * @is_utmi_l1_suspend: the core asserts output signal
821 * 0 - utmi_sleep_n
822 * 1 - utmi_l1_suspend_n
Huang Rui946bd572014-10-28 19:54:23 +0800823 * @is_fpga: true when we are using the FPGA board
Felipe Balbifc8bb912016-05-16 13:14:48 +0300824 * @pending_events: true when we have pending IRQs to be handled
Felipe Balbif2b685d2013-12-19 12:12:37 -0600825 * @pullups_connected: true when Run/Stop bit is set
Felipe Balbif2b685d2013-12-19 12:12:37 -0600826 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
827 * @start_config_issued: true when StartConfig command has been issued
828 * @three_stage_setup: set if we perform a three phase setup
Robert Baldygaeac68e82015-03-09 15:06:12 +0100829 * @usb3_lpm_capable: set if hadrware supports Link Power Management
Huang Rui3b812212014-10-28 19:54:25 +0800830 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800831 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800832 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800833 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800834 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Huang Rui41c06ff2014-10-28 19:54:31 +0800835 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
Huang Ruifb67afc2014-10-28 19:54:32 +0800836 * @lfps_filter_quirk: set if we enable LFPS filter quirk
Huang Rui14f4ac52014-10-28 19:54:33 +0800837 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
Huang Rui59acfa22014-10-31 11:11:13 +0800838 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
Huang Rui0effe0a2014-10-31 11:11:14 +0800839 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
John Younec791d12015-10-02 20:30:57 -0700840 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
841 * disabling the suspend signal to the PHY.
William Wu16199f32016-08-16 22:44:37 +0800842 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
843 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
844 * provide a free-running PHY clock.
William Wu00fe0812016-08-16 22:44:39 +0800845 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
846 * change quirk.
Huang Rui6b6a0c92014-10-31 11:11:12 +0800847 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
848 * @tx_de_emphasis: Tx de-emphasis value
849 * 0 - -6dB de-emphasis
850 * 1 - -3.5dB de-emphasis
851 * 2 - No de-emphasis
852 * 3 - Reserved
John Youncf40b862016-11-14 12:32:43 -0800853 * @imod_interval: set the interrupt moderation interval in 250ns
854 * increments or 0 to disable.
Felipe Balbi72246da2011-08-19 18:10:58 +0300855 */
856struct dwc3 {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200857 struct dwc3_trb *ep0_trb;
Felipe Balbi905dc042017-01-05 14:46:52 +0200858 void *bounce;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600859 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 u8 *setup_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300861 dma_addr_t ep0_trb_addr;
Felipe Balbi905dc042017-01-05 14:46:52 +0200862 dma_addr_t bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600863 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100864 struct dwc3_request ep0_usb_req;
Baolin Wangbb014732016-10-14 17:11:33 +0800865 struct completion ep0_in_setup;
Felipe Balbi789451f62011-05-05 15:53:10 +0300866
Felipe Balbi72246da2011-08-19 18:10:58 +0300867 /* device lock */
868 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300869
Felipe Balbi72246da2011-08-19 18:10:58 +0300870 struct device *dev;
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530871 struct device *sysdev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300872
Felipe Balbid07e8812011-10-12 14:08:26 +0300873 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300874 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300875
Felipe Balbi696c8b12016-03-30 09:37:03 +0300876 struct dwc3_event_buffer *ev_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300877 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
878
879 struct usb_gadget gadget;
880 struct usb_gadget_driver *gadget_driver;
881
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300882 struct usb_phy *usb2_phy;
883 struct usb_phy *usb3_phy;
884
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530885 struct phy *usb2_generic_phy;
886 struct phy *usb3_generic_phy;
887
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300888 struct ulpi *ulpi;
889
Felipe Balbi72246da2011-08-19 18:10:58 +0300890 void __iomem *regs;
891 size_t regs_size;
892
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500893 enum usb_dr_mode dr_mode;
William Wu32f2ed82016-08-16 22:44:38 +0800894 enum usb_phy_interface hsphy_mode;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500895
Felipe Balbibcdb3272016-05-16 10:42:23 +0300896 u32 fladj;
Felipe Balbi3f308d12016-05-16 14:17:06 +0300897 u32 irq_gadget;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600898 u32 nr_scratch;
Felipe Balbifae2b902011-10-14 13:00:30 +0300899 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300900 u32 maximum_speed;
John Youn690fb372015-09-04 19:15:10 -0700901
902 /*
903 * All 3.1 IP version constants are greater than the 3.0 IP
904 * version constants. This works for most version checks in
905 * dwc3. However, in the future, this may not apply as
906 * features may be developed on newer versions of the 3.0 IP
907 * that are not in the 3.1 IP.
908 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300909 u32 revision;
910
911#define DWC3_REVISION_173A 0x5533173a
912#define DWC3_REVISION_175A 0x5533175a
913#define DWC3_REVISION_180A 0x5533180a
914#define DWC3_REVISION_183A 0x5533183a
915#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800916#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300917#define DWC3_REVISION_188A 0x5533188a
918#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800919#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200920#define DWC3_REVISION_200A 0x5533200a
921#define DWC3_REVISION_202A 0x5533202a
922#define DWC3_REVISION_210A 0x5533210a
923#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300924#define DWC3_REVISION_230A 0x5533230a
925#define DWC3_REVISION_240A 0x5533240a
926#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600927#define DWC3_REVISION_260A 0x5533260a
928#define DWC3_REVISION_270A 0x5533270a
929#define DWC3_REVISION_280A 0x5533280a
John Youn0bb39ca2016-10-12 18:00:55 -0700930#define DWC3_REVISION_290A 0x5533290a
John Youn512e4752016-08-19 11:57:52 -0700931#define DWC3_REVISION_300A 0x5533300a
932#define DWC3_REVISION_310A 0x5533310a
Felipe Balbi72246da2011-08-19 18:10:58 +0300933
John Youn690fb372015-09-04 19:15:10 -0700934/*
935 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
936 * just so dwc31 revisions are always larger than dwc3.
937 */
938#define DWC3_REVISION_IS_DWC31 0x80000000
John Youne77c5612016-05-20 16:34:23 -0700939#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
John Youncf40b862016-11-14 12:32:43 -0800940#define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
John Youn690fb372015-09-04 19:15:10 -0700941
Felipe Balbib53c7722011-08-30 15:50:40 +0300942 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300943 enum dwc3_ep0_state ep0state;
944 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300945
Felipe Balbic12a0d82012-04-25 10:45:05 +0300946 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300947 u16 u2sel;
948 u16 u2pel;
949 u8 u1sel;
950 u8 u1pel;
951
Felipe Balbi72246da2011-08-19 18:10:58 +0300952 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300953
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000954 u8 num_eps;
Felipe Balbi789451f62011-05-05 15:53:10 +0300955
Felipe Balbia3299492011-09-30 10:58:48 +0300956 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300957 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +0200958 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200959
960 u8 test_mode;
961 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +0800962 u8 lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800963 u8 hird_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600964
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300965 const char *hsphy_interface;
966
Felipe Balbifc8bb912016-05-16 13:14:48 +0300967 unsigned connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600968 unsigned delayed_status:1;
969 unsigned ep0_bounced:1;
970 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600971 unsigned has_hibernation:1;
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530972 unsigned sysdev_is_parent:1;
Huang Rui80caf7d2014-10-28 19:54:26 +0800973 unsigned has_lpm_erratum:1;
Huang Rui460d0982014-10-31 11:11:18 +0800974 unsigned is_utmi_l1_suspend:1;
Huang Rui946bd572014-10-28 19:54:23 +0800975 unsigned is_fpga:1;
Felipe Balbifc8bb912016-05-16 13:14:48 +0300976 unsigned pending_events:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600977 unsigned pullups_connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600978 unsigned setup_packet_pending:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600979 unsigned three_stage_setup:1;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100980 unsigned usb3_lpm_capable:1;
Huang Rui3b812212014-10-28 19:54:25 +0800981
982 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800983 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +0800984 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800985 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800986 unsigned del_p1p2p3_quirk:1;
Huang Rui41c06ff2014-10-28 19:54:31 +0800987 unsigned del_phy_power_chg_quirk:1;
Huang Ruifb67afc2014-10-28 19:54:32 +0800988 unsigned lfps_filter_quirk:1;
Huang Rui14f4ac52014-10-28 19:54:33 +0800989 unsigned rx_detect_poll_quirk:1;
Huang Rui59acfa22014-10-31 11:11:13 +0800990 unsigned dis_u3_susphy_quirk:1;
Huang Rui0effe0a2014-10-31 11:11:14 +0800991 unsigned dis_u2_susphy_quirk:1;
John Younec791d12015-10-02 20:30:57 -0700992 unsigned dis_enblslpm_quirk:1;
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530993 unsigned dis_rxdet_inp3_quirk:1;
William Wu16199f32016-08-16 22:44:37 +0800994 unsigned dis_u2_freeclk_exists_quirk:1;
William Wu00fe0812016-08-16 22:44:39 +0800995 unsigned dis_del_phy_power_chg_quirk:1;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800996
997 unsigned tx_de_emphasis_quirk:1;
998 unsigned tx_de_emphasis:2;
John Youncf40b862016-11-14 12:32:43 -0800999
1000 u16 imod_interval;
Felipe Balbi72246da2011-08-19 18:10:58 +03001001};
1002
1003/* -------------------------------------------------------------------------- */
1004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005/* -------------------------------------------------------------------------- */
1006
1007struct dwc3_event_type {
1008 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +08001009 u32 type:7;
1010 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +03001011} __packed;
1012
1013#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1014#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1015#define DWC3_DEPEVT_XFERNOTREADY 0x03
1016#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1017#define DWC3_DEPEVT_STREAMEVT 0x06
1018#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1019
1020/**
1021 * struct dwc3_event_depvt - Device Endpoint Events
1022 * @one_bit: indicates this is an endpoint event (not used)
1023 * @endpoint_number: number of the endpoint
1024 * @endpoint_event: The event we have:
1025 * 0x00 - Reserved
1026 * 0x01 - XferComplete
1027 * 0x02 - XferInProgress
1028 * 0x03 - XferNotReady
1029 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1030 * 0x05 - Reserved
1031 * 0x06 - StreamEvt
1032 * 0x07 - EPCmdCmplt
1033 * @reserved11_10: Reserved, don't use.
1034 * @status: Indicates the status of the event. Refer to databook for
1035 * more information.
1036 * @parameters: Parameters of the current event. Refer to databook for
1037 * more information.
1038 */
1039struct dwc3_event_depevt {
1040 u32 one_bit:1;
1041 u32 endpoint_number:5;
1042 u32 endpoint_event:4;
1043 u32 reserved11_10:2;
1044 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001045
1046/* Within XferNotReady */
Roger Quadrosff3f0782017-03-30 09:46:40 +03001047#define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001048
1049/* Within XferComplete */
Roger Quadrosff3f0782017-03-30 09:46:40 +03001050#define DEPEVT_STATUS_BUSERR BIT(0)
1051#define DEPEVT_STATUS_SHORT BIT(1)
1052#define DEPEVT_STATUS_IOC BIT(2)
1053#define DEPEVT_STATUS_LST BIT(3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001054
Felipe Balbi879631a2011-09-30 10:58:47 +03001055/* Stream event only */
1056#define DEPEVT_STREAMEVT_FOUND 1
1057#define DEPEVT_STREAMEVT_NOTFOUND 2
1058
Felipe Balbidc137f02011-08-27 22:04:32 +03001059/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +03001060#define DEPEVT_STATUS_CONTROL_DATA 1
1061#define DEPEVT_STATUS_CONTROL_STATUS 2
Felipe Balbi45a2af22016-09-26 12:54:04 +03001062#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001063
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +00001064/* In response to Start Transfer */
1065#define DEPEVT_TRANSFER_NO_RESOURCE 1
1066#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1067
Felipe Balbi72246da2011-08-19 18:10:58 +03001068 u32 parameters:16;
Baolin Wang76a638f2016-10-31 19:38:36 +08001069
1070/* For Command Complete Events */
1071#define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
Felipe Balbi72246da2011-08-19 18:10:58 +03001072} __packed;
1073
1074/**
1075 * struct dwc3_event_devt - Device Events
1076 * @one_bit: indicates this is a non-endpoint event (not used)
1077 * @device_event: indicates it's a device event. Should read as 0x00
1078 * @type: indicates the type of device event.
1079 * 0 - DisconnEvt
1080 * 1 - USBRst
1081 * 2 - ConnectDone
1082 * 3 - ULStChng
1083 * 4 - WkUpEvt
1084 * 5 - Reserved
1085 * 6 - EOPF
1086 * 7 - SOF
1087 * 8 - Reserved
1088 * 9 - ErrticErr
1089 * 10 - CmdCmplt
1090 * 11 - EvntOverflow
1091 * 12 - VndrDevTstRcved
1092 * @reserved15_12: Reserved, not used
1093 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +08001094 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +03001095 */
1096struct dwc3_event_devt {
1097 u32 one_bit:1;
1098 u32 device_event:7;
1099 u32 type:4;
1100 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +08001101 u32 event_info:9;
1102 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +03001103} __packed;
1104
1105/**
1106 * struct dwc3_event_gevt - Other Core Events
1107 * @one_bit: indicates this is a non-endpoint event (not used)
1108 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1109 * @phy_port_number: self-explanatory
1110 * @reserved31_12: Reserved, not used.
1111 */
1112struct dwc3_event_gevt {
1113 u32 one_bit:1;
1114 u32 device_event:7;
1115 u32 phy_port_number:4;
1116 u32 reserved31_12:20;
1117} __packed;
1118
1119/**
1120 * union dwc3_event - representation of Event Buffer contents
1121 * @raw: raw 32-bit event
1122 * @type: the type of the event
1123 * @depevt: Device Endpoint Event
1124 * @devt: Device Event
1125 * @gevt: Global Event
1126 */
1127union dwc3_event {
1128 u32 raw;
1129 struct dwc3_event_type type;
1130 struct dwc3_event_depevt depevt;
1131 struct dwc3_event_devt devt;
1132 struct dwc3_event_gevt gevt;
1133};
1134
Felipe Balbi61018302014-03-04 09:23:50 -06001135/**
1136 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1137 * parameters
1138 * @param2: third parameter
1139 * @param1: second parameter
1140 * @param0: first parameter
1141 */
1142struct dwc3_gadget_ep_cmd_params {
1143 u32 param2;
1144 u32 param1;
1145 u32 param0;
1146};
1147
Felipe Balbi72246da2011-08-19 18:10:58 +03001148/*
1149 * DWC3 Features to be used as Driver Data
1150 */
1151
1152#define DWC3_HAS_PERIPHERAL BIT(0)
1153#define DWC3_HAS_XHCI BIT(1)
1154#define DWC3_HAS_OTG BIT(3)
1155
Felipe Balbid07e8812011-10-12 14:08:26 +03001156/* prototypes */
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001157void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbicf6d8672016-04-14 15:03:39 +03001158u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001159
John Youna987a902016-11-10 17:08:48 -08001160/* check whether we are on the DWC_usb3 core */
1161static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1162{
1163 return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1164}
1165
John Younc4137a92016-02-05 17:08:18 -08001166/* check whether we are on the DWC_usb31 core */
1167static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1168{
1169 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1170}
1171
John Youncf40b862016-11-14 12:32:43 -08001172bool dwc3_has_imod(struct dwc3 *dwc);
1173
Vivek Gautam388e5c52013-01-15 16:09:21 +05301174#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +03001175int dwc3_host_init(struct dwc3 *dwc);
1176void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301177#else
1178static inline int dwc3_host_init(struct dwc3 *dwc)
1179{ return 0; }
1180static inline void dwc3_host_exit(struct dwc3 *dwc)
1181{ }
1182#endif
Felipe Balbid07e8812011-10-12 14:08:26 +03001183
Vivek Gautam388e5c52013-01-15 16:09:21 +05301184#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +03001185int dwc3_gadget_init(struct dwc3 *dwc);
1186void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -06001187int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1188int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1189int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
Felipe Balbi2cd47182016-04-12 16:42:43 +03001190int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1191 struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -05001192int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301193#else
1194static inline int dwc3_gadget_init(struct dwc3 *dwc)
1195{ return 0; }
1196static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1197{ }
Felipe Balbi61018302014-03-04 09:23:50 -06001198static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1199{ return 0; }
1200static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1201{ return 0; }
1202static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1203 enum dwc3_link_state state)
1204{ return 0; }
1205
Felipe Balbi2cd47182016-04-12 16:42:43 +03001206static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1207 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi61018302014-03-04 09:23:50 -06001208{ return 0; }
1209static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1210 int cmd, u32 param)
1211{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +05301212#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +03001213
Felipe Balbi7415f172012-04-30 14:56:33 +03001214/* power management interface */
1215#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +03001216int dwc3_gadget_suspend(struct dwc3 *dwc);
1217int dwc3_gadget_resume(struct dwc3 *dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001218void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001219#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001220static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1221{
1222 return 0;
1223}
1224
1225static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1226{
1227 return 0;
1228}
Felipe Balbifc8bb912016-05-16 13:14:48 +03001229
1230static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1231{
1232}
Felipe Balbi7415f172012-04-30 14:56:33 +03001233#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1234
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001235#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1236int dwc3_ulpi_init(struct dwc3 *dwc);
1237void dwc3_ulpi_exit(struct dwc3 *dwc);
1238#else
1239static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1240{ return 0; }
1241static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1242{ }
1243#endif
1244
Felipe Balbi72246da2011-08-19 18:10:58 +03001245#endif /* __DRIVERS_USB_DWC3_CORE_H */