blob: 610965dd87ced8e2afa059a608fe4e828ea655b3 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Arun Chandran92980402014-10-10 12:31:24 +01003 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01004 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Riku Voipio957e3fa2014-12-12 16:57:44 -08005 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07006 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +01007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +01008 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +02009 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010010 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000011 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000012 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000013 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000014 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000015 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010016 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000017 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010018 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000019 select ARM_GIC_V3_ITS if PCI_MSI
Will Deaconadace892013-05-08 17:29:24 +010020 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000021 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070022 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000023 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000024 select DCACHE_WORD_ACCESS
Laura Abbottd4932f92014-10-09 15:26:44 -070025 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010026 select GENERIC_CLOCKEVENTS
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010027 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000028 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070029 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010030 select GENERIC_IRQ_PROBE
31 select GENERIC_IRQ_SHOW
Arnd Bergmanncb61f672014-11-19 14:09:07 +010032 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070033 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010034 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000035 select GENERIC_STRNCPY_FROM_USER
36 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010037 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010038 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010040 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010041 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010042 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080043 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000044 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000045 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070047 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010048 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010049 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010050 select HAVE_CMPXCHG_DOUBLE
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070051 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070052 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select HAVE_DMA_API_DEBUG
54 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000055 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010056 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000057 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010058 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090059 select HAVE_FUNCTION_TRACER
60 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010063 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000064 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010065 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010066 select HAVE_PERF_REGS
67 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070068 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010069 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select IRQ_DOMAIN
Catalin Marinasfea2aca2012-10-16 11:26:57 +010071 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select NO_BOOTMEM
73 select OF
74 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010075 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000077 select POWER_RESET
78 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select RTC_LIB
80 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070081 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070082 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 help
84 ARM 64-bit (AArch64) Linux support.
85
86config 64BIT
87 def_bool y
88
89config ARCH_PHYS_ADDR_T_64BIT
90 def_bool y
91
92config MMU
93 def_bool y
94
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070095config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +010096 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097
98config STACKTRACE_SUPPORT
99 def_bool y
100
101config LOCKDEP_SUPPORT
102 def_bool y
103
104config TRACE_IRQFLAGS_SUPPORT
105 def_bool y
106
Will Deaconc209f792014-03-14 17:47:05 +0000107config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 def_bool y
109
110config GENERIC_HWEIGHT
111 def_bool y
112
113config GENERIC_CSUM
114 def_bool y
115
116config GENERIC_CALIBRATE_DELAY
117 def_bool y
118
Catalin Marinas19e76402014-02-27 12:09:22 +0000119config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 def_bool y
121
Steve Capper29e56942014-10-09 15:29:25 -0700122config HAVE_GENERIC_RCU_GUP
123 def_bool y
124
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100125config ARCH_DMA_ADDR_T_64BIT
126 def_bool y
127
128config NEED_DMA_MAP_STATE
129 def_bool y
130
131config NEED_SG_DMA_LENGTH
132 def_bool y
133
134config SWIOTLB
135 def_bool y
136
137config IOMMU_HELPER
138 def_bool SWIOTLB
139
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100140config KERNEL_MODE_NEON
141 def_bool y
142
Rob Herring92cc15f2014-04-18 17:19:59 -0500143config FIX_EARLYCON_MEM
144 def_bool y
145
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146source "init/Kconfig"
147
148source "kernel/Kconfig.freezer"
149
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100150menu "Platform selection"
151
Alim Akhtar6f56eef2014-11-22 22:41:52 +0900152config ARCH_EXYNOS
153 bool
154 help
155 This enables support for Samsung Exynos SoC family
156
157config ARCH_EXYNOS7
158 bool "ARMv8 based Samsung Exynos7"
159 select ARCH_EXYNOS
160 select COMMON_CLK_SAMSUNG
161 select HAVE_S3C2410_WATCHDOG if WATCHDOG
162 select HAVE_S3C_RTC if RTC_CLASS
163 select PINCTRL
164 select PINCTRL_EXYNOS
165
166 help
167 This enables support for Samsung Exynos7 SoC family
168
Olof Johansson5118a6a2015-01-27 16:19:11 -0800169config ARCH_FSL_LS2085A
170 bool "Freescale LS2085A SOC"
171 help
172 This enables support for Freescale LS2085A SOC.
173
Eddie Huang4727a6f2015-12-01 10:14:00 +0100174config ARCH_MEDIATEK
175 bool "Mediatek MT65xx & MT81xx ARMv8 SoC"
176 select ARM_GIC
177 help
178 Support for Mediatek MT65xx & MT81xx ARMv8 SoCs
179
Abhimanyu Kapurd7f64a42013-10-15 21:11:09 -0700180config ARCH_QCOM
181 bool "Qualcomm Platforms"
182 select PINCTRL
183 help
184 This enables support for the ARMv8 based Qualcomm chipsets.
185
Suravee Suthikulpanit41904362014-11-26 11:51:09 +0700186config ARCH_SEATTLE
187 bool "AMD Seattle SoC Family"
188 help
189 This enables support for AMD Seattle SOC Family
190
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700191config ARCH_TEGRA
192 bool "NVIDIA Tegra SoC Family"
193 select ARCH_HAS_RESET_CONTROLLER
194 select ARCH_REQUIRE_GPIOLIB
195 select CLKDEV_LOOKUP
196 select CLKSRC_MMIO
197 select CLKSRC_OF
198 select GENERIC_CLOCKEVENTS
199 select HAVE_CLK
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700200 select PINCTRL
201 select RESET_CONTROLLER
202 help
203 This enables support for the NVIDIA Tegra SoC family.
204
205config ARCH_TEGRA_132_SOC
206 bool "NVIDIA Tegra132 SoC"
207 depends on ARCH_TEGRA
208 select PINCTRL_TEGRA124
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700209 select USB_ULPI if USB_PHY
210 select USB_ULPI_VIEWPORT if USB_PHY
211 help
212 Enable support for NVIDIA Tegra132 SoC, based on the Denver
213 ARMv8 CPU. The Tegra132 SoC is similar to the Tegra124 SoC,
214 but contains an NVIDIA Denver CPU complex in place of
215 Tegra124's "4+1" Cortex-A15 CPU complex.
216
Radha Mohan Chintakuntla28f74202014-04-08 18:47:51 +0530217config ARCH_THUNDER
218 bool "Cavium Inc. Thunder SoC Family"
219 help
220 This enables support for Cavium's Thunder Family of SoCs.
221
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100222config ARCH_VEXPRESS
223 bool "ARMv8 software model (Versatile Express)"
224 select ARCH_REQUIRE_GPIOLIB
225 select COMMON_CLK_VERSATILE
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000226 select POWER_RESET_VEXPRESS
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100227 select VEXPRESS_CONFIG
228 help
229 This enables support for the ARMv8 software model (Versatile
230 Express).
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100231
Vinayak Kale15942852013-04-24 10:06:57 +0100232config ARCH_XGENE
233 bool "AppliedMicro X-Gene SOC Family"
234 help
235 This enables support for AppliedMicro X-Gene SOC Family
236
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100237endmenu
238
239menu "Bus support"
240
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100241config PCI
242 bool "PCI support"
243 help
244 This feature enables support for PCI bus system. If you say Y
245 here, the kernel will include drivers and infrastructure code
246 to support PCI bus devices.
247
248config PCI_DOMAINS
249 def_bool PCI
250
251config PCI_DOMAINS_GENERIC
252 def_bool PCI
253
254config PCI_SYSCALL
255 def_bool PCI
256
257source "drivers/pci/Kconfig"
258source "drivers/pci/pcie/Kconfig"
259source "drivers/pci/hotplug/Kconfig"
260
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100261endmenu
262
263menu "Kernel Features"
264
Andre Przywarac0a01b82014-11-14 15:54:12 +0000265menu "ARM errata workarounds via the alternatives framework"
266
267config ARM64_ERRATUM_826319
268 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
269 default y
270 help
271 This option adds an alternative code sequence to work around ARM
272 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
273 AXI master interface and an L2 cache.
274
275 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
276 and is unable to accept a certain write via this interface, it will
277 not progress on read data presented on the read data channel and the
278 system can deadlock.
279
280 The workaround promotes data cache clean instructions to
281 data cache clean-and-invalidate.
282 Please note that this does not necessarily enable the workaround,
283 as it depends on the alternative framework, which will only patch
284 the kernel if an affected CPU is detected.
285
286 If unsure, say Y.
287
288config ARM64_ERRATUM_827319
289 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
290 default y
291 help
292 This option adds an alternative code sequence to work around ARM
293 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
294 master interface and an L2 cache.
295
296 Under certain conditions this erratum can cause a clean line eviction
297 to occur at the same time as another transaction to the same address
298 on the AMBA 5 CHI interface, which can cause data corruption if the
299 interconnect reorders the two transactions.
300
301 The workaround promotes data cache clean instructions to
302 data cache clean-and-invalidate.
303 Please note that this does not necessarily enable the workaround,
304 as it depends on the alternative framework, which will only patch
305 the kernel if an affected CPU is detected.
306
307 If unsure, say Y.
308
309config ARM64_ERRATUM_824069
310 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
311 default y
312 help
313 This option adds an alternative code sequence to work around ARM
314 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
315 to a coherent interconnect.
316
317 If a Cortex-A53 processor is executing a store or prefetch for
318 write instruction at the same time as a processor in another
319 cluster is executing a cache maintenance operation to the same
320 address, then this erratum might cause a clean cache line to be
321 incorrectly marked as dirty.
322
323 The workaround promotes data cache clean instructions to
324 data cache clean-and-invalidate.
325 Please note that this option does not necessarily enable the
326 workaround, as it depends on the alternative framework, which will
327 only patch the kernel if an affected CPU is detected.
328
329 If unsure, say Y.
330
331config ARM64_ERRATUM_819472
332 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
333 default y
334 help
335 This option adds an alternative code sequence to work around ARM
336 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
337 present when it is connected to a coherent interconnect.
338
339 If the processor is executing a load and store exclusive sequence at
340 the same time as a processor in another cluster is executing a cache
341 maintenance operation to the same address, then this erratum might
342 cause data corruption.
343
344 The workaround promotes data cache clean instructions to
345 data cache clean-and-invalidate.
346 Please note that this does not necessarily enable the workaround,
347 as it depends on the alternative framework, which will only patch
348 the kernel if an affected CPU is detected.
349
350 If unsure, say Y.
351
352config ARM64_ERRATUM_832075
353 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
354 default y
355 help
356 This option adds an alternative code sequence to work around ARM
357 erratum 832075 on Cortex-A57 parts up to r1p2.
358
359 Affected Cortex-A57 parts might deadlock when exclusive load/store
360 instructions to Write-Back memory are mixed with Device loads.
361
362 The workaround is to promote device loads to use Load-Acquire
363 semantics.
364 Please note that this does not necessarily enable the workaround,
365 as it depends on the alternative framework, which will only patch
366 the kernel if an affected CPU is detected.
367
368 If unsure, say Y.
369
370endmenu
371
372
Jungseok Leee41ceed2014-05-12 10:40:38 +0100373choice
374 prompt "Page size"
375 default ARM64_4K_PAGES
376 help
377 Page size (translation granule) configuration.
378
379config ARM64_4K_PAGES
380 bool "4KB"
381 help
382 This feature enables 4KB pages support.
383
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100384config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100385 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100386 help
387 This feature enables 64KB pages support (4KB by default)
388 allowing only two levels of page tables and faster TLB
389 look-up. AArch32 emulation is not available when this feature
390 is enabled.
391
Jungseok Leee41ceed2014-05-12 10:40:38 +0100392endchoice
393
394choice
395 prompt "Virtual address space size"
396 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
397 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
398 help
399 Allows choosing one of multiple possible virtual address
400 space sizes. The level of translation table is determined by
401 a combination of page size and virtual address space size.
402
403config ARM64_VA_BITS_39
404 bool "39-bit"
405 depends on ARM64_4K_PAGES
406
407config ARM64_VA_BITS_42
408 bool "42-bit"
409 depends on ARM64_64K_PAGES
410
Jungseok Leec79b9542014-05-12 18:40:51 +0900411config ARM64_VA_BITS_48
412 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900413
Jungseok Leee41ceed2014-05-12 10:40:38 +0100414endchoice
415
416config ARM64_VA_BITS
417 int
418 default 39 if ARM64_VA_BITS_39
419 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b9542014-05-12 18:40:51 +0900420 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100421
Catalin Marinasabe669d2014-07-15 15:37:21 +0100422config ARM64_PGTABLE_LEVELS
423 int
424 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Catalin Marinas383c2792014-07-21 15:54:50 +0100425 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
Catalin Marinasabe669d2014-07-15 15:37:21 +0100426 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
427 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
Jungseok Leec79b9542014-05-12 18:40:51 +0900428
Will Deacona8720132013-10-11 14:52:19 +0100429config CPU_BIG_ENDIAN
430 bool "Build big-endian kernel"
431 help
432 Say Y if you plan on running a kernel in big-endian mode.
433
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100434config SMP
435 bool "Symmetric Multi-Processing"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100436 help
437 This enables support for systems with more than one CPU. If
438 you say N here, the kernel will run on single and
439 multiprocessor machines, but will use only one CPU of a
440 multiprocessor machine. If you say Y here, the kernel will run
441 on many, but not all, single processor machines. On a single
442 processor machine, the kernel will run faster if you say N
443 here.
444
445 If you don't know what to do here, say N.
446
Mark Brownf6e763b2014-03-04 07:51:17 +0000447config SCHED_MC
448 bool "Multi-core scheduler support"
449 depends on SMP
450 help
451 Multi-core scheduler support improves the CPU scheduler's decision
452 making when dealing with multi-core CPU chips at a cost of slightly
453 increased overhead in some places. If unsure say N here.
454
455config SCHED_SMT
456 bool "SMT scheduler support"
457 depends on SMP
458 help
459 Improves the CPU scheduler's decision making when dealing with
460 MultiThreading at a cost of slightly increased overhead in some
461 places. If unsure say N here.
462
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100463config NR_CPUS
Robert Richtere3672642014-09-08 12:44:48 +0100464 int "Maximum number of CPUs (2-64)"
465 range 2 64
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100466 depends on SMP
Vinayak Kale15942852013-04-24 10:06:57 +0100467 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100468 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100469
Mark Rutland9327e2c2013-10-24 20:30:18 +0100470config HOTPLUG_CPU
471 bool "Support for hot-pluggable CPUs"
472 depends on SMP
473 help
474 Say Y here to experiment with turning CPUs off and on. CPUs
475 can be controlled through /sys/devices/system/cpu.
476
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100477source kernel/Kconfig.preempt
478
479config HZ
480 int
481 default 100
482
483config ARCH_HAS_HOLES_MEMORYMODEL
484 def_bool y if SPARSEMEM
485
486config ARCH_SPARSEMEM_ENABLE
487 def_bool y
488 select SPARSEMEM_VMEMMAP_ENABLE
489
490config ARCH_SPARSEMEM_DEFAULT
491 def_bool ARCH_SPARSEMEM_ENABLE
492
493config ARCH_SELECT_MEMORY_MODEL
494 def_bool ARCH_SPARSEMEM_ENABLE
495
496config HAVE_ARCH_PFN_VALID
497 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
498
499config HW_PERF_EVENTS
500 bool "Enable hardware performance counter support for perf events"
501 depends on PERF_EVENTS
502 default y
503 help
504 Enable hardware performance counter support for perf events. If
505 disabled, perf events will use software events only.
506
Steve Capper084bd292013-04-10 13:48:00 +0100507config SYS_SUPPORTS_HUGETLBFS
508 def_bool y
509
510config ARCH_WANT_GENERAL_HUGETLB
511 def_bool y
512
513config ARCH_WANT_HUGE_PMD_SHARE
514 def_bool y if !ARM64_64K_PAGES
515
Steve Capperaf074842013-04-19 16:23:57 +0100516config HAVE_ARCH_TRANSPARENT_HUGEPAGE
517 def_bool y
518
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100519config ARCH_HAS_CACHE_LINE_SIZE
520 def_bool y
521
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100522source "mm/Kconfig"
523
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000524config SECCOMP
525 bool "Enable seccomp to safely compute untrusted bytecode"
526 ---help---
527 This kernel feature is useful for number crunching applications
528 that may need to compute untrusted bytecode during their
529 execution. By using pipes or other transports made available to
530 the process as file descriptors supporting the read/write
531 syscalls, it's possible to isolate those applications in
532 their own address space using seccomp. Once seccomp is
533 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
534 and the task is only allowed to execute a few safe syscalls
535 defined by each seccomp mode.
536
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000537config XEN_DOM0
538 def_bool y
539 depends on XEN
540
541config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700542 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000543 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000544 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000545 help
546 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
547
Steve Capperd03bb142013-04-25 15:19:21 +0100548config FORCE_MAX_ZONEORDER
549 int
550 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
551 default "11"
552
Will Deacon1b907f42014-11-20 16:51:10 +0000553menuconfig ARMV8_DEPRECATED
554 bool "Emulate deprecated/obsolete ARMv8 instructions"
555 depends on COMPAT
556 help
557 Legacy software support may require certain instructions
558 that have been deprecated or obsoleted in the architecture.
559
560 Enable this config to enable selective emulation of these
561 features.
562
563 If unsure, say Y
564
565if ARMV8_DEPRECATED
566
567config SWP_EMULATION
568 bool "Emulate SWP/SWPB instructions"
569 help
570 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
571 they are always undefined. Say Y here to enable software
572 emulation of these instructions for userspace using LDXR/STXR.
573
574 In some older versions of glibc [<=2.8] SWP is used during futex
575 trylock() operations with the assumption that the code will not
576 be preempted. This invalid assumption may be more likely to fail
577 with SWP emulation enabled, leading to deadlock of the user
578 application.
579
580 NOTE: when accessing uncached shared regions, LDXR/STXR rely
581 on an external transaction monitoring block called a global
582 monitor to maintain update atomicity. If your system does not
583 implement a global monitor, this option can cause programs that
584 perform SWP operations to uncached memory to deadlock.
585
586 If unsure, say Y
587
588config CP15_BARRIER_EMULATION
589 bool "Emulate CP15 Barrier instructions"
590 help
591 The CP15 barrier instructions - CP15ISB, CP15DSB, and
592 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
593 strongly recommended to use the ISB, DSB, and DMB
594 instructions instead.
595
596 Say Y here to enable software emulation of these
597 instructions for AArch32 userspace code. When this option is
598 enabled, CP15 barrier usage is traced which can help
599 identify software that needs updating.
600
601 If unsure, say Y
602
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000603config SETEND_EMULATION
604 bool "Emulate SETEND instruction"
605 help
606 The SETEND instruction alters the data-endianness of the
607 AArch32 EL0, and is deprecated in ARMv8.
608
609 Say Y here to enable software emulation of the instruction
610 for AArch32 userspace code.
611
612 Note: All the cpus on the system must have mixed endian support at EL0
613 for this feature to be enabled. If a new CPU - which doesn't support mixed
614 endian - is hotplugged in after this feature has been enabled, there could
615 be unexpected results in the applications.
616
617 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000618endif
619
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100620endmenu
621
622menu "Boot options"
623
624config CMDLINE
625 string "Default kernel command string"
626 default ""
627 help
628 Provide a set of default command-line options at build time by
629 entering them here. As a minimum, you should specify the the
630 root device (e.g. root=/dev/nfs).
631
632config CMDLINE_FORCE
633 bool "Always use the default kernel command string"
634 help
635 Always use the default kernel command string, even if the boot
636 loader passes other arguments to the kernel.
637 This is useful if you cannot or don't want to change the
638 command-line options your boot loader passes to the kernel.
639
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200640config EFI_STUB
641 bool
642
Mark Salterf84d0272014-04-15 21:59:30 -0400643config EFI
644 bool "UEFI runtime support"
645 depends on OF && !CPU_BIG_ENDIAN
646 select LIBFDT
647 select UCS2_STRING
648 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200649 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200650 select EFI_STUB
651 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400652 default y
653 help
654 This option provides support for runtime services provided
655 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400656 clock, and platform reset). A UEFI stub is also provided to
657 allow the kernel to be booted as an EFI application. This
658 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400659
Yi Lid1ae8c02014-10-04 23:46:43 +0800660config DMI
661 bool "Enable support for SMBIOS (DMI) tables"
662 depends on EFI
663 default y
664 help
665 This enables SMBIOS/DMI feature for systems.
666
667 This option is only useful on systems that have UEFI firmware.
668 However, even with this option, the resultant kernel should
669 continue to boot on existing non-UEFI platforms.
670
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100671endmenu
672
673menu "Userspace binary formats"
674
675source "fs/Kconfig.binfmt"
676
677config COMPAT
678 bool "Kernel support for 32-bit EL0"
679 depends on !ARM64_64K_PAGES
680 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700681 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500682 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500683 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100684 help
685 This option enables support for a 32-bit EL0 running under a 64-bit
686 kernel at EL1. AArch32-specific components such as system calls,
687 the user helper functions, VFP support and the ptrace interface are
688 handled appropriately by the kernel.
689
690 If you want to execute 32-bit userspace applications, say Y.
691
692config SYSVIPC_COMPAT
693 def_bool y
694 depends on COMPAT && SYSVIPC
695
696endmenu
697
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000698menu "Power management options"
699
700source "kernel/power/Kconfig"
701
702config ARCH_SUSPEND_POSSIBLE
703 def_bool y
704
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000705endmenu
706
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100707menu "CPU Power Management"
708
709source "drivers/cpuidle/Kconfig"
710
Rob Herring52e7e812014-02-24 11:27:57 +0900711source "drivers/cpufreq/Kconfig"
712
713endmenu
714
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100715source "net/Kconfig"
716
717source "drivers/Kconfig"
718
Mark Salterf84d0272014-04-15 21:59:30 -0400719source "drivers/firmware/Kconfig"
720
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100721source "fs/Kconfig"
722
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100723source "arch/arm64/kvm/Kconfig"
724
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100725source "arch/arm64/Kconfig.debug"
726
727source "security/Kconfig"
728
729source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800730if CRYPTO
731source "arch/arm64/crypto/Kconfig"
732endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100733
734source "lib/Kconfig"