blob: e7f84a7b44658d2f93d642e06e013300693d6a82 [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
Catalin Marinas272d01b2016-11-03 18:34:34 +000012#include <asm/cpucaps.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000013#include <asm/hwcap.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010014#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000015
16/*
17 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
18 * in the kernel and for user space to keep track of which optional features
19 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
20 * Note that HWCAP_x constants are bit fields so we need to take the log.
21 */
22
23#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
24#define cpu_feature(x) ilog2(HWCAP_ ## x)
25
Andre Przywara301bcfa2014-11-14 15:54:10 +000026#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000027
Suzuki K Poulosea4023f682016-11-08 13:56:20 +000028#include <linux/bug.h>
29#include <linux/jump_label.h>
Will Deacon144e9692015-04-30 18:55:50 +010030#include <linux/kernel.h>
31
Suzuki K Poulose156e0d52017-01-09 17:28:27 +000032/*
33 * CPU feature register tracking
34 *
35 * The safe value of a CPUID feature field is dependent on the implications
36 * of the values assigned to it by the architecture. Based on the relationship
37 * between the values, the features are classified into 3 types - LOWER_SAFE,
38 * HIGHER_SAFE and EXACT.
39 *
40 * The lowest value of all the CPUs is chosen for LOWER_SAFE and highest
41 * for HIGHER_SAFE. It is expected that all CPUs have the same value for
42 * a field when EXACT is specified, failing which, the safe value specified
43 * in the table is chosen.
44 */
45
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010046enum ftr_type {
47 FTR_EXACT, /* Use a predefined safe value */
48 FTR_LOWER_SAFE, /* Smaller value is safe */
49 FTR_HIGHER_SAFE,/* Bigger value is safe */
50};
51
52#define FTR_STRICT true /* SANITY check strict matching required */
53#define FTR_NONSTRICT false /* SANITY check ignored */
54
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000055#define FTR_SIGNED true /* Value should be treated as signed */
56#define FTR_UNSIGNED false /* Value should be treated as unsigned */
57
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000058#define FTR_VISIBLE true /* Feature visible to the user space */
59#define FTR_HIDDEN false /* Feature is hidden from the user */
60
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010061struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000062 bool sign; /* Value is signed ? */
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000063 bool visible;
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000064 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010065 enum ftr_type type;
66 u8 shift;
67 u8 width;
Suzuki K Pouloseee7bc632016-09-09 14:07:08 +010068 s64 safe_val; /* safe value for FTR_EXACT features */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010069};
70
71/*
72 * @arm64_ftr_reg - Feature register
73 * @strict_mask Bits which should match across all CPUs for sanity.
74 * @sys_val Safe value across the CPUs (system view)
75 */
76struct arm64_ftr_reg {
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010077 const char *name;
78 u64 strict_mask;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000079 u64 user_mask;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010080 u64 sys_val;
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +000081 u64 user_val;
Ard Biesheuvel5e49d732016-08-31 11:31:08 +010082 const struct arm64_ftr_bits *ftr_bits;
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010083};
84
Ard Biesheuvel675b0562016-08-31 11:31:10 +010085extern struct arm64_ftr_reg arm64_ftr_reg_ctrel0;
86
Suzuki K Poulose92406f02016-04-22 12:25:31 +010087/* scope of capability check */
88enum {
89 SCOPE_SYSTEM,
90 SCOPE_LOCAL_CPU,
91};
92
Marc Zyngier359b7062015-03-27 13:09:23 +000093struct arm64_cpu_capabilities {
94 const char *desc;
95 u16 capability;
Suzuki K Poulose92406f02016-04-22 12:25:31 +010096 int def_scope; /* default scope */
97 bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope);
James Morse2a6dcb22016-10-18 11:27:46 +010098 int (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +000099 union {
100 struct { /* To be used for erratum handling only */
101 u32 midr_model;
102 u32 midr_range_min, midr_range_max;
103 };
Marc Zyngier94a9e042015-06-12 12:06:36 +0100104
105 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +0100106 u32 sys_reg;
Suzuki K Pouloseff96f7b2016-01-26 10:58:15 +0000107 u8 field_pos;
108 u8 min_field_value;
109 u8 hwcap_type;
110 bool sign;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +0100111 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +0100112 };
Marc Zyngier359b7062015-03-27 13:09:23 +0000113 };
114};
115
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000116extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100117extern struct static_key_false cpu_hwcap_keys[ARM64_NCAPS];
Andre Przywara930da092014-11-14 15:54:07 +0000118
Marc Zyngiere3661b12016-04-22 12:25:32 +0100119bool this_cpu_has_cap(unsigned int cap);
120
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000121static inline bool cpu_have_feature(unsigned int num)
122{
123 return elf_hwcap & (1UL << num);
124}
125
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000126/* System capability check for constant caps */
127static inline bool cpus_have_const_cap(int num)
128{
129 if (num >= ARM64_NCAPS)
130 return false;
131 return static_branch_unlikely(&cpu_hwcap_keys[num]);
132}
133
Andre Przywara930da092014-11-14 15:54:07 +0000134static inline bool cpus_have_cap(unsigned int num)
135{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000136 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000137 return false;
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000138 return test_bit(num, cpu_hwcaps);
Andre Przywara930da092014-11-14 15:54:07 +0000139}
140
141static inline void cpus_set_cap(unsigned int num)
142{
Catalin Marinasefd9e032016-09-05 18:25:48 +0100143 if (num >= ARM64_NCAPS) {
Andre Przywara930da092014-11-14 15:54:07 +0000144 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000145 num, ARM64_NCAPS);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100146 } else {
Andre Przywara930da092014-11-14 15:54:07 +0000147 __set_bit(num, cpu_hwcaps);
Catalin Marinasefd9e032016-09-05 18:25:48 +0100148 static_branch_enable(&cpu_hwcap_keys[num]);
149 }
Andre Przywara930da092014-11-14 15:54:07 +0000150}
151
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100152static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000153cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100154{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100155 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100156}
157
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100158static inline int __attribute_const__
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000159cpuid_feature_extract_signed_field(u64 features, int field)
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100160{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000161 return cpuid_feature_extract_signed_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100162}
James Morse79b0e092015-07-21 13:23:26 +0100163
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000164static inline unsigned int __attribute_const__
165cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
166{
167 return (u64)(features << (64 - width - field)) >> (64 - width);
168}
169
170static inline unsigned int __attribute_const__
171cpuid_feature_extract_unsigned_field(u64 features, int field)
172{
173 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
174}
175
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100176static inline u64 arm64_ftr_mask(const struct arm64_ftr_bits *ftrp)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100177{
178 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
179}
180
Suzuki K Poulosefe4fbdb2017-01-09 17:28:30 +0000181static inline u64 arm64_ftr_reg_user_value(const struct arm64_ftr_reg *reg)
182{
183 return (reg->user_val | (reg->sys_val & reg->user_mask));
184}
185
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000186static inline int __attribute_const__
Mark Rutland638f8632017-02-23 16:03:17 +0000187cpuid_feature_extract_field_width(u64 features, int field, int width, bool sign)
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000188{
189 return (sign) ?
Mark Rutland638f8632017-02-23 16:03:17 +0000190 cpuid_feature_extract_signed_field_width(features, field, width) :
191 cpuid_feature_extract_unsigned_field_width(features, field, width);
192}
193
194static inline int __attribute_const__
195cpuid_feature_extract_field(u64 features, int field, bool sign)
196{
197 return cpuid_feature_extract_field_width(features, field, 4, sign);
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000198}
199
Ard Biesheuvel5e49d732016-08-31 11:31:08 +0100200static inline s64 arm64_ftr_value(const struct arm64_ftr_bits *ftrp, u64 val)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100201{
Mark Rutland638f8632017-02-23 16:03:17 +0000202 return (s64)cpuid_feature_extract_field_width(val, ftrp->shift, ftrp->width, ftrp->sign);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100203}
204
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100205static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
206{
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000207 return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
208 cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100209}
210
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100211static inline bool id_aa64pfr0_32bit_el0(u64 pfr0)
212{
213 u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT);
214
215 return val == ID_AA64PFR0_EL0_32BIT_64BIT;
216}
217
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100218void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000219
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100220void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000221 const char *info);
Andre Przywara8e231852016-06-28 18:07:30 +0100222void enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps);
Suzuki K Poulosec47a1902016-09-09 14:07:10 +0100223void check_local_cpu_capabilities(void);
224
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100225void update_cpu_errata_workarounds(void);
Andre Przywara8e231852016-06-28 18:07:30 +0100226void __init enable_errata_workarounds(void);
Suzuki K Poulose89ba2642016-09-09 14:07:09 +0100227void verify_local_cpu_errata_workarounds(void);
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000228
Dave Martin46823dd2017-03-23 15:14:39 +0000229u64 read_sanitised_ftr_reg(u32 id);
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100230
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100231static inline bool cpu_supports_mixed_endian_el0(void)
232{
233 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
234}
235
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100236static inline bool system_supports_32bit_el0(void)
237{
Suzuki K Poulosea4023f682016-11-08 13:56:20 +0000238 return cpus_have_const_cap(ARM64_HAS_32BIT_EL0);
Suzuki K Poulose042446a2016-04-18 10:28:36 +0100239}
240
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100241static inline bool system_supports_mixed_endian_el0(void)
242{
Dave Martin46823dd2017-03-23 15:14:39 +0000243 return id_aa64mmfr0_mixed_endian_el0(read_sanitised_ftr_reg(SYS_ID_AA64MMFR0_EL1));
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100244}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000245
Suzuki K Poulose82e01912016-11-08 13:56:21 +0000246static inline bool system_supports_fpsimd(void)
247{
248 return !cpus_have_const_cap(ARM64_HAS_NO_FPSIMD);
249}
250
Catalin Marinas4b65a5d2016-07-01 16:53:00 +0100251static inline bool system_uses_ttbr0_pan(void)
252{
253 return IS_ENABLED(CONFIG_ARM64_SW_TTBR0_PAN) &&
Mark Rutland14088542017-03-10 17:44:18 +0000254 !cpus_have_const_cap(ARM64_HAS_PAN);
Catalin Marinas4b65a5d2016-07-01 16:53:00 +0100255}
256
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000257#endif /* __ASSEMBLY__ */
258
259#endif