blob: ac91b6fd0bcd5ac33cb69a02ea4382b50f559f40 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -070010#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050011#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060012#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080016#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050017#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070018#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010019#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000020#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030021#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090022#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Stephen Hemminger0b950f02014-01-10 17:14:48 -070027static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070028 .name = "PCI busn",
29 .start = 0,
30 .end = 255,
31 .flags = IORESOURCE_BUS,
32};
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/* Ugh. Need to stop exporting this to modules. */
35LIST_HEAD(pci_root_buses);
36EXPORT_SYMBOL(pci_root_buses);
37
Yinghai Lu5cc62c22012-05-17 18:51:11 -070038static LIST_HEAD(pci_domain_busn_res_list);
39
40struct pci_domain_busn_res {
41 struct list_head list;
42 struct resource res;
43 int domain_nr;
44};
45
46static struct resource *get_pci_domain_busn_res(int domain_nr)
47{
48 struct pci_domain_busn_res *r;
49
50 list_for_each_entry(r, &pci_domain_busn_res_list, list)
51 if (r->domain_nr == domain_nr)
52 return &r->res;
53
54 r = kzalloc(sizeof(*r), GFP_KERNEL);
55 if (!r)
56 return NULL;
57
58 r->domain_nr = domain_nr;
59 r->res.start = 0;
60 r->res.end = 0xff;
61 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
62
63 list_add_tail(&r->list, &pci_domain_busn_res_list);
64
65 return &r->res;
66}
67
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068static int find_anything(struct device *dev, void *data)
69{
70 return 1;
71}
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070073/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060074 * Some device drivers need know if PCI is initiated.
75 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070077 */
78int no_pci_devices(void)
79{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 struct device *dev;
81 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080083 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
84 no_devices = (dev == NULL);
85 put_device(dev);
86 return no_devices;
87}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070088EXPORT_SYMBOL(no_pci_devices);
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 * PCI Bus Class
92 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040093static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040095 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Markus Elfringff0387c2014-11-10 21:02:17 -070097 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070098 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100099 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 kfree(pci_bus);
101}
102
103static struct class pcibus_class = {
104 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400105 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700106 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107};
108
109static int __init pcibus_class_init(void)
110{
111 return class_register(&pcibus_class);
112}
113postcore_initcall(pcibus_class_init);
114
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400115static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800116{
117 u64 size = mask & maxbase; /* Find the significant bits */
118 if (!size)
119 return 0;
120
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600121 /*
122 * Get the lowest of them to find the decode size, and from that
123 * the extent.
124 */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800125 size = (size & ~(size-1)) - 1;
126
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600127 /*
128 * base == maxbase can be valid only if the BAR has already been
129 * programmed with all 1s.
130 */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131 if (base == maxbase && ((base | size) & mask) != mask)
132 return 0;
133
134 return size;
135}
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800138{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600139 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600140 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600141
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600143 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
144 flags |= IORESOURCE_IO;
145 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400146 }
147
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600148 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
149 flags |= IORESOURCE_MEM;
150 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
151 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400152
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
154 switch (mem_type) {
155 case PCI_BASE_ADDRESS_MEM_TYPE_32:
156 break;
157 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600158 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 break;
160 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600161 flags |= IORESOURCE_MEM_64;
162 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600163 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600164 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600165 break;
166 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600167 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400168}
169
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100170#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
171
Yu Zhao0b400c72008-11-22 02:40:40 +0800172/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600173 * pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800174 * @dev: the PCI device
175 * @type: type of the BAR
176 * @res: resource buffer to be filled in
177 * @pos: BAR position in the config space
178 *
179 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800181int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400182 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400183{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200184 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600185 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700186 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800187 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400188
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200189 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600191 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 if (!dev->mmio_always_on) {
193 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100194 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
195 pci_write_config_word(dev, PCI_COMMAND,
196 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
197 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700198 }
199
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 res->name = pci_name(dev);
201
202 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200203 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204 pci_read_config_dword(dev, pos, &sz);
205 pci_write_config_dword(dev, pos, l);
206
207 /*
208 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600209 * If the BAR isn't implemented, all bits must be 0. If it's a
210 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
211 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 */
Myron Stowef795d862014-10-30 11:54:43 -0600213 if (sz == 0xffffffff)
214 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215
216 /*
217 * I don't know how l can have all bits set. Copied from old code.
218 * Maybe it fixes a bug on some ancient platform.
219 */
220 if (l == 0xffffffff)
221 l = 0;
222
223 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 res->flags = decode_bar(dev, l);
225 res->flags |= IORESOURCE_SIZEALIGN;
226 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
228 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
229 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600231 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
232 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
233 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 }
235 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600236 if (l & PCI_ROM_ADDRESS_ENABLE)
237 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600238 l64 = l & PCI_ROM_ADDRESS_MASK;
239 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700240 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400241 }
242
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600243 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 pci_read_config_dword(dev, pos + 4, &l);
245 pci_write_config_dword(dev, pos + 4, ~0);
246 pci_read_config_dword(dev, pos + 4, &sz);
247 pci_write_config_dword(dev, pos + 4, l);
248
249 l64 |= ((u64)l << 32);
250 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600251 mask64 |= ((u64)~0 << 32);
252 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253
Myron Stowef795d862014-10-30 11:54:43 -0600254 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
255 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400256
Myron Stowef795d862014-10-30 11:54:43 -0600257 if (!sz64)
258 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259
Myron Stowef795d862014-10-30 11:54:43 -0600260 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600261 if (!sz64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600262 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600263 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600264 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600265 }
Myron Stowef795d862014-10-30 11:54:43 -0600266
267 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700268 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
269 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600270 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
271 res->start = 0;
272 res->end = 0;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600273 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600274 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600275 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600276 }
277
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700278 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600279 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700280 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600281 res->start = 0;
282 res->end = sz64;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600283 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600284 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600285 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400286 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 }
288
Myron Stowef795d862014-10-30 11:54:43 -0600289 region.start = l64;
290 region.end = l64 + sz64;
291
Yinghai Lufc279852013-12-09 22:54:40 -0800292 pcibios_bus_to_resource(dev->bus, res, &region);
293 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800294
295 /*
296 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
297 * the corresponding resource address (the physical address used by
298 * the CPU. Converting that resource address back to a bus address
299 * should yield the original BAR value:
300 *
301 * resource_to_bus(bus_to_resource(A)) == A
302 *
303 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
304 * be claimed by the device.
305 */
306 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800307 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800308 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600309 res->end = region.end - region.start;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600310 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
Myron Stowef795d862014-10-30 11:54:43 -0600311 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800312 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800313
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600314 goto out;
315
316
317fail:
318 res->flags = 0;
319out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600320 if (res->flags)
Frederick Lawler7506dc72018-01-18 12:55:24 -0600321 pci_printk(KERN_DEBUG, dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600322
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600323 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800324}
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
327{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400330 if (dev->non_compliant_bars)
331 return;
332
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100333 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
334 if (dev->is_virtfn)
335 return;
336
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337 for (pos = 0; pos < howmany; pos++) {
338 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400340 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400344 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400346 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400347 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400348 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 }
350}
351
Bill Pemberton15856ad2012-11-21 15:35:00 -0500352static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353{
354 struct pci_dev *dev = child->self;
355 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600356 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700357 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600358 struct resource *res;
359
360 io_mask = PCI_IO_RANGE_MASK;
361 io_granularity = 0x1000;
362 if (dev->io_window_1k) {
363 /* Support 1K I/O space granularity */
364 io_mask = PCI_IO_1K_RANGE_MASK;
365 io_granularity = 0x400;
366 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 res = child->resource[0];
369 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
370 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600371 base = (io_base_lo & io_mask) << 8;
372 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
374 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
375 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
378 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600379 base |= ((unsigned long) io_base_hi << 16);
380 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 }
382
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600383 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700385 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600386 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800387 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600388 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700390}
391
Bill Pemberton15856ad2012-11-21 15:35:00 -0500392static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700393{
394 struct pci_dev *dev = child->self;
395 u16 mem_base_lo, mem_limit_lo;
396 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700397 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 res = child->resource[1];
401 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
402 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600403 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
404 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600405 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700407 region.start = base;
408 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800409 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600410 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700412}
413
Bill Pemberton15856ad2012-11-21 15:35:00 -0500414static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700415{
416 struct pci_dev *dev = child->self;
417 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700418 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700419 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700420 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 res = child->resource[2];
424 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
425 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700426 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
427 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
430 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
433 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
434
435 /*
436 * Some bridges set the base > limit by default, and some
437 * (broken) BIOSes do not initialize them. If we find
438 * this, just assume they are not being used.
439 */
440 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700441 base64 |= (u64) mem_base_hi << 32;
442 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 }
444 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700445
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700446 base = (pci_bus_addr_t) base64;
447 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700448
449 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600450 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700451 (unsigned long long) base64);
452 return;
453 }
454
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600455 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700456 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
457 IORESOURCE_MEM | IORESOURCE_PREFETCH;
458 if (res->flags & PCI_PREF_RANGE_TYPE_64)
459 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700460 region.start = base;
461 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800462 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600463 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 }
465}
466
Bill Pemberton15856ad2012-11-21 15:35:00 -0500467void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468{
469 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700470 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471 int i;
472
473 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
474 return;
475
Frederick Lawler7506dc72018-01-18 12:55:24 -0600476 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700477 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700478 dev->transparent ? " (subtractive decode)" : "");
479
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700480 pci_bus_remove_resources(child);
481 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
482 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
483
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700484 pci_read_bridge_io(child);
485 pci_read_bridge_mmio(child);
486 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700487
488 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700489 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600490 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700491 pci_bus_add_resource(child, res,
492 PCI_SUBTRACTIVE_DECODE);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600493 pci_printk(KERN_DEBUG, dev,
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700494 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700495 res);
496 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700497 }
498 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700499}
500
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100501static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
503 struct pci_bus *b;
504
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100505 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600506 if (!b)
507 return NULL;
508
509 INIT_LIST_HEAD(&b->node);
510 INIT_LIST_HEAD(&b->children);
511 INIT_LIST_HEAD(&b->devices);
512 INIT_LIST_HEAD(&b->slots);
513 INIT_LIST_HEAD(&b->resources);
514 b->max_bus_speed = PCI_SPEED_UNKNOWN;
515 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100516#ifdef CONFIG_PCI_DOMAINS_GENERIC
517 if (parent)
518 b->domain_nr = parent->domain_nr;
519#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 return b;
521}
522
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500523static void devm_pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600524{
525 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
526
527 if (bridge->release_fn)
528 bridge->release_fn(bridge);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500529}
Jiang Liu70efde22013-06-07 16:16:51 -0600530
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500531static void pci_release_host_bridge_dev(struct device *dev)
532{
533 devm_pci_release_host_bridge_dev(dev);
534 pci_free_host_bridge(to_pci_host_bridge(dev));
Jiang Liu70efde22013-06-07 16:16:51 -0600535}
536
Thierry Redinga52d1442016-11-25 11:57:11 +0100537struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
Yinghai Lu7b543662012-04-02 18:31:53 -0700538{
539 struct pci_host_bridge *bridge;
540
Thierry Reding59094062016-11-25 11:57:10 +0100541 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600542 if (!bridge)
543 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700544
Bjorn Helgaas05013482013-06-05 14:22:11 -0600545 INIT_LIST_HEAD(&bridge->windows);
Lorenzo Pieralisia1c00502017-06-28 15:13:52 -0500546 bridge->dev.release = pci_release_host_bridge_dev;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100547
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600548 /*
549 * We assume we can manage these PCIe features. Some systems may
550 * reserve these for use by the platform itself, e.g., an ACPI BIOS
551 * may implement its own AER handling and use _OSC to prevent the
552 * OS from interfering.
553 */
554 bridge->native_aer = 1;
555 bridge->native_hotplug = 1;
556 bridge->native_pme = 1;
557
Yinghai Lu7b543662012-04-02 18:31:53 -0700558 return bridge;
559}
Thierry Redinga52d1442016-11-25 11:57:11 +0100560EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700561
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500562struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
563 size_t priv)
564{
565 struct pci_host_bridge *bridge;
566
567 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
568 if (!bridge)
569 return NULL;
570
571 INIT_LIST_HEAD(&bridge->windows);
572 bridge->dev.release = devm_pci_release_host_bridge_dev;
573
574 return bridge;
575}
576EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
577
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500578void pci_free_host_bridge(struct pci_host_bridge *bridge)
579{
580 pci_free_resource_list(&bridge->windows);
581
582 kfree(bridge);
583}
584EXPORT_SYMBOL(pci_free_host_bridge);
585
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700586static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500587 PCI_SPEED_UNKNOWN, /* 0 */
588 PCI_SPEED_66MHz_PCIX, /* 1 */
589 PCI_SPEED_100MHz_PCIX, /* 2 */
590 PCI_SPEED_133MHz_PCIX, /* 3 */
591 PCI_SPEED_UNKNOWN, /* 4 */
592 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
593 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
594 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
595 PCI_SPEED_UNKNOWN, /* 8 */
596 PCI_SPEED_66MHz_PCIX_266, /* 9 */
597 PCI_SPEED_100MHz_PCIX_266, /* A */
598 PCI_SPEED_133MHz_PCIX_266, /* B */
599 PCI_SPEED_UNKNOWN, /* C */
600 PCI_SPEED_66MHz_PCIX_533, /* D */
601 PCI_SPEED_100MHz_PCIX_533, /* E */
602 PCI_SPEED_133MHz_PCIX_533 /* F */
603};
604
Jacob Keller343e51a2013-07-31 06:53:16 +0000605const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500606 PCI_SPEED_UNKNOWN, /* 0 */
607 PCIE_SPEED_2_5GT, /* 1 */
608 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500609 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800610 PCIE_SPEED_16_0GT, /* 4 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500611 PCI_SPEED_UNKNOWN, /* 5 */
612 PCI_SPEED_UNKNOWN, /* 6 */
613 PCI_SPEED_UNKNOWN, /* 7 */
614 PCI_SPEED_UNKNOWN, /* 8 */
615 PCI_SPEED_UNKNOWN, /* 9 */
616 PCI_SPEED_UNKNOWN, /* A */
617 PCI_SPEED_UNKNOWN, /* B */
618 PCI_SPEED_UNKNOWN, /* C */
619 PCI_SPEED_UNKNOWN, /* D */
620 PCI_SPEED_UNKNOWN, /* E */
621 PCI_SPEED_UNKNOWN /* F */
622};
623
624void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
625{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700626 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500627}
628EXPORT_SYMBOL_GPL(pcie_update_link_speed);
629
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500630static unsigned char agp_speeds[] = {
631 AGP_UNKNOWN,
632 AGP_1X,
633 AGP_2X,
634 AGP_4X,
635 AGP_8X
636};
637
638static enum pci_bus_speed agp_speed(int agp3, int agpstat)
639{
640 int index = 0;
641
642 if (agpstat & 4)
643 index = 3;
644 else if (agpstat & 2)
645 index = 2;
646 else if (agpstat & 1)
647 index = 1;
648 else
649 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700650
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500651 if (agp3) {
652 index += 2;
653 if (index == 5)
654 index = 0;
655 }
656
657 out:
658 return agp_speeds[index];
659}
660
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500661static void pci_set_bus_speed(struct pci_bus *bus)
662{
663 struct pci_dev *bridge = bus->self;
664 int pos;
665
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500666 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
667 if (!pos)
668 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
669 if (pos) {
670 u32 agpstat, agpcmd;
671
672 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
673 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
674
675 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
676 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
677 }
678
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500679 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
680 if (pos) {
681 u16 status;
682 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500683
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700684 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
685 &status);
686
687 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500688 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700689 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500690 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700691 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400692 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500693 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400694 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500695 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500696 } else {
697 max = PCI_SPEED_66MHz_PCIX;
698 }
699
700 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700701 bus->cur_bus_speed = pcix_bus_speed[
702 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500703
704 return;
705 }
706
Yijing Wangfdfe1512013-09-05 15:55:29 +0800707 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500708 u32 linkcap;
709 u16 linksta;
710
Jiang Liu59875ae2012-07-24 17:20:06 +0800711 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700712 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500713
Jiang Liu59875ae2012-07-24 17:20:06 +0800714 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500715 pcie_update_link_speed(bus, linksta);
716 }
717}
718
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100719static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
720{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100721 struct irq_domain *d;
722
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100723 /*
724 * Any firmware interface that can resolve the msi_domain
725 * should be called from here.
726 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100727 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800728 if (!d)
729 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100730
Jake Oshins788858e2016-02-16 21:56:22 +0000731#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
732 /*
733 * If no IRQ domain was found via the OF tree, try looking it up
734 * directly through the fwnode_handle.
735 */
736 if (!d) {
737 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
738
739 if (fwnode)
740 d = irq_find_matching_fwnode(fwnode,
741 DOMAIN_BUS_PCI_MSI);
742 }
743#endif
744
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100745 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100746}
747
748static void pci_set_bus_msi_domain(struct pci_bus *bus)
749{
750 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600751 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100752
753 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600754 * The bus can be a root bus, a subordinate bus, or a virtual bus
755 * created by an SR-IOV device. Walk up to the first bridge device
756 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100757 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600758 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
759 if (b->self)
760 d = dev_get_msi_domain(&b->self->dev);
761 }
762
763 if (!d)
764 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100765
766 dev_set_msi_domain(&bus->dev, d);
767}
768
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500769static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100770{
771 struct device *parent = bridge->dev.parent;
772 struct resource_entry *window, *n;
773 struct pci_bus *bus, *b;
774 resource_size_t offset;
775 LIST_HEAD(resources);
776 struct resource *res;
777 char addr[64], *fmt;
778 const char *name;
779 int err;
780
781 bus = pci_alloc_bus(NULL);
782 if (!bus)
783 return -ENOMEM;
784
785 bridge->bus = bus;
786
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600787 /* Temporarily move resources off the list */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100788 list_splice_init(&bridge->windows, &resources);
789 bus->sysdata = bridge->sysdata;
790 bus->msi = bridge->msi;
791 bus->ops = bridge->ops;
792 bus->number = bus->busn_res.start = bridge->busnr;
793#ifdef CONFIG_PCI_DOMAINS_GENERIC
794 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
795#endif
796
797 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
798 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600799 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100800 dev_dbg(&b->dev, "bus already known\n");
801 err = -EEXIST;
802 goto free;
803 }
804
805 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
806 bridge->busnr);
807
808 err = pcibios_root_bridge_prepare(bridge);
809 if (err)
810 goto free;
811
812 err = device_register(&bridge->dev);
813 if (err)
814 put_device(&bridge->dev);
815
816 bus->bridge = get_device(&bridge->dev);
817 device_enable_async_suspend(bus->bridge);
818 pci_set_bus_of_node(bus);
819 pci_set_bus_msi_domain(bus);
820
821 if (!parent)
822 set_dev_node(bus->bridge, pcibus_to_node(bus));
823
824 bus->dev.class = &pcibus_class;
825 bus->dev.parent = bus->bridge;
826
827 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
828 name = dev_name(&bus->dev);
829
830 err = device_register(&bus->dev);
831 if (err)
832 goto unregister;
833
834 pcibios_add_bus(bus);
835
836 /* Create legacy_io and legacy_mem files for this bus */
837 pci_create_legacy_files(bus);
838
839 if (parent)
840 dev_info(parent, "PCI host bridge to bus %s\n", name);
841 else
842 pr_info("PCI host bridge to bus %s\n", name);
843
844 /* Add initial resources to the bus */
845 resource_list_for_each_entry_safe(window, n, &resources) {
846 list_move_tail(&window->node, &bridge->windows);
847 offset = window->offset;
848 res = window->res;
849
850 if (res->flags & IORESOURCE_BUS)
851 pci_bus_insert_busn_res(bus, bus->number, res->end);
852 else
853 pci_bus_add_resource(bus, res, 0);
854
855 if (offset) {
856 if (resource_type(res) == IORESOURCE_IO)
857 fmt = " (bus address [%#06llx-%#06llx])";
858 else
859 fmt = " (bus address [%#010llx-%#010llx])";
860
861 snprintf(addr, sizeof(addr), fmt,
862 (unsigned long long)(res->start - offset),
863 (unsigned long long)(res->end - offset));
864 } else
865 addr[0] = '\0';
866
867 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
868 }
869
870 down_write(&pci_bus_sem);
871 list_add_tail(&bus->node, &pci_root_buses);
872 up_write(&pci_bus_sem);
873
874 return 0;
875
876unregister:
877 put_device(&bridge->dev);
878 device_unregister(&bridge->dev);
879
880free:
881 kfree(bus);
882 return err;
883}
884
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700885static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
886 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887{
888 struct pci_bus *child;
889 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800890 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600892 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100893 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (!child)
895 return NULL;
896
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 child->parent = parent;
898 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200899 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200901 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600903 /*
904 * Initialize some portions of the bus device, but don't register
905 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400906 */
907 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100908 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600910 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -0700911 child->number = child->busn_res.start = busnr;
912 child->primary = parent->busn_res.start;
913 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Yinghai Lu4f535092013-01-21 13:20:52 -0800915 if (!bridge) {
916 child->dev.parent = parent->bridge;
917 goto add_dev;
918 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800919
920 child->self = bridge;
921 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800922 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000923 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500924 pci_set_bus_speed(child);
925
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600926 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +0800927 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
929 child->resource[i]->name = child->name;
930 }
931 bridge->subordinate = child;
932
Yinghai Lu4f535092013-01-21 13:20:52 -0800933add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100934 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800935 ret = device_register(&child->dev);
936 WARN_ON(ret < 0);
937
Jiang Liu10a95742013-04-12 05:44:20 +0000938 pcibios_add_bus(child);
939
Thierry Reding057bd2e2016-02-09 15:30:47 +0100940 if (child->ops->add_bus) {
941 ret = child->ops->add_bus(child);
942 if (WARN_ON(ret < 0))
943 dev_err(&child->dev, "failed to add bus: %d\n", ret);
944 }
945
Yinghai Lu4f535092013-01-21 13:20:52 -0800946 /* Create legacy_io and legacy_mem files for this bus */
947 pci_create_legacy_files(child);
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 return child;
950}
951
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400952struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
953 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 struct pci_bus *child;
956
957 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700958 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800959 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800961 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 return child;
964}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600965EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Rajat Jainf3dbd802014-09-02 16:26:00 -0700967static void pci_enable_crs(struct pci_dev *pdev)
968{
969 u16 root_cap = 0;
970
971 /* Enable CRS Software Visibility if supported */
972 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
973 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
974 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
975 PCI_EXP_RTCTL_CRSSVE);
976}
977
Mika Westerberg1c02ea82017-10-13 21:35:44 +0300978static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
979 unsigned int available_buses);
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +0300982 * pci_scan_bridge_extend() - Scan buses behind a bridge
983 * @bus: Parent bus the bridge is on
984 * @dev: Bridge itself
985 * @max: Starting subordinate number of buses behind this bridge
986 * @available_buses: Total number of buses available for this bridge and
987 * the devices below. After the minimal bus space has
988 * been allocated the remaining buses will be
989 * distributed equally between hotplug-capable bridges.
990 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
991 * that need to be reconfigured.
992 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 * If it's a bridge, configure it and scan the bus behind it.
994 * For CardBus bridges, we don't scan behind as the devices will
995 * be handled by the bridge driver itself.
996 *
997 * We need to process bridges in two passes -- first we scan those
998 * already configured by the BIOS and after we are done with all of
999 * them, we proceed to assigning numbers to the remaining buses in
1000 * order to avoid overlaps between old and new bus numbers.
1001 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001002static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1003 int max, unsigned int available_buses,
1004 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005{
1006 struct pci_bus *child;
1007 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001008 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001010 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001011 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Mika Westerbergd963f652016-06-02 11:17:13 +03001013 /*
1014 * Make sure the bridge is powered on to be able to access config
1015 * space of devices below it.
1016 */
1017 pm_runtime_get_sync(&dev->dev);
1018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001020 primary = buses & 0xFF;
1021 secondary = (buses >> 8) & 0xFF;
1022 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
Frederick Lawler7506dc72018-01-18 12:55:24 -06001024 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001025 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001027 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001028 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001029 primary = bus->number;
1030 }
1031
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001032 /* Check if setup is sensible at all */
1033 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001034 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001035 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001036 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001037 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001038 broken = 1;
1039 }
1040
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001041 /*
1042 * Disable Master-Abort Mode during probing to avoid reporting of
1043 * bus errors in some architectures.
1044 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1046 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1047 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1048
Rajat Jainf3dbd802014-09-02 16:26:00 -07001049 pci_enable_crs(dev);
1050
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001051 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1052 !is_cardbus && !broken) {
1053 unsigned int cmax;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001054
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001056 * Bus already configured by firmware, process it in the
1057 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 */
1059 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001060 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
1062 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001063 * The bus might already exist for two reasons: Either we
1064 * are rescanning the bus or the bus is reachable through
1065 * more than one bridge. The second case can happen with
1066 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001068 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001069 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001070 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001071 if (!child)
1072 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001073 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001074 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001075 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 }
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001079 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001080 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001081 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001082
1083 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001084 if (subordinate > max)
1085 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /*
1089 * We need to assign a number to this bus which we always
1090 * do in the second pass.
1091 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001092 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001093 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001094
1095 /*
1096 * Temporarily disable forwarding of the
1097 * configuration cycles on all bridges in
1098 * this bus segment to avoid possible
1099 * conflicts in the second pass between two
1100 * bridges programmed with overlapping bus
1101 * ranges.
1102 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001103 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1104 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001105 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
1108 /* Clear errors */
1109 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1110
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001111 /*
1112 * Prevent assigning a bus number that already exists.
1113 * This can happen when a bridge is hot-plugged, so in this
1114 * case we only re-scan this bus.
1115 */
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001116 child = pci_find_bus(pci_domain_nr(bus), max+1);
1117 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001118 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001119 if (!child)
1120 goto out;
Mika Westerberga20c7f32017-10-13 21:35:43 +03001121 pci_bus_insert_busn_res(child, max+1,
1122 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001123 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001124 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001125 if (available_buses)
1126 available_buses--;
1127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 buses = (buses & 0xff000000)
1129 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001130 | ((unsigned int)(child->busn_res.start) << 8)
1131 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 /*
1134 * yenta.c forces a secondary latency timer of 176.
1135 * Copy that behaviour here.
1136 */
1137 if (is_cardbus) {
1138 buses &= ~0xff000000;
1139 buses |= CARDBUS_LATENCY_TIMER << 24;
1140 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001141
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001142 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1144
1145 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001146 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001147 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001151 * For CardBus bridges, we leave 4 bus numbers as
1152 * cards with a PCI-to-PCI bridge can be inserted
1153 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001155 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001156 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001157 if (pci_find_bus(pci_domain_nr(bus),
1158 max+i+1))
1159 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001160 while (parent->parent) {
1161 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001162 (parent->busn_res.end > max) &&
1163 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001164 j = 1;
1165 }
1166 parent = parent->parent;
1167 }
1168 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001169
Dominik Brodowski49887942005-12-08 16:53:12 +01001170 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001171 * Often, there are two CardBus
1172 * bridges -- try to leave one
1173 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001174 */
1175 i /= 2;
1176 break;
1177 }
1178 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001179 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001181
1182 /* Set subordinate bus number to its real value */
Yinghai Lubc76b732012-05-17 18:51:13 -07001183 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1185 }
1186
Gary Hadecb3576f2008-02-08 14:00:52 -08001187 sprintf(child->name,
1188 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1189 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Bernhard Kaindld55bef512007-07-30 20:35:13 +02001191 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +01001192 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001193 if ((child->busn_res.end > bus->busn_res.end) ||
1194 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001195 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001196 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001197 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -07001198 &child->busn_res,
1199 (bus->number > child->busn_res.end &&
1200 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -08001201 "wholly" : "partially",
1202 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -07001203 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -07001204 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +01001205 }
1206 bus = bus->parent;
1207 }
1208
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001209out:
1210 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1211
Mika Westerbergd963f652016-06-02 11:17:13 +03001212 pm_runtime_put(&dev->dev);
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 return max;
1215}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001216
1217/*
1218 * pci_scan_bridge() - Scan buses behind a bridge
1219 * @bus: Parent bus the bridge is on
1220 * @dev: Bridge itself
1221 * @max: Starting subordinate number of buses behind this bridge
1222 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1223 * that need to be reconfigured.
1224 *
1225 * If it's a bridge, configure it and scan the bus behind it.
1226 * For CardBus bridges, we don't scan behind as the devices will
1227 * be handled by the bridge driver itself.
1228 *
1229 * We need to process bridges in two passes -- first we scan those
1230 * already configured by the BIOS and after we are done with all of
1231 * them, we proceed to assigning numbers to the remaining buses in
1232 * order to avoid overlaps between old and new bus numbers.
1233 */
1234int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1235{
1236 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1237}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001238EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240/*
1241 * Read interrupt line and base address registers.
1242 * The architecture-dependent code can tweak these, of course.
1243 */
1244static void pci_read_irq(struct pci_dev *dev)
1245{
1246 unsigned char irq;
1247
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001248 /* VFs are not allowed to use INTx, so skip the config reads */
1249 if (dev->is_virtfn) {
1250 dev->pin = 0;
1251 dev->irq = 0;
1252 return;
1253 }
1254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001256 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 if (irq)
1258 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1259 dev->irq = irq;
1260}
1261
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001262void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001263{
1264 int pos;
1265 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001266 int type;
1267 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001268
1269 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1270 if (!pos)
1271 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001272
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001273 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001274 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001275 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001276 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1277 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001278
1279 /*
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001280 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1281 * of a Link. No PCIe component has two Links. Two Links are
1282 * connected by a Switch that has a Port on each Link and internal
1283 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001284 */
1285 type = pci_pcie_type(pdev);
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001286 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1287 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001288 pdev->has_secondary_link = 1;
1289 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1290 type == PCI_EXP_TYPE_DOWNSTREAM) {
1291 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001292
1293 /*
1294 * Usually there's an upstream device (Root Port or Switch
1295 * Downstream Port), but we can't assume one exists.
1296 */
1297 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001298 pdev->has_secondary_link = 1;
1299 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001300}
1301
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001302void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001303{
Eric W. Biederman28760482009-09-09 14:09:24 -07001304 u32 reg32;
1305
Jiang Liu59875ae2012-07-24 17:20:06 +08001306 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001307 if (reg32 & PCI_EXP_SLTCAP_HPC)
1308 pdev->is_hotplug_bridge = 1;
1309}
1310
Lukas Wunner8531e282017-03-10 21:23:45 +01001311static void set_pcie_thunderbolt(struct pci_dev *dev)
1312{
1313 int vsec = 0;
1314 u32 header;
1315
1316 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1317 PCI_EXT_CAP_ID_VNDR))) {
1318 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1319
1320 /* Is the device part of a Thunderbolt controller? */
1321 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1322 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1323 dev->is_thunderbolt = 1;
1324 return;
1325 }
1326 }
1327}
1328
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001329/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001330 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001331 * @dev: PCI device
1332 *
1333 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1334 * when forwarding a type1 configuration request the bridge must check that
1335 * the extended register address field is zero. The bridge is not permitted
1336 * to forward the transactions and must handle it as an Unsupported Request.
1337 * Some bridges do not follow this rule and simply drop the extended register
1338 * bits, resulting in the standard config space being aliased, every 256
1339 * bytes across the entire configuration space. Test for this condition by
1340 * comparing the first dword of each potential alias to the vendor/device ID.
1341 * Known offenders:
1342 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1343 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1344 */
1345static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1346{
1347#ifdef CONFIG_PCI_QUIRKS
1348 int pos;
1349 u32 header, tmp;
1350
1351 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1352
1353 for (pos = PCI_CFG_SPACE_SIZE;
1354 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1355 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1356 || header != tmp)
1357 return false;
1358 }
1359
1360 return true;
1361#else
1362 return false;
1363#endif
1364}
1365
1366/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001367 * pci_cfg_space_size - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001368 * @dev: PCI device
1369 *
1370 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1371 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1372 * access it. Maybe we don't have a way to generate extended config space
1373 * accesses, or the device is behind a reverse Express bridge. So we try
1374 * reading the dword at 0x100 which must either be 0 or a valid extended
1375 * capability header.
1376 */
1377static int pci_cfg_space_size_ext(struct pci_dev *dev)
1378{
1379 u32 status;
1380 int pos = PCI_CFG_SPACE_SIZE;
1381
1382 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001383 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001384 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001385 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001386
1387 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001388}
1389
1390int pci_cfg_space_size(struct pci_dev *dev)
1391{
1392 int pos;
1393 u32 status;
1394 u16 class;
1395
1396 class = dev->class >> 8;
1397 if (class == PCI_CLASS_BRIDGE_HOST)
1398 return pci_cfg_space_size_ext(dev);
1399
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001400 if (pci_is_pcie(dev))
1401 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001402
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001403 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1404 if (!pos)
1405 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001406
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001407 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1408 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1409 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001410
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001411 return PCI_CFG_SPACE_SIZE;
1412}
1413
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001414static u32 pci_class(struct pci_dev *dev)
1415{
1416 u32 class;
1417
1418#ifdef CONFIG_PCI_IOV
1419 if (dev->is_virtfn)
1420 return dev->physfn->sriov->class;
1421#endif
1422 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1423 return class;
1424}
1425
1426static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1427{
1428#ifdef CONFIG_PCI_IOV
1429 if (dev->is_virtfn) {
1430 *vendor = dev->physfn->sriov->subsystem_vendor;
1431 *device = dev->physfn->sriov->subsystem_device;
1432 return;
1433 }
1434#endif
1435 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1436 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1437}
1438
1439static u8 pci_hdr_type(struct pci_dev *dev)
1440{
1441 u8 hdr_type;
1442
1443#ifdef CONFIG_PCI_IOV
1444 if (dev->is_virtfn)
1445 return dev->physfn->sriov->hdr_type;
1446#endif
1447 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1448 return hdr_type;
1449}
1450
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001451#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001452
Guilherme G. Piccolie80e7ed2015-10-21 12:17:35 -02001453static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001454{
1455 /*
1456 * Disable the MSI hardware to avoid screaming interrupts
1457 * during boot. This is the power on reset default so
1458 * usually this should be a noop.
1459 */
1460 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1461 if (dev->msi_cap)
1462 pci_msi_set_enable(dev, 0);
1463
1464 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1465 if (dev->msix_cap)
1466 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1467}
1468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001470 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001471 * @dev: PCI device
1472 *
1473 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1474 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1475 */
1476static int pci_intx_mask_broken(struct pci_dev *dev)
1477{
1478 u16 orig, toggle, new;
1479
1480 pci_read_config_word(dev, PCI_COMMAND, &orig);
1481 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1482 pci_write_config_word(dev, PCI_COMMAND, toggle);
1483 pci_read_config_word(dev, PCI_COMMAND, &new);
1484
1485 pci_write_config_word(dev, PCI_COMMAND, orig);
1486
1487 /*
1488 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1489 * r2.3, so strictly speaking, a device is not *broken* if it's not
1490 * writable. But we'll live with the misnomer for now.
1491 */
1492 if (new != toggle)
1493 return 1;
1494 return 0;
1495}
1496
1497/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001498 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 * @dev: the device structure to fill
1500 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001501 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001502 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001504 * Returns 0 on success and negative if unknown type of device (not normal,
1505 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001507int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508{
1509 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001510 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001511 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001512 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001513 struct pci_bus_region region;
1514 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001515
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001516 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001517
1518 dev->sysdata = dev->bus->sysdata;
1519 dev->dev.parent = dev->bus->bridge;
1520 dev->dev.bus = &pci_bus_type;
1521 dev->hdr_type = hdr_type & 0x7f;
1522 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001523 dev->error_state = pci_channel_io_normal;
1524 set_pcie_port_type(dev);
1525
Yijing Wang017ffe62015-07-17 17:16:32 +08001526 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001527
1528 /*
1529 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1530 * set this higher, assuming the system even supports it.
1531 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001532 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001534 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1535 dev->bus->number, PCI_SLOT(dev->devfn),
1536 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001538 class = pci_class(dev);
1539
Auke Kokb8a3a522007-06-08 15:46:30 -07001540 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001541 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
Frederick Lawler7506dc72018-01-18 12:55:24 -06001543 pci_printk(KERN_DEBUG, dev, "[%04x:%04x] type %02x class %#08x\n",
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001544 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001546 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001547 dev->cfg_size = pci_cfg_space_size(dev);
1548
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001549 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001550 set_pcie_thunderbolt(dev);
1551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001553 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
1555 /* Early fixups, before probing the BARs */
1556 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001557
1558 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001559 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001561 if (dev->non_compliant_bars) {
1562 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1563 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001564 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001565 cmd &= ~PCI_COMMAND_IO;
1566 cmd &= ~PCI_COMMAND_MEMORY;
1567 pci_write_config_word(dev, PCI_COMMAND, cmd);
1568 }
1569 }
1570
Piotr Gregor99b3c582017-05-26 22:02:25 +01001571 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1572
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 switch (dev->hdr_type) { /* header type */
1574 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1575 if (class == PCI_CLASS_BRIDGE_PCI)
1576 goto bad;
1577 pci_read_irq(dev);
1578 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001579
1580 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001581
1582 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001583 * Do the ugly legacy mode stuff here rather than broken chip
1584 * quirk code. Legacy mode ATA controllers have fixed
1585 * addresses. These are not always echoed in BAR0-3, and
1586 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001587 */
1588 if (class == PCI_CLASS_STORAGE_IDE) {
1589 u8 progif;
1590 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1591 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001592 region.start = 0x1F0;
1593 region.end = 0x1F7;
1594 res = &dev->resource[0];
1595 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001596 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001597 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001598 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001599 region.start = 0x3F6;
1600 region.end = 0x3F6;
1601 res = &dev->resource[1];
1602 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001603 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001604 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001605 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001606 }
1607 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001608 region.start = 0x170;
1609 region.end = 0x177;
1610 res = &dev->resource[2];
1611 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001612 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001613 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001614 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001615 region.start = 0x376;
1616 region.end = 0x376;
1617 res = &dev->resource[3];
1618 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001619 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001620 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001621 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001622 }
1623 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 break;
1625
1626 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1627 if (class != PCI_CLASS_BRIDGE_PCI)
1628 goto bad;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001629
1630 /*
1631 * The PCI-to-PCI bridge spec requires that subtractive
1632 * decoding (i.e. transparent) bridge must have programming
1633 * interface code of 0x01.
1634 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001635 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 dev->transparent = ((dev->class & 0xff) == 1);
1637 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001638 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001639 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1640 if (pos) {
1641 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1642 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 break;
1645
1646 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1647 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1648 goto bad;
1649 pci_read_irq(dev);
1650 pci_read_bases(dev, 1, 0);
1651 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1652 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1653 break;
1654
1655 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06001656 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001657 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001658 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
1660 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001661 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001662 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001663 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 }
1665
1666 /* We found a fine healthy device, go go go... */
1667 return 0;
1668}
1669
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001670static void pci_configure_mps(struct pci_dev *dev)
1671{
1672 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001673 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001674
1675 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1676 return;
1677
1678 mps = pcie_get_mps(dev);
1679 p_mps = pcie_get_mps(bridge);
1680
1681 if (mps == p_mps)
1682 return;
1683
1684 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001685 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001686 mps, pci_name(bridge), p_mps);
1687 return;
1688 }
Keith Busch27d868b2015-08-24 08:48:16 -05001689
1690 /*
1691 * Fancier MPS configuration is done later by
1692 * pcie_bus_configure_settings()
1693 */
1694 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1695 return;
1696
1697 rc = pcie_set_mps(dev, p_mps);
1698 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001699 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001700 p_mps);
1701 return;
1702 }
1703
Frederick Lawler7506dc72018-01-18 12:55:24 -06001704 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001705 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001706}
1707
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001708static struct hpp_type0 pci_default_type0 = {
1709 .revision = 1,
1710 .cache_line_size = 8,
1711 .latency_timer = 0x40,
1712 .enable_serr = 0,
1713 .enable_perr = 0,
1714};
1715
1716static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1717{
1718 u16 pci_cmd, pci_bctl;
1719
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001720 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001721 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001722
1723 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001724 pci_warn(dev, "PCI settings rev %d not supported; using defaults\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001725 hpp->revision);
1726 hpp = &pci_default_type0;
1727 }
1728
1729 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1730 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1731 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1732 if (hpp->enable_serr)
1733 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001734 if (hpp->enable_perr)
1735 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001736 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1737
1738 /* Program bridge control value */
1739 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1740 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1741 hpp->latency_timer);
1742 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1743 if (hpp->enable_serr)
1744 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001745 if (hpp->enable_perr)
1746 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001747 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1748 }
1749}
1750
1751static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1752{
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001753 int pos;
1754
1755 if (!hpp)
1756 return;
1757
1758 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1759 if (!pos)
1760 return;
1761
Frederick Lawler7506dc72018-01-18 12:55:24 -06001762 pci_warn(dev, "PCI-X settings not supported\n");
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001763}
1764
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001765static bool pcie_root_rcb_set(struct pci_dev *dev)
1766{
1767 struct pci_dev *rp = pcie_find_root_port(dev);
1768 u16 lnkctl;
1769
1770 if (!rp)
1771 return false;
1772
1773 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1774 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1775 return true;
1776
1777 return false;
1778}
1779
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001780static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1781{
1782 int pos;
1783 u32 reg32;
1784
1785 if (!hpp)
1786 return;
1787
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001788 if (!pci_is_pcie(dev))
1789 return;
1790
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001791 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001792 pci_warn(dev, "PCIe settings rev %d not supported\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001793 hpp->revision);
1794 return;
1795 }
1796
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001797 /*
1798 * Don't allow _HPX to change MPS or MRRS settings. We manage
1799 * those to make sure they're consistent with the rest of the
1800 * platform.
1801 */
1802 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1803 PCI_EXP_DEVCTL_READRQ;
1804 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1805 PCI_EXP_DEVCTL_READRQ);
1806
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001807 /* Initialize Device Control Register */
1808 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1809 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1810
1811 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001812 if (pcie_cap_has_lnkctl(dev)) {
1813
1814 /*
1815 * If the Root Port supports Read Completion Boundary of
1816 * 128, set RCB to 128. Otherwise, clear it.
1817 */
1818 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1819 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1820 if (pcie_root_rcb_set(dev))
1821 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1822
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001823 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1824 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001825 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001826
1827 /* Find Advanced Error Reporting Enhanced Capability */
1828 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1829 if (!pos)
1830 return;
1831
1832 /* Initialize Uncorrectable Error Mask Register */
1833 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1834 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1835 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1836
1837 /* Initialize Uncorrectable Error Severity Register */
1838 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1839 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1840 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1841
1842 /* Initialize Correctable Error Mask Register */
1843 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1844 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1845 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1846
1847 /* Initialize Advanced Error Capabilities and Control Register */
1848 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1849 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001850
Bjorn Helgaas675734b2017-03-21 13:01:30 -05001851 /* Don't enable ECRC generation or checking if unsupported */
1852 if (!(reg32 & PCI_ERR_CAP_ECRC_GENC))
1853 reg32 &= ~PCI_ERR_CAP_ECRC_GENE;
1854 if (!(reg32 & PCI_ERR_CAP_ECRC_CHKC))
1855 reg32 &= ~PCI_ERR_CAP_ECRC_CHKE;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001856 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1857
1858 /*
1859 * FIXME: The following two registers are not supported yet.
1860 *
1861 * o Secondary Uncorrectable Error Severity Register
1862 * o Secondary Uncorrectable Error Mask Register
1863 */
1864}
1865
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001866int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05001867{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001868 struct pci_host_bridge *host;
1869 u32 cap;
1870 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001871 int ret;
1872
1873 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001874 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001875
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001876 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05001877 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001878 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001879
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001880 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
1881 return 0;
1882
1883 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
1884 if (ret)
1885 return 0;
1886
1887 host = pci_find_host_bridge(dev->bus);
1888 if (!host)
1889 return 0;
1890
1891 /*
1892 * If some device in the hierarchy doesn't handle Extended Tags
1893 * correctly, make sure they're disabled.
1894 */
1895 if (host->no_ext_tags) {
1896 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001897 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001898 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1899 PCI_EXP_DEVCTL_EXT_TAG);
1900 }
1901 return 0;
1902 }
1903
1904 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001905 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05001906 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1907 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001908 }
1909 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001910}
1911
dingtianhonga99b6462017-08-15 11:23:23 +08001912/**
1913 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
1914 * @dev: PCI device to query
1915 *
1916 * Returns true if the device has enabled relaxed ordering attribute.
1917 */
1918bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
1919{
1920 u16 v;
1921
1922 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
1923
1924 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
1925}
1926EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
1927
1928static void pci_configure_relaxed_ordering(struct pci_dev *dev)
1929{
1930 struct pci_dev *root;
1931
1932 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
1933 if (dev->is_virtfn)
1934 return;
1935
1936 if (!pcie_relaxed_ordering_enabled(dev))
1937 return;
1938
1939 /*
1940 * For now, we only deal with Relaxed Ordering issues with Root
1941 * Ports. Peer-to-Peer DMA is another can of worms.
1942 */
1943 root = pci_find_pcie_root_port(dev);
1944 if (!root)
1945 return;
1946
1947 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
1948 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1949 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001950 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08001951 }
1952}
1953
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06001954static void pci_configure_ltr(struct pci_dev *dev)
1955{
1956#ifdef CONFIG_PCIEASPM
1957 u32 cap;
1958 struct pci_dev *bridge;
1959
1960 if (!pci_is_pcie(dev))
1961 return;
1962
1963 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
1964 if (!(cap & PCI_EXP_DEVCAP2_LTR))
1965 return;
1966
1967 /*
1968 * Software must not enable LTR in an Endpoint unless the Root
1969 * Complex and all intermediate Switches indicate support for LTR.
1970 * PCIe r3.1, sec 6.18.
1971 */
1972 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1973 dev->ltr_path = 1;
1974 else {
1975 bridge = pci_upstream_bridge(dev);
1976 if (bridge && bridge->ltr_path)
1977 dev->ltr_path = 1;
1978 }
1979
1980 if (dev->ltr_path)
1981 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
1982 PCI_EXP_DEVCTL2_LTR_EN);
1983#endif
1984}
1985
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001986static void pci_configure_device(struct pci_dev *dev)
1987{
1988 struct hotplug_params hpp;
1989 int ret;
1990
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001991 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001992 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08001993 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06001994 pci_configure_ltr(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001995
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001996 memset(&hpp, 0, sizeof(hpp));
1997 ret = pci_get_hp_params(dev, &hpp);
1998 if (ret)
1999 return;
2000
2001 program_hpp_type2(dev, hpp.t2);
2002 program_hpp_type1(dev, hpp.t1);
2003 program_hpp_type0(dev, hpp.t0);
2004}
2005
Zhao, Yu201de562008-10-13 19:49:55 +08002006static void pci_release_capabilities(struct pci_dev *dev)
2007{
2008 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002009 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08002010 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002011}
2012
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002014 * pci_release_dev - Free a PCI device structure when all users of it are
2015 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 * @dev: device that's been disconnected
2017 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002018 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019 * done.
2020 */
2021static void pci_release_dev(struct device *dev)
2022{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002023 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002025 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002026 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002027 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002028 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002029 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002030 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01002031 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 kfree(pci_dev);
2033}
2034
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002035struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002036{
2037 struct pci_dev *dev;
2038
2039 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2040 if (!dev)
2041 return NULL;
2042
Michael Ellerman65891212007-04-05 17:19:08 +10002043 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002044 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002045 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10002046
2047 return dev;
2048}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002049EXPORT_SYMBOL(pci_alloc_dev);
2050
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002051static bool pci_bus_crs_vendor_id(u32 l)
2052{
2053 return (l & 0xffff) == 0x0001;
2054}
2055
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002056static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2057 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002058{
2059 int delay = 1;
2060
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002061 if (!pci_bus_crs_vendor_id(*l))
2062 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002063
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002064 if (!timeout)
2065 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002066
Rajat Jain89665a62014-09-08 14:19:49 -07002067 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002068 * We got the reserved Vendor ID that indicates a completion with
2069 * Configuration Request Retry Status (CRS). Retry until we get a
2070 * valid Vendor ID or we time out.
Rajat Jain89665a62014-09-08 14:19:49 -07002071 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002072 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002073 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002074 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2075 pci_domain_nr(bus), bus->number,
2076 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2077
Yinghai Luefdc87d2012-01-27 10:55:10 -08002078 return false;
2079 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002080 if (delay >= 1000)
2081 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2082 pci_domain_nr(bus), bus->number,
2083 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002084
2085 msleep(delay);
2086 delay *= 2;
2087
2088 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2089 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002090 }
2091
Sinan Kayae78e6612017-08-29 14:45:45 -05002092 if (delay >= 1000)
2093 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2094 pci_domain_nr(bus), bus->number,
2095 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2096
Yinghai Luefdc87d2012-01-27 10:55:10 -08002097 return true;
2098}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002099
2100bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2101 int timeout)
2102{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002103 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2104 return false;
2105
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002106 /* Some broken boards return 0 or ~0 if a slot is empty: */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002107 if (*l == 0xffffffff || *l == 0x00000000 ||
2108 *l == 0x0000ffff || *l == 0xffff0000)
2109 return false;
2110
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002111 if (pci_bus_crs_vendor_id(*l))
2112 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002113
2114 return true;
2115}
2116EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2117
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002119 * Read the config data for a PCI device, sanity-check it,
2120 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002122static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
2124 struct pci_dev *dev;
2125 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
Yinghai Luefdc87d2012-01-27 10:55:10 -08002127 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 return NULL;
2129
Gu Zheng8b1fce02013-05-25 21:48:31 +08002130 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 if (!dev)
2132 return NULL;
2133
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 dev->vendor = l & 0xffff;
2136 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002138 pci_set_of_node(dev);
2139
Yu Zhao480b93b2009-03-20 11:25:14 +08002140 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002141 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 kfree(dev);
2143 return NULL;
2144 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002145
2146 return dev;
2147}
2148
Zhao, Yu201de562008-10-13 19:49:55 +08002149static void pci_init_capabilities(struct pci_dev *dev)
2150{
Sean O. Stalley938174e2015-10-29 17:35:39 -05002151 /* Enhanced Allocation */
2152 pci_ea_init(dev);
2153
Guilherme G. Piccolie80e7ed2015-10-21 12:17:35 -02002154 /* Setup MSI caps & disable MSI/MSI-X interrupts */
2155 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002156
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002157 /* Buffers for saving PCIe and PCI-X capabilities */
2158 pci_allocate_cap_save_buffers(dev);
2159
Zhao, Yu201de562008-10-13 19:49:55 +08002160 /* Power Management */
2161 pci_pm_init(dev);
2162
2163 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06002164 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08002165
2166 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08002167 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002168
2169 /* Single Root I/O Virtualization */
2170 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002171
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05002172 /* Address Translation Services */
2173 pci_ats_init(dev);
2174
Allen Kayae21ee62009-10-07 10:27:17 -07002175 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08002176 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05002177
Jonathan Yong9bb04a02016-06-11 14:13:38 -05002178 /* Precision Time Measurement */
2179 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05002180
Keith Busch66b80802016-09-27 16:23:34 -04002181 /* Advanced Error Reporting */
2182 pci_aer_init(dev);
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002183
2184 if (pci_probe_reset_function(dev) == 0)
2185 dev->reset_fn = 1;
Zhao, Yu201de562008-10-13 19:49:55 +08002186}
2187
Marc Zyngier098259e2015-10-02 10:19:32 +01002188/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002189 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002190 * devices. Firmware interfaces that can select the MSI domain on a
2191 * per-device basis should be called from here.
2192 */
2193static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2194{
2195 struct irq_domain *d;
2196
2197 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002198 * If a domain has been set through the pcibios_add_device()
Marc Zyngier098259e2015-10-02 10:19:32 +01002199 * callback, then this is the one (platform code knows best).
2200 */
2201 d = dev_get_msi_domain(&dev->dev);
2202 if (d)
2203 return d;
2204
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002205 /*
2206 * Let's see if we have a firmware interface able to provide
2207 * the domain.
2208 */
2209 d = pci_msi_get_device_domain(dev);
2210 if (d)
2211 return d;
2212
Marc Zyngier098259e2015-10-02 10:19:32 +01002213 return NULL;
2214}
2215
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002216static void pci_set_msi_domain(struct pci_dev *dev)
2217{
Marc Zyngier098259e2015-10-02 10:19:32 +01002218 struct irq_domain *d;
2219
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002220 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002221 * If the platform or firmware interfaces cannot supply a
2222 * device-specific MSI domain, then inherit the default domain
2223 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002224 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002225 d = pci_dev_msi_domain(dev);
2226 if (!d)
2227 d = dev_get_msi_domain(&dev->bus->dev);
2228
2229 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002230}
2231
Sam Ravnborg96bde062007-03-26 21:53:30 -08002232void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002233{
Yinghai Lu4f535092013-01-21 13:20:52 -08002234 int ret;
2235
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002236 pci_configure_device(dev);
2237
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 device_initialize(&dev->dev);
2239 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240
Yinghai Lu7629d192013-01-21 13:20:44 -08002241 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002243 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 dev->dev.coherent_dma_mask = 0xffffffffull;
2245
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002246 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002247 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002248
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 /* Fix up broken headers */
2250 pci_fixup_device(pci_fixup_header, dev);
2251
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002252 /* Moved out from quirk header fixup code */
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002253 pci_reassigndev_resource_alignment(dev);
2254
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002255 /* Clear the state_saved flag */
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002256 dev->state_saved = false;
2257
Zhao, Yu201de562008-10-13 19:49:55 +08002258 /* Initialize various capabilities */
2259 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002260
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 /*
2262 * Add the device to our list of discovered devices
2263 * and the bus list for fixup functions, etc.
2264 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002265 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002267 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002268
Yinghai Lu4f535092013-01-21 13:20:52 -08002269 ret = pcibios_add_device(dev);
2270 WARN_ON(ret < 0);
2271
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002272 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002273 pci_set_msi_domain(dev);
2274
Yinghai Lu4f535092013-01-21 13:20:52 -08002275 /* Notifier could use PCI capabilities */
2276 dev->match_driver = false;
2277 ret = device_add(&dev->dev);
2278 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002279}
2280
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002281struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002282{
2283 struct pci_dev *dev;
2284
Trent Piepho90bdb312009-03-20 14:56:00 -06002285 dev = pci_get_slot(bus, devfn);
2286 if (dev) {
2287 pci_dev_put(dev);
2288 return dev;
2289 }
2290
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002291 dev = pci_scan_device(bus, devfn);
2292 if (!dev)
2293 return NULL;
2294
2295 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
2297 return dev;
2298}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002299EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002301static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002302{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002303 int pos;
2304 u16 cap = 0;
2305 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002306
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002307 if (pci_ari_enabled(bus)) {
2308 if (!dev)
2309 return 0;
2310 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2311 if (!pos)
2312 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002313
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002314 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2315 next_fn = PCI_ARI_CAP_NFN(cap);
2316 if (next_fn <= fn)
2317 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002318
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002319 return next_fn;
2320 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002321
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002322 /* dev may be NULL for non-contiguous multifunction devices */
2323 if (!dev || dev->multifunction)
2324 return (fn + 1) % 8;
2325
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002326 return 0;
2327}
2328
2329static int only_one_child(struct pci_bus *bus)
2330{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002331 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002332
2333 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002334 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2335 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002336 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002337 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2338 return 0;
2339
2340 /*
2341 * A PCIe Downstream Port normally leads to a Link with only Device
2342 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2343 * only for Device 0 in that situation.
2344 *
2345 * Checking has_secondary_link is a hack to identify Downstream
2346 * Ports because sometimes Switches are configured such that the
2347 * PCIe Port Type labels are backwards.
2348 */
2349 if (bridge && pci_is_pcie(bridge) && bridge->has_secondary_link)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002350 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002351
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002352 return 0;
2353}
2354
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002356 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002358 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 *
2360 * Scan a PCI slot on the specified PCI bus for devices, adding
2361 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002362 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002363 *
2364 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002366int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002368 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002369 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002370
2371 if (only_one_child(bus) && (devfn > 0))
2372 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002374 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002375 if (!dev)
2376 return 0;
2377 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002378 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002380 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002381 dev = pci_scan_single_device(bus, devfn + fn);
2382 if (dev) {
2383 if (!dev->is_added)
2384 nr++;
2385 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 }
2387 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002388
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002389 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002390 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002391 pcie_aspm_init_link_state(bus->self);
2392
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 return nr;
2394}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002395EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Jon Masonb03e7492011-07-20 15:20:54 -05002397static int pcie_find_smpss(struct pci_dev *dev, void *data)
2398{
2399 u8 *smpss = data;
2400
2401 if (!pci_is_pcie(dev))
2402 return 0;
2403
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002404 /*
2405 * We don't have a way to change MPS settings on devices that have
2406 * drivers attached. A hot-added device might support only the minimum
2407 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2408 * where devices may be hot-added, we limit the fabric MPS to 128 so
2409 * hot-added devices will work correctly.
2410 *
2411 * However, if we hot-add a device to a slot directly below a Root
2412 * Port, it's impossible for there to be other existing devices below
2413 * the port. We don't limit the MPS in this case because we can
2414 * reconfigure MPS on both the Root Port and the hot-added device,
2415 * and there are no other devices involved.
2416 *
2417 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002418 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002419 if (dev->is_hotplug_bridge &&
2420 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002421 *smpss = 0;
2422
2423 if (*smpss > dev->pcie_mpss)
2424 *smpss = dev->pcie_mpss;
2425
2426 return 0;
2427}
2428
2429static void pcie_write_mps(struct pci_dev *dev, int mps)
2430{
Jon Mason62f392e2011-10-14 14:56:14 -05002431 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002432
2433 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002434 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002435
Yijing Wang62f87c02012-07-24 17:20:03 +08002436 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2437 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002438
2439 /*
2440 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002441 * downstream communication will never be larger than
2442 * the MRRS. So, the MPS only needs to be configured
2443 * for the upstream communication. This being the case,
2444 * walk from the top down and set the MPS of the child
2445 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002446 *
2447 * Configure the device MPS with the smaller of the
2448 * device MPSS or the bridge MPS (which is assumed to be
2449 * properly configured at this point to the largest
2450 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002451 */
Jon Mason62f392e2011-10-14 14:56:14 -05002452 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002453 }
2454
2455 rc = pcie_set_mps(dev, mps);
2456 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002457 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002458}
2459
Jon Mason62f392e2011-10-14 14:56:14 -05002460static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002461{
Jon Mason62f392e2011-10-14 14:56:14 -05002462 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002463
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002464 /*
2465 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002466 * issues with setting MRRS to 0 on a number of devices.
2467 */
Jon Masoned2888e2011-09-08 16:41:18 -05002468 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2469 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002470
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002471 /*
2472 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002473 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002474 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002475 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002476 */
Jon Mason62f392e2011-10-14 14:56:14 -05002477 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002478
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002479 /*
2480 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002481 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002482 * If the MRRS value provided is not acceptable (e.g., too large),
2483 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002484 */
Jon Masonb03e7492011-07-20 15:20:54 -05002485 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2486 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002487 if (!rc)
2488 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002489
Frederick Lawler7506dc72018-01-18 12:55:24 -06002490 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002491 mrrs /= 2;
2492 }
Jon Mason62f392e2011-10-14 14:56:14 -05002493
2494 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002495 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002496}
2497
2498static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2499{
Jon Masona513a992011-10-14 14:56:16 -05002500 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002501
2502 if (!pci_is_pcie(dev))
2503 return 0;
2504
Keith Busch27d868b2015-08-24 08:48:16 -05002505 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2506 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002507 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002508
Jon Masona513a992011-10-14 14:56:16 -05002509 mps = 128 << *(u8 *)data;
2510 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002511
2512 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002513 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002514
Frederick Lawler7506dc72018-01-18 12:55:24 -06002515 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002516 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05002517 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002518
2519 return 0;
2520}
2521
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002522/*
2523 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002524 * parents then children fashion. If this changes, then this code will not
2525 * work as designed.
2526 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002527void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002528{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002529 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002530
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002531 if (!bus->self)
2532 return;
2533
Jon Masonb03e7492011-07-20 15:20:54 -05002534 if (!pci_is_pcie(bus->self))
2535 return;
2536
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002537 /*
2538 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002539 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002540 * simply force the MPS of the entire system to the smallest possible.
2541 */
2542 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2543 smpss = 0;
2544
Jon Masonb03e7492011-07-20 15:20:54 -05002545 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002546 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002547
Jon Masonb03e7492011-07-20 15:20:54 -05002548 pcie_find_smpss(bus->self, &smpss);
2549 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2550 }
2551
2552 pcie_bus_configure_set(bus->self, &smpss);
2553 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2554}
Jon Masondebc3b72011-08-02 00:01:18 -05002555EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002556
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002557/*
2558 * Called after each bus is probed, but before its children are examined. This
2559 * is marked as __weak because multiple architectures define it.
2560 */
2561void __weak pcibios_fixup_bus(struct pci_bus *bus)
2562{
2563 /* nothing to do, expected to be removed in the future */
2564}
2565
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002566/**
2567 * pci_scan_child_bus_extend() - Scan devices below a bus
2568 * @bus: Bus to scan for devices
2569 * @available_buses: Total number of buses available (%0 does not try to
2570 * extend beyond the minimal)
2571 *
2572 * Scans devices below @bus including subordinate buses. Returns new
2573 * subordinate number including all the found devices. Passing
2574 * @available_buses causes the remaining bus space to be distributed
2575 * equally between hotplug-capable bridges to allow future extension of the
2576 * hierarchy.
2577 */
2578static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2579 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002581 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2582 unsigned int start = bus->busn_res.start;
Jan Kiszka690f4302018-03-07 08:39:13 +01002583 unsigned int devfn, fn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584 struct pci_dev *dev;
Jan Kiszka690f4302018-03-07 08:39:13 +01002585 int nr_devs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002587 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588
2589 /* Go find them, Rover! */
Jan Kiszka690f4302018-03-07 08:39:13 +01002590 for (devfn = 0; devfn < 256; devfn += 8) {
2591 nr_devs = pci_scan_slot(bus, devfn);
2592
2593 /*
2594 * The Jailhouse hypervisor may pass individual functions of a
2595 * multi-function device to a guest without passing function 0.
2596 * Look for them as well.
2597 */
2598 if (jailhouse_paravirt() && nr_devs == 0) {
2599 for (fn = 1; fn < 8; fn++) {
2600 dev = pci_scan_single_device(bus, devfn + fn);
2601 if (dev)
2602 dev->multifunction = 1;
2603 }
2604 }
2605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002607 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002608 used_buses = pci_iov_bus_range(bus);
2609 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002610
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611 /*
2612 * After performing arch-dependent fixup of the bus, look behind
2613 * all PCI-to-PCI bridges on this bus.
2614 */
Alex Chiang74710de2009-03-20 14:56:10 -06002615 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002616 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002617 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002618 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002619 }
2620
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002621 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002622 * Calculate how many hotplug bridges and normal bridges there
2623 * are on this bus. We will distribute the additional available
2624 * buses between hotplug bridges.
2625 */
2626 for_each_pci_bridge(dev, bus) {
2627 if (dev->is_hotplug_bridge)
2628 hotplug_bridges++;
2629 else
2630 normal_bridges++;
2631 }
2632
2633 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002634 * Scan bridges that are already configured. We don't touch them
2635 * unless they are misconfigured (which will be done in the second
2636 * scan below).
2637 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002638 for_each_pci_bridge(dev, bus) {
2639 cmax = max;
2640 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2641 used_buses += cmax - max;
2642 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002643
2644 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002645 for_each_pci_bridge(dev, bus) {
2646 unsigned int buses = 0;
2647
2648 if (!hotplug_bridges && normal_bridges == 1) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002649
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002650 /*
2651 * There is only one bridge on the bus (upstream
2652 * port) so it gets all available buses which it
2653 * can then distribute to the possible hotplug
2654 * bridges below.
2655 */
2656 buses = available_buses;
2657 } else if (dev->is_hotplug_bridge) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002658
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002659 /*
2660 * Distribute the extra buses between hotplug
2661 * bridges if any.
2662 */
2663 buses = available_buses / hotplug_bridges;
2664 buses = min(buses, available_buses - used_buses);
2665 }
2666
2667 cmax = max;
2668 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
2669 used_buses += max - cmax;
2670 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671
2672 /*
Keith Busche16b4662016-07-21 21:40:28 -06002673 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002674 * number of buses but allow it to grow up to the maximum available
2675 * bus number of there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002676 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002677 if (bus->self && bus->self->is_hotplug_bridge) {
2678 used_buses = max_t(unsigned int, available_buses,
2679 pci_hotplug_bus_size - 1);
2680 if (max - start < used_buses) {
2681 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002682
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002683 /* Do not allocate more buses than we have room left */
2684 if (max > bus->busn_res.end)
2685 max = bus->busn_res.end;
2686
2687 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2688 &bus->busn_res, max - start);
2689 }
Keith Busche16b4662016-07-21 21:40:28 -06002690 }
2691
2692 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 * We've scanned the bus and so we know all about what's on
2694 * the other side of any bridges that may be on this bus plus
2695 * any devices.
2696 *
2697 * Return how far we've got finding sub-buses.
2698 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002699 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 return max;
2701}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002702
2703/**
2704 * pci_scan_child_bus() - Scan devices below a bus
2705 * @bus: Bus to scan for devices
2706 *
2707 * Scans devices below @bus including subordinate buses. Returns new
2708 * subordinate number including all the found devices.
2709 */
2710unsigned int pci_scan_child_bus(struct pci_bus *bus)
2711{
2712 return pci_scan_child_bus_extend(bus, 0);
2713}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002714EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002716/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002717 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2718 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002719 *
2720 * Default empty implementation. Replace with an architecture-specific setup
2721 * routine, if necessary.
2722 */
2723int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2724{
2725 return 0;
2726}
2727
Jiang Liu10a95742013-04-12 05:44:20 +00002728void __weak pcibios_add_bus(struct pci_bus *bus)
2729{
2730}
2731
2732void __weak pcibios_remove_bus(struct pci_bus *bus)
2733{
2734}
2735
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002736struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2737 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002739 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002740 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741
Thierry Reding59094062016-11-25 11:57:10 +01002742 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07002743 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002744 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07002745
2746 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002747
2748 list_splice_init(resources, &bridge->windows);
2749 bridge->sysdata = sysdata;
2750 bridge->busnr = bus;
2751 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002752
2753 error = pci_register_host_bridge(bridge);
2754 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08002755 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002756
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002757 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758
Yinghai Lu7b543662012-04-02 18:31:53 -07002759err_out:
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002760 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 return NULL;
2762}
Ray Juie6b29de2015-04-08 11:21:33 -07002763EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002764
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01002765int pci_host_probe(struct pci_host_bridge *bridge)
2766{
2767 struct pci_bus *bus, *child;
2768 int ret;
2769
2770 ret = pci_scan_root_bus_bridge(bridge);
2771 if (ret < 0) {
2772 dev_err(bridge->dev.parent, "Scanning root bridge failed");
2773 return ret;
2774 }
2775
2776 bus = bridge->bus;
2777
2778 /*
2779 * We insert PCI resources into the iomem_resource and
2780 * ioport_resource trees in either pci_bus_claim_resources()
2781 * or pci_bus_assign_resources().
2782 */
2783 if (pci_has_flag(PCI_PROBE_ONLY)) {
2784 pci_bus_claim_resources(bus);
2785 } else {
2786 pci_bus_size_bridges(bus);
2787 pci_bus_assign_resources(bus);
2788
2789 list_for_each_entry(child, &bus->children, node)
2790 pcie_bus_configure_settings(child);
2791 }
2792
2793 pci_bus_add_devices(bus);
2794 return 0;
2795}
2796EXPORT_SYMBOL_GPL(pci_host_probe);
2797
Yinghai Lu98a35832012-05-18 11:35:50 -06002798int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2799{
2800 struct resource *res = &b->busn_res;
2801 struct resource *parent_res, *conflict;
2802
2803 res->start = bus;
2804 res->end = bus_max;
2805 res->flags = IORESOURCE_BUS;
2806
2807 if (!pci_is_root_bus(b))
2808 parent_res = &b->parent->busn_res;
2809 else {
2810 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2811 res->flags |= IORESOURCE_PCI_FIXED;
2812 }
2813
Andreas Noeverced04d12014-01-23 21:59:24 +01002814 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002815
2816 if (conflict)
2817 dev_printk(KERN_DEBUG, &b->dev,
2818 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2819 res, pci_is_root_bus(b) ? "domain " : "",
2820 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002821
2822 return conflict == NULL;
2823}
2824
2825int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2826{
2827 struct resource *res = &b->busn_res;
2828 struct resource old_res = *res;
2829 resource_size_t size;
2830 int ret;
2831
2832 if (res->start > bus_max)
2833 return -EINVAL;
2834
2835 size = bus_max - res->start + 1;
2836 ret = adjust_resource(res, res->start, size);
2837 dev_printk(KERN_DEBUG, &b->dev,
2838 "busn_res: %pR end %s updated to %02x\n",
2839 &old_res, ret ? "can not be" : "is", bus_max);
2840
2841 if (!ret && !res->parent)
2842 pci_bus_insert_busn_res(b, res->start, res->end);
2843
2844 return ret;
2845}
2846
2847void pci_bus_release_busn_res(struct pci_bus *b)
2848{
2849 struct resource *res = &b->busn_res;
2850 int ret;
2851
2852 if (!res->flags || !res->parent)
2853 return;
2854
2855 ret = release_resource(res);
2856 dev_printk(KERN_DEBUG, &b->dev,
2857 "busn_res: %pR %s released\n",
2858 res, ret ? "can not be" : "is");
2859}
2860
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05002861int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
2862{
2863 struct resource_entry *window;
2864 bool found = false;
2865 struct pci_bus *b;
2866 int max, bus, ret;
2867
2868 if (!bridge)
2869 return -EINVAL;
2870
2871 resource_list_for_each_entry(window, &bridge->windows)
2872 if (window->res->flags & IORESOURCE_BUS) {
2873 found = true;
2874 break;
2875 }
2876
2877 ret = pci_register_host_bridge(bridge);
2878 if (ret < 0)
2879 return ret;
2880
2881 b = bridge->bus;
2882 bus = bridge->busnr;
2883
2884 if (!found) {
2885 dev_info(&b->dev,
2886 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2887 bus);
2888 pci_bus_insert_busn_res(b, bus, 255);
2889 }
2890
2891 max = pci_scan_child_bus(b);
2892
2893 if (!found)
2894 pci_bus_update_busn_res_end(b, max);
2895
2896 return 0;
2897}
2898EXPORT_SYMBOL(pci_scan_root_bus_bridge);
2899
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002900struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2901 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002902{
Jiang Liu14d76b62015-02-05 13:44:44 +08002903 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002904 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002905 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002906 int max;
2907
Jiang Liu14d76b62015-02-05 13:44:44 +08002908 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002909 if (window->res->flags & IORESOURCE_BUS) {
2910 found = true;
2911 break;
2912 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002913
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002914 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002915 if (!b)
2916 return NULL;
2917
Yinghai Lu4d99f522012-05-17 18:51:12 -07002918 if (!found) {
2919 dev_info(&b->dev,
2920 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2921 bus);
2922 pci_bus_insert_busn_res(b, bus, 255);
2923 }
2924
2925 max = pci_scan_child_bus(b);
2926
2927 if (!found)
2928 pci_bus_update_busn_res_end(b, max);
2929
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002930 return b;
2931}
2932EXPORT_SYMBOL(pci_scan_root_bus);
2933
Bill Pemberton15856ad2012-11-21 15:35:00 -05002934struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002935 void *sysdata)
2936{
2937 LIST_HEAD(resources);
2938 struct pci_bus *b;
2939
2940 pci_add_resource(&resources, &ioport_resource);
2941 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002942 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002943 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2944 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002945 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002946 } else {
2947 pci_free_resource_list(&resources);
2948 }
2949 return b;
2950}
2951EXPORT_SYMBOL(pci_scan_bus);
2952
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002953/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002954 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08002955 * @bridge: PCI bridge for the bus to scan
2956 *
2957 * Scan a PCI bus and child buses for new devices, add them,
2958 * and enable them, resizing bridge mmio/io resource if necessary
2959 * and possible. The caller must ensure the child devices are already
2960 * removed for resizing to occur.
2961 *
2962 * Returns the max number of subordinate bus discovered.
2963 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002964unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002965{
2966 unsigned int max;
2967 struct pci_bus *bus = bridge->subordinate;
2968
2969 max = pci_scan_child_bus(bus);
2970
2971 pci_assign_unassigned_bridge_resources(bridge);
2972
2973 pci_bus_add_devices(bus);
2974
2975 return max;
2976}
2977
Yinghai Lua5213a32012-10-30 14:31:21 -06002978/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002979 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06002980 * @bus: PCI bus to scan
2981 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002982 * Scan a PCI bus and child buses for new devices, add them,
2983 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06002984 *
2985 * Returns the max number of subordinate bus discovered.
2986 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002987unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002988{
2989 unsigned int max;
2990
2991 max = pci_scan_child_bus(bus);
2992 pci_assign_unassigned_bus_resources(bus);
2993 pci_bus_add_devices(bus);
2994
2995 return max;
2996}
2997EXPORT_SYMBOL_GPL(pci_rescan_bus);
2998
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002999/*
3000 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3001 * routines should always be executed under this mutex.
3002 */
3003static DEFINE_MUTEX(pci_rescan_remove_lock);
3004
3005void pci_lock_rescan_remove(void)
3006{
3007 mutex_lock(&pci_rescan_remove_lock);
3008}
3009EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3010
3011void pci_unlock_rescan_remove(void)
3012{
3013 mutex_unlock(&pci_rescan_remove_lock);
3014}
3015EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3016
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003017static int __init pci_sort_bf_cmp(const struct device *d_a,
3018 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003019{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003020 const struct pci_dev *a = to_pci_dev(d_a);
3021 const struct pci_dev *b = to_pci_dev(d_b);
3022
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003023 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3024 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3025
3026 if (a->bus->number < b->bus->number) return -1;
3027 else if (a->bus->number > b->bus->number) return 1;
3028
3029 if (a->devfn < b->devfn) return -1;
3030 else if (a->devfn > b->devfn) return 1;
3031
3032 return 0;
3033}
3034
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003035void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003036{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003037 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003038}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003039
3040int pci_hp_add_bridge(struct pci_dev *dev)
3041{
3042 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003043 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003044 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003045 int end = parent->busn_res.end;
3046
3047 for (busnr = start; busnr <= end; busnr++) {
3048 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3049 break;
3050 }
3051 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003052 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003053 return -1;
3054 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003055
3056 /* Scan bridges that are already configured */
3057 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3058
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003059 /*
3060 * Distribute the available bus numbers between hotplug-capable
3061 * bridges to make extending the chain later possible.
3062 */
3063 available_buses = end - busnr;
3064
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003065 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003066 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003067
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003068 if (!dev->subordinate)
3069 return -1;
3070
3071 return 0;
3072}
3073EXPORT_SYMBOL_GPL(pci_hp_add_bridge);