blob: ede87aa3b24bb326dfbe3fafa8baa5447dcfa0c7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Paulo Zanonib97186f2013-05-03 12:15:36 -03001125 if (!intel_display_power_enabled(dev_priv->dev,
1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001191 int reg, i;
1192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001195 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001196 reg = SPCNTR(pipe, i);
1197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1200 sprite_name(pipe, i), pipe_name(pipe));
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001205 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
1211 WARN((val & DVS_ENABLE),
1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001875 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001908 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes17638cd2011-06-24 12:19:23 -07002050static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2051 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002052{
2053 struct drm_device *dev = crtc->dev;
2054 struct drm_i915_private *dev_priv = dev->dev_private;
2055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2056 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002057 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002058 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002059 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002060 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002061 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002062
2063 switch (plane) {
2064 case 0:
2065 case 1:
2066 break;
2067 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002068 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002069 return -EINVAL;
2070 }
2071
2072 intel_fb = to_intel_framebuffer(fb);
2073 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002074
Chris Wilson5eddb702010-09-11 13:48:45 +01002075 reg = DSPCNTR(plane);
2076 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002077 /* Mask out pixel format bits in case we change it */
2078 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002079 switch (fb->pixel_format) {
2080 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002081 dspcntr |= DISPPLANE_8BPP;
2082 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002083 case DRM_FORMAT_XRGB1555:
2084 case DRM_FORMAT_ARGB1555:
2085 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002086 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002087 case DRM_FORMAT_RGB565:
2088 dspcntr |= DISPPLANE_BGRX565;
2089 break;
2090 case DRM_FORMAT_XRGB8888:
2091 case DRM_FORMAT_ARGB8888:
2092 dspcntr |= DISPPLANE_BGRX888;
2093 break;
2094 case DRM_FORMAT_XBGR8888:
2095 case DRM_FORMAT_ABGR8888:
2096 dspcntr |= DISPPLANE_RGBX888;
2097 break;
2098 case DRM_FORMAT_XRGB2101010:
2099 case DRM_FORMAT_ARGB2101010:
2100 dspcntr |= DISPPLANE_BGRX101010;
2101 break;
2102 case DRM_FORMAT_XBGR2101010:
2103 case DRM_FORMAT_ABGR2101010:
2104 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002105 break;
2106 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002107 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002108 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002110 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002111 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002112 dspcntr |= DISPPLANE_TILED;
2113 else
2114 dspcntr &= ~DISPPLANE_TILED;
2115 }
2116
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002117 if (IS_G4X(dev))
2118 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2119
Chris Wilson5eddb702010-09-11 13:48:45 +01002120 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002121
Daniel Vettere506a0c2012-07-05 12:17:29 +02002122 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002123
Daniel Vetterc2c75132012-07-05 12:17:30 +02002124 if (INTEL_INFO(dev)->gen >= 4) {
2125 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002126 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2127 fb->bits_per_pixel / 8,
2128 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 linear_offset -= intel_crtc->dspaddr_offset;
2130 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002131 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002132 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002133
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002134 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2135 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2136 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002137 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002138 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002139 I915_WRITE(DSPSURF(plane),
2140 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002141 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002142 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002143 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002144 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002145 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002146
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 return 0;
2148}
2149
2150static int ironlake_update_plane(struct drm_crtc *crtc,
2151 struct drm_framebuffer *fb, int x, int y)
2152{
2153 struct drm_device *dev = crtc->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2156 struct intel_framebuffer *intel_fb;
2157 struct drm_i915_gem_object *obj;
2158 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002159 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 u32 dspcntr;
2161 u32 reg;
2162
2163 switch (plane) {
2164 case 0:
2165 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002166 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
2168 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002169 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170 return -EINVAL;
2171 }
2172
2173 intel_fb = to_intel_framebuffer(fb);
2174 obj = intel_fb->obj;
2175
2176 reg = DSPCNTR(plane);
2177 dspcntr = I915_READ(reg);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002180 switch (fb->pixel_format) {
2181 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002182 dspcntr |= DISPPLANE_8BPP;
2183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002186 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002202 break;
2203 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002204 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002205 }
2206
2207 if (obj->tiling_mode != I915_TILING_NONE)
2208 dspcntr |= DISPPLANE_TILED;
2209 else
2210 dspcntr &= ~DISPPLANE_TILED;
2211
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002212 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002213 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2214 else
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002216
2217 I915_WRITE(reg, dspcntr);
2218
Daniel Vettere506a0c2012-07-05 12:17:29 +02002219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002220 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002221 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2222 fb->bits_per_pixel / 8,
2223 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002224 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002225
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002226 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2227 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2228 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002229 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002230 I915_WRITE(DSPSURF(plane),
2231 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002232 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002233 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2234 } else {
2235 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2236 I915_WRITE(DSPLINOFF(plane), linear_offset);
2237 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002238 POSTING_READ(reg);
2239
2240 return 0;
2241}
2242
2243/* Assume fb object is pinned & idle & fenced and just update base pointers */
2244static int
2245intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2246 int x, int y, enum mode_set_atomic state)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002250
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002251 if (dev_priv->display.disable_fbc)
2252 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002253 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002254
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002255 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002256}
2257
Ville Syrjälä96a02912013-02-18 19:08:49 +02002258void intel_display_handle_reset(struct drm_device *dev)
2259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 struct drm_crtc *crtc;
2262
2263 /*
2264 * Flips in the rings have been nuked by the reset,
2265 * so complete all pending flips so that user space
2266 * will get its events and not get stuck.
2267 *
2268 * Also update the base address of all primary
2269 * planes to the the last fb to make sure we're
2270 * showing the correct fb after a reset.
2271 *
2272 * Need to make two loops over the crtcs so that we
2273 * don't try to grab a crtc mutex before the
2274 * pending_flip_queue really got woken up.
2275 */
2276
2277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2279 enum plane plane = intel_crtc->plane;
2280
2281 intel_prepare_page_flip(dev, plane);
2282 intel_finish_page_flip_plane(dev, plane);
2283 }
2284
2285 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2287
2288 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002289 /*
2290 * FIXME: Once we have proper support for primary planes (and
2291 * disabling them without disabling the entire crtc) allow again
2292 * a NULL crtc->fb.
2293 */
2294 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002295 dev_priv->display.update_plane(crtc, crtc->fb,
2296 crtc->x, crtc->y);
2297 mutex_unlock(&crtc->mutex);
2298 }
2299}
2300
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002301static int
Chris Wilson14667a42012-04-03 17:58:35 +01002302intel_finish_fb(struct drm_framebuffer *old_fb)
2303{
2304 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2306 bool was_interruptible = dev_priv->mm.interruptible;
2307 int ret;
2308
Chris Wilson14667a42012-04-03 17:58:35 +01002309 /* Big Hammer, we also need to ensure that any pending
2310 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2311 * current scanout is retired before unpinning the old
2312 * framebuffer.
2313 *
2314 * This should only fail upon a hung GPU, in which case we
2315 * can safely continue.
2316 */
2317 dev_priv->mm.interruptible = false;
2318 ret = i915_gem_object_finish_gpu(obj);
2319 dev_priv->mm.interruptible = was_interruptible;
2320
2321 return ret;
2322}
2323
Ville Syrjälä198598d2012-10-31 17:50:24 +02002324static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_master_private *master_priv;
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329
2330 if (!dev->primary->master)
2331 return;
2332
2333 master_priv = dev->primary->master->driver_priv;
2334 if (!master_priv->sarea_priv)
2335 return;
2336
2337 switch (intel_crtc->pipe) {
2338 case 0:
2339 master_priv->sarea_priv->pipeA_x = x;
2340 master_priv->sarea_priv->pipeA_y = y;
2341 break;
2342 case 1:
2343 master_priv->sarea_priv->pipeB_x = x;
2344 master_priv->sarea_priv->pipeB_y = y;
2345 break;
2346 default:
2347 break;
2348 }
2349}
2350
Chris Wilson14667a42012-04-03 17:58:35 +01002351static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002352intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002353 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002354{
2355 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002356 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002358 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002359 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002360
2361 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002362 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002363 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002364 return 0;
2365 }
2366
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002367 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002368 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2369 plane_name(intel_crtc->plane),
2370 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002371 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002372 }
2373
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002374 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002375 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002376 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002377 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002378 if (ret != 0) {
2379 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002380 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002381 return ret;
2382 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002383
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002384 /*
2385 * Update pipe size and adjust fitter if needed: the reason for this is
2386 * that in compute_mode_changes we check the native mode (not the pfit
2387 * mode) to see if we can flip rather than do a full mode set. In the
2388 * fastboot case, we'll flip, but if we don't update the pipesrc and
2389 * pfit state, we'll end up with a big fb scanned out into the wrong
2390 * sized surface.
2391 *
2392 * To fix this properly, we need to hoist the checks up into
2393 * compute_mode_changes (or above), check the actual pfit state and
2394 * whether the platform allows pfit disable with pipe active, and only
2395 * then update the pipesrc and pfit state, even on the flip path.
2396 */
Jani Nikulad330a952014-01-21 11:24:25 +02002397 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002398 const struct drm_display_mode *adjusted_mode =
2399 &intel_crtc->config.adjusted_mode;
2400
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002401 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002402 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2403 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002404 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002405 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2406 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2407 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2408 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2409 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2410 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002411 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2412 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002413 }
2414
Daniel Vetter94352cf2012-07-05 22:51:56 +02002415 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002416 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002417 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002418 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002419 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002420 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002421 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002422
Daniel Vetter94352cf2012-07-05 22:51:56 +02002423 old_fb = crtc->fb;
2424 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002425 crtc->x = x;
2426 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002427
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002428 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002429 if (intel_crtc->active && old_fb != fb)
2430 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002432 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002433
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002434 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002435 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002436 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002437
Ville Syrjälä198598d2012-10-31 17:50:24 +02002438 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002439
2440 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002441}
2442
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002443static void intel_fdi_normal_train(struct drm_crtc *crtc)
2444{
2445 struct drm_device *dev = crtc->dev;
2446 struct drm_i915_private *dev_priv = dev->dev_private;
2447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2448 int pipe = intel_crtc->pipe;
2449 u32 reg, temp;
2450
2451 /* enable normal train */
2452 reg = FDI_TX_CTL(pipe);
2453 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002454 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002455 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2456 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002457 } else {
2458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002460 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002461 I915_WRITE(reg, temp);
2462
2463 reg = FDI_RX_CTL(pipe);
2464 temp = I915_READ(reg);
2465 if (HAS_PCH_CPT(dev)) {
2466 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2467 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2468 } else {
2469 temp &= ~FDI_LINK_TRAIN_NONE;
2470 temp |= FDI_LINK_TRAIN_NONE;
2471 }
2472 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2473
2474 /* wait one idle pattern time */
2475 POSTING_READ(reg);
2476 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002477
2478 /* IVB wants error correction enabled */
2479 if (IS_IVYBRIDGE(dev))
2480 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2481 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002482}
2483
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002484static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002485{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002486 return crtc->base.enabled && crtc->active &&
2487 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002488}
2489
Daniel Vetter01a415f2012-10-27 15:58:40 +02002490static void ivb_modeset_global_resources(struct drm_device *dev)
2491{
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *pipe_B_crtc =
2494 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2495 struct intel_crtc *pipe_C_crtc =
2496 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2497 uint32_t temp;
2498
Daniel Vetter1e833f42013-02-19 22:31:57 +01002499 /*
2500 * When everything is off disable fdi C so that we could enable fdi B
2501 * with all lanes. Note that we don't care about enabled pipes without
2502 * an enabled pch encoder.
2503 */
2504 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2505 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002506 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2507 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2508
2509 temp = I915_READ(SOUTH_CHICKEN1);
2510 temp &= ~FDI_BC_BIFURCATION_SELECT;
2511 DRM_DEBUG_KMS("disabling fdi C rx\n");
2512 I915_WRITE(SOUTH_CHICKEN1, temp);
2513 }
2514}
2515
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516/* The FDI link training functions for ILK/Ibexpeak. */
2517static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2518{
2519 struct drm_device *dev = crtc->dev;
2520 struct drm_i915_private *dev_priv = dev->dev_private;
2521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2522 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002523 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002526 /* FDI needs bits from pipe & plane first */
2527 assert_pipe_enabled(dev_priv, pipe);
2528 assert_plane_enabled(dev_priv, plane);
2529
Adam Jacksone1a44742010-06-25 15:32:14 -04002530 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2531 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 reg = FDI_RX_IMR(pipe);
2533 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002534 temp &= ~FDI_RX_SYMBOL_LOCK;
2535 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 I915_WRITE(reg, temp);
2537 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002538 udelay(150);
2539
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002543 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2544 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 temp &= ~FDI_LINK_TRAIN_NONE;
2546 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 reg = FDI_RX_CTL(pipe);
2550 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2554
2555 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 udelay(150);
2557
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002558 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002559 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2560 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2561 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002562
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002564 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2567
2568 if ((temp & FDI_RX_BIT_LOCK)) {
2569 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 break;
2572 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002574 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576
2577 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 reg = FDI_TX_CTL(pipe);
2579 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 temp &= ~FDI_LINK_TRAIN_NONE;
2581 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583
Chris Wilson5eddb702010-09-11 13:48:45 +01002584 reg = FDI_RX_CTL(pipe);
2585 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 temp &= ~FDI_LINK_TRAIN_NONE;
2587 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp);
2589
2590 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 udelay(150);
2592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002594 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002596 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2597
2598 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 DRM_DEBUG_KMS("FDI train 2 done.\n");
2601 break;
2602 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002604 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002606
2607 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002608
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609}
2610
Akshay Joshi0206e352011-08-16 15:34:10 -04002611static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2613 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2614 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2615 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2616};
2617
2618/* The FDI link training functions for SNB/Cougarpoint. */
2619static void gen6_fdi_link_train(struct drm_crtc *crtc)
2620{
2621 struct drm_device *dev = crtc->dev;
2622 struct drm_i915_private *dev_priv = dev->dev_private;
2623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2624 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002625 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626
Adam Jacksone1a44742010-06-25 15:32:14 -04002627 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2628 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 reg = FDI_RX_IMR(pipe);
2630 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002631 temp &= ~FDI_RX_SYMBOL_LOCK;
2632 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002633 I915_WRITE(reg, temp);
2634
2635 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002636 udelay(150);
2637
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002639 reg = FDI_TX_CTL(pipe);
2640 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002641 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2642 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 temp &= ~FDI_LINK_TRAIN_NONE;
2644 temp |= FDI_LINK_TRAIN_PATTERN_1;
2645 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2646 /* SNB-B */
2647 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002648 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002649
Daniel Vetterd74cf322012-10-26 10:58:13 +02002650 I915_WRITE(FDI_RX_MISC(pipe),
2651 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2652
Chris Wilson5eddb702010-09-11 13:48:45 +01002653 reg = FDI_RX_CTL(pipe);
2654 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 if (HAS_PCH_CPT(dev)) {
2656 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2657 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2658 } else {
2659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_1;
2661 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2663
2664 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 udelay(150);
2666
Akshay Joshi0206e352011-08-16 15:34:10 -04002667 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002668 reg = FDI_TX_CTL(pipe);
2669 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2671 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 I915_WRITE(reg, temp);
2673
2674 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 udelay(500);
2676
Sean Paulfa37d392012-03-02 12:53:39 -05002677 for (retry = 0; retry < 5; retry++) {
2678 reg = FDI_RX_IIR(pipe);
2679 temp = I915_READ(reg);
2680 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2681 if (temp & FDI_RX_BIT_LOCK) {
2682 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2683 DRM_DEBUG_KMS("FDI train 1 done.\n");
2684 break;
2685 }
2686 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002687 }
Sean Paulfa37d392012-03-02 12:53:39 -05002688 if (retry < 5)
2689 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690 }
2691 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002693
2694 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 reg = FDI_TX_CTL(pipe);
2696 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 temp &= ~FDI_LINK_TRAIN_NONE;
2698 temp |= FDI_LINK_TRAIN_PATTERN_2;
2699 if (IS_GEN6(dev)) {
2700 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2701 /* SNB-B */
2702 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2703 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002704 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002705
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 reg = FDI_RX_CTL(pipe);
2707 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708 if (HAS_PCH_CPT(dev)) {
2709 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2710 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2711 } else {
2712 temp &= ~FDI_LINK_TRAIN_NONE;
2713 temp |= FDI_LINK_TRAIN_PATTERN_2;
2714 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002715 I915_WRITE(reg, temp);
2716
2717 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 udelay(150);
2719
Akshay Joshi0206e352011-08-16 15:34:10 -04002720 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002721 reg = FDI_TX_CTL(pipe);
2722 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002723 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2724 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 I915_WRITE(reg, temp);
2726
2727 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002728 udelay(500);
2729
Sean Paulfa37d392012-03-02 12:53:39 -05002730 for (retry = 0; retry < 5; retry++) {
2731 reg = FDI_RX_IIR(pipe);
2732 temp = I915_READ(reg);
2733 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2734 if (temp & FDI_RX_SYMBOL_LOCK) {
2735 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2736 DRM_DEBUG_KMS("FDI train 2 done.\n");
2737 break;
2738 }
2739 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002740 }
Sean Paulfa37d392012-03-02 12:53:39 -05002741 if (retry < 5)
2742 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002743 }
2744 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002746
2747 DRM_DEBUG_KMS("FDI train done.\n");
2748}
2749
Jesse Barnes357555c2011-04-28 15:09:55 -07002750/* Manual link training for Ivy Bridge A0 parts */
2751static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2752{
2753 struct drm_device *dev = crtc->dev;
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002757 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002758
2759 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2760 for train result */
2761 reg = FDI_RX_IMR(pipe);
2762 temp = I915_READ(reg);
2763 temp &= ~FDI_RX_SYMBOL_LOCK;
2764 temp &= ~FDI_RX_BIT_LOCK;
2765 I915_WRITE(reg, temp);
2766
2767 POSTING_READ(reg);
2768 udelay(150);
2769
Daniel Vetter01a415f2012-10-27 15:58:40 +02002770 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2771 I915_READ(FDI_RX_IIR(pipe)));
2772
Jesse Barnes139ccd32013-08-19 11:04:55 -07002773 /* Try each vswing and preemphasis setting twice before moving on */
2774 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2775 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002776 reg = FDI_TX_CTL(pipe);
2777 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002778 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2779 temp &= ~FDI_TX_ENABLE;
2780 I915_WRITE(reg, temp);
2781
2782 reg = FDI_RX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 temp &= ~FDI_LINK_TRAIN_AUTO;
2785 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2786 temp &= ~FDI_RX_ENABLE;
2787 I915_WRITE(reg, temp);
2788
2789 /* enable CPU FDI TX and PCH FDI RX */
2790 reg = FDI_TX_CTL(pipe);
2791 temp = I915_READ(reg);
2792 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2793 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2794 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002795 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002796 temp |= snb_b_fdi_train_param[j/2];
2797 temp |= FDI_COMPOSITE_SYNC;
2798 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2799
2800 I915_WRITE(FDI_RX_MISC(pipe),
2801 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2802
2803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
2805 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2806 temp |= FDI_COMPOSITE_SYNC;
2807 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2808
2809 POSTING_READ(reg);
2810 udelay(1); /* should be 0.5us */
2811
2812 for (i = 0; i < 4; i++) {
2813 reg = FDI_RX_IIR(pipe);
2814 temp = I915_READ(reg);
2815 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2816
2817 if (temp & FDI_RX_BIT_LOCK ||
2818 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2819 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2820 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2821 i);
2822 break;
2823 }
2824 udelay(1); /* should be 0.5us */
2825 }
2826 if (i == 4) {
2827 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2828 continue;
2829 }
2830
2831 /* Train 2 */
2832 reg = FDI_TX_CTL(pipe);
2833 temp = I915_READ(reg);
2834 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2835 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2836 I915_WRITE(reg, temp);
2837
2838 reg = FDI_RX_CTL(pipe);
2839 temp = I915_READ(reg);
2840 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2841 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002842 I915_WRITE(reg, temp);
2843
2844 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002845 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002846
Jesse Barnes139ccd32013-08-19 11:04:55 -07002847 for (i = 0; i < 4; i++) {
2848 reg = FDI_RX_IIR(pipe);
2849 temp = I915_READ(reg);
2850 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002851
Jesse Barnes139ccd32013-08-19 11:04:55 -07002852 if (temp & FDI_RX_SYMBOL_LOCK ||
2853 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2854 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2855 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2856 i);
2857 goto train_done;
2858 }
2859 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002860 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002861 if (i == 4)
2862 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002863 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002864
Jesse Barnes139ccd32013-08-19 11:04:55 -07002865train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002866 DRM_DEBUG_KMS("FDI train done.\n");
2867}
2868
Daniel Vetter88cefb62012-08-12 19:27:14 +02002869static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002870{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002871 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002872 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002873 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002875
Jesse Barnesc64e3112010-09-10 11:27:03 -07002876
Jesse Barnes0e23b992010-09-10 11:10:00 -07002877 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002878 reg = FDI_RX_CTL(pipe);
2879 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002880 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2881 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002882 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2884
2885 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002886 udelay(200);
2887
2888 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 temp = I915_READ(reg);
2890 I915_WRITE(reg, temp | FDI_PCDCLK);
2891
2892 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002893 udelay(200);
2894
Paulo Zanoni20749732012-11-23 15:30:38 -02002895 /* Enable CPU FDI TX PLL, always on for Ironlake */
2896 reg = FDI_TX_CTL(pipe);
2897 temp = I915_READ(reg);
2898 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2899 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002900
Paulo Zanoni20749732012-11-23 15:30:38 -02002901 POSTING_READ(reg);
2902 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002903 }
2904}
2905
Daniel Vetter88cefb62012-08-12 19:27:14 +02002906static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2907{
2908 struct drm_device *dev = intel_crtc->base.dev;
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 int pipe = intel_crtc->pipe;
2911 u32 reg, temp;
2912
2913 /* Switch from PCDclk to Rawclk */
2914 reg = FDI_RX_CTL(pipe);
2915 temp = I915_READ(reg);
2916 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2917
2918 /* Disable CPU FDI TX PLL */
2919 reg = FDI_TX_CTL(pipe);
2920 temp = I915_READ(reg);
2921 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2922
2923 POSTING_READ(reg);
2924 udelay(100);
2925
2926 reg = FDI_RX_CTL(pipe);
2927 temp = I915_READ(reg);
2928 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2929
2930 /* Wait for the clocks to turn off. */
2931 POSTING_READ(reg);
2932 udelay(100);
2933}
2934
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002935static void ironlake_fdi_disable(struct drm_crtc *crtc)
2936{
2937 struct drm_device *dev = crtc->dev;
2938 struct drm_i915_private *dev_priv = dev->dev_private;
2939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2940 int pipe = intel_crtc->pipe;
2941 u32 reg, temp;
2942
2943 /* disable CPU FDI tx and PCH FDI rx */
2944 reg = FDI_TX_CTL(pipe);
2945 temp = I915_READ(reg);
2946 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2947 POSTING_READ(reg);
2948
2949 reg = FDI_RX_CTL(pipe);
2950 temp = I915_READ(reg);
2951 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002952 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002953 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2954
2955 POSTING_READ(reg);
2956 udelay(100);
2957
2958 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002959 if (HAS_PCH_IBX(dev)) {
2960 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002961 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002962
2963 /* still set train pattern 1 */
2964 reg = FDI_TX_CTL(pipe);
2965 temp = I915_READ(reg);
2966 temp &= ~FDI_LINK_TRAIN_NONE;
2967 temp |= FDI_LINK_TRAIN_PATTERN_1;
2968 I915_WRITE(reg, temp);
2969
2970 reg = FDI_RX_CTL(pipe);
2971 temp = I915_READ(reg);
2972 if (HAS_PCH_CPT(dev)) {
2973 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2974 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2975 } else {
2976 temp &= ~FDI_LINK_TRAIN_NONE;
2977 temp |= FDI_LINK_TRAIN_PATTERN_1;
2978 }
2979 /* BPC in FDI rx is consistent with that in PIPECONF */
2980 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002981 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002982 I915_WRITE(reg, temp);
2983
2984 POSTING_READ(reg);
2985 udelay(100);
2986}
2987
Chris Wilson5bb61642012-09-27 21:25:58 +01002988static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2989{
2990 struct drm_device *dev = crtc->dev;
2991 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002993 unsigned long flags;
2994 bool pending;
2995
Ville Syrjälä10d83732013-01-29 18:13:34 +02002996 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2997 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002998 return false;
2999
3000 spin_lock_irqsave(&dev->event_lock, flags);
3001 pending = to_intel_crtc(crtc)->unpin_work != NULL;
3002 spin_unlock_irqrestore(&dev->event_lock, flags);
3003
3004 return pending;
3005}
3006
Chris Wilson5dce5b932014-01-20 10:17:36 +00003007bool intel_has_pending_fb_unpin(struct drm_device *dev)
3008{
3009 struct intel_crtc *crtc;
3010
3011 /* Note that we don't need to be called with mode_config.lock here
3012 * as our list of CRTC objects is static for the lifetime of the
3013 * device and so cannot disappear as we iterate. Similarly, we can
3014 * happily treat the predicates as racy, atomic checks as userspace
3015 * cannot claim and pin a new fb without at least acquring the
3016 * struct_mutex and so serialising with us.
3017 */
3018 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3019 if (atomic_read(&crtc->unpin_work_count) == 0)
3020 continue;
3021
3022 if (crtc->unpin_work)
3023 intel_wait_for_vblank(dev, crtc->pipe);
3024
3025 return true;
3026 }
3027
3028 return false;
3029}
3030
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003031static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3032{
Chris Wilson0f911282012-04-17 10:05:38 +01003033 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003034 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003035
3036 if (crtc->fb == NULL)
3037 return;
3038
Daniel Vetter2c10d572012-12-20 21:24:07 +01003039 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3040
Chris Wilson5bb61642012-09-27 21:25:58 +01003041 wait_event(dev_priv->pending_flip_queue,
3042 !intel_crtc_has_pending_flip(crtc));
3043
Chris Wilson0f911282012-04-17 10:05:38 +01003044 mutex_lock(&dev->struct_mutex);
3045 intel_finish_fb(crtc->fb);
3046 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003047}
3048
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003049/* Program iCLKIP clock to the desired frequency */
3050static void lpt_program_iclkip(struct drm_crtc *crtc)
3051{
3052 struct drm_device *dev = crtc->dev;
3053 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003054 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003055 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3056 u32 temp;
3057
Daniel Vetter09153002012-12-12 14:06:44 +01003058 mutex_lock(&dev_priv->dpio_lock);
3059
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003060 /* It is necessary to ungate the pixclk gate prior to programming
3061 * the divisors, and gate it back when it is done.
3062 */
3063 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3064
3065 /* Disable SSCCTL */
3066 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003067 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3068 SBI_SSCCTL_DISABLE,
3069 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003070
3071 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003072 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003073 auxdiv = 1;
3074 divsel = 0x41;
3075 phaseinc = 0x20;
3076 } else {
3077 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003078 * but the adjusted_mode->crtc_clock in in KHz. To get the
3079 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003080 * convert the virtual clock precision to KHz here for higher
3081 * precision.
3082 */
3083 u32 iclk_virtual_root_freq = 172800 * 1000;
3084 u32 iclk_pi_range = 64;
3085 u32 desired_divisor, msb_divisor_value, pi_value;
3086
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003087 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003088 msb_divisor_value = desired_divisor / iclk_pi_range;
3089 pi_value = desired_divisor % iclk_pi_range;
3090
3091 auxdiv = 0;
3092 divsel = msb_divisor_value - 2;
3093 phaseinc = pi_value;
3094 }
3095
3096 /* This should not happen with any sane values */
3097 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3098 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3099 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3100 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3101
3102 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003103 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003104 auxdiv,
3105 divsel,
3106 phasedir,
3107 phaseinc);
3108
3109 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003110 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003111 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3112 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3113 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3114 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3115 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3116 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003117 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003118
3119 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003120 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003121 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3122 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003123 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003124
3125 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003126 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003127 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003128 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003129
3130 /* Wait for initialization time */
3131 udelay(24);
3132
3133 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003134
3135 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003136}
3137
Daniel Vetter275f01b22013-05-03 11:49:47 +02003138static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3139 enum pipe pch_transcoder)
3140{
3141 struct drm_device *dev = crtc->base.dev;
3142 struct drm_i915_private *dev_priv = dev->dev_private;
3143 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3144
3145 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3146 I915_READ(HTOTAL(cpu_transcoder)));
3147 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3148 I915_READ(HBLANK(cpu_transcoder)));
3149 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3150 I915_READ(HSYNC(cpu_transcoder)));
3151
3152 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3153 I915_READ(VTOTAL(cpu_transcoder)));
3154 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3155 I915_READ(VBLANK(cpu_transcoder)));
3156 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3157 I915_READ(VSYNC(cpu_transcoder)));
3158 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3159 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3160}
3161
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003162static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3163{
3164 struct drm_i915_private *dev_priv = dev->dev_private;
3165 uint32_t temp;
3166
3167 temp = I915_READ(SOUTH_CHICKEN1);
3168 if (temp & FDI_BC_BIFURCATION_SELECT)
3169 return;
3170
3171 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3172 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3173
3174 temp |= FDI_BC_BIFURCATION_SELECT;
3175 DRM_DEBUG_KMS("enabling fdi C rx\n");
3176 I915_WRITE(SOUTH_CHICKEN1, temp);
3177 POSTING_READ(SOUTH_CHICKEN1);
3178}
3179
3180static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3181{
3182 struct drm_device *dev = intel_crtc->base.dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
3184
3185 switch (intel_crtc->pipe) {
3186 case PIPE_A:
3187 break;
3188 case PIPE_B:
3189 if (intel_crtc->config.fdi_lanes > 2)
3190 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3191 else
3192 cpt_enable_fdi_bc_bifurcation(dev);
3193
3194 break;
3195 case PIPE_C:
3196 cpt_enable_fdi_bc_bifurcation(dev);
3197
3198 break;
3199 default:
3200 BUG();
3201 }
3202}
3203
Jesse Barnesf67a5592011-01-05 10:31:48 -08003204/*
3205 * Enable PCH resources required for PCH ports:
3206 * - PCH PLLs
3207 * - FDI training & RX/TX
3208 * - update transcoder timings
3209 * - DP transcoding bits
3210 * - transcoder
3211 */
3212static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003213{
3214 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003215 struct drm_i915_private *dev_priv = dev->dev_private;
3216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3217 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003219
Daniel Vetterab9412b2013-05-03 11:49:46 +02003220 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003221
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003222 if (IS_IVYBRIDGE(dev))
3223 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3224
Daniel Vettercd986ab2012-10-26 10:58:12 +02003225 /* Write the TU size bits before fdi link training, so that error
3226 * detection works. */
3227 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3228 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3229
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003230 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003231 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003232
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003233 /* We need to program the right clock selection before writing the pixel
3234 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003235 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003236 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003237
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003238 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003239 temp |= TRANS_DPLL_ENABLE(pipe);
3240 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003241 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003242 temp |= sel;
3243 else
3244 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003245 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003246 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003247
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003248 /* XXX: pch pll's can be enabled any time before we enable the PCH
3249 * transcoder, and we actually should do this to not upset any PCH
3250 * transcoder that already use the clock when we share it.
3251 *
3252 * Note that enable_shared_dpll tries to do the right thing, but
3253 * get_shared_dpll unconditionally resets the pll - we need that to have
3254 * the right LVDS enable sequence. */
3255 ironlake_enable_shared_dpll(intel_crtc);
3256
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003257 /* set transcoder timing, panel must allow it */
3258 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003259 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003260
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003261 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003262
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003263 /* For PCH DP, enable TRANS_DP_CTL */
3264 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003265 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3266 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003267 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 reg = TRANS_DP_CTL(pipe);
3269 temp = I915_READ(reg);
3270 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003271 TRANS_DP_SYNC_MASK |
3272 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003273 temp |= (TRANS_DP_OUTPUT_ENABLE |
3274 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003275 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003276
3277 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003278 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003279 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003280 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003281
3282 switch (intel_trans_dp_port_sel(crtc)) {
3283 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003285 break;
3286 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003288 break;
3289 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003290 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003291 break;
3292 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003293 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003294 }
3295
Chris Wilson5eddb702010-09-11 13:48:45 +01003296 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003297 }
3298
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003299 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300}
3301
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003302static void lpt_pch_enable(struct drm_crtc *crtc)
3303{
3304 struct drm_device *dev = crtc->dev;
3305 struct drm_i915_private *dev_priv = dev->dev_private;
3306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003307 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003308
Daniel Vetterab9412b2013-05-03 11:49:46 +02003309 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003310
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003311 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003312
Paulo Zanoni0540e482012-10-31 18:12:40 -02003313 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003314 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003315
Paulo Zanoni937bb612012-10-31 18:12:47 -02003316 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003317}
3318
Daniel Vettere2b78262013-06-07 23:10:03 +02003319static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003320{
Daniel Vettere2b78262013-06-07 23:10:03 +02003321 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322
3323 if (pll == NULL)
3324 return;
3325
3326 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003327 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003328 return;
3329 }
3330
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003331 if (--pll->refcount == 0) {
3332 WARN_ON(pll->on);
3333 WARN_ON(pll->active);
3334 }
3335
Daniel Vettera43f6e02013-06-07 23:10:32 +02003336 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003337}
3338
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003339static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003340{
Daniel Vettere2b78262013-06-07 23:10:03 +02003341 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3342 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3343 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003344
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003345 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003346 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3347 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003348 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003349 }
3350
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003351 if (HAS_PCH_IBX(dev_priv->dev)) {
3352 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003353 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003354 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003355
Daniel Vetter46edb022013-06-05 13:34:12 +02003356 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3357 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003358
3359 goto found;
3360 }
3361
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003362 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3363 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003364
3365 /* Only want to check enabled timings first */
3366 if (pll->refcount == 0)
3367 continue;
3368
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003369 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3370 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003371 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003372 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003373 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003374
3375 goto found;
3376 }
3377 }
3378
3379 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003380 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3381 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003382 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003383 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3384 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003385 goto found;
3386 }
3387 }
3388
3389 return NULL;
3390
3391found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003392 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003393 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3394 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003395
Daniel Vettercdbd2312013-06-05 13:34:03 +02003396 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003397 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3398 sizeof(pll->hw_state));
3399
Daniel Vetter46edb022013-06-05 13:34:12 +02003400 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003401 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003402 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003404 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003405 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003406 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003407
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003408 return pll;
3409}
3410
Daniel Vettera1520312013-05-03 11:49:50 +02003411static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003412{
3413 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003414 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003415 u32 temp;
3416
3417 temp = I915_READ(dslreg);
3418 udelay(500);
3419 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003420 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003421 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003422 }
3423}
3424
Jesse Barnesb074cec2013-04-25 12:55:02 -07003425static void ironlake_pfit_enable(struct intel_crtc *crtc)
3426{
3427 struct drm_device *dev = crtc->base.dev;
3428 struct drm_i915_private *dev_priv = dev->dev_private;
3429 int pipe = crtc->pipe;
3430
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003431 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003432 /* Force use of hard-coded filter coefficients
3433 * as some pre-programmed values are broken,
3434 * e.g. x201.
3435 */
3436 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3437 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3438 PF_PIPE_SEL_IVB(pipe));
3439 else
3440 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3441 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3442 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003443 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003444}
3445
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003446static void intel_enable_planes(struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
3449 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3450 struct intel_plane *intel_plane;
3451
3452 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3453 if (intel_plane->pipe == pipe)
3454 intel_plane_restore(&intel_plane->base);
3455}
3456
3457static void intel_disable_planes(struct drm_crtc *crtc)
3458{
3459 struct drm_device *dev = crtc->dev;
3460 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3461 struct intel_plane *intel_plane;
3462
3463 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3464 if (intel_plane->pipe == pipe)
3465 intel_plane_disable(&intel_plane->base);
3466}
3467
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003468void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003469{
3470 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3471
3472 if (!crtc->config.ips_enabled)
3473 return;
3474
3475 /* We can only enable IPS after we enable a plane and wait for a vblank.
3476 * We guarantee that the plane is enabled by calling intel_enable_ips
3477 * only after intel_enable_plane. And intel_enable_plane already waits
3478 * for a vblank, so all we need to do here is to enable the IPS bit. */
3479 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003480 if (IS_BROADWELL(crtc->base.dev)) {
3481 mutex_lock(&dev_priv->rps.hw_lock);
3482 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3483 mutex_unlock(&dev_priv->rps.hw_lock);
3484 /* Quoting Art Runyan: "its not safe to expect any particular
3485 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003486 * mailbox." Moreover, the mailbox may return a bogus state,
3487 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003488 */
3489 } else {
3490 I915_WRITE(IPS_CTL, IPS_ENABLE);
3491 /* The bit only becomes 1 in the next vblank, so this wait here
3492 * is essentially intel_wait_for_vblank. If we don't have this
3493 * and don't wait for vblanks until the end of crtc_enable, then
3494 * the HW state readout code will complain that the expected
3495 * IPS_CTL value is not the one we read. */
3496 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3497 DRM_ERROR("Timed out waiting for IPS enable\n");
3498 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003499}
3500
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003501void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003502{
3503 struct drm_device *dev = crtc->base.dev;
3504 struct drm_i915_private *dev_priv = dev->dev_private;
3505
3506 if (!crtc->config.ips_enabled)
3507 return;
3508
3509 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003510 if (IS_BROADWELL(crtc->base.dev)) {
3511 mutex_lock(&dev_priv->rps.hw_lock);
3512 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3513 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003514 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003515 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003516 POSTING_READ(IPS_CTL);
3517 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003518
3519 /* We need to wait for a vblank before we can disable the plane. */
3520 intel_wait_for_vblank(dev, crtc->pipe);
3521}
3522
3523/** Loads the palette/gamma unit for the CRTC with the prepared values */
3524static void intel_crtc_load_lut(struct drm_crtc *crtc)
3525{
3526 struct drm_device *dev = crtc->dev;
3527 struct drm_i915_private *dev_priv = dev->dev_private;
3528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3529 enum pipe pipe = intel_crtc->pipe;
3530 int palreg = PALETTE(pipe);
3531 int i;
3532 bool reenable_ips = false;
3533
3534 /* The clocks have to be on to load the palette. */
3535 if (!crtc->enabled || !intel_crtc->active)
3536 return;
3537
3538 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3539 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3540 assert_dsi_pll_enabled(dev_priv);
3541 else
3542 assert_pll_enabled(dev_priv, pipe);
3543 }
3544
3545 /* use legacy palette for Ironlake */
3546 if (HAS_PCH_SPLIT(dev))
3547 palreg = LGC_PALETTE(pipe);
3548
3549 /* Workaround : Do not read or write the pipe palette/gamma data while
3550 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3551 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003552 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003553 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3554 GAMMA_MODE_MODE_SPLIT)) {
3555 hsw_disable_ips(intel_crtc);
3556 reenable_ips = true;
3557 }
3558
3559 for (i = 0; i < 256; i++) {
3560 I915_WRITE(palreg + 4 * i,
3561 (intel_crtc->lut_r[i] << 16) |
3562 (intel_crtc->lut_g[i] << 8) |
3563 intel_crtc->lut_b[i]);
3564 }
3565
3566 if (reenable_ips)
3567 hsw_enable_ips(intel_crtc);
3568}
3569
Jesse Barnesf67a5592011-01-05 10:31:48 -08003570static void ironlake_crtc_enable(struct drm_crtc *crtc)
3571{
3572 struct drm_device *dev = crtc->dev;
3573 struct drm_i915_private *dev_priv = dev->dev_private;
3574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003575 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003576 int pipe = intel_crtc->pipe;
3577 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003578
Daniel Vetter08a48462012-07-02 11:43:47 +02003579 WARN_ON(!crtc->enabled);
3580
Jesse Barnesf67a5592011-01-05 10:31:48 -08003581 if (intel_crtc->active)
3582 return;
3583
3584 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003585
3586 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3587 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3588
Daniel Vetterf6736a12013-06-05 13:34:30 +02003589 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003590 if (encoder->pre_enable)
3591 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003592
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003593 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003594 /* Note: FDI PLL enabling _must_ be done before we enable the
3595 * cpu pipes, hence this is separate from all the other fdi/pch
3596 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003597 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003598 } else {
3599 assert_fdi_tx_disabled(dev_priv, pipe);
3600 assert_fdi_rx_disabled(dev_priv, pipe);
3601 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003602
Jesse Barnesb074cec2013-04-25 12:55:02 -07003603 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003604
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003605 /*
3606 * On ILK+ LUT must be loaded before the pipe is running but with
3607 * clocks enabled
3608 */
3609 intel_crtc_load_lut(crtc);
3610
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003611 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003612 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003613 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003614 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003615 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003616
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003617 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003618 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003619
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003620 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003621 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003622 mutex_unlock(&dev->struct_mutex);
3623
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003624 for_each_encoder_on_crtc(dev, crtc, encoder)
3625 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003626
3627 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003628 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003629
3630 /*
3631 * There seems to be a race in PCH platform hw (at least on some
3632 * outputs) where an enabled pipe still completes any pageflip right
3633 * away (as if the pipe is off) instead of waiting for vblank. As soon
3634 * as the first vblank happend, everything works as expected. Hence just
3635 * wait for one vblank before returning to avoid strange things
3636 * happening.
3637 */
3638 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003639}
3640
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003641/* IPS only exists on ULT machines and is tied to pipe A. */
3642static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3643{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003644 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003645}
3646
Ville Syrjälädda9a662013-09-19 17:00:37 -03003647static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3648{
3649 struct drm_device *dev = crtc->dev;
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3652 int pipe = intel_crtc->pipe;
3653 int plane = intel_crtc->plane;
3654
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003655 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003656 intel_enable_planes(crtc);
3657 intel_crtc_update_cursor(crtc, true);
3658
3659 hsw_enable_ips(intel_crtc);
3660
3661 mutex_lock(&dev->struct_mutex);
3662 intel_update_fbc(dev);
3663 mutex_unlock(&dev->struct_mutex);
3664}
3665
3666static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3667{
3668 struct drm_device *dev = crtc->dev;
3669 struct drm_i915_private *dev_priv = dev->dev_private;
3670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3671 int pipe = intel_crtc->pipe;
3672 int plane = intel_crtc->plane;
3673
3674 intel_crtc_wait_for_pending_flips(crtc);
3675 drm_vblank_off(dev, pipe);
3676
3677 /* FBC must be disabled before disabling the plane on HSW. */
3678 if (dev_priv->fbc.plane == plane)
3679 intel_disable_fbc(dev);
3680
3681 hsw_disable_ips(intel_crtc);
3682
3683 intel_crtc_update_cursor(crtc, false);
3684 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003685 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003686}
3687
Paulo Zanonie4916942013-09-20 16:21:19 -03003688/*
3689 * This implements the workaround described in the "notes" section of the mode
3690 * set sequence documentation. When going from no pipes or single pipe to
3691 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3692 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3693 */
3694static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3695{
3696 struct drm_device *dev = crtc->base.dev;
3697 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3698
3699 /* We want to get the other_active_crtc only if there's only 1 other
3700 * active crtc. */
3701 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3702 if (!crtc_it->active || crtc_it == crtc)
3703 continue;
3704
3705 if (other_active_crtc)
3706 return;
3707
3708 other_active_crtc = crtc_it;
3709 }
3710 if (!other_active_crtc)
3711 return;
3712
3713 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3714 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3715}
3716
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003717static void haswell_crtc_enable(struct drm_crtc *crtc)
3718{
3719 struct drm_device *dev = crtc->dev;
3720 struct drm_i915_private *dev_priv = dev->dev_private;
3721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3722 struct intel_encoder *encoder;
3723 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003724
3725 WARN_ON(!crtc->enabled);
3726
3727 if (intel_crtc->active)
3728 return;
3729
3730 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003731
3732 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3733 if (intel_crtc->config.has_pch_encoder)
3734 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3735
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003736 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003737 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003738
3739 for_each_encoder_on_crtc(dev, crtc, encoder)
3740 if (encoder->pre_enable)
3741 encoder->pre_enable(encoder);
3742
Paulo Zanoni1f544382012-10-24 11:32:00 -02003743 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003744
Jesse Barnesb074cec2013-04-25 12:55:02 -07003745 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003746
3747 /*
3748 * On ILK+ LUT must be loaded before the pipe is running but with
3749 * clocks enabled
3750 */
3751 intel_crtc_load_lut(crtc);
3752
Paulo Zanoni1f544382012-10-24 11:32:00 -02003753 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003754 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003755
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003756 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003757 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003758
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003759 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003760 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003761
Jani Nikula8807e552013-08-30 19:40:32 +03003762 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003763 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003764 intel_opregion_notify_encoder(encoder, true);
3765 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003766
Paulo Zanonie4916942013-09-20 16:21:19 -03003767 /* If we change the relative order between pipe/planes enabling, we need
3768 * to change the workaround. */
3769 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003770 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003771}
3772
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003773static void ironlake_pfit_disable(struct intel_crtc *crtc)
3774{
3775 struct drm_device *dev = crtc->base.dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 int pipe = crtc->pipe;
3778
3779 /* To avoid upsetting the power well on haswell only disable the pfit if
3780 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003781 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003782 I915_WRITE(PF_CTL(pipe), 0);
3783 I915_WRITE(PF_WIN_POS(pipe), 0);
3784 I915_WRITE(PF_WIN_SZ(pipe), 0);
3785 }
3786}
3787
Jesse Barnes6be4a602010-09-10 10:26:01 -07003788static void ironlake_crtc_disable(struct drm_crtc *crtc)
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003793 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003794 int pipe = intel_crtc->pipe;
3795 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003797
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003798
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003799 if (!intel_crtc->active)
3800 return;
3801
Daniel Vetterea9d7582012-07-10 10:42:52 +02003802 for_each_encoder_on_crtc(dev, crtc, encoder)
3803 encoder->disable(encoder);
3804
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003805 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003806 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003808 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003809 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003810
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003811 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003812 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003813 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003814
Daniel Vetterd925c592013-06-05 13:34:04 +02003815 if (intel_crtc->config.has_pch_encoder)
3816 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3817
Jesse Barnesb24e7172011-01-04 15:09:30 -08003818 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003819
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003820 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003821
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003822 for_each_encoder_on_crtc(dev, crtc, encoder)
3823 if (encoder->post_disable)
3824 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003825
Daniel Vetterd925c592013-06-05 13:34:04 +02003826 if (intel_crtc->config.has_pch_encoder) {
3827 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003828
Daniel Vetterd925c592013-06-05 13:34:04 +02003829 ironlake_disable_pch_transcoder(dev_priv, pipe);
3830 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003831
Daniel Vetterd925c592013-06-05 13:34:04 +02003832 if (HAS_PCH_CPT(dev)) {
3833 /* disable TRANS_DP_CTL */
3834 reg = TRANS_DP_CTL(pipe);
3835 temp = I915_READ(reg);
3836 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3837 TRANS_DP_PORT_SEL_MASK);
3838 temp |= TRANS_DP_PORT_SEL_NONE;
3839 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003840
Daniel Vetterd925c592013-06-05 13:34:04 +02003841 /* disable DPLL_SEL */
3842 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003843 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003844 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003845 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003846
3847 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003848 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003849
3850 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003851 }
3852
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003853 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003854 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003855
3856 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003857 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003858 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003859}
3860
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003861static void haswell_crtc_disable(struct drm_crtc *crtc)
3862{
3863 struct drm_device *dev = crtc->dev;
3864 struct drm_i915_private *dev_priv = dev->dev_private;
3865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3866 struct intel_encoder *encoder;
3867 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003868 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003869
3870 if (!intel_crtc->active)
3871 return;
3872
Ville Syrjälädda9a662013-09-19 17:00:37 -03003873 haswell_crtc_disable_planes(crtc);
3874
Jani Nikula8807e552013-08-30 19:40:32 +03003875 for_each_encoder_on_crtc(dev, crtc, encoder) {
3876 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003877 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003878 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879
Paulo Zanoni86642812013-04-12 17:57:57 -03003880 if (intel_crtc->config.has_pch_encoder)
3881 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003882 intel_disable_pipe(dev_priv, pipe);
3883
Paulo Zanoniad80a812012-10-24 16:06:19 -02003884 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003885
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003886 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003887
Paulo Zanoni1f544382012-10-24 11:32:00 -02003888 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003889
3890 for_each_encoder_on_crtc(dev, crtc, encoder)
3891 if (encoder->post_disable)
3892 encoder->post_disable(encoder);
3893
Daniel Vetter88adfff2013-03-28 10:42:01 +01003894 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003895 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003896 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003897 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003898 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003899
3900 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003901 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003902
3903 mutex_lock(&dev->struct_mutex);
3904 intel_update_fbc(dev);
3905 mutex_unlock(&dev->struct_mutex);
3906}
3907
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003908static void ironlake_crtc_off(struct drm_crtc *crtc)
3909{
3910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003911 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003912}
3913
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003914static void haswell_crtc_off(struct drm_crtc *crtc)
3915{
3916 intel_ddi_put_crtc_pll(crtc);
3917}
3918
Daniel Vetter02e792f2009-09-15 22:57:34 +02003919static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3920{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003921 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003922 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003923 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003924
Chris Wilson23f09ce2010-08-12 13:53:37 +01003925 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003926 dev_priv->mm.interruptible = false;
3927 (void) intel_overlay_switch_off(intel_crtc->overlay);
3928 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003929 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003930 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003931
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003932 /* Let userspace switch the overlay on again. In most cases userspace
3933 * has to recompute where to put it anyway.
3934 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003935}
3936
Egbert Eich61bc95c2013-03-04 09:24:38 -05003937/**
3938 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3939 * cursor plane briefly if not already running after enabling the display
3940 * plane.
3941 * This workaround avoids occasional blank screens when self refresh is
3942 * enabled.
3943 */
3944static void
3945g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3946{
3947 u32 cntl = I915_READ(CURCNTR(pipe));
3948
3949 if ((cntl & CURSOR_MODE) == 0) {
3950 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3951
3952 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3953 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3954 intel_wait_for_vblank(dev_priv->dev, pipe);
3955 I915_WRITE(CURCNTR(pipe), cntl);
3956 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3957 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3958 }
3959}
3960
Jesse Barnes2dd24552013-04-25 12:55:01 -07003961static void i9xx_pfit_enable(struct intel_crtc *crtc)
3962{
3963 struct drm_device *dev = crtc->base.dev;
3964 struct drm_i915_private *dev_priv = dev->dev_private;
3965 struct intel_crtc_config *pipe_config = &crtc->config;
3966
Daniel Vetter328d8e82013-05-08 10:36:31 +02003967 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003968 return;
3969
Daniel Vetterc0b03412013-05-28 12:05:54 +02003970 /*
3971 * The panel fitter should only be adjusted whilst the pipe is disabled,
3972 * according to register description and PRM.
3973 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003974 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3975 assert_pipe_disabled(dev_priv, crtc->pipe);
3976
Jesse Barnesb074cec2013-04-25 12:55:02 -07003977 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3978 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003979
3980 /* Border color in case we don't scale up to the full screen. Black by
3981 * default, change to something else for debugging. */
3982 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003983}
3984
Jesse Barnes586f49d2013-11-04 16:06:59 -08003985int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003986{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003987 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003988
Jesse Barnes586f49d2013-11-04 16:06:59 -08003989 /* Obtain SKU information */
3990 mutex_lock(&dev_priv->dpio_lock);
3991 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3992 CCK_FUSE_HPLL_FREQ_MASK;
3993 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003994
Jesse Barnes586f49d2013-11-04 16:06:59 -08003995 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003996}
3997
3998/* Adjust CDclk dividers to allow high res or save power if possible */
3999static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4000{
4001 struct drm_i915_private *dev_priv = dev->dev_private;
4002 u32 val, cmd;
4003
4004 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4005 cmd = 2;
4006 else if (cdclk == 266)
4007 cmd = 1;
4008 else
4009 cmd = 0;
4010
4011 mutex_lock(&dev_priv->rps.hw_lock);
4012 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4013 val &= ~DSPFREQGUAR_MASK;
4014 val |= (cmd << DSPFREQGUAR_SHIFT);
4015 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4016 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4017 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4018 50)) {
4019 DRM_ERROR("timed out waiting for CDclk change\n");
4020 }
4021 mutex_unlock(&dev_priv->rps.hw_lock);
4022
4023 if (cdclk == 400) {
4024 u32 divider, vco;
4025
4026 vco = valleyview_get_vco(dev_priv);
4027 divider = ((vco << 1) / cdclk) - 1;
4028
4029 mutex_lock(&dev_priv->dpio_lock);
4030 /* adjust cdclk divider */
4031 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4032 val &= ~0xf;
4033 val |= divider;
4034 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4035 mutex_unlock(&dev_priv->dpio_lock);
4036 }
4037
4038 mutex_lock(&dev_priv->dpio_lock);
4039 /* adjust self-refresh exit latency value */
4040 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4041 val &= ~0x7f;
4042
4043 /*
4044 * For high bandwidth configs, we set a higher latency in the bunit
4045 * so that the core display fetch happens in time to avoid underruns.
4046 */
4047 if (cdclk == 400)
4048 val |= 4500 / 250; /* 4.5 usec */
4049 else
4050 val |= 3000 / 250; /* 3.0 usec */
4051 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4052 mutex_unlock(&dev_priv->dpio_lock);
4053
4054 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4055 intel_i2c_reset(dev);
4056}
4057
4058static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4059{
4060 int cur_cdclk, vco;
4061 int divider;
4062
4063 vco = valleyview_get_vco(dev_priv);
4064
4065 mutex_lock(&dev_priv->dpio_lock);
4066 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4067 mutex_unlock(&dev_priv->dpio_lock);
4068
4069 divider &= 0xf;
4070
4071 cur_cdclk = (vco << 1) / (divider + 1);
4072
4073 return cur_cdclk;
4074}
4075
4076static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4077 int max_pixclk)
4078{
4079 int cur_cdclk;
4080
4081 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4082
4083 /*
4084 * Really only a few cases to deal with, as only 4 CDclks are supported:
4085 * 200MHz
4086 * 267MHz
4087 * 320MHz
4088 * 400MHz
4089 * So we check to see whether we're above 90% of the lower bin and
4090 * adjust if needed.
4091 */
4092 if (max_pixclk > 288000) {
4093 return 400;
4094 } else if (max_pixclk > 240000) {
4095 return 320;
4096 } else
4097 return 266;
4098 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4099}
4100
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004101/* compute the max pixel clock for new configuration */
4102static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004103{
4104 struct drm_device *dev = dev_priv->dev;
4105 struct intel_crtc *intel_crtc;
4106 int max_pixclk = 0;
4107
4108 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4109 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004110 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004111 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004112 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004113 }
4114
4115 return max_pixclk;
4116}
4117
4118static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004119 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004120{
4121 struct drm_i915_private *dev_priv = dev->dev_private;
4122 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004123 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004124 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4125
4126 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4127 return;
4128
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004129 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004130 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4131 base.head)
4132 if (intel_crtc->base.enabled)
4133 *prepare_pipes |= (1 << intel_crtc->pipe);
4134}
4135
4136static void valleyview_modeset_global_resources(struct drm_device *dev)
4137{
4138 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004139 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004140 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4141 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4142
4143 if (req_cdclk != cur_cdclk)
4144 valleyview_set_cdclk(dev, req_cdclk);
4145}
4146
Jesse Barnes89b667f2013-04-18 14:51:36 -07004147static void valleyview_crtc_enable(struct drm_crtc *crtc)
4148{
4149 struct drm_device *dev = crtc->dev;
4150 struct drm_i915_private *dev_priv = dev->dev_private;
4151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4152 struct intel_encoder *encoder;
4153 int pipe = intel_crtc->pipe;
4154 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004155 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004156
4157 WARN_ON(!crtc->enabled);
4158
4159 if (intel_crtc->active)
4160 return;
4161
4162 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004163
Jesse Barnes89b667f2013-04-18 14:51:36 -07004164 for_each_encoder_on_crtc(dev, crtc, encoder)
4165 if (encoder->pre_pll_enable)
4166 encoder->pre_pll_enable(encoder);
4167
Jani Nikula23538ef2013-08-27 15:12:22 +03004168 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4169
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004170 if (!is_dsi)
4171 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004172
4173 for_each_encoder_on_crtc(dev, crtc, encoder)
4174 if (encoder->pre_enable)
4175 encoder->pre_enable(encoder);
4176
Jesse Barnes2dd24552013-04-25 12:55:01 -07004177 i9xx_pfit_enable(intel_crtc);
4178
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004179 intel_crtc_load_lut(crtc);
4180
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004181 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004182 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004183 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004184 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004185 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004186 intel_crtc_update_cursor(crtc, true);
4187
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004188 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004189
4190 for_each_encoder_on_crtc(dev, crtc, encoder)
4191 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004192}
4193
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004194static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004195{
4196 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004197 struct drm_i915_private *dev_priv = dev->dev_private;
4198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004199 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004200 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004201 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004202
Daniel Vetter08a48462012-07-02 11:43:47 +02004203 WARN_ON(!crtc->enabled);
4204
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004205 if (intel_crtc->active)
4206 return;
4207
4208 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004209
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004210 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004211 if (encoder->pre_enable)
4212 encoder->pre_enable(encoder);
4213
Daniel Vetterf6736a12013-06-05 13:34:30 +02004214 i9xx_enable_pll(intel_crtc);
4215
Jesse Barnes2dd24552013-04-25 12:55:01 -07004216 i9xx_pfit_enable(intel_crtc);
4217
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004218 intel_crtc_load_lut(crtc);
4219
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004220 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004221 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004222 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004223 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004224 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004225 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004226 if (IS_G4X(dev))
4227 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004228 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004229
4230 /* Give the overlay scaler a chance to enable if it's on this pipe */
4231 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004232
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004233 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004234
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004235 for_each_encoder_on_crtc(dev, crtc, encoder)
4236 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004237}
4238
Daniel Vetter87476d62013-04-11 16:29:06 +02004239static void i9xx_pfit_disable(struct intel_crtc *crtc)
4240{
4241 struct drm_device *dev = crtc->base.dev;
4242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004243
4244 if (!crtc->config.gmch_pfit.control)
4245 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004246
4247 assert_pipe_disabled(dev_priv, crtc->pipe);
4248
Daniel Vetter328d8e82013-05-08 10:36:31 +02004249 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4250 I915_READ(PFIT_CONTROL));
4251 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004252}
4253
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004254static void i9xx_crtc_disable(struct drm_crtc *crtc)
4255{
4256 struct drm_device *dev = crtc->dev;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004259 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004260 int pipe = intel_crtc->pipe;
4261 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004262
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004263 if (!intel_crtc->active)
4264 return;
4265
Daniel Vetterea9d7582012-07-10 10:42:52 +02004266 for_each_encoder_on_crtc(dev, crtc, encoder)
4267 encoder->disable(encoder);
4268
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004269 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004270 intel_crtc_wait_for_pending_flips(crtc);
4271 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004272
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004273 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004274 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004275
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004276 intel_crtc_dpms_overlay(intel_crtc, false);
4277 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004278 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004279 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004280
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004281 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004282 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004283
Daniel Vetter87476d62013-04-11 16:29:06 +02004284 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004285
Jesse Barnes89b667f2013-04-18 14:51:36 -07004286 for_each_encoder_on_crtc(dev, crtc, encoder)
4287 if (encoder->post_disable)
4288 encoder->post_disable(encoder);
4289
Jesse Barnesf6071162013-10-01 10:41:38 -07004290 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4291 vlv_disable_pll(dev_priv, pipe);
4292 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004293 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004294
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004295 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004296 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004297
Chris Wilson6b383a72010-09-13 13:54:26 +01004298 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004299}
4300
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301static void i9xx_crtc_off(struct drm_crtc *crtc)
4302{
4303}
4304
Daniel Vetter976f8a22012-07-08 22:34:21 +02004305static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4306 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004307{
4308 struct drm_device *dev = crtc->dev;
4309 struct drm_i915_master_private *master_priv;
4310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4311 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004312
4313 if (!dev->primary->master)
4314 return;
4315
4316 master_priv = dev->primary->master->driver_priv;
4317 if (!master_priv->sarea_priv)
4318 return;
4319
Jesse Barnes79e53942008-11-07 14:24:08 -08004320 switch (pipe) {
4321 case 0:
4322 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4323 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4324 break;
4325 case 1:
4326 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4327 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4328 break;
4329 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004330 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004331 break;
4332 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004333}
4334
Daniel Vetter976f8a22012-07-08 22:34:21 +02004335/**
4336 * Sets the power management mode of the pipe and plane.
4337 */
4338void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004339{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004340 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004341 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004342 struct intel_encoder *intel_encoder;
4343 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004344
Daniel Vetter976f8a22012-07-08 22:34:21 +02004345 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4346 enable |= intel_encoder->connectors_active;
4347
4348 if (enable)
4349 dev_priv->display.crtc_enable(crtc);
4350 else
4351 dev_priv->display.crtc_disable(crtc);
4352
4353 intel_crtc_update_sarea(crtc, enable);
4354}
4355
Daniel Vetter976f8a22012-07-08 22:34:21 +02004356static void intel_crtc_disable(struct drm_crtc *crtc)
4357{
4358 struct drm_device *dev = crtc->dev;
4359 struct drm_connector *connector;
4360 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004362
4363 /* crtc should still be enabled when we disable it. */
4364 WARN_ON(!crtc->enabled);
4365
4366 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004367 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004368 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004369 dev_priv->display.off(crtc);
4370
Chris Wilson931872f2012-01-16 23:01:13 +00004371 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004372 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004373 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004374
4375 if (crtc->fb) {
4376 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004377 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004378 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004379 crtc->fb = NULL;
4380 }
4381
4382 /* Update computed state. */
4383 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4384 if (!connector->encoder || !connector->encoder->crtc)
4385 continue;
4386
4387 if (connector->encoder->crtc != crtc)
4388 continue;
4389
4390 connector->dpms = DRM_MODE_DPMS_OFF;
4391 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004392 }
4393}
4394
Chris Wilsonea5b2132010-08-04 13:50:23 +01004395void intel_encoder_destroy(struct drm_encoder *encoder)
4396{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004397 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004398
Chris Wilsonea5b2132010-08-04 13:50:23 +01004399 drm_encoder_cleanup(encoder);
4400 kfree(intel_encoder);
4401}
4402
Damien Lespiau92373292013-08-08 22:28:57 +01004403/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004404 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4405 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004406static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004407{
4408 if (mode == DRM_MODE_DPMS_ON) {
4409 encoder->connectors_active = true;
4410
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004411 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004412 } else {
4413 encoder->connectors_active = false;
4414
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004415 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004416 }
4417}
4418
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004419/* Cross check the actual hw state with our own modeset state tracking (and it's
4420 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004421static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004422{
4423 if (connector->get_hw_state(connector)) {
4424 struct intel_encoder *encoder = connector->encoder;
4425 struct drm_crtc *crtc;
4426 bool encoder_enabled;
4427 enum pipe pipe;
4428
4429 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4430 connector->base.base.id,
4431 drm_get_connector_name(&connector->base));
4432
4433 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4434 "wrong connector dpms state\n");
4435 WARN(connector->base.encoder != &encoder->base,
4436 "active connector not linked to encoder\n");
4437 WARN(!encoder->connectors_active,
4438 "encoder->connectors_active not set\n");
4439
4440 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4441 WARN(!encoder_enabled, "encoder not enabled\n");
4442 if (WARN_ON(!encoder->base.crtc))
4443 return;
4444
4445 crtc = encoder->base.crtc;
4446
4447 WARN(!crtc->enabled, "crtc not enabled\n");
4448 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4449 WARN(pipe != to_intel_crtc(crtc)->pipe,
4450 "encoder active on the wrong pipe\n");
4451 }
4452}
4453
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004454/* Even simpler default implementation, if there's really no special case to
4455 * consider. */
4456void intel_connector_dpms(struct drm_connector *connector, int mode)
4457{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004458 /* All the simple cases only support two dpms states. */
4459 if (mode != DRM_MODE_DPMS_ON)
4460 mode = DRM_MODE_DPMS_OFF;
4461
4462 if (mode == connector->dpms)
4463 return;
4464
4465 connector->dpms = mode;
4466
4467 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004468 if (connector->encoder)
4469 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004470
Daniel Vetterb9805142012-08-31 17:37:33 +02004471 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004472}
4473
Daniel Vetterf0947c32012-07-02 13:10:34 +02004474/* Simple connector->get_hw_state implementation for encoders that support only
4475 * one connector and no cloning and hence the encoder state determines the state
4476 * of the connector. */
4477bool intel_connector_get_hw_state(struct intel_connector *connector)
4478{
Daniel Vetter24929352012-07-02 20:28:59 +02004479 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004480 struct intel_encoder *encoder = connector->encoder;
4481
4482 return encoder->get_hw_state(encoder, &pipe);
4483}
4484
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004485static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4486 struct intel_crtc_config *pipe_config)
4487{
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 struct intel_crtc *pipe_B_crtc =
4490 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4491
4492 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4493 pipe_name(pipe), pipe_config->fdi_lanes);
4494 if (pipe_config->fdi_lanes > 4) {
4495 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4496 pipe_name(pipe), pipe_config->fdi_lanes);
4497 return false;
4498 }
4499
Paulo Zanonibafb6552013-11-02 21:07:44 -07004500 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004501 if (pipe_config->fdi_lanes > 2) {
4502 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4503 pipe_config->fdi_lanes);
4504 return false;
4505 } else {
4506 return true;
4507 }
4508 }
4509
4510 if (INTEL_INFO(dev)->num_pipes == 2)
4511 return true;
4512
4513 /* Ivybridge 3 pipe is really complicated */
4514 switch (pipe) {
4515 case PIPE_A:
4516 return true;
4517 case PIPE_B:
4518 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4519 pipe_config->fdi_lanes > 2) {
4520 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4521 pipe_name(pipe), pipe_config->fdi_lanes);
4522 return false;
4523 }
4524 return true;
4525 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004526 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004527 pipe_B_crtc->config.fdi_lanes <= 2) {
4528 if (pipe_config->fdi_lanes > 2) {
4529 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4530 pipe_name(pipe), pipe_config->fdi_lanes);
4531 return false;
4532 }
4533 } else {
4534 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4535 return false;
4536 }
4537 return true;
4538 default:
4539 BUG();
4540 }
4541}
4542
Daniel Vettere29c22c2013-02-21 00:00:16 +01004543#define RETRY 1
4544static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4545 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004546{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004547 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004548 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004549 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004550 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004551
Daniel Vettere29c22c2013-02-21 00:00:16 +01004552retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004553 /* FDI is a binary signal running at ~2.7GHz, encoding
4554 * each output octet as 10 bits. The actual frequency
4555 * is stored as a divider into a 100MHz clock, and the
4556 * mode pixel clock is stored in units of 1KHz.
4557 * Hence the bw of each lane in terms of the mode signal
4558 * is:
4559 */
4560 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4561
Damien Lespiau241bfc32013-09-25 16:45:37 +01004562 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004563
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004564 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004565 pipe_config->pipe_bpp);
4566
4567 pipe_config->fdi_lanes = lane;
4568
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004569 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004570 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004571
Daniel Vettere29c22c2013-02-21 00:00:16 +01004572 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4573 intel_crtc->pipe, pipe_config);
4574 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4575 pipe_config->pipe_bpp -= 2*3;
4576 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4577 pipe_config->pipe_bpp);
4578 needs_recompute = true;
4579 pipe_config->bw_constrained = true;
4580
4581 goto retry;
4582 }
4583
4584 if (needs_recompute)
4585 return RETRY;
4586
4587 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004588}
4589
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004590static void hsw_compute_ips_config(struct intel_crtc *crtc,
4591 struct intel_crtc_config *pipe_config)
4592{
Jani Nikulad330a952014-01-21 11:24:25 +02004593 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004594 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004595 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004596}
4597
Daniel Vettera43f6e02013-06-07 23:10:32 +02004598static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004599 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004600{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004601 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004602 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004603
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004604 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004605 if (INTEL_INFO(dev)->gen < 4) {
4606 struct drm_i915_private *dev_priv = dev->dev_private;
4607 int clock_limit =
4608 dev_priv->display.get_display_clock_speed(dev);
4609
4610 /*
4611 * Enable pixel doubling when the dot clock
4612 * is > 90% of the (display) core speed.
4613 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004614 * GDG double wide on either pipe,
4615 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004616 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004617 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004618 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004619 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004620 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004621 }
4622
Damien Lespiau241bfc32013-09-25 16:45:37 +01004623 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004624 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004625 }
Chris Wilson89749352010-09-12 18:25:19 +01004626
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004627 /*
4628 * Pipe horizontal size must be even in:
4629 * - DVO ganged mode
4630 * - LVDS dual channel mode
4631 * - Double wide pipe
4632 */
4633 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4634 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4635 pipe_config->pipe_src_w &= ~1;
4636
Damien Lespiau8693a822013-05-03 18:48:11 +01004637 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4638 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004639 */
4640 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4641 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004642 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004643
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004644 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004645 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004646 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004647 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4648 * for lvds. */
4649 pipe_config->pipe_bpp = 8*3;
4650 }
4651
Damien Lespiauf5adf942013-06-24 18:29:34 +01004652 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004653 hsw_compute_ips_config(crtc, pipe_config);
4654
4655 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4656 * clock survives for now. */
4657 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4658 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004659
Daniel Vetter877d48d2013-04-19 11:24:43 +02004660 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004661 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004662
Daniel Vettere29c22c2013-02-21 00:00:16 +01004663 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004664}
4665
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004666static int valleyview_get_display_clock_speed(struct drm_device *dev)
4667{
4668 return 400000; /* FIXME */
4669}
4670
Jesse Barnese70236a2009-09-21 10:42:27 -07004671static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004672{
Jesse Barnese70236a2009-09-21 10:42:27 -07004673 return 400000;
4674}
Jesse Barnes79e53942008-11-07 14:24:08 -08004675
Jesse Barnese70236a2009-09-21 10:42:27 -07004676static int i915_get_display_clock_speed(struct drm_device *dev)
4677{
4678 return 333000;
4679}
Jesse Barnes79e53942008-11-07 14:24:08 -08004680
Jesse Barnese70236a2009-09-21 10:42:27 -07004681static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4682{
4683 return 200000;
4684}
Jesse Barnes79e53942008-11-07 14:24:08 -08004685
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004686static int pnv_get_display_clock_speed(struct drm_device *dev)
4687{
4688 u16 gcfgc = 0;
4689
4690 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4691
4692 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4693 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4694 return 267000;
4695 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4696 return 333000;
4697 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4698 return 444000;
4699 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4700 return 200000;
4701 default:
4702 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4703 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4704 return 133000;
4705 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4706 return 167000;
4707 }
4708}
4709
Jesse Barnese70236a2009-09-21 10:42:27 -07004710static int i915gm_get_display_clock_speed(struct drm_device *dev)
4711{
4712 u16 gcfgc = 0;
4713
4714 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4715
4716 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004717 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004718 else {
4719 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4720 case GC_DISPLAY_CLOCK_333_MHZ:
4721 return 333000;
4722 default:
4723 case GC_DISPLAY_CLOCK_190_200_MHZ:
4724 return 190000;
4725 }
4726 }
4727}
Jesse Barnes79e53942008-11-07 14:24:08 -08004728
Jesse Barnese70236a2009-09-21 10:42:27 -07004729static int i865_get_display_clock_speed(struct drm_device *dev)
4730{
4731 return 266000;
4732}
4733
4734static int i855_get_display_clock_speed(struct drm_device *dev)
4735{
4736 u16 hpllcc = 0;
4737 /* Assume that the hardware is in the high speed state. This
4738 * should be the default.
4739 */
4740 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4741 case GC_CLOCK_133_200:
4742 case GC_CLOCK_100_200:
4743 return 200000;
4744 case GC_CLOCK_166_250:
4745 return 250000;
4746 case GC_CLOCK_100_133:
4747 return 133000;
4748 }
4749
4750 /* Shouldn't happen */
4751 return 0;
4752}
4753
4754static int i830_get_display_clock_speed(struct drm_device *dev)
4755{
4756 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004757}
4758
Zhenyu Wang2c072452009-06-05 15:38:42 +08004759static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004760intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004761{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004762 while (*num > DATA_LINK_M_N_MASK ||
4763 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004764 *num >>= 1;
4765 *den >>= 1;
4766 }
4767}
4768
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004769static void compute_m_n(unsigned int m, unsigned int n,
4770 uint32_t *ret_m, uint32_t *ret_n)
4771{
4772 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4773 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4774 intel_reduce_m_n_ratio(ret_m, ret_n);
4775}
4776
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004777void
4778intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4779 int pixel_clock, int link_clock,
4780 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004781{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004782 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004783
4784 compute_m_n(bits_per_pixel * pixel_clock,
4785 link_clock * nlanes * 8,
4786 &m_n->gmch_m, &m_n->gmch_n);
4787
4788 compute_m_n(pixel_clock, link_clock,
4789 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004790}
4791
Chris Wilsona7615032011-01-12 17:04:08 +00004792static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4793{
Jani Nikulad330a952014-01-21 11:24:25 +02004794 if (i915.panel_use_ssc >= 0)
4795 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004796 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004797 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004798}
4799
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004800static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4801{
4802 struct drm_device *dev = crtc->dev;
4803 struct drm_i915_private *dev_priv = dev->dev_private;
4804 int refclk;
4805
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004806 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004807 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004808 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004809 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004810 refclk = dev_priv->vbt.lvds_ssc_freq;
4811 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004812 } else if (!IS_GEN2(dev)) {
4813 refclk = 96000;
4814 } else {
4815 refclk = 48000;
4816 }
4817
4818 return refclk;
4819}
4820
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004821static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004822{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004823 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004824}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004825
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004826static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4827{
4828 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004829}
4830
Daniel Vetterf47709a2013-03-28 10:42:02 +01004831static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004832 intel_clock_t *reduced_clock)
4833{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004834 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004836 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004837 u32 fp, fp2 = 0;
4838
4839 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004840 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004841 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004842 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004843 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004844 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004845 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004846 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004847 }
4848
4849 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004850 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004851
Daniel Vetterf47709a2013-03-28 10:42:02 +01004852 crtc->lowfreq_avail = false;
4853 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004854 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004855 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004856 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004857 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004858 } else {
4859 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004860 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004861 }
4862}
4863
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004864static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4865 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004866{
4867 u32 reg_val;
4868
4869 /*
4870 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4871 * and set it to a reasonable value instead.
4872 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004873 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004874 reg_val &= 0xffffff00;
4875 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004876 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004877
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004878 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004879 reg_val &= 0x8cffffff;
4880 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004881 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004882
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004883 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004884 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004885 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004886
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004887 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004888 reg_val &= 0x00ffffff;
4889 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004890 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004891}
4892
Daniel Vetterb5518422013-05-03 11:49:48 +02004893static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4894 struct intel_link_m_n *m_n)
4895{
4896 struct drm_device *dev = crtc->base.dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 int pipe = crtc->pipe;
4899
Daniel Vettere3b95f12013-05-03 11:49:49 +02004900 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4901 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4902 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4903 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004904}
4905
4906static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4907 struct intel_link_m_n *m_n)
4908{
4909 struct drm_device *dev = crtc->base.dev;
4910 struct drm_i915_private *dev_priv = dev->dev_private;
4911 int pipe = crtc->pipe;
4912 enum transcoder transcoder = crtc->config.cpu_transcoder;
4913
4914 if (INTEL_INFO(dev)->gen >= 5) {
4915 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4916 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4917 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4918 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4919 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004920 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4921 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4922 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4923 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004924 }
4925}
4926
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004927static void intel_dp_set_m_n(struct intel_crtc *crtc)
4928{
4929 if (crtc->config.has_pch_encoder)
4930 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4931 else
4932 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4933}
4934
Daniel Vetterf47709a2013-03-28 10:42:02 +01004935static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004936{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004937 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004938 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004939 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004940 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004941 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004942 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004943
Daniel Vetter09153002012-12-12 14:06:44 +01004944 mutex_lock(&dev_priv->dpio_lock);
4945
Daniel Vetterf47709a2013-03-28 10:42:02 +01004946 bestn = crtc->config.dpll.n;
4947 bestm1 = crtc->config.dpll.m1;
4948 bestm2 = crtc->config.dpll.m2;
4949 bestp1 = crtc->config.dpll.p1;
4950 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004951
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952 /* See eDP HDMI DPIO driver vbios notes doc */
4953
4954 /* PLL B needs special handling */
4955 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004956 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957
4958 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004960
4961 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004962 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004963 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004965
4966 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004967 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004968
4969 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004970 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4971 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4972 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004973 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004974
4975 /*
4976 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4977 * but we don't support that).
4978 * Note: don't use the DAC post divider as it seems unstable.
4979 */
4980 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004982
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004983 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004985
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004987 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004988 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004989 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004991 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004992 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004994 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004995
Jesse Barnes89b667f2013-04-18 14:51:36 -07004996 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4997 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4998 /* Use SSC source */
4999 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005001 0x0df40000);
5002 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005003 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005004 0x0df70000);
5005 } else { /* HDMI or VGA */
5006 /* Use bend source */
5007 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005008 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005009 0x0df70000);
5010 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005012 0x0df40000);
5013 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005014
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005015 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005016 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5017 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5018 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5019 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005020 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005021
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005022 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005023
Imre Deake5cbfbf2014-01-09 17:08:16 +02005024 /*
5025 * Enable DPIO clock input. We should never disable the reference
5026 * clock for pipe B, since VGA hotplug / manual detection depends
5027 * on it.
5028 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005029 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5030 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005031 /* We should never disable this, set it here for state tracking */
5032 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005033 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005034 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005035 crtc->config.dpll_hw_state.dpll = dpll;
5036
Daniel Vetteref1b4602013-06-01 17:17:04 +02005037 dpll_md = (crtc->config.pixel_multiplier - 1)
5038 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005039 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5040
Daniel Vetterf47709a2013-03-28 10:42:02 +01005041 if (crtc->config.has_dp_encoder)
5042 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305043
Daniel Vetter09153002012-12-12 14:06:44 +01005044 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005045}
5046
Daniel Vetterf47709a2013-03-28 10:42:02 +01005047static void i9xx_update_pll(struct intel_crtc *crtc,
5048 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005049 int num_connectors)
5050{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005051 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005052 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005053 u32 dpll;
5054 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005055 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005056
Daniel Vetterf47709a2013-03-28 10:42:02 +01005057 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305058
Daniel Vetterf47709a2013-03-28 10:42:02 +01005059 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5060 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005061
5062 dpll = DPLL_VGA_MODE_DIS;
5063
Daniel Vetterf47709a2013-03-28 10:42:02 +01005064 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005065 dpll |= DPLLB_MODE_LVDS;
5066 else
5067 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005068
Daniel Vetteref1b4602013-06-01 17:17:04 +02005069 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005070 dpll |= (crtc->config.pixel_multiplier - 1)
5071 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005072 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005073
5074 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005075 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005076
Daniel Vetterf47709a2013-03-28 10:42:02 +01005077 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005078 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005079
5080 /* compute bitmask from p1 value */
5081 if (IS_PINEVIEW(dev))
5082 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5083 else {
5084 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5085 if (IS_G4X(dev) && reduced_clock)
5086 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5087 }
5088 switch (clock->p2) {
5089 case 5:
5090 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5091 break;
5092 case 7:
5093 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5094 break;
5095 case 10:
5096 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5097 break;
5098 case 14:
5099 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5100 break;
5101 }
5102 if (INTEL_INFO(dev)->gen >= 4)
5103 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5104
Daniel Vetter09ede542013-04-30 14:01:45 +02005105 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005106 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005107 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005108 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5109 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5110 else
5111 dpll |= PLL_REF_INPUT_DREFCLK;
5112
5113 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005114 crtc->config.dpll_hw_state.dpll = dpll;
5115
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005116 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005117 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5118 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005119 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005120 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005121
5122 if (crtc->config.has_dp_encoder)
5123 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005124}
5125
Daniel Vetterf47709a2013-03-28 10:42:02 +01005126static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005127 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005128 int num_connectors)
5129{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005130 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005132 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005133 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005134
Daniel Vetterf47709a2013-03-28 10:42:02 +01005135 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305136
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005137 dpll = DPLL_VGA_MODE_DIS;
5138
Daniel Vetterf47709a2013-03-28 10:42:02 +01005139 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005140 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5141 } else {
5142 if (clock->p1 == 2)
5143 dpll |= PLL_P1_DIVIDE_BY_TWO;
5144 else
5145 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5146 if (clock->p2 == 4)
5147 dpll |= PLL_P2_DIVIDE_BY_4;
5148 }
5149
Daniel Vetter4a33e482013-07-06 12:52:05 +02005150 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5151 dpll |= DPLL_DVO_2X_MODE;
5152
Daniel Vetterf47709a2013-03-28 10:42:02 +01005153 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005154 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5155 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5156 else
5157 dpll |= PLL_REF_INPUT_DREFCLK;
5158
5159 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005160 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005161}
5162
Daniel Vetter8a654f32013-06-01 17:16:22 +02005163static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005164{
5165 struct drm_device *dev = intel_crtc->base.dev;
5166 struct drm_i915_private *dev_priv = dev->dev_private;
5167 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005168 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005169 struct drm_display_mode *adjusted_mode =
5170 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005171 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5172
5173 /* We need to be careful not to changed the adjusted mode, for otherwise
5174 * the hw state checker will get angry at the mismatch. */
5175 crtc_vtotal = adjusted_mode->crtc_vtotal;
5176 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005177
5178 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5179 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005180 crtc_vtotal -= 1;
5181 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005182 vsyncshift = adjusted_mode->crtc_hsync_start
5183 - adjusted_mode->crtc_htotal / 2;
5184 } else {
5185 vsyncshift = 0;
5186 }
5187
5188 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005189 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005190
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005191 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005192 (adjusted_mode->crtc_hdisplay - 1) |
5193 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005194 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005195 (adjusted_mode->crtc_hblank_start - 1) |
5196 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005197 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005198 (adjusted_mode->crtc_hsync_start - 1) |
5199 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5200
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005201 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005202 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005203 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005204 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005205 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005206 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005207 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005208 (adjusted_mode->crtc_vsync_start - 1) |
5209 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5210
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005211 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5212 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5213 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5214 * bits. */
5215 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5216 (pipe == PIPE_B || pipe == PIPE_C))
5217 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5218
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005219 /* pipesrc controls the size that is scaled from, which should
5220 * always be the user's requested size.
5221 */
5222 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005223 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5224 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005225}
5226
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005227static void intel_get_pipe_timings(struct intel_crtc *crtc,
5228 struct intel_crtc_config *pipe_config)
5229{
5230 struct drm_device *dev = crtc->base.dev;
5231 struct drm_i915_private *dev_priv = dev->dev_private;
5232 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5233 uint32_t tmp;
5234
5235 tmp = I915_READ(HTOTAL(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(HBLANK(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5241 tmp = I915_READ(HSYNC(cpu_transcoder));
5242 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5243 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5244
5245 tmp = I915_READ(VTOTAL(cpu_transcoder));
5246 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5247 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5248 tmp = I915_READ(VBLANK(cpu_transcoder));
5249 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5250 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5251 tmp = I915_READ(VSYNC(cpu_transcoder));
5252 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5253 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5254
5255 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5256 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5257 pipe_config->adjusted_mode.crtc_vtotal += 1;
5258 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5259 }
5260
5261 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005262 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5263 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5264
5265 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5266 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005267}
5268
Daniel Vetterf6a83282014-02-11 15:28:57 -08005269void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5270 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005271{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005272 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5273 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5274 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5275 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005276
Daniel Vetterf6a83282014-02-11 15:28:57 -08005277 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5278 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5279 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5280 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005281
Daniel Vetterf6a83282014-02-11 15:28:57 -08005282 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005283
Daniel Vetterf6a83282014-02-11 15:28:57 -08005284 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5285 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005286}
5287
Daniel Vetter84b046f2013-02-19 18:48:54 +01005288static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5289{
5290 struct drm_device *dev = intel_crtc->base.dev;
5291 struct drm_i915_private *dev_priv = dev->dev_private;
5292 uint32_t pipeconf;
5293
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005294 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005295
Daniel Vetter67c72a12013-09-24 11:46:14 +02005296 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5297 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5298 pipeconf |= PIPECONF_ENABLE;
5299
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005300 if (intel_crtc->config.double_wide)
5301 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005302
Daniel Vetterff9ce462013-04-24 14:57:17 +02005303 /* only g4x and later have fancy bpc/dither controls */
5304 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005305 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5306 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5307 pipeconf |= PIPECONF_DITHER_EN |
5308 PIPECONF_DITHER_TYPE_SP;
5309
5310 switch (intel_crtc->config.pipe_bpp) {
5311 case 18:
5312 pipeconf |= PIPECONF_6BPC;
5313 break;
5314 case 24:
5315 pipeconf |= PIPECONF_8BPC;
5316 break;
5317 case 30:
5318 pipeconf |= PIPECONF_10BPC;
5319 break;
5320 default:
5321 /* Case prevented by intel_choose_pipe_bpp_dither. */
5322 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005323 }
5324 }
5325
5326 if (HAS_PIPE_CXSR(dev)) {
5327 if (intel_crtc->lowfreq_avail) {
5328 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5329 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5330 } else {
5331 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005332 }
5333 }
5334
Daniel Vetter84b046f2013-02-19 18:48:54 +01005335 if (!IS_GEN2(dev) &&
5336 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5337 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5338 else
5339 pipeconf |= PIPECONF_PROGRESSIVE;
5340
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005341 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5342 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005343
Daniel Vetter84b046f2013-02-19 18:48:54 +01005344 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5345 POSTING_READ(PIPECONF(intel_crtc->pipe));
5346}
5347
Eric Anholtf564048e2011-03-30 13:01:02 -07005348static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005349 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005350 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005351{
5352 struct drm_device *dev = crtc->dev;
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5355 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005356 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005357 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005358 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005359 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005360 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005361 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005362 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005363 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005364 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005365
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005366 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005367 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 case INTEL_OUTPUT_LVDS:
5369 is_lvds = true;
5370 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005371 case INTEL_OUTPUT_DSI:
5372 is_dsi = true;
5373 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005374 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005375
Eric Anholtc751ce42010-03-25 11:48:48 -07005376 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005377 }
5378
Jani Nikulaf2335332013-09-13 11:03:09 +03005379 if (is_dsi)
5380 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005381
Jani Nikulaf2335332013-09-13 11:03:09 +03005382 if (!intel_crtc->config.clock_set) {
5383 refclk = i9xx_get_refclk(crtc, num_connectors);
5384
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005385 /*
5386 * Returns a set of divisors for the desired target clock with
5387 * the given refclk, or FALSE. The returned values represent
5388 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5389 * 2) / p1 / p2.
5390 */
5391 limit = intel_limit(crtc, refclk);
5392 ok = dev_priv->display.find_dpll(limit, crtc,
5393 intel_crtc->config.port_clock,
5394 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005395 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005396 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5397 return -EINVAL;
5398 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005399
Jani Nikulaf2335332013-09-13 11:03:09 +03005400 if (is_lvds && dev_priv->lvds_downclock_avail) {
5401 /*
5402 * Ensure we match the reduced clock's P to the target
5403 * clock. If the clocks don't match, we can't switch
5404 * the display clock by using the FP0/FP1. In such case
5405 * we will disable the LVDS downclock feature.
5406 */
5407 has_reduced_clock =
5408 dev_priv->display.find_dpll(limit, crtc,
5409 dev_priv->lvds_downclock,
5410 refclk, &clock,
5411 &reduced_clock);
5412 }
5413 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005414 intel_crtc->config.dpll.n = clock.n;
5415 intel_crtc->config.dpll.m1 = clock.m1;
5416 intel_crtc->config.dpll.m2 = clock.m2;
5417 intel_crtc->config.dpll.p1 = clock.p1;
5418 intel_crtc->config.dpll.p2 = clock.p2;
5419 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005420
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005421 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005422 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305423 has_reduced_clock ? &reduced_clock : NULL,
5424 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005425 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005426 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005427 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005428 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005429 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005430 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005431 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005432
Jani Nikulaf2335332013-09-13 11:03:09 +03005433skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005434 /* Set up the display plane register */
5435 dspcntr = DISPPLANE_GAMMA_ENABLE;
5436
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005437 if (!IS_VALLEYVIEW(dev)) {
5438 if (pipe == 0)
5439 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5440 else
5441 dspcntr |= DISPPLANE_SEL_PIPE_B;
5442 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005443
Daniel Vetter8a654f32013-06-01 17:16:22 +02005444 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005445
5446 /* pipesrc and dspsize control the size that is scaled from,
5447 * which should always be the user's requested size.
5448 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005449 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005450 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5451 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005452 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005453
Daniel Vetter84b046f2013-02-19 18:48:54 +01005454 i9xx_set_pipeconf(intel_crtc);
5455
Eric Anholtf564048e2011-03-30 13:01:02 -07005456 I915_WRITE(DSPCNTR(plane), dspcntr);
5457 POSTING_READ(DSPCNTR(plane));
5458
Daniel Vetter94352cf2012-07-05 22:51:56 +02005459 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005460
Eric Anholtf564048e2011-03-30 13:01:02 -07005461 return ret;
5462}
5463
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005464static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5465 struct intel_crtc_config *pipe_config)
5466{
5467 struct drm_device *dev = crtc->base.dev;
5468 struct drm_i915_private *dev_priv = dev->dev_private;
5469 uint32_t tmp;
5470
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005471 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5472 return;
5473
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005474 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005475 if (!(tmp & PFIT_ENABLE))
5476 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005477
Daniel Vetter06922822013-07-11 13:35:40 +02005478 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005479 if (INTEL_INFO(dev)->gen < 4) {
5480 if (crtc->pipe != PIPE_B)
5481 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005482 } else {
5483 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5484 return;
5485 }
5486
Daniel Vetter06922822013-07-11 13:35:40 +02005487 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005488 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5489 if (INTEL_INFO(dev)->gen < 5)
5490 pipe_config->gmch_pfit.lvds_border_bits =
5491 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5492}
5493
Jesse Barnesacbec812013-09-20 11:29:32 -07005494static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5495 struct intel_crtc_config *pipe_config)
5496{
5497 struct drm_device *dev = crtc->base.dev;
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 int pipe = pipe_config->cpu_transcoder;
5500 intel_clock_t clock;
5501 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005502 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005503
5504 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005505 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005506 mutex_unlock(&dev_priv->dpio_lock);
5507
5508 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5509 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5510 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5511 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5512 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5513
Ville Syrjäläf6466282013-10-14 14:50:31 +03005514 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005515
Ville Syrjäläf6466282013-10-14 14:50:31 +03005516 /* clock.dot is the fast clock */
5517 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005518}
5519
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005520static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5521 struct intel_crtc_config *pipe_config)
5522{
5523 struct drm_device *dev = crtc->base.dev;
5524 struct drm_i915_private *dev_priv = dev->dev_private;
5525 uint32_t tmp;
5526
Daniel Vettere143a212013-07-04 12:01:15 +02005527 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005528 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005529
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005530 tmp = I915_READ(PIPECONF(crtc->pipe));
5531 if (!(tmp & PIPECONF_ENABLE))
5532 return false;
5533
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005534 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5535 switch (tmp & PIPECONF_BPC_MASK) {
5536 case PIPECONF_6BPC:
5537 pipe_config->pipe_bpp = 18;
5538 break;
5539 case PIPECONF_8BPC:
5540 pipe_config->pipe_bpp = 24;
5541 break;
5542 case PIPECONF_10BPC:
5543 pipe_config->pipe_bpp = 30;
5544 break;
5545 default:
5546 break;
5547 }
5548 }
5549
Ville Syrjälä282740f2013-09-04 18:30:03 +03005550 if (INTEL_INFO(dev)->gen < 4)
5551 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5552
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005553 intel_get_pipe_timings(crtc, pipe_config);
5554
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005555 i9xx_get_pfit_config(crtc, pipe_config);
5556
Daniel Vetter6c49f242013-06-06 12:45:25 +02005557 if (INTEL_INFO(dev)->gen >= 4) {
5558 tmp = I915_READ(DPLL_MD(crtc->pipe));
5559 pipe_config->pixel_multiplier =
5560 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5561 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005562 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005563 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5564 tmp = I915_READ(DPLL(crtc->pipe));
5565 pipe_config->pixel_multiplier =
5566 ((tmp & SDVO_MULTIPLIER_MASK)
5567 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5568 } else {
5569 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5570 * port and will be fixed up in the encoder->get_config
5571 * function. */
5572 pipe_config->pixel_multiplier = 1;
5573 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005574 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5575 if (!IS_VALLEYVIEW(dev)) {
5576 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5577 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005578 } else {
5579 /* Mask out read-only status bits. */
5580 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5581 DPLL_PORTC_READY_MASK |
5582 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005583 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005584
Jesse Barnesacbec812013-09-20 11:29:32 -07005585 if (IS_VALLEYVIEW(dev))
5586 vlv_crtc_clock_get(crtc, pipe_config);
5587 else
5588 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005589
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005590 return true;
5591}
5592
Paulo Zanonidde86e22012-12-01 12:04:25 -02005593static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005594{
5595 struct drm_i915_private *dev_priv = dev->dev_private;
5596 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005597 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005598 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005599 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005600 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005601 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005602 bool has_ck505 = false;
5603 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005604
5605 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005606 list_for_each_entry(encoder, &mode_config->encoder_list,
5607 base.head) {
5608 switch (encoder->type) {
5609 case INTEL_OUTPUT_LVDS:
5610 has_panel = true;
5611 has_lvds = true;
5612 break;
5613 case INTEL_OUTPUT_EDP:
5614 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005615 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005616 has_cpu_edp = true;
5617 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005618 }
5619 }
5620
Keith Packard99eb6a02011-09-26 14:29:12 -07005621 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005622 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005623 can_ssc = has_ck505;
5624 } else {
5625 has_ck505 = false;
5626 can_ssc = true;
5627 }
5628
Imre Deak2de69052013-05-08 13:14:04 +03005629 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5630 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005631
5632 /* Ironlake: try to setup display ref clock before DPLL
5633 * enabling. This is only under driver's control after
5634 * PCH B stepping, previous chipset stepping should be
5635 * ignoring this setting.
5636 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005637 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005638
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005639 /* As we must carefully and slowly disable/enable each source in turn,
5640 * compute the final state we want first and check if we need to
5641 * make any changes at all.
5642 */
5643 final = val;
5644 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005645 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005646 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005647 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005648 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5649
5650 final &= ~DREF_SSC_SOURCE_MASK;
5651 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5652 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005653
Keith Packard199e5d72011-09-22 12:01:57 -07005654 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005655 final |= DREF_SSC_SOURCE_ENABLE;
5656
5657 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5658 final |= DREF_SSC1_ENABLE;
5659
5660 if (has_cpu_edp) {
5661 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5662 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5663 else
5664 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5665 } else
5666 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5667 } else {
5668 final |= DREF_SSC_SOURCE_DISABLE;
5669 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5670 }
5671
5672 if (final == val)
5673 return;
5674
5675 /* Always enable nonspread source */
5676 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5677
5678 if (has_ck505)
5679 val |= DREF_NONSPREAD_CK505_ENABLE;
5680 else
5681 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5682
5683 if (has_panel) {
5684 val &= ~DREF_SSC_SOURCE_MASK;
5685 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005686
Keith Packard199e5d72011-09-22 12:01:57 -07005687 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005688 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005689 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005690 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005691 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005692 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005693
5694 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005695 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005696 POSTING_READ(PCH_DREF_CONTROL);
5697 udelay(200);
5698
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005699 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005700
5701 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005702 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005703 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005704 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005705 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005706 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005707 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005708 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005709 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005710 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005711
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005712 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005713 POSTING_READ(PCH_DREF_CONTROL);
5714 udelay(200);
5715 } else {
5716 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5717
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005718 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005719
5720 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005721 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005722
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005723 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005724 POSTING_READ(PCH_DREF_CONTROL);
5725 udelay(200);
5726
5727 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005728 val &= ~DREF_SSC_SOURCE_MASK;
5729 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005730
5731 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005732 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005733
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005734 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005735 POSTING_READ(PCH_DREF_CONTROL);
5736 udelay(200);
5737 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005738
5739 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005740}
5741
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005742static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005743{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005744 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005745
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005746 tmp = I915_READ(SOUTH_CHICKEN2);
5747 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5748 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005750 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5751 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5752 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005753
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005754 tmp = I915_READ(SOUTH_CHICKEN2);
5755 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5756 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005757
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005758 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5759 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5760 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005761}
5762
5763/* WaMPhyProgramming:hsw */
5764static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5765{
5766 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005767
5768 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5769 tmp &= ~(0xFF << 24);
5770 tmp |= (0x12 << 24);
5771 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5772
Paulo Zanonidde86e22012-12-01 12:04:25 -02005773 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5774 tmp |= (1 << 11);
5775 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5776
5777 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5778 tmp |= (1 << 11);
5779 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5780
Paulo Zanonidde86e22012-12-01 12:04:25 -02005781 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5782 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5783 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5784
5785 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5786 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5787 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5788
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005789 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5790 tmp &= ~(7 << 13);
5791 tmp |= (5 << 13);
5792 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005793
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005794 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5795 tmp &= ~(7 << 13);
5796 tmp |= (5 << 13);
5797 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005798
5799 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5800 tmp &= ~0xFF;
5801 tmp |= 0x1C;
5802 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5803
5804 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5805 tmp &= ~0xFF;
5806 tmp |= 0x1C;
5807 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5808
5809 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5810 tmp &= ~(0xFF << 16);
5811 tmp |= (0x1C << 16);
5812 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5813
5814 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5815 tmp &= ~(0xFF << 16);
5816 tmp |= (0x1C << 16);
5817 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5818
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005819 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5820 tmp |= (1 << 27);
5821 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005822
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005823 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5824 tmp |= (1 << 27);
5825 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005826
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005827 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5828 tmp &= ~(0xF << 28);
5829 tmp |= (4 << 28);
5830 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005831
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005832 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5833 tmp &= ~(0xF << 28);
5834 tmp |= (4 << 28);
5835 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005836}
5837
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005838/* Implements 3 different sequences from BSpec chapter "Display iCLK
5839 * Programming" based on the parameters passed:
5840 * - Sequence to enable CLKOUT_DP
5841 * - Sequence to enable CLKOUT_DP without spread
5842 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5843 */
5844static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5845 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005846{
5847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005848 uint32_t reg, tmp;
5849
5850 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5851 with_spread = true;
5852 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5853 with_fdi, "LP PCH doesn't have FDI\n"))
5854 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005855
5856 mutex_lock(&dev_priv->dpio_lock);
5857
5858 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5859 tmp &= ~SBI_SSCCTL_DISABLE;
5860 tmp |= SBI_SSCCTL_PATHALT;
5861 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5862
5863 udelay(24);
5864
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005865 if (with_spread) {
5866 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5867 tmp &= ~SBI_SSCCTL_PATHALT;
5868 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005869
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005870 if (with_fdi) {
5871 lpt_reset_fdi_mphy(dev_priv);
5872 lpt_program_fdi_mphy(dev_priv);
5873 }
5874 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005875
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005876 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5877 SBI_GEN0 : SBI_DBUFF0;
5878 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5879 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5880 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005881
5882 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005883}
5884
Paulo Zanoni47701c32013-07-23 11:19:25 -03005885/* Sequence to disable CLKOUT_DP */
5886static void lpt_disable_clkout_dp(struct drm_device *dev)
5887{
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 uint32_t reg, tmp;
5890
5891 mutex_lock(&dev_priv->dpio_lock);
5892
5893 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5894 SBI_GEN0 : SBI_DBUFF0;
5895 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5896 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5897 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5898
5899 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5900 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5901 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5902 tmp |= SBI_SSCCTL_PATHALT;
5903 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5904 udelay(32);
5905 }
5906 tmp |= SBI_SSCCTL_DISABLE;
5907 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5908 }
5909
5910 mutex_unlock(&dev_priv->dpio_lock);
5911}
5912
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005913static void lpt_init_pch_refclk(struct drm_device *dev)
5914{
5915 struct drm_mode_config *mode_config = &dev->mode_config;
5916 struct intel_encoder *encoder;
5917 bool has_vga = false;
5918
5919 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5920 switch (encoder->type) {
5921 case INTEL_OUTPUT_ANALOG:
5922 has_vga = true;
5923 break;
5924 }
5925 }
5926
Paulo Zanoni47701c32013-07-23 11:19:25 -03005927 if (has_vga)
5928 lpt_enable_clkout_dp(dev, true, true);
5929 else
5930 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005931}
5932
Paulo Zanonidde86e22012-12-01 12:04:25 -02005933/*
5934 * Initialize reference clocks when the driver loads
5935 */
5936void intel_init_pch_refclk(struct drm_device *dev)
5937{
5938 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5939 ironlake_init_pch_refclk(dev);
5940 else if (HAS_PCH_LPT(dev))
5941 lpt_init_pch_refclk(dev);
5942}
5943
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005944static int ironlake_get_refclk(struct drm_crtc *crtc)
5945{
5946 struct drm_device *dev = crtc->dev;
5947 struct drm_i915_private *dev_priv = dev->dev_private;
5948 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005949 int num_connectors = 0;
5950 bool is_lvds = false;
5951
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005952 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005953 switch (encoder->type) {
5954 case INTEL_OUTPUT_LVDS:
5955 is_lvds = true;
5956 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005957 }
5958 num_connectors++;
5959 }
5960
5961 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005962 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005963 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005964 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005965 }
5966
5967 return 120000;
5968}
5969
Daniel Vetter6ff93602013-04-19 11:24:36 +02005970static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005971{
5972 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5974 int pipe = intel_crtc->pipe;
5975 uint32_t val;
5976
Daniel Vetter78114072013-06-13 00:54:57 +02005977 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005978
Daniel Vetter965e0c42013-03-27 00:44:57 +01005979 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005980 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005981 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005982 break;
5983 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005984 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005985 break;
5986 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005987 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005988 break;
5989 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005990 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005991 break;
5992 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005993 /* Case prevented by intel_choose_pipe_bpp_dither. */
5994 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005995 }
5996
Daniel Vetterd8b32242013-04-25 17:54:44 +02005997 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005998 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5999
Daniel Vetter6ff93602013-04-19 11:24:36 +02006000 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006001 val |= PIPECONF_INTERLACED_ILK;
6002 else
6003 val |= PIPECONF_PROGRESSIVE;
6004
Daniel Vetter50f3b012013-03-27 00:44:56 +01006005 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006006 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006007
Paulo Zanonic8203562012-09-12 10:06:29 -03006008 I915_WRITE(PIPECONF(pipe), val);
6009 POSTING_READ(PIPECONF(pipe));
6010}
6011
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006012/*
6013 * Set up the pipe CSC unit.
6014 *
6015 * Currently only full range RGB to limited range RGB conversion
6016 * is supported, but eventually this should handle various
6017 * RGB<->YCbCr scenarios as well.
6018 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006019static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006020{
6021 struct drm_device *dev = crtc->dev;
6022 struct drm_i915_private *dev_priv = dev->dev_private;
6023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6024 int pipe = intel_crtc->pipe;
6025 uint16_t coeff = 0x7800; /* 1.0 */
6026
6027 /*
6028 * TODO: Check what kind of values actually come out of the pipe
6029 * with these coeff/postoff values and adjust to get the best
6030 * accuracy. Perhaps we even need to take the bpc value into
6031 * consideration.
6032 */
6033
Daniel Vetter50f3b012013-03-27 00:44:56 +01006034 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006035 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6036
6037 /*
6038 * GY/GU and RY/RU should be the other way around according
6039 * to BSpec, but reality doesn't agree. Just set them up in
6040 * a way that results in the correct picture.
6041 */
6042 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6043 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6044
6045 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6046 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6047
6048 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6049 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6050
6051 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6052 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6053 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6054
6055 if (INTEL_INFO(dev)->gen > 6) {
6056 uint16_t postoff = 0;
6057
Daniel Vetter50f3b012013-03-27 00:44:56 +01006058 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006059 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006060
6061 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6062 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6063 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6064
6065 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6066 } else {
6067 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6068
Daniel Vetter50f3b012013-03-27 00:44:56 +01006069 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006070 mode |= CSC_BLACK_SCREEN_OFFSET;
6071
6072 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6073 }
6074}
6075
Daniel Vetter6ff93602013-04-19 11:24:36 +02006076static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006077{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006078 struct drm_device *dev = crtc->dev;
6079 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006081 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006082 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006083 uint32_t val;
6084
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006085 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006086
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006087 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006088 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6089
Daniel Vetter6ff93602013-04-19 11:24:36 +02006090 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006091 val |= PIPECONF_INTERLACED_ILK;
6092 else
6093 val |= PIPECONF_PROGRESSIVE;
6094
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006095 I915_WRITE(PIPECONF(cpu_transcoder), val);
6096 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006097
6098 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6099 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006100
6101 if (IS_BROADWELL(dev)) {
6102 val = 0;
6103
6104 switch (intel_crtc->config.pipe_bpp) {
6105 case 18:
6106 val |= PIPEMISC_DITHER_6_BPC;
6107 break;
6108 case 24:
6109 val |= PIPEMISC_DITHER_8_BPC;
6110 break;
6111 case 30:
6112 val |= PIPEMISC_DITHER_10_BPC;
6113 break;
6114 case 36:
6115 val |= PIPEMISC_DITHER_12_BPC;
6116 break;
6117 default:
6118 /* Case prevented by pipe_config_set_bpp. */
6119 BUG();
6120 }
6121
6122 if (intel_crtc->config.dither)
6123 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6124
6125 I915_WRITE(PIPEMISC(pipe), val);
6126 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006127}
6128
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006129static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006130 intel_clock_t *clock,
6131 bool *has_reduced_clock,
6132 intel_clock_t *reduced_clock)
6133{
6134 struct drm_device *dev = crtc->dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
6136 struct intel_encoder *intel_encoder;
6137 int refclk;
6138 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006139 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006140
6141 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6142 switch (intel_encoder->type) {
6143 case INTEL_OUTPUT_LVDS:
6144 is_lvds = true;
6145 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006146 }
6147 }
6148
6149 refclk = ironlake_get_refclk(crtc);
6150
6151 /*
6152 * Returns a set of divisors for the desired target clock with the given
6153 * refclk, or FALSE. The returned values represent the clock equation:
6154 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6155 */
6156 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006157 ret = dev_priv->display.find_dpll(limit, crtc,
6158 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006159 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006160 if (!ret)
6161 return false;
6162
6163 if (is_lvds && dev_priv->lvds_downclock_avail) {
6164 /*
6165 * Ensure we match the reduced clock's P to the target clock.
6166 * If the clocks don't match, we can't switch the display clock
6167 * by using the FP0/FP1. In such case we will disable the LVDS
6168 * downclock feature.
6169 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006170 *has_reduced_clock =
6171 dev_priv->display.find_dpll(limit, crtc,
6172 dev_priv->lvds_downclock,
6173 refclk, clock,
6174 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006175 }
6176
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006177 return true;
6178}
6179
Paulo Zanonid4b19312012-11-29 11:29:32 -02006180int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6181{
6182 /*
6183 * Account for spread spectrum to avoid
6184 * oversubscribing the link. Max center spread
6185 * is 2.5%; use 5% for safety's sake.
6186 */
6187 u32 bps = target_clock * bpp * 21 / 20;
6188 return bps / (link_bw * 8) + 1;
6189}
6190
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006191static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006192{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006193 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006194}
6195
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006196static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006197 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006198 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006199{
6200 struct drm_crtc *crtc = &intel_crtc->base;
6201 struct drm_device *dev = crtc->dev;
6202 struct drm_i915_private *dev_priv = dev->dev_private;
6203 struct intel_encoder *intel_encoder;
6204 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006205 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006206 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006207
6208 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6209 switch (intel_encoder->type) {
6210 case INTEL_OUTPUT_LVDS:
6211 is_lvds = true;
6212 break;
6213 case INTEL_OUTPUT_SDVO:
6214 case INTEL_OUTPUT_HDMI:
6215 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006216 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006217 }
6218
6219 num_connectors++;
6220 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006221
Chris Wilsonc1858122010-12-03 21:35:48 +00006222 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006223 factor = 21;
6224 if (is_lvds) {
6225 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006226 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006227 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006228 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006229 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006230 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006231
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006232 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006233 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006234
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006235 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6236 *fp2 |= FP_CB_TUNE;
6237
Chris Wilson5eddb702010-09-11 13:48:45 +01006238 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006239
Eric Anholta07d6782011-03-30 13:01:08 -07006240 if (is_lvds)
6241 dpll |= DPLLB_MODE_LVDS;
6242 else
6243 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006244
Daniel Vetteref1b4602013-06-01 17:17:04 +02006245 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6246 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006247
6248 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006249 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006250 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006251 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006252
Eric Anholta07d6782011-03-30 13:01:08 -07006253 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006254 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006255 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006256 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006257
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006258 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006259 case 5:
6260 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6261 break;
6262 case 7:
6263 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6264 break;
6265 case 10:
6266 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6267 break;
6268 case 14:
6269 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6270 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 }
6272
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006273 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006274 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006275 else
6276 dpll |= PLL_REF_INPUT_DREFCLK;
6277
Daniel Vetter959e16d2013-06-05 13:34:21 +02006278 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006279}
6280
Jesse Barnes79e53942008-11-07 14:24:08 -08006281static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006282 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006283 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006284{
6285 struct drm_device *dev = crtc->dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6288 int pipe = intel_crtc->pipe;
6289 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006290 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006291 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006292 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006293 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006294 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006295 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006296 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006297 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006298
6299 for_each_encoder_on_crtc(dev, crtc, encoder) {
6300 switch (encoder->type) {
6301 case INTEL_OUTPUT_LVDS:
6302 is_lvds = true;
6303 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006304 }
6305
6306 num_connectors++;
6307 }
6308
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006309 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6310 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6311
Daniel Vetterff9a6752013-06-01 17:16:21 +02006312 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006313 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006314 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006315 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6316 return -EINVAL;
6317 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006318 /* Compat-code for transition, will disappear. */
6319 if (!intel_crtc->config.clock_set) {
6320 intel_crtc->config.dpll.n = clock.n;
6321 intel_crtc->config.dpll.m1 = clock.m1;
6322 intel_crtc->config.dpll.m2 = clock.m2;
6323 intel_crtc->config.dpll.p1 = clock.p1;
6324 intel_crtc->config.dpll.p2 = clock.p2;
6325 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006326
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006327 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006328 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006329 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006330 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006331 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006332
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006333 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006334 &fp, &reduced_clock,
6335 has_reduced_clock ? &fp2 : NULL);
6336
Daniel Vetter959e16d2013-06-05 13:34:21 +02006337 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006338 intel_crtc->config.dpll_hw_state.fp0 = fp;
6339 if (has_reduced_clock)
6340 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6341 else
6342 intel_crtc->config.dpll_hw_state.fp1 = fp;
6343
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006344 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006345 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006346 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6347 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006348 return -EINVAL;
6349 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006350 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006351 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006352
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006353 if (intel_crtc->config.has_dp_encoder)
6354 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006355
Jani Nikulad330a952014-01-21 11:24:25 +02006356 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006357 intel_crtc->lowfreq_avail = true;
6358 else
6359 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006360
Daniel Vetter8a654f32013-06-01 17:16:22 +02006361 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006362
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006363 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006364 intel_cpu_transcoder_set_m_n(intel_crtc,
6365 &intel_crtc->config.fdi_m_n);
6366 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006367
Daniel Vetter6ff93602013-04-19 11:24:36 +02006368 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006369
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006370 /* Set up the display plane register */
6371 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006372 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006373
Daniel Vetter94352cf2012-07-05 22:51:56 +02006374 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006375
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006376 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006377}
6378
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006379static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6380 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006381{
6382 struct drm_device *dev = crtc->base.dev;
6383 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006384 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006385
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006386 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6387 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6388 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6389 & ~TU_SIZE_MASK;
6390 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6391 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6392 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6393}
6394
6395static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6396 enum transcoder transcoder,
6397 struct intel_link_m_n *m_n)
6398{
6399 struct drm_device *dev = crtc->base.dev;
6400 struct drm_i915_private *dev_priv = dev->dev_private;
6401 enum pipe pipe = crtc->pipe;
6402
6403 if (INTEL_INFO(dev)->gen >= 5) {
6404 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6405 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6406 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6407 & ~TU_SIZE_MASK;
6408 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6409 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6410 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6411 } else {
6412 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6413 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6414 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6415 & ~TU_SIZE_MASK;
6416 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6417 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6418 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6419 }
6420}
6421
6422void intel_dp_get_m_n(struct intel_crtc *crtc,
6423 struct intel_crtc_config *pipe_config)
6424{
6425 if (crtc->config.has_pch_encoder)
6426 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6427 else
6428 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6429 &pipe_config->dp_m_n);
6430}
6431
Daniel Vetter72419202013-04-04 13:28:53 +02006432static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6433 struct intel_crtc_config *pipe_config)
6434{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006435 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6436 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006437}
6438
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006439static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6440 struct intel_crtc_config *pipe_config)
6441{
6442 struct drm_device *dev = crtc->base.dev;
6443 struct drm_i915_private *dev_priv = dev->dev_private;
6444 uint32_t tmp;
6445
6446 tmp = I915_READ(PF_CTL(crtc->pipe));
6447
6448 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006449 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006450 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6451 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006452
6453 /* We currently do not free assignements of panel fitters on
6454 * ivb/hsw (since we don't use the higher upscaling modes which
6455 * differentiates them) so just WARN about this case for now. */
6456 if (IS_GEN7(dev)) {
6457 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6458 PF_PIPE_SEL_IVB(crtc->pipe));
6459 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006460 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006461}
6462
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006463static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6464 struct intel_crtc_config *pipe_config)
6465{
6466 struct drm_device *dev = crtc->base.dev;
6467 struct drm_i915_private *dev_priv = dev->dev_private;
6468 uint32_t tmp;
6469
Daniel Vettere143a212013-07-04 12:01:15 +02006470 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006471 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006472
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006473 tmp = I915_READ(PIPECONF(crtc->pipe));
6474 if (!(tmp & PIPECONF_ENABLE))
6475 return false;
6476
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006477 switch (tmp & PIPECONF_BPC_MASK) {
6478 case PIPECONF_6BPC:
6479 pipe_config->pipe_bpp = 18;
6480 break;
6481 case PIPECONF_8BPC:
6482 pipe_config->pipe_bpp = 24;
6483 break;
6484 case PIPECONF_10BPC:
6485 pipe_config->pipe_bpp = 30;
6486 break;
6487 case PIPECONF_12BPC:
6488 pipe_config->pipe_bpp = 36;
6489 break;
6490 default:
6491 break;
6492 }
6493
Daniel Vetterab9412b2013-05-03 11:49:46 +02006494 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006495 struct intel_shared_dpll *pll;
6496
Daniel Vetter88adfff2013-03-28 10:42:01 +01006497 pipe_config->has_pch_encoder = true;
6498
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006499 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6500 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6501 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006502
6503 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006504
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006505 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006506 pipe_config->shared_dpll =
6507 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006508 } else {
6509 tmp = I915_READ(PCH_DPLL_SEL);
6510 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6511 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6512 else
6513 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6514 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006515
6516 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6517
6518 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6519 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006520
6521 tmp = pipe_config->dpll_hw_state.dpll;
6522 pipe_config->pixel_multiplier =
6523 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6524 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006525
6526 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006527 } else {
6528 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006529 }
6530
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006531 intel_get_pipe_timings(crtc, pipe_config);
6532
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006533 ironlake_get_pfit_config(crtc, pipe_config);
6534
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006535 return true;
6536}
6537
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006538static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6539{
6540 struct drm_device *dev = dev_priv->dev;
6541 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6542 struct intel_crtc *crtc;
6543 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006544 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006545
6546 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006547 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006548 pipe_name(crtc->pipe));
6549
6550 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6551 WARN(plls->spll_refcount, "SPLL enabled\n");
6552 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6553 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6554 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6555 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6556 "CPU PWM1 enabled\n");
6557 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6558 "CPU PWM2 enabled\n");
6559 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6560 "PCH PWM1 enabled\n");
6561 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6562 "Utility pin enabled\n");
6563 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6564
6565 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6566 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006567 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006568 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6569 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006570 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006571 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6572 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6573}
6574
6575/*
6576 * This function implements pieces of two sequences from BSpec:
6577 * - Sequence for display software to disable LCPLL
6578 * - Sequence for display software to allow package C8+
6579 * The steps implemented here are just the steps that actually touch the LCPLL
6580 * register. Callers should take care of disabling all the display engine
6581 * functions, doing the mode unset, fixing interrupts, etc.
6582 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006583static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6584 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006585{
6586 uint32_t val;
6587
6588 assert_can_disable_lcpll(dev_priv);
6589
6590 val = I915_READ(LCPLL_CTL);
6591
6592 if (switch_to_fclk) {
6593 val |= LCPLL_CD_SOURCE_FCLK;
6594 I915_WRITE(LCPLL_CTL, val);
6595
6596 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6597 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6598 DRM_ERROR("Switching to FCLK failed\n");
6599
6600 val = I915_READ(LCPLL_CTL);
6601 }
6602
6603 val |= LCPLL_PLL_DISABLE;
6604 I915_WRITE(LCPLL_CTL, val);
6605 POSTING_READ(LCPLL_CTL);
6606
6607 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6608 DRM_ERROR("LCPLL still locked\n");
6609
6610 val = I915_READ(D_COMP);
6611 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006612 mutex_lock(&dev_priv->rps.hw_lock);
6613 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6614 DRM_ERROR("Failed to disable D_COMP\n");
6615 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006616 POSTING_READ(D_COMP);
6617 ndelay(100);
6618
6619 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6620 DRM_ERROR("D_COMP RCOMP still in progress\n");
6621
6622 if (allow_power_down) {
6623 val = I915_READ(LCPLL_CTL);
6624 val |= LCPLL_POWER_DOWN_ALLOW;
6625 I915_WRITE(LCPLL_CTL, val);
6626 POSTING_READ(LCPLL_CTL);
6627 }
6628}
6629
6630/*
6631 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6632 * source.
6633 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006634static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006635{
6636 uint32_t val;
6637
6638 val = I915_READ(LCPLL_CTL);
6639
6640 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6641 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6642 return;
6643
Paulo Zanoni215733f2013-08-19 13:18:07 -03006644 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6645 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006646 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006647
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006648 if (val & LCPLL_POWER_DOWN_ALLOW) {
6649 val &= ~LCPLL_POWER_DOWN_ALLOW;
6650 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006651 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006652 }
6653
6654 val = I915_READ(D_COMP);
6655 val |= D_COMP_COMP_FORCE;
6656 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006657 mutex_lock(&dev_priv->rps.hw_lock);
6658 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6659 DRM_ERROR("Failed to enable D_COMP\n");
6660 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006661 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006662
6663 val = I915_READ(LCPLL_CTL);
6664 val &= ~LCPLL_PLL_DISABLE;
6665 I915_WRITE(LCPLL_CTL, val);
6666
6667 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6668 DRM_ERROR("LCPLL not locked yet\n");
6669
6670 if (val & LCPLL_CD_SOURCE_FCLK) {
6671 val = I915_READ(LCPLL_CTL);
6672 val &= ~LCPLL_CD_SOURCE_FCLK;
6673 I915_WRITE(LCPLL_CTL, val);
6674
6675 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6676 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6677 DRM_ERROR("Switching back to LCPLL failed\n");
6678 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006679
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006680 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006681}
6682
Paulo Zanonic67a4702013-08-19 13:18:09 -03006683void hsw_enable_pc8_work(struct work_struct *__work)
6684{
6685 struct drm_i915_private *dev_priv =
6686 container_of(to_delayed_work(__work), struct drm_i915_private,
6687 pc8.enable_work);
6688 struct drm_device *dev = dev_priv->dev;
6689 uint32_t val;
6690
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006691 WARN_ON(!HAS_PC8(dev));
6692
Paulo Zanonic67a4702013-08-19 13:18:09 -03006693 if (dev_priv->pc8.enabled)
6694 return;
6695
6696 DRM_DEBUG_KMS("Enabling package C8+\n");
6697
6698 dev_priv->pc8.enabled = true;
6699
6700 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6701 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6702 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6703 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6704 }
6705
6706 lpt_disable_clkout_dp(dev);
6707 hsw_pc8_disable_interrupts(dev);
6708 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006709
6710 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006711}
6712
6713static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6714{
6715 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6716 WARN(dev_priv->pc8.disable_count < 1,
6717 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6718
6719 dev_priv->pc8.disable_count--;
6720 if (dev_priv->pc8.disable_count != 0)
6721 return;
6722
6723 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006724 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006725}
6726
6727static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6728{
6729 struct drm_device *dev = dev_priv->dev;
6730 uint32_t val;
6731
6732 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6733 WARN(dev_priv->pc8.disable_count < 0,
6734 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6735
6736 dev_priv->pc8.disable_count++;
6737 if (dev_priv->pc8.disable_count != 1)
6738 return;
6739
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006740 WARN_ON(!HAS_PC8(dev));
6741
Paulo Zanonic67a4702013-08-19 13:18:09 -03006742 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6743 if (!dev_priv->pc8.enabled)
6744 return;
6745
6746 DRM_DEBUG_KMS("Disabling package C8+\n");
6747
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006748 intel_runtime_pm_get(dev_priv);
6749
Paulo Zanonic67a4702013-08-19 13:18:09 -03006750 hsw_restore_lcpll(dev_priv);
6751 hsw_pc8_restore_interrupts(dev);
6752 lpt_init_pch_refclk(dev);
6753
6754 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6755 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6756 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6757 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6758 }
6759
6760 intel_prepare_ddi(dev);
6761 i915_gem_init_swizzling(dev);
6762 mutex_lock(&dev_priv->rps.hw_lock);
6763 gen6_update_ring_freq(dev);
6764 mutex_unlock(&dev_priv->rps.hw_lock);
6765 dev_priv->pc8.enabled = false;
6766}
6767
6768void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6769{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006770 if (!HAS_PC8(dev_priv->dev))
6771 return;
6772
Paulo Zanonic67a4702013-08-19 13:18:09 -03006773 mutex_lock(&dev_priv->pc8.lock);
6774 __hsw_enable_package_c8(dev_priv);
6775 mutex_unlock(&dev_priv->pc8.lock);
6776}
6777
6778void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6779{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006780 if (!HAS_PC8(dev_priv->dev))
6781 return;
6782
Paulo Zanonic67a4702013-08-19 13:18:09 -03006783 mutex_lock(&dev_priv->pc8.lock);
6784 __hsw_disable_package_c8(dev_priv);
6785 mutex_unlock(&dev_priv->pc8.lock);
6786}
6787
6788static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6789{
6790 struct drm_device *dev = dev_priv->dev;
6791 struct intel_crtc *crtc;
6792 uint32_t val;
6793
6794 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6795 if (crtc->base.enabled)
6796 return false;
6797
6798 /* This case is still possible since we have the i915.disable_power_well
6799 * parameter and also the KVMr or something else might be requesting the
6800 * power well. */
6801 val = I915_READ(HSW_PWR_WELL_DRIVER);
6802 if (val != 0) {
6803 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6804 return false;
6805 }
6806
6807 return true;
6808}
6809
6810/* Since we're called from modeset_global_resources there's no way to
6811 * symmetrically increase and decrease the refcount, so we use
6812 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6813 * or not.
6814 */
6815static void hsw_update_package_c8(struct drm_device *dev)
6816{
6817 struct drm_i915_private *dev_priv = dev->dev_private;
6818 bool allow;
6819
Chris Wilson7c6c2652013-11-18 18:32:37 -08006820 if (!HAS_PC8(dev_priv->dev))
6821 return;
6822
Jani Nikulad330a952014-01-21 11:24:25 +02006823 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006824 return;
6825
6826 mutex_lock(&dev_priv->pc8.lock);
6827
6828 allow = hsw_can_enable_package_c8(dev_priv);
6829
6830 if (allow == dev_priv->pc8.requirements_met)
6831 goto done;
6832
6833 dev_priv->pc8.requirements_met = allow;
6834
6835 if (allow)
6836 __hsw_enable_package_c8(dev_priv);
6837 else
6838 __hsw_disable_package_c8(dev_priv);
6839
6840done:
6841 mutex_unlock(&dev_priv->pc8.lock);
6842}
6843
6844static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6845{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006846 if (!HAS_PC8(dev_priv->dev))
6847 return;
6848
Chris Wilson34581222013-11-18 18:32:36 -08006849 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006850 if (!dev_priv->pc8.gpu_idle) {
6851 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006852 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006853 }
Chris Wilson34581222013-11-18 18:32:36 -08006854 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006855}
6856
6857static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6858{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006859 if (!HAS_PC8(dev_priv->dev))
6860 return;
6861
Chris Wilson34581222013-11-18 18:32:36 -08006862 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006863 if (dev_priv->pc8.gpu_idle) {
6864 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006865 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006866 }
Chris Wilson34581222013-11-18 18:32:36 -08006867 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006868}
Eric Anholtf564048e2011-03-30 13:01:02 -07006869
Imre Deak6efdf352013-10-16 17:25:52 +03006870#define for_each_power_domain(domain, mask) \
6871 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6872 if ((1 << (domain)) & (mask))
6873
6874static unsigned long get_pipe_power_domains(struct drm_device *dev,
6875 enum pipe pipe, bool pfit_enabled)
6876{
6877 unsigned long mask;
6878 enum transcoder transcoder;
6879
6880 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6881
6882 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6883 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6884 if (pfit_enabled)
6885 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6886
6887 return mask;
6888}
6889
Imre Deakbaa70702013-10-25 17:36:48 +03006890void intel_display_set_init_power(struct drm_device *dev, bool enable)
6891{
6892 struct drm_i915_private *dev_priv = dev->dev_private;
6893
6894 if (dev_priv->power_domains.init_power_on == enable)
6895 return;
6896
6897 if (enable)
6898 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6899 else
6900 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6901
6902 dev_priv->power_domains.init_power_on = enable;
6903}
6904
Imre Deak4f074122013-10-16 17:25:51 +03006905static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006906{
Imre Deak6efdf352013-10-16 17:25:52 +03006907 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 struct intel_crtc *crtc;
6909
Imre Deak6efdf352013-10-16 17:25:52 +03006910 /*
6911 * First get all needed power domains, then put all unneeded, to avoid
6912 * any unnecessary toggling of the power wells.
6913 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006914 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006915 enum intel_display_power_domain domain;
6916
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 if (!crtc->base.enabled)
6918 continue;
6919
Imre Deak6efdf352013-10-16 17:25:52 +03006920 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6921 crtc->pipe,
6922 crtc->config.pch_pfit.enabled);
6923
6924 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6925 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006926 }
6927
Imre Deak6efdf352013-10-16 17:25:52 +03006928 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6929 enum intel_display_power_domain domain;
6930
6931 for_each_power_domain(domain, crtc->enabled_power_domains)
6932 intel_display_power_put(dev, domain);
6933
6934 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6935 }
Imre Deakbaa70702013-10-25 17:36:48 +03006936
6937 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006938}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006939
Imre Deak4f074122013-10-16 17:25:51 +03006940static void haswell_modeset_global_resources(struct drm_device *dev)
6941{
6942 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006943 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006944}
6945
6946static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6947 int x, int y,
6948 struct drm_framebuffer *fb)
6949{
6950 struct drm_device *dev = crtc->dev;
6951 struct drm_i915_private *dev_priv = dev->dev_private;
6952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6953 int plane = intel_crtc->plane;
6954 int ret;
6955
Paulo Zanoni566b7342013-11-25 15:27:08 -02006956 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006957 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006958 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006959
Chris Wilson560b85b2010-08-07 11:01:38 +01006960 if (intel_crtc->config.has_dp_encoder)
6961 intel_dp_set_m_n(intel_crtc);
6962
6963 intel_crtc->lowfreq_avail = false;
6964
6965 intel_set_pipe_timings(intel_crtc);
6966
6967 if (intel_crtc->config.has_pch_encoder) {
6968 intel_cpu_transcoder_set_m_n(intel_crtc,
6969 &intel_crtc->config.fdi_m_n);
6970 }
6971
6972 haswell_set_pipeconf(crtc);
6973
6974 intel_set_pipe_csc(crtc);
6975
6976 /* Set up the display plane register */
6977 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6978 POSTING_READ(DSPCNTR(plane));
6979
6980 ret = intel_pipe_set_base(crtc, x, y, fb);
6981
Chris Wilson560b85b2010-08-07 11:01:38 +01006982 return ret;
6983}
6984
6985static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6986 struct intel_crtc_config *pipe_config)
6987{
6988 struct drm_device *dev = crtc->base.dev;
6989 struct drm_i915_private *dev_priv = dev->dev_private;
6990 enum intel_display_power_domain pfit_domain;
6991 uint32_t tmp;
6992
6993 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6994 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6995
6996 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6997 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6998 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006999 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01007000 default:
7001 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007002 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7003 case TRANS_DDI_EDP_INPUT_A_ON:
7004 trans_edp_pipe = PIPE_A;
7005 break;
7006 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7007 trans_edp_pipe = PIPE_B;
7008 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007009 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007010 trans_edp_pipe = PIPE_C;
7011 break;
7012 }
7013
Chris Wilson6b383a72010-09-13 13:54:26 +01007014 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007015 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7016 }
7017
7018 if (!intel_display_power_enabled(dev,
7019 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7020 return false;
7021
7022 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7023 if (!(tmp & PIPECONF_ENABLE))
7024 return false;
7025
7026 /*
7027 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7028 * DDI E. So just check whether this pipe is wired to DDI E and whether
7029 * the PCH transcoder is on.
7030 */
7031 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7032 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7033 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7034 pipe_config->has_pch_encoder = true;
7035
7036 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7037 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7038 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7039
7040 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7041 }
7042
Chris Wilson560b85b2010-08-07 11:01:38 +01007043 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007044
7045 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7046 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007047 ironlake_get_pfit_config(crtc, pipe_config);
7048
Jesse Barnese59150d2014-01-07 13:30:45 -08007049 if (IS_HASWELL(dev))
7050 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7051 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007052
7053 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007054
7055 return true;
7056}
7057
7058static int intel_crtc_mode_set(struct drm_crtc *crtc,
7059 int x, int y,
7060 struct drm_framebuffer *fb)
7061{
Eric Anholt0b701d22011-03-30 13:01:03 -07007062 struct drm_device *dev = crtc->dev;
7063 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007064 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007066 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007067 int pipe = intel_crtc->pipe;
7068 int ret;
7069
Eric Anholt0b701d22011-03-30 13:01:03 -07007070 drm_vblank_pre_modeset(dev, pipe);
7071
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007072 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7073
Jesse Barnes79e53942008-11-07 14:24:08 -08007074 drm_vblank_post_modeset(dev, pipe);
7075
Daniel Vetter9256aa12012-10-31 19:26:13 +01007076 if (ret != 0)
7077 return ret;
7078
7079 for_each_encoder_on_crtc(dev, crtc, encoder) {
7080 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7081 encoder->base.base.id,
7082 drm_get_encoder_name(&encoder->base),
7083 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007084 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007085 }
7086
7087 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007088}
7089
Jani Nikula1a915102013-10-16 12:34:48 +03007090static struct {
7091 int clock;
7092 u32 config;
7093} hdmi_audio_clock[] = {
7094 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7095 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7096 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7097 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7098 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7099 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7100 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7101 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7102 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7103 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7104};
7105
7106/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7107static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7108{
7109 int i;
7110
7111 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7112 if (mode->clock == hdmi_audio_clock[i].clock)
7113 break;
7114 }
7115
7116 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7117 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7118 i = 1;
7119 }
7120
7121 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7122 hdmi_audio_clock[i].clock,
7123 hdmi_audio_clock[i].config);
7124
7125 return hdmi_audio_clock[i].config;
7126}
7127
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007128static bool intel_eld_uptodate(struct drm_connector *connector,
7129 int reg_eldv, uint32_t bits_eldv,
7130 int reg_elda, uint32_t bits_elda,
7131 int reg_edid)
7132{
7133 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7134 uint8_t *eld = connector->eld;
7135 uint32_t i;
7136
7137 i = I915_READ(reg_eldv);
7138 i &= bits_eldv;
7139
7140 if (!eld[0])
7141 return !i;
7142
7143 if (!i)
7144 return false;
7145
7146 i = I915_READ(reg_elda);
7147 i &= ~bits_elda;
7148 I915_WRITE(reg_elda, i);
7149
7150 for (i = 0; i < eld[2]; i++)
7151 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7152 return false;
7153
7154 return true;
7155}
7156
Wu Fengguange0dac652011-09-05 14:25:34 +08007157static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007158 struct drm_crtc *crtc,
7159 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007160{
7161 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7162 uint8_t *eld = connector->eld;
7163 uint32_t eldv;
7164 uint32_t len;
7165 uint32_t i;
7166
7167 i = I915_READ(G4X_AUD_VID_DID);
7168
7169 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7170 eldv = G4X_ELDV_DEVCL_DEVBLC;
7171 else
7172 eldv = G4X_ELDV_DEVCTG;
7173
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007174 if (intel_eld_uptodate(connector,
7175 G4X_AUD_CNTL_ST, eldv,
7176 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7177 G4X_HDMIW_HDMIEDID))
7178 return;
7179
Wu Fengguange0dac652011-09-05 14:25:34 +08007180 i = I915_READ(G4X_AUD_CNTL_ST);
7181 i &= ~(eldv | G4X_ELD_ADDR);
7182 len = (i >> 9) & 0x1f; /* ELD buffer size */
7183 I915_WRITE(G4X_AUD_CNTL_ST, i);
7184
7185 if (!eld[0])
7186 return;
7187
7188 len = min_t(uint8_t, eld[2], len);
7189 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7190 for (i = 0; i < len; i++)
7191 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7192
7193 i = I915_READ(G4X_AUD_CNTL_ST);
7194 i |= eldv;
7195 I915_WRITE(G4X_AUD_CNTL_ST, i);
7196}
7197
Wang Xingchao83358c852012-08-16 22:43:37 +08007198static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007199 struct drm_crtc *crtc,
7200 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007201{
7202 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7203 uint8_t *eld = connector->eld;
7204 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007206 uint32_t eldv;
7207 uint32_t i;
7208 int len;
7209 int pipe = to_intel_crtc(crtc)->pipe;
7210 int tmp;
7211
7212 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7213 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7214 int aud_config = HSW_AUD_CFG(pipe);
7215 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7216
7217
7218 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7219
7220 /* Audio output enable */
7221 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7222 tmp = I915_READ(aud_cntrl_st2);
7223 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7224 I915_WRITE(aud_cntrl_st2, tmp);
7225
7226 /* Wait for 1 vertical blank */
7227 intel_wait_for_vblank(dev, pipe);
7228
7229 /* Set ELD valid state */
7230 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007231 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007232 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7233 I915_WRITE(aud_cntrl_st2, tmp);
7234 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007235 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007236
7237 /* Enable HDMI mode */
7238 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007239 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007240 /* clear N_programing_enable and N_value_index */
7241 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7242 I915_WRITE(aud_config, tmp);
7243
7244 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7245
7246 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007247 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007248
7249 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7250 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7251 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7252 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007253 } else {
7254 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7255 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007256
7257 if (intel_eld_uptodate(connector,
7258 aud_cntrl_st2, eldv,
7259 aud_cntl_st, IBX_ELD_ADDRESS,
7260 hdmiw_hdmiedid))
7261 return;
7262
7263 i = I915_READ(aud_cntrl_st2);
7264 i &= ~eldv;
7265 I915_WRITE(aud_cntrl_st2, i);
7266
7267 if (!eld[0])
7268 return;
7269
7270 i = I915_READ(aud_cntl_st);
7271 i &= ~IBX_ELD_ADDRESS;
7272 I915_WRITE(aud_cntl_st, i);
7273 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7274 DRM_DEBUG_DRIVER("port num:%d\n", i);
7275
7276 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7277 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7278 for (i = 0; i < len; i++)
7279 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7280
7281 i = I915_READ(aud_cntrl_st2);
7282 i |= eldv;
7283 I915_WRITE(aud_cntrl_st2, i);
7284
7285}
7286
Wu Fengguange0dac652011-09-05 14:25:34 +08007287static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007288 struct drm_crtc *crtc,
7289 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007290{
7291 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7292 uint8_t *eld = connector->eld;
7293 uint32_t eldv;
7294 uint32_t i;
7295 int len;
7296 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007297 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007298 int aud_cntl_st;
7299 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007300 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007301
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007302 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007303 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7304 aud_config = IBX_AUD_CFG(pipe);
7305 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007306 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007307 } else if (IS_VALLEYVIEW(connector->dev)) {
7308 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7309 aud_config = VLV_AUD_CFG(pipe);
7310 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7311 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007312 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007313 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7314 aud_config = CPT_AUD_CFG(pipe);
7315 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007316 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007317 }
7318
Wang Xingchao9b138a82012-08-09 16:52:18 +08007319 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007320
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007321 if (IS_VALLEYVIEW(connector->dev)) {
7322 struct intel_encoder *intel_encoder;
7323 struct intel_digital_port *intel_dig_port;
7324
7325 intel_encoder = intel_attached_encoder(connector);
7326 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7327 i = intel_dig_port->port;
7328 } else {
7329 i = I915_READ(aud_cntl_st);
7330 i = (i >> 29) & DIP_PORT_SEL_MASK;
7331 /* DIP_Port_Select, 0x1 = PortB */
7332 }
7333
Wu Fengguange0dac652011-09-05 14:25:34 +08007334 if (!i) {
7335 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7336 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007337 eldv = IBX_ELD_VALIDB;
7338 eldv |= IBX_ELD_VALIDB << 4;
7339 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007340 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007341 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007342 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007343 }
7344
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7346 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7347 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007348 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007349 } else {
7350 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7351 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007352
7353 if (intel_eld_uptodate(connector,
7354 aud_cntrl_st2, eldv,
7355 aud_cntl_st, IBX_ELD_ADDRESS,
7356 hdmiw_hdmiedid))
7357 return;
7358
Wu Fengguange0dac652011-09-05 14:25:34 +08007359 i = I915_READ(aud_cntrl_st2);
7360 i &= ~eldv;
7361 I915_WRITE(aud_cntrl_st2, i);
7362
7363 if (!eld[0])
7364 return;
7365
Wu Fengguange0dac652011-09-05 14:25:34 +08007366 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007367 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007368 I915_WRITE(aud_cntl_st, i);
7369
7370 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7371 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7372 for (i = 0; i < len; i++)
7373 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7374
7375 i = I915_READ(aud_cntrl_st2);
7376 i |= eldv;
7377 I915_WRITE(aud_cntrl_st2, i);
7378}
7379
7380void intel_write_eld(struct drm_encoder *encoder,
7381 struct drm_display_mode *mode)
7382{
7383 struct drm_crtc *crtc = encoder->crtc;
7384 struct drm_connector *connector;
7385 struct drm_device *dev = encoder->dev;
7386 struct drm_i915_private *dev_priv = dev->dev_private;
7387
7388 connector = drm_select_eld(encoder, mode);
7389 if (!connector)
7390 return;
7391
7392 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7393 connector->base.id,
7394 drm_get_connector_name(connector),
7395 connector->encoder->base.id,
7396 drm_get_encoder_name(connector->encoder));
7397
7398 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7399
7400 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007401 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007402}
7403
Jesse Barnes79e53942008-11-07 14:24:08 -08007404static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7405{
7406 struct drm_device *dev = crtc->dev;
7407 struct drm_i915_private *dev_priv = dev->dev_private;
7408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7409 bool visible = base != 0;
7410 u32 cntl;
7411
7412 if (intel_crtc->cursor_visible == visible)
7413 return;
7414
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007415 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007416 if (visible) {
7417 /* On these chipsets we can only modify the base whilst
7418 * the cursor is disabled.
7419 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007420 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007421
7422 cntl &= ~(CURSOR_FORMAT_MASK);
7423 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7424 cntl |= CURSOR_ENABLE |
7425 CURSOR_GAMMA_ENABLE |
7426 CURSOR_FORMAT_ARGB;
7427 } else
7428 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007429 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007430
7431 intel_crtc->cursor_visible = visible;
7432}
7433
7434static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7435{
7436 struct drm_device *dev = crtc->dev;
7437 struct drm_i915_private *dev_priv = dev->dev_private;
7438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7439 int pipe = intel_crtc->pipe;
7440 bool visible = base != 0;
7441
7442 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007443 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007444 if (base) {
7445 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7446 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7447 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007448 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007449 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007450 cntl |= CURSOR_MODE_DISABLE;
7451 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007452 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007453
7454 intel_crtc->cursor_visible = visible;
7455 }
7456 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007457 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007458 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007459 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007460}
7461
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007462static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7463{
7464 struct drm_device *dev = crtc->dev;
7465 struct drm_i915_private *dev_priv = dev->dev_private;
7466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7467 int pipe = intel_crtc->pipe;
7468 bool visible = base != 0;
7469
7470 if (intel_crtc->cursor_visible != visible) {
7471 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7472 if (base) {
7473 cntl &= ~CURSOR_MODE;
7474 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7475 } else {
7476 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7477 cntl |= CURSOR_MODE_DISABLE;
7478 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007479 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007480 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007481 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7482 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007483 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7484
7485 intel_crtc->cursor_visible = visible;
7486 }
7487 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007488 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007489 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007490 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007491}
7492
Jesse Barnes79e53942008-11-07 14:24:08 -08007493/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007494static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7495 bool on)
7496{
7497 struct drm_device *dev = crtc->dev;
7498 struct drm_i915_private *dev_priv = dev->dev_private;
7499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7500 int pipe = intel_crtc->pipe;
7501 int x = intel_crtc->cursor_x;
7502 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007503 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007504 bool visible;
7505
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007506 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007507 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007508
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007509 if (x >= intel_crtc->config.pipe_src_w)
7510 base = 0;
7511
7512 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007513 base = 0;
7514
7515 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007516 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007517 base = 0;
7518
7519 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7520 x = -x;
7521 }
7522 pos |= x << CURSOR_X_SHIFT;
7523
7524 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007525 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007526 base = 0;
7527
7528 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7529 y = -y;
7530 }
7531 pos |= y << CURSOR_Y_SHIFT;
7532
7533 visible = base != 0;
7534 if (!visible && !intel_crtc->cursor_visible)
7535 return;
7536
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007537 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007538 I915_WRITE(CURPOS_IVB(pipe), pos);
7539 ivb_update_cursor(crtc, base);
7540 } else {
7541 I915_WRITE(CURPOS(pipe), pos);
7542 if (IS_845G(dev) || IS_I865G(dev))
7543 i845_update_cursor(crtc, base);
7544 else
7545 i9xx_update_cursor(crtc, base);
7546 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007547}
7548
Jesse Barnes79e53942008-11-07 14:24:08 -08007549static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007550 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007551 uint32_t handle,
7552 uint32_t width, uint32_t height)
7553{
7554 struct drm_device *dev = crtc->dev;
7555 struct drm_i915_private *dev_priv = dev->dev_private;
7556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007557 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007558 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007559 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007560
Jesse Barnes79e53942008-11-07 14:24:08 -08007561 /* if we want to turn off the cursor ignore width and height */
7562 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007563 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007564 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007565 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007566 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007567 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007568 }
7569
7570 /* Currently we only support 64x64 cursors */
7571 if (width != 64 || height != 64) {
7572 DRM_ERROR("we currently only support 64x64 cursors\n");
7573 return -EINVAL;
7574 }
7575
Chris Wilson05394f32010-11-08 19:18:58 +00007576 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007577 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007578 return -ENOENT;
7579
Chris Wilson05394f32010-11-08 19:18:58 +00007580 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007581 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007582 ret = -ENOMEM;
7583 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007584 }
7585
Dave Airlie71acb5e2008-12-30 20:31:46 +10007586 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007587 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007588 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007589 unsigned alignment;
7590
Chris Wilsond9e86c02010-11-10 16:40:20 +00007591 if (obj->tiling_mode) {
7592 DRM_ERROR("cursor cannot be tiled\n");
7593 ret = -EINVAL;
7594 goto fail_locked;
7595 }
7596
Chris Wilson693db182013-03-05 14:52:39 +00007597 /* Note that the w/a also requires 2 PTE of padding following
7598 * the bo. We currently fill all unused PTE with the shadow
7599 * page and so we should always have valid PTE following the
7600 * cursor preventing the VT-d warning.
7601 */
7602 alignment = 0;
7603 if (need_vtd_wa(dev))
7604 alignment = 64*1024;
7605
7606 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007607 if (ret) {
7608 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007609 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007610 }
7611
Chris Wilsond9e86c02010-11-10 16:40:20 +00007612 ret = i915_gem_object_put_fence(obj);
7613 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007614 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007615 goto fail_unpin;
7616 }
7617
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007618 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007619 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007620 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007621 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007622 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7623 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007624 if (ret) {
7625 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007626 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007627 }
Chris Wilson05394f32010-11-08 19:18:58 +00007628 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007629 }
7630
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007631 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007632 I915_WRITE(CURSIZE, (height << 12) | width);
7633
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007634 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007635 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007636 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007637 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007638 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7639 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007640 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007641 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007642 }
Jesse Barnes80824002009-09-10 15:28:06 -07007643
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007644 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007645
7646 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007647 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007648 intel_crtc->cursor_width = width;
7649 intel_crtc->cursor_height = height;
7650
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007651 if (intel_crtc->active)
7652 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007653
Jesse Barnes79e53942008-11-07 14:24:08 -08007654 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007655fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007656 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007657fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007658 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007659fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007660 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007661 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007662}
7663
7664static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7665{
Jesse Barnes79e53942008-11-07 14:24:08 -08007666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007667
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007668 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7669 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007670
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007671 if (intel_crtc->active)
7672 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007673
7674 return 0;
7675}
7676
Jesse Barnes79e53942008-11-07 14:24:08 -08007677static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007678 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007679{
James Simmons72034252010-08-03 01:33:19 +01007680 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007682
James Simmons72034252010-08-03 01:33:19 +01007683 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007684 intel_crtc->lut_r[i] = red[i] >> 8;
7685 intel_crtc->lut_g[i] = green[i] >> 8;
7686 intel_crtc->lut_b[i] = blue[i] >> 8;
7687 }
7688
7689 intel_crtc_load_lut(crtc);
7690}
7691
Jesse Barnes79e53942008-11-07 14:24:08 -08007692/* VESA 640x480x72Hz mode to set on the pipe */
7693static struct drm_display_mode load_detect_mode = {
7694 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7695 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7696};
7697
Daniel Vettera8bb6812014-02-10 18:00:39 +01007698struct drm_framebuffer *
7699__intel_framebuffer_create(struct drm_device *dev,
7700 struct drm_mode_fb_cmd2 *mode_cmd,
7701 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007702{
7703 struct intel_framebuffer *intel_fb;
7704 int ret;
7705
7706 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7707 if (!intel_fb) {
7708 drm_gem_object_unreference_unlocked(&obj->base);
7709 return ERR_PTR(-ENOMEM);
7710 }
7711
7712 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007713 if (ret)
7714 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007715
7716 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007717err:
7718 drm_gem_object_unreference_unlocked(&obj->base);
7719 kfree(intel_fb);
7720
7721 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007722}
7723
Daniel Vettera8bb6812014-02-10 18:00:39 +01007724struct drm_framebuffer *
7725intel_framebuffer_create(struct drm_device *dev,
7726 struct drm_mode_fb_cmd2 *mode_cmd,
7727 struct drm_i915_gem_object *obj)
7728{
7729 struct drm_framebuffer *fb;
7730 int ret;
7731
7732 ret = i915_mutex_lock_interruptible(dev);
7733 if (ret)
7734 return ERR_PTR(ret);
7735 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7736 mutex_unlock(&dev->struct_mutex);
7737
7738 return fb;
7739}
7740
Chris Wilsond2dff872011-04-19 08:36:26 +01007741static u32
7742intel_framebuffer_pitch_for_width(int width, int bpp)
7743{
7744 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7745 return ALIGN(pitch, 64);
7746}
7747
7748static u32
7749intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7750{
7751 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7752 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7753}
7754
7755static struct drm_framebuffer *
7756intel_framebuffer_create_for_mode(struct drm_device *dev,
7757 struct drm_display_mode *mode,
7758 int depth, int bpp)
7759{
7760 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007761 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007762
7763 obj = i915_gem_alloc_object(dev,
7764 intel_framebuffer_size_for_mode(mode, bpp));
7765 if (obj == NULL)
7766 return ERR_PTR(-ENOMEM);
7767
7768 mode_cmd.width = mode->hdisplay;
7769 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007770 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7771 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007772 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007773
7774 return intel_framebuffer_create(dev, &mode_cmd, obj);
7775}
7776
7777static struct drm_framebuffer *
7778mode_fits_in_fbdev(struct drm_device *dev,
7779 struct drm_display_mode *mode)
7780{
Daniel Vetter4520f532013-10-09 09:18:51 +02007781#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007782 struct drm_i915_private *dev_priv = dev->dev_private;
7783 struct drm_i915_gem_object *obj;
7784 struct drm_framebuffer *fb;
7785
7786 if (dev_priv->fbdev == NULL)
7787 return NULL;
7788
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007789 obj = dev_priv->fbdev->fb->obj;
Chris Wilsond2dff872011-04-19 08:36:26 +01007790 if (obj == NULL)
7791 return NULL;
7792
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007793 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007794 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7795 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007796 return NULL;
7797
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007798 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007799 return NULL;
7800
7801 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007802#else
7803 return NULL;
7804#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007805}
7806
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007807bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007808 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007809 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007810{
7811 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007812 struct intel_encoder *intel_encoder =
7813 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007814 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007815 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007816 struct drm_crtc *crtc = NULL;
7817 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007818 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007819 int i = -1;
7820
Chris Wilsond2dff872011-04-19 08:36:26 +01007821 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7822 connector->base.id, drm_get_connector_name(connector),
7823 encoder->base.id, drm_get_encoder_name(encoder));
7824
Jesse Barnes79e53942008-11-07 14:24:08 -08007825 /*
7826 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007827 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007828 * - if the connector already has an assigned crtc, use it (but make
7829 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007830 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007831 * - try to find the first unused crtc that can drive this connector,
7832 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007833 */
7834
7835 /* See if we already have a CRTC for this connector */
7836 if (encoder->crtc) {
7837 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007838
Daniel Vetter7b240562012-12-12 00:35:33 +01007839 mutex_lock(&crtc->mutex);
7840
Daniel Vetter24218aa2012-08-12 19:27:11 +02007841 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007842 old->load_detect_temp = false;
7843
7844 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007845 if (connector->dpms != DRM_MODE_DPMS_ON)
7846 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007847
Chris Wilson71731882011-04-19 23:10:58 +01007848 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007849 }
7850
7851 /* Find an unused one (if possible) */
7852 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7853 i++;
7854 if (!(encoder->possible_crtcs & (1 << i)))
7855 continue;
7856 if (!possible_crtc->enabled) {
7857 crtc = possible_crtc;
7858 break;
7859 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007860 }
7861
7862 /*
7863 * If we didn't find an unused CRTC, don't use any.
7864 */
7865 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007866 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7867 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007868 }
7869
Daniel Vetter7b240562012-12-12 00:35:33 +01007870 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007871 intel_encoder->new_crtc = to_intel_crtc(crtc);
7872 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007873
7874 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007875 intel_crtc->new_enabled = true;
7876 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007877 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007878 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007879 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007880
Chris Wilson64927112011-04-20 07:25:26 +01007881 if (!mode)
7882 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007883
Chris Wilsond2dff872011-04-19 08:36:26 +01007884 /* We need a framebuffer large enough to accommodate all accesses
7885 * that the plane may generate whilst we perform load detection.
7886 * We can not rely on the fbcon either being present (we get called
7887 * during its initialisation to detect all boot displays, or it may
7888 * not even exist) or that it is large enough to satisfy the
7889 * requested mode.
7890 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007891 fb = mode_fits_in_fbdev(dev, mode);
7892 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007893 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007894 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7895 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007896 } else
7897 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007898 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007899 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007900 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007901 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007902
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007903 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007904 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007905 if (old->release_fb)
7906 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007907 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007908 }
Chris Wilson71731882011-04-19 23:10:58 +01007909
Jesse Barnes79e53942008-11-07 14:24:08 -08007910 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007911 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007912 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007913
7914 fail:
7915 intel_crtc->new_enabled = crtc->enabled;
7916 if (intel_crtc->new_enabled)
7917 intel_crtc->new_config = &intel_crtc->config;
7918 else
7919 intel_crtc->new_config = NULL;
7920 mutex_unlock(&crtc->mutex);
7921 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007922}
7923
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007924void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007925 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007926{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007927 struct intel_encoder *intel_encoder =
7928 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007929 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007930 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007932
Chris Wilsond2dff872011-04-19 08:36:26 +01007933 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7934 connector->base.id, drm_get_connector_name(connector),
7935 encoder->base.id, drm_get_encoder_name(encoder));
7936
Chris Wilson8261b192011-04-19 23:18:09 +01007937 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007938 to_intel_connector(connector)->new_encoder = NULL;
7939 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007940 intel_crtc->new_enabled = false;
7941 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007942 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007943
Daniel Vetter36206362012-12-10 20:42:17 +01007944 if (old->release_fb) {
7945 drm_framebuffer_unregister_private(old->release_fb);
7946 drm_framebuffer_unreference(old->release_fb);
7947 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007948
Daniel Vetter67c96402013-01-23 16:25:09 +00007949 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007950 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007951 }
7952
Eric Anholtc751ce42010-03-25 11:48:48 -07007953 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007954 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7955 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007956
7957 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007958}
7959
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007960static int i9xx_pll_refclk(struct drm_device *dev,
7961 const struct intel_crtc_config *pipe_config)
7962{
7963 struct drm_i915_private *dev_priv = dev->dev_private;
7964 u32 dpll = pipe_config->dpll_hw_state.dpll;
7965
7966 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007967 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007968 else if (HAS_PCH_SPLIT(dev))
7969 return 120000;
7970 else if (!IS_GEN2(dev))
7971 return 96000;
7972 else
7973 return 48000;
7974}
7975
Jesse Barnes79e53942008-11-07 14:24:08 -08007976/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007977static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7978 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007979{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007980 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007981 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007982 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007983 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007984 u32 fp;
7985 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007986 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007987
7988 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007989 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007990 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007991 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007992
7993 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007994 if (IS_PINEVIEW(dev)) {
7995 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7996 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007997 } else {
7998 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7999 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8000 }
8001
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008002 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008003 if (IS_PINEVIEW(dev))
8004 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8005 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008006 else
8007 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008008 DPLL_FPA01_P1_POST_DIV_SHIFT);
8009
8010 switch (dpll & DPLL_MODE_MASK) {
8011 case DPLLB_MODE_DAC_SERIAL:
8012 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8013 5 : 10;
8014 break;
8015 case DPLLB_MODE_LVDS:
8016 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8017 7 : 14;
8018 break;
8019 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008020 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008021 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008022 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 }
8024
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008025 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008026 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008027 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008028 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008029 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008030 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008031 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008032
8033 if (is_lvds) {
8034 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8035 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008036
8037 if (lvds & LVDS_CLKB_POWER_UP)
8038 clock.p2 = 7;
8039 else
8040 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008041 } else {
8042 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8043 clock.p1 = 2;
8044 else {
8045 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8046 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8047 }
8048 if (dpll & PLL_P2_DIVIDE_BY_4)
8049 clock.p2 = 4;
8050 else
8051 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008052 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008053
8054 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008055 }
8056
Ville Syrjälä18442d02013-09-13 16:00:08 +03008057 /*
8058 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008059 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008060 * encoder's get_config() function.
8061 */
8062 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008063}
8064
Ville Syrjälä6878da02013-09-13 15:59:11 +03008065int intel_dotclock_calculate(int link_freq,
8066 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008067{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008068 /*
8069 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008070 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008071 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008072 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008073 *
8074 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008075 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008076 */
8077
Ville Syrjälä6878da02013-09-13 15:59:11 +03008078 if (!m_n->link_n)
8079 return 0;
8080
8081 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8082}
8083
Ville Syrjälä18442d02013-09-13 16:00:08 +03008084static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8085 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008086{
8087 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008088
8089 /* read out port_clock from the DPLL */
8090 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008091
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008092 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008093 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008094 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008095 * agree once we know their relationship in the encoder's
8096 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008097 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008098 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008099 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8100 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008101}
8102
8103/** Returns the currently programmed mode of the given pipe. */
8104struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8105 struct drm_crtc *crtc)
8106{
Jesse Barnes548f2452011-02-17 10:40:53 -08008107 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008109 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008110 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008111 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008112 int htot = I915_READ(HTOTAL(cpu_transcoder));
8113 int hsync = I915_READ(HSYNC(cpu_transcoder));
8114 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8115 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008116 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008117
8118 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8119 if (!mode)
8120 return NULL;
8121
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008122 /*
8123 * Construct a pipe_config sufficient for getting the clock info
8124 * back out of crtc_clock_get.
8125 *
8126 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8127 * to use a real value here instead.
8128 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008129 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008130 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008131 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8132 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8133 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008134 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8135
Ville Syrjälä773ae032013-09-23 17:48:20 +03008136 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008137 mode->hdisplay = (htot & 0xffff) + 1;
8138 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8139 mode->hsync_start = (hsync & 0xffff) + 1;
8140 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8141 mode->vdisplay = (vtot & 0xffff) + 1;
8142 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8143 mode->vsync_start = (vsync & 0xffff) + 1;
8144 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8145
8146 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008147
8148 return mode;
8149}
8150
Daniel Vetter3dec0092010-08-20 21:40:52 +02008151static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008152{
8153 struct drm_device *dev = crtc->dev;
8154 drm_i915_private_t *dev_priv = dev->dev_private;
8155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8156 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008157 int dpll_reg = DPLL(pipe);
8158 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008159
Eric Anholtbad720f2009-10-22 16:11:14 -07008160 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008161 return;
8162
8163 if (!dev_priv->lvds_downclock_avail)
8164 return;
8165
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008166 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008167 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008168 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008169
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008170 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008171
8172 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8173 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008174 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008175
Jesse Barnes652c3932009-08-17 13:31:43 -07008176 dpll = I915_READ(dpll_reg);
8177 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008178 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008179 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008180}
8181
8182static void intel_decrease_pllclock(struct drm_crtc *crtc)
8183{
8184 struct drm_device *dev = crtc->dev;
8185 drm_i915_private_t *dev_priv = dev->dev_private;
8186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008187
Eric Anholtbad720f2009-10-22 16:11:14 -07008188 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008189 return;
8190
8191 if (!dev_priv->lvds_downclock_avail)
8192 return;
8193
8194 /*
8195 * Since this is called by a timer, we should never get here in
8196 * the manual case.
8197 */
8198 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008199 int pipe = intel_crtc->pipe;
8200 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008201 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008202
Zhao Yakui44d98a62009-10-09 11:39:40 +08008203 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008204
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008205 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008206
Chris Wilson074b5e12012-05-02 12:07:06 +01008207 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008208 dpll |= DISPLAY_RATE_SELECT_FPA1;
8209 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008210 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008211 dpll = I915_READ(dpll_reg);
8212 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008213 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008214 }
8215
8216}
8217
Chris Wilsonf047e392012-07-21 12:31:41 +01008218void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008219{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008220 struct drm_i915_private *dev_priv = dev->dev_private;
8221
8222 hsw_package_c8_gpu_busy(dev_priv);
8223 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008224}
8225
8226void intel_mark_idle(struct drm_device *dev)
8227{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008229 struct drm_crtc *crtc;
8230
Paulo Zanonic67a4702013-08-19 13:18:09 -03008231 hsw_package_c8_gpu_idle(dev_priv);
8232
Jani Nikulad330a952014-01-21 11:24:25 +02008233 if (!i915.powersave)
Chris Wilson725a5b52013-01-08 11:02:57 +00008234 return;
8235
8236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8237 if (!crtc->fb)
8238 continue;
8239
8240 intel_decrease_pllclock(crtc);
8241 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008242
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008243 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008244 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008245}
8246
Chris Wilsonc65355b2013-06-06 16:53:41 -03008247void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8248 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008249{
8250 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008251 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008252
Jani Nikulad330a952014-01-21 11:24:25 +02008253 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008254 return;
8255
Jesse Barnes652c3932009-08-17 13:31:43 -07008256 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008257 if (!crtc->fb)
8258 continue;
8259
Chris Wilsonc65355b2013-06-06 16:53:41 -03008260 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8261 continue;
8262
8263 intel_increase_pllclock(crtc);
8264 if (ring && intel_fbc_enabled(dev))
8265 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008266 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008267}
8268
Jesse Barnes79e53942008-11-07 14:24:08 -08008269static void intel_crtc_destroy(struct drm_crtc *crtc)
8270{
8271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008272 struct drm_device *dev = crtc->dev;
8273 struct intel_unpin_work *work;
8274 unsigned long flags;
8275
8276 spin_lock_irqsave(&dev->event_lock, flags);
8277 work = intel_crtc->unpin_work;
8278 intel_crtc->unpin_work = NULL;
8279 spin_unlock_irqrestore(&dev->event_lock, flags);
8280
8281 if (work) {
8282 cancel_work_sync(&work->work);
8283 kfree(work);
8284 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008285
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008286 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8287
Jesse Barnes79e53942008-11-07 14:24:08 -08008288 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008289
Jesse Barnes79e53942008-11-07 14:24:08 -08008290 kfree(intel_crtc);
8291}
8292
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008293static void intel_unpin_work_fn(struct work_struct *__work)
8294{
8295 struct intel_unpin_work *work =
8296 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008297 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008298
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008299 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008300 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008301 drm_gem_object_unreference(&work->pending_flip_obj->base);
8302 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008303
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008304 intel_update_fbc(dev);
8305 mutex_unlock(&dev->struct_mutex);
8306
8307 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8308 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8309
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008310 kfree(work);
8311}
8312
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008313static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008314 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008315{
8316 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8318 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008319 unsigned long flags;
8320
8321 /* Ignore early vblank irqs */
8322 if (intel_crtc == NULL)
8323 return;
8324
8325 spin_lock_irqsave(&dev->event_lock, flags);
8326 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008327
8328 /* Ensure we don't miss a work->pending update ... */
8329 smp_rmb();
8330
8331 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008332 spin_unlock_irqrestore(&dev->event_lock, flags);
8333 return;
8334 }
8335
Chris Wilsone7d841c2012-12-03 11:36:30 +00008336 /* and that the unpin work is consistent wrt ->pending. */
8337 smp_rmb();
8338
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008339 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008340
Rob Clark45a066e2012-10-08 14:50:40 -05008341 if (work->event)
8342 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008343
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008344 drm_vblank_put(dev, intel_crtc->pipe);
8345
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008346 spin_unlock_irqrestore(&dev->event_lock, flags);
8347
Daniel Vetter2c10d572012-12-20 21:24:07 +01008348 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008349
8350 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008351
8352 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008353}
8354
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008355void intel_finish_page_flip(struct drm_device *dev, int pipe)
8356{
8357 drm_i915_private_t *dev_priv = dev->dev_private;
8358 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8359
Mario Kleiner49b14a52010-12-09 07:00:07 +01008360 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008361}
8362
8363void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8364{
8365 drm_i915_private_t *dev_priv = dev->dev_private;
8366 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8367
Mario Kleiner49b14a52010-12-09 07:00:07 +01008368 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008369}
8370
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008371void intel_prepare_page_flip(struct drm_device *dev, int plane)
8372{
8373 drm_i915_private_t *dev_priv = dev->dev_private;
8374 struct intel_crtc *intel_crtc =
8375 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8376 unsigned long flags;
8377
Chris Wilsone7d841c2012-12-03 11:36:30 +00008378 /* NB: An MMIO update of the plane base pointer will also
8379 * generate a page-flip completion irq, i.e. every modeset
8380 * is also accompanied by a spurious intel_prepare_page_flip().
8381 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008382 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008383 if (intel_crtc->unpin_work)
8384 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008385 spin_unlock_irqrestore(&dev->event_lock, flags);
8386}
8387
Chris Wilsone7d841c2012-12-03 11:36:30 +00008388inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8389{
8390 /* Ensure that the work item is consistent when activating it ... */
8391 smp_wmb();
8392 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8393 /* and that it is marked active as soon as the irq could fire. */
8394 smp_wmb();
8395}
8396
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008397static int intel_gen2_queue_flip(struct drm_device *dev,
8398 struct drm_crtc *crtc,
8399 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008400 struct drm_i915_gem_object *obj,
8401 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008402{
8403 struct drm_i915_private *dev_priv = dev->dev_private;
8404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008405 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008406 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008407 int ret;
8408
Daniel Vetter6d90c952012-04-26 23:28:05 +02008409 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008410 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008411 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008412
Daniel Vetter6d90c952012-04-26 23:28:05 +02008413 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008414 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008415 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008416
8417 /* Can't queue multiple flips, so wait for the previous
8418 * one to finish before executing the next.
8419 */
8420 if (intel_crtc->plane)
8421 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8422 else
8423 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008424 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8425 intel_ring_emit(ring, MI_NOOP);
8426 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8427 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8428 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008429 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008430 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008431
8432 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008433 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008434 return 0;
8435
8436err_unpin:
8437 intel_unpin_fb_obj(obj);
8438err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008439 return ret;
8440}
8441
8442static int intel_gen3_queue_flip(struct drm_device *dev,
8443 struct drm_crtc *crtc,
8444 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008445 struct drm_i915_gem_object *obj,
8446 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008447{
8448 struct drm_i915_private *dev_priv = dev->dev_private;
8449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008450 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008451 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008452 int ret;
8453
Daniel Vetter6d90c952012-04-26 23:28:05 +02008454 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008455 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008456 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008457
Daniel Vetter6d90c952012-04-26 23:28:05 +02008458 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008459 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008460 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008461
8462 if (intel_crtc->plane)
8463 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8464 else
8465 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008466 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8467 intel_ring_emit(ring, MI_NOOP);
8468 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8469 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8470 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008471 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008472 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008473
Chris Wilsone7d841c2012-12-03 11:36:30 +00008474 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008475 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008476 return 0;
8477
8478err_unpin:
8479 intel_unpin_fb_obj(obj);
8480err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008481 return ret;
8482}
8483
8484static int intel_gen4_queue_flip(struct drm_device *dev,
8485 struct drm_crtc *crtc,
8486 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008487 struct drm_i915_gem_object *obj,
8488 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008489{
8490 struct drm_i915_private *dev_priv = dev->dev_private;
8491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8492 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008493 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008494 int ret;
8495
Daniel Vetter6d90c952012-04-26 23:28:05 +02008496 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008497 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008498 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008499
Daniel Vetter6d90c952012-04-26 23:28:05 +02008500 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008501 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008502 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008503
8504 /* i965+ uses the linear or tiled offsets from the
8505 * Display Registers (which do not change across a page-flip)
8506 * so we need only reprogram the base address.
8507 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008508 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8509 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8510 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008511 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008512 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008513 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008514
8515 /* XXX Enabling the panel-fitter across page-flip is so far
8516 * untested on non-native modes, so ignore it for now.
8517 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8518 */
8519 pf = 0;
8520 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008521 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008522
8523 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008524 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008525 return 0;
8526
8527err_unpin:
8528 intel_unpin_fb_obj(obj);
8529err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008530 return ret;
8531}
8532
8533static int intel_gen6_queue_flip(struct drm_device *dev,
8534 struct drm_crtc *crtc,
8535 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008536 struct drm_i915_gem_object *obj,
8537 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008538{
8539 struct drm_i915_private *dev_priv = dev->dev_private;
8540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008541 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008542 uint32_t pf, pipesrc;
8543 int ret;
8544
Daniel Vetter6d90c952012-04-26 23:28:05 +02008545 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008546 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008547 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008548
Daniel Vetter6d90c952012-04-26 23:28:05 +02008549 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008550 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008551 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008552
Daniel Vetter6d90c952012-04-26 23:28:05 +02008553 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8554 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8555 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008556 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008557
Chris Wilson99d9acd2012-04-17 20:37:00 +01008558 /* Contrary to the suggestions in the documentation,
8559 * "Enable Panel Fitter" does not seem to be required when page
8560 * flipping with a non-native mode, and worse causes a normal
8561 * modeset to fail.
8562 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8563 */
8564 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008565 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008566 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008567
8568 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008569 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008570 return 0;
8571
8572err_unpin:
8573 intel_unpin_fb_obj(obj);
8574err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008575 return ret;
8576}
8577
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008578static int intel_gen7_queue_flip(struct drm_device *dev,
8579 struct drm_crtc *crtc,
8580 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008581 struct drm_i915_gem_object *obj,
8582 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008583{
8584 struct drm_i915_private *dev_priv = dev->dev_private;
8585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008586 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008587 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008588 int len, ret;
8589
8590 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008591 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008592 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008593
8594 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8595 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008596 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008597
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008598 switch(intel_crtc->plane) {
8599 case PLANE_A:
8600 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8601 break;
8602 case PLANE_B:
8603 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8604 break;
8605 case PLANE_C:
8606 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8607 break;
8608 default:
8609 WARN_ONCE(1, "unknown plane in flip command\n");
8610 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008611 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008612 }
8613
Chris Wilsonffe74d72013-08-26 20:58:12 +01008614 len = 4;
8615 if (ring->id == RCS)
8616 len += 6;
8617
8618 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008619 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008620 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008621
Chris Wilsonffe74d72013-08-26 20:58:12 +01008622 /* Unmask the flip-done completion message. Note that the bspec says that
8623 * we should do this for both the BCS and RCS, and that we must not unmask
8624 * more than one flip event at any time (or ensure that one flip message
8625 * can be sent by waiting for flip-done prior to queueing new flips).
8626 * Experimentation says that BCS works despite DERRMR masking all
8627 * flip-done completion events and that unmasking all planes at once
8628 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8629 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8630 */
8631 if (ring->id == RCS) {
8632 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8633 intel_ring_emit(ring, DERRMR);
8634 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8635 DERRMR_PIPEB_PRI_FLIP_DONE |
8636 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008637 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8638 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008639 intel_ring_emit(ring, DERRMR);
8640 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8641 }
8642
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008643 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008644 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008645 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008646 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008647
8648 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008649 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008650 return 0;
8651
8652err_unpin:
8653 intel_unpin_fb_obj(obj);
8654err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008655 return ret;
8656}
8657
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008658static int intel_default_queue_flip(struct drm_device *dev,
8659 struct drm_crtc *crtc,
8660 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008661 struct drm_i915_gem_object *obj,
8662 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008663{
8664 return -ENODEV;
8665}
8666
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008667static int intel_crtc_page_flip(struct drm_crtc *crtc,
8668 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008669 struct drm_pending_vblank_event *event,
8670 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008671{
8672 struct drm_device *dev = crtc->dev;
8673 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008674 struct drm_framebuffer *old_fb = crtc->fb;
8675 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8677 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008678 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008679 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008680
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008681 /* Can't change pixel format via MI display flips. */
8682 if (fb->pixel_format != crtc->fb->pixel_format)
8683 return -EINVAL;
8684
8685 /*
8686 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8687 * Note that pitch changes could also affect these register.
8688 */
8689 if (INTEL_INFO(dev)->gen > 3 &&
8690 (fb->offsets[0] != crtc->fb->offsets[0] ||
8691 fb->pitches[0] != crtc->fb->pitches[0]))
8692 return -EINVAL;
8693
Daniel Vetterb14c5672013-09-19 12:18:32 +02008694 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008695 if (work == NULL)
8696 return -ENOMEM;
8697
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008698 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008699 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008700 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008701 INIT_WORK(&work->work, intel_unpin_work_fn);
8702
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008703 ret = drm_vblank_get(dev, intel_crtc->pipe);
8704 if (ret)
8705 goto free_work;
8706
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008707 /* We borrow the event spin lock for protecting unpin_work */
8708 spin_lock_irqsave(&dev->event_lock, flags);
8709 if (intel_crtc->unpin_work) {
8710 spin_unlock_irqrestore(&dev->event_lock, flags);
8711 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008712 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008713
8714 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008715 return -EBUSY;
8716 }
8717 intel_crtc->unpin_work = work;
8718 spin_unlock_irqrestore(&dev->event_lock, flags);
8719
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008720 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8721 flush_workqueue(dev_priv->wq);
8722
Chris Wilson79158102012-05-23 11:13:58 +01008723 ret = i915_mutex_lock_interruptible(dev);
8724 if (ret)
8725 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008726
Jesse Barnes75dfca82010-02-10 15:09:44 -08008727 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008728 drm_gem_object_reference(&work->old_fb_obj->base);
8729 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008730
8731 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008732
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008733 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008734
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008735 work->enable_stall_check = true;
8736
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008737 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008738 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008739
Keith Packarded8d1972013-07-22 18:49:58 -07008740 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008741 if (ret)
8742 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008743
Chris Wilson7782de32011-07-08 12:22:41 +01008744 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008745 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008746 mutex_unlock(&dev->struct_mutex);
8747
Jesse Barnese5510fa2010-07-01 16:48:37 -07008748 trace_i915_flip_request(intel_crtc->plane, obj);
8749
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008750 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008751
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008752cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008753 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008754 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008755 drm_gem_object_unreference(&work->old_fb_obj->base);
8756 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008757 mutex_unlock(&dev->struct_mutex);
8758
Chris Wilson79158102012-05-23 11:13:58 +01008759cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008760 spin_lock_irqsave(&dev->event_lock, flags);
8761 intel_crtc->unpin_work = NULL;
8762 spin_unlock_irqrestore(&dev->event_lock, flags);
8763
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008764 drm_vblank_put(dev, intel_crtc->pipe);
8765free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008766 kfree(work);
8767
8768 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008769}
8770
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008771static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008772 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8773 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008774};
8775
Daniel Vetter9a935852012-07-05 22:34:27 +02008776/**
8777 * intel_modeset_update_staged_output_state
8778 *
8779 * Updates the staged output configuration state, e.g. after we've read out the
8780 * current hw state.
8781 */
8782static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8783{
Ville Syrjälä76688512014-01-10 11:28:06 +02008784 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008785 struct intel_encoder *encoder;
8786 struct intel_connector *connector;
8787
8788 list_for_each_entry(connector, &dev->mode_config.connector_list,
8789 base.head) {
8790 connector->new_encoder =
8791 to_intel_encoder(connector->base.encoder);
8792 }
8793
8794 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8795 base.head) {
8796 encoder->new_crtc =
8797 to_intel_crtc(encoder->base.crtc);
8798 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008799
8800 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8801 base.head) {
8802 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008803
8804 if (crtc->new_enabled)
8805 crtc->new_config = &crtc->config;
8806 else
8807 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008808 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008809}
8810
8811/**
8812 * intel_modeset_commit_output_state
8813 *
8814 * This function copies the stage display pipe configuration to the real one.
8815 */
8816static void intel_modeset_commit_output_state(struct drm_device *dev)
8817{
Ville Syrjälä76688512014-01-10 11:28:06 +02008818 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008819 struct intel_encoder *encoder;
8820 struct intel_connector *connector;
8821
8822 list_for_each_entry(connector, &dev->mode_config.connector_list,
8823 base.head) {
8824 connector->base.encoder = &connector->new_encoder->base;
8825 }
8826
8827 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8828 base.head) {
8829 encoder->base.crtc = &encoder->new_crtc->base;
8830 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008831
8832 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8833 base.head) {
8834 crtc->base.enabled = crtc->new_enabled;
8835 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008836}
8837
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008838static void
8839connected_sink_compute_bpp(struct intel_connector * connector,
8840 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008841{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008842 int bpp = pipe_config->pipe_bpp;
8843
8844 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8845 connector->base.base.id,
8846 drm_get_connector_name(&connector->base));
8847
8848 /* Don't use an invalid EDID bpc value */
8849 if (connector->base.display_info.bpc &&
8850 connector->base.display_info.bpc * 3 < bpp) {
8851 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8852 bpp, connector->base.display_info.bpc*3);
8853 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8854 }
8855
8856 /* Clamp bpp to 8 on screens without EDID 1.4 */
8857 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8858 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8859 bpp);
8860 pipe_config->pipe_bpp = 24;
8861 }
8862}
8863
8864static int
8865compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8866 struct drm_framebuffer *fb,
8867 struct intel_crtc_config *pipe_config)
8868{
8869 struct drm_device *dev = crtc->base.dev;
8870 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008871 int bpp;
8872
Daniel Vetterd42264b2013-03-28 16:38:08 +01008873 switch (fb->pixel_format) {
8874 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008875 bpp = 8*3; /* since we go through a colormap */
8876 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008877 case DRM_FORMAT_XRGB1555:
8878 case DRM_FORMAT_ARGB1555:
8879 /* checked in intel_framebuffer_init already */
8880 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8881 return -EINVAL;
8882 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008883 bpp = 6*3; /* min is 18bpp */
8884 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008885 case DRM_FORMAT_XBGR8888:
8886 case DRM_FORMAT_ABGR8888:
8887 /* checked in intel_framebuffer_init already */
8888 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8889 return -EINVAL;
8890 case DRM_FORMAT_XRGB8888:
8891 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008892 bpp = 8*3;
8893 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008894 case DRM_FORMAT_XRGB2101010:
8895 case DRM_FORMAT_ARGB2101010:
8896 case DRM_FORMAT_XBGR2101010:
8897 case DRM_FORMAT_ABGR2101010:
8898 /* checked in intel_framebuffer_init already */
8899 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008900 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008901 bpp = 10*3;
8902 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008903 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008904 default:
8905 DRM_DEBUG_KMS("unsupported depth\n");
8906 return -EINVAL;
8907 }
8908
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008909 pipe_config->pipe_bpp = bpp;
8910
8911 /* Clamp display bpp to EDID value */
8912 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008913 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008914 if (!connector->new_encoder ||
8915 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008916 continue;
8917
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008918 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008919 }
8920
8921 return bpp;
8922}
8923
Daniel Vetter644db712013-09-19 14:53:58 +02008924static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8925{
8926 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8927 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008928 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008929 mode->crtc_hdisplay, mode->crtc_hsync_start,
8930 mode->crtc_hsync_end, mode->crtc_htotal,
8931 mode->crtc_vdisplay, mode->crtc_vsync_start,
8932 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8933}
8934
Daniel Vetterc0b03412013-05-28 12:05:54 +02008935static void intel_dump_pipe_config(struct intel_crtc *crtc,
8936 struct intel_crtc_config *pipe_config,
8937 const char *context)
8938{
8939 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8940 context, pipe_name(crtc->pipe));
8941
8942 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8943 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8944 pipe_config->pipe_bpp, pipe_config->dither);
8945 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8946 pipe_config->has_pch_encoder,
8947 pipe_config->fdi_lanes,
8948 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8949 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8950 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8952 pipe_config->has_dp_encoder,
8953 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8954 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8955 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008956 DRM_DEBUG_KMS("requested mode:\n");
8957 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8958 DRM_DEBUG_KMS("adjusted mode:\n");
8959 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008960 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008961 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008962 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8963 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008964 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8965 pipe_config->gmch_pfit.control,
8966 pipe_config->gmch_pfit.pgm_ratios,
8967 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008968 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008969 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008970 pipe_config->pch_pfit.size,
8971 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008972 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008973 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008974}
8975
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008976static bool check_encoder_cloning(struct drm_crtc *crtc)
8977{
8978 int num_encoders = 0;
8979 bool uncloneable_encoders = false;
8980 struct intel_encoder *encoder;
8981
8982 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8983 base.head) {
8984 if (&encoder->new_crtc->base != crtc)
8985 continue;
8986
8987 num_encoders++;
8988 if (!encoder->cloneable)
8989 uncloneable_encoders = true;
8990 }
8991
8992 return !(num_encoders > 1 && uncloneable_encoders);
8993}
8994
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008995static struct intel_crtc_config *
8996intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008997 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008998 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008999{
9000 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009001 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009002 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009003 int plane_bpp, ret = -EINVAL;
9004 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009005
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009006 if (!check_encoder_cloning(crtc)) {
9007 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9008 return ERR_PTR(-EINVAL);
9009 }
9010
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009011 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9012 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009013 return ERR_PTR(-ENOMEM);
9014
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009015 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9016 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009017
Daniel Vettere143a212013-07-04 12:01:15 +02009018 pipe_config->cpu_transcoder =
9019 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009020 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009021
Imre Deak2960bc92013-07-30 13:36:32 +03009022 /*
9023 * Sanitize sync polarity flags based on requested ones. If neither
9024 * positive or negative polarity is requested, treat this as meaning
9025 * negative polarity.
9026 */
9027 if (!(pipe_config->adjusted_mode.flags &
9028 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9029 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9030
9031 if (!(pipe_config->adjusted_mode.flags &
9032 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9033 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9034
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009035 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9036 * plane pixel format and any sink constraints into account. Returns the
9037 * source plane bpp so that dithering can be selected on mismatches
9038 * after encoders and crtc also have had their say. */
9039 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9040 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009041 if (plane_bpp < 0)
9042 goto fail;
9043
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009044 /*
9045 * Determine the real pipe dimensions. Note that stereo modes can
9046 * increase the actual pipe size due to the frame doubling and
9047 * insertion of additional space for blanks between the frame. This
9048 * is stored in the crtc timings. We use the requested mode to do this
9049 * computation to clearly distinguish it from the adjusted mode, which
9050 * can be changed by the connectors in the below retry loop.
9051 */
9052 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9053 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9054 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9055
Daniel Vettere29c22c2013-02-21 00:00:16 +01009056encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009057 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009058 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009059 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009060
Daniel Vetter135c81b2013-07-21 21:37:09 +02009061 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009062 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009063
Daniel Vetter7758a112012-07-08 19:40:39 +02009064 /* Pass our mode to the connectors and the CRTC to give them a chance to
9065 * adjust it according to limitations or connector properties, and also
9066 * a chance to reject the mode entirely.
9067 */
9068 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9069 base.head) {
9070
9071 if (&encoder->new_crtc->base != crtc)
9072 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009073
Daniel Vetterefea6e82013-07-21 21:36:59 +02009074 if (!(encoder->compute_config(encoder, pipe_config))) {
9075 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009076 goto fail;
9077 }
9078 }
9079
Daniel Vetterff9a6752013-06-01 17:16:21 +02009080 /* Set default port clock if not overwritten by the encoder. Needs to be
9081 * done afterwards in case the encoder adjusts the mode. */
9082 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009083 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9084 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009085
Daniel Vettera43f6e02013-06-07 23:10:32 +02009086 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009087 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009088 DRM_DEBUG_KMS("CRTC fixup failed\n");
9089 goto fail;
9090 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009091
9092 if (ret == RETRY) {
9093 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9094 ret = -EINVAL;
9095 goto fail;
9096 }
9097
9098 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9099 retry = false;
9100 goto encoder_retry;
9101 }
9102
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009103 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9104 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9105 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9106
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009107 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009108fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009109 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009110 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009111}
9112
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009113/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9114 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9115static void
9116intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9117 unsigned *prepare_pipes, unsigned *disable_pipes)
9118{
9119 struct intel_crtc *intel_crtc;
9120 struct drm_device *dev = crtc->dev;
9121 struct intel_encoder *encoder;
9122 struct intel_connector *connector;
9123 struct drm_crtc *tmp_crtc;
9124
9125 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9126
9127 /* Check which crtcs have changed outputs connected to them, these need
9128 * to be part of the prepare_pipes mask. We don't (yet) support global
9129 * modeset across multiple crtcs, so modeset_pipes will only have one
9130 * bit set at most. */
9131 list_for_each_entry(connector, &dev->mode_config.connector_list,
9132 base.head) {
9133 if (connector->base.encoder == &connector->new_encoder->base)
9134 continue;
9135
9136 if (connector->base.encoder) {
9137 tmp_crtc = connector->base.encoder->crtc;
9138
9139 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9140 }
9141
9142 if (connector->new_encoder)
9143 *prepare_pipes |=
9144 1 << connector->new_encoder->new_crtc->pipe;
9145 }
9146
9147 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9148 base.head) {
9149 if (encoder->base.crtc == &encoder->new_crtc->base)
9150 continue;
9151
9152 if (encoder->base.crtc) {
9153 tmp_crtc = encoder->base.crtc;
9154
9155 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9156 }
9157
9158 if (encoder->new_crtc)
9159 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9160 }
9161
Ville Syrjälä76688512014-01-10 11:28:06 +02009162 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009163 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9164 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009165 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009166 continue;
9167
Ville Syrjälä76688512014-01-10 11:28:06 +02009168 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009169 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009170 else
9171 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009172 }
9173
9174
9175 /* set_mode is also used to update properties on life display pipes. */
9176 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009177 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009178 *prepare_pipes |= 1 << intel_crtc->pipe;
9179
Daniel Vetterb6c51642013-04-12 18:48:43 +02009180 /*
9181 * For simplicity do a full modeset on any pipe where the output routing
9182 * changed. We could be more clever, but that would require us to be
9183 * more careful with calling the relevant encoder->mode_set functions.
9184 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009185 if (*prepare_pipes)
9186 *modeset_pipes = *prepare_pipes;
9187
9188 /* ... and mask these out. */
9189 *modeset_pipes &= ~(*disable_pipes);
9190 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009191
9192 /*
9193 * HACK: We don't (yet) fully support global modesets. intel_set_config
9194 * obies this rule, but the modeset restore mode of
9195 * intel_modeset_setup_hw_state does not.
9196 */
9197 *modeset_pipes &= 1 << intel_crtc->pipe;
9198 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009199
9200 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9201 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009202}
9203
Daniel Vetterea9d7582012-07-10 10:42:52 +02009204static bool intel_crtc_in_use(struct drm_crtc *crtc)
9205{
9206 struct drm_encoder *encoder;
9207 struct drm_device *dev = crtc->dev;
9208
9209 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9210 if (encoder->crtc == crtc)
9211 return true;
9212
9213 return false;
9214}
9215
9216static void
9217intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9218{
9219 struct intel_encoder *intel_encoder;
9220 struct intel_crtc *intel_crtc;
9221 struct drm_connector *connector;
9222
9223 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9224 base.head) {
9225 if (!intel_encoder->base.crtc)
9226 continue;
9227
9228 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9229
9230 if (prepare_pipes & (1 << intel_crtc->pipe))
9231 intel_encoder->connectors_active = false;
9232 }
9233
9234 intel_modeset_commit_output_state(dev);
9235
Ville Syrjälä76688512014-01-10 11:28:06 +02009236 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009237 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9238 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009239 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009240 WARN_ON(intel_crtc->new_config &&
9241 intel_crtc->new_config != &intel_crtc->config);
9242 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009243 }
9244
9245 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9246 if (!connector->encoder || !connector->encoder->crtc)
9247 continue;
9248
9249 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9250
9251 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009252 struct drm_property *dpms_property =
9253 dev->mode_config.dpms_property;
9254
Daniel Vetterea9d7582012-07-10 10:42:52 +02009255 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009256 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009257 dpms_property,
9258 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009259
9260 intel_encoder = to_intel_encoder(connector->encoder);
9261 intel_encoder->connectors_active = true;
9262 }
9263 }
9264
9265}
9266
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009267static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009268{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009269 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009270
9271 if (clock1 == clock2)
9272 return true;
9273
9274 if (!clock1 || !clock2)
9275 return false;
9276
9277 diff = abs(clock1 - clock2);
9278
9279 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9280 return true;
9281
9282 return false;
9283}
9284
Daniel Vetter25c5b262012-07-08 22:08:04 +02009285#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9286 list_for_each_entry((intel_crtc), \
9287 &(dev)->mode_config.crtc_list, \
9288 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009289 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009290
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009291static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009292intel_pipe_config_compare(struct drm_device *dev,
9293 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009294 struct intel_crtc_config *pipe_config)
9295{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009296#define PIPE_CONF_CHECK_X(name) \
9297 if (current_config->name != pipe_config->name) { \
9298 DRM_ERROR("mismatch in " #name " " \
9299 "(expected 0x%08x, found 0x%08x)\n", \
9300 current_config->name, \
9301 pipe_config->name); \
9302 return false; \
9303 }
9304
Daniel Vetter08a24032013-04-19 11:25:34 +02009305#define PIPE_CONF_CHECK_I(name) \
9306 if (current_config->name != pipe_config->name) { \
9307 DRM_ERROR("mismatch in " #name " " \
9308 "(expected %i, found %i)\n", \
9309 current_config->name, \
9310 pipe_config->name); \
9311 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009312 }
9313
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009314#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9315 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009316 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009317 "(expected %i, found %i)\n", \
9318 current_config->name & (mask), \
9319 pipe_config->name & (mask)); \
9320 return false; \
9321 }
9322
Ville Syrjälä5e550652013-09-06 23:29:07 +03009323#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9324 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9325 DRM_ERROR("mismatch in " #name " " \
9326 "(expected %i, found %i)\n", \
9327 current_config->name, \
9328 pipe_config->name); \
9329 return false; \
9330 }
9331
Daniel Vetterbb760062013-06-06 14:55:52 +02009332#define PIPE_CONF_QUIRK(quirk) \
9333 ((current_config->quirks | pipe_config->quirks) & (quirk))
9334
Daniel Vettereccb1402013-05-22 00:50:22 +02009335 PIPE_CONF_CHECK_I(cpu_transcoder);
9336
Daniel Vetter08a24032013-04-19 11:25:34 +02009337 PIPE_CONF_CHECK_I(has_pch_encoder);
9338 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009339 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9340 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9341 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9342 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9343 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009344
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009345 PIPE_CONF_CHECK_I(has_dp_encoder);
9346 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9347 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9348 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9349 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9350 PIPE_CONF_CHECK_I(dp_m_n.tu);
9351
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9358
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9365
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009366 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009367
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009368 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9369 DRM_MODE_FLAG_INTERLACE);
9370
Daniel Vetterbb760062013-06-06 14:55:52 +02009371 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9373 DRM_MODE_FLAG_PHSYNC);
9374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9375 DRM_MODE_FLAG_NHSYNC);
9376 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9377 DRM_MODE_FLAG_PVSYNC);
9378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9379 DRM_MODE_FLAG_NVSYNC);
9380 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009381
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009382 PIPE_CONF_CHECK_I(pipe_src_w);
9383 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009384
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009385 PIPE_CONF_CHECK_I(gmch_pfit.control);
9386 /* pfit ratios are autocomputed by the hw on gen4+ */
9387 if (INTEL_INFO(dev)->gen < 4)
9388 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9389 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009390 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9391 if (current_config->pch_pfit.enabled) {
9392 PIPE_CONF_CHECK_I(pch_pfit.pos);
9393 PIPE_CONF_CHECK_I(pch_pfit.size);
9394 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009395
Jesse Barnese59150d2014-01-07 13:30:45 -08009396 /* BDW+ don't expose a synchronous way to read the state */
9397 if (IS_HASWELL(dev))
9398 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009399
Ville Syrjälä282740f2013-09-04 18:30:03 +03009400 PIPE_CONF_CHECK_I(double_wide);
9401
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009402 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009403 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009404 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009405 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9406 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009407
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009408 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9409 PIPE_CONF_CHECK_I(pipe_bpp);
9410
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009411 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9412 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009413
Daniel Vetter66e985c2013-06-05 13:34:20 +02009414#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009415#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009416#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009417#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009418#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009419
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009420 return true;
9421}
9422
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009423static void
9424check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009425{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009426 struct intel_connector *connector;
9427
9428 list_for_each_entry(connector, &dev->mode_config.connector_list,
9429 base.head) {
9430 /* This also checks the encoder/connector hw state with the
9431 * ->get_hw_state callbacks. */
9432 intel_connector_check_state(connector);
9433
9434 WARN(&connector->new_encoder->base != connector->base.encoder,
9435 "connector's staged encoder doesn't match current encoder\n");
9436 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009437}
9438
9439static void
9440check_encoder_state(struct drm_device *dev)
9441{
9442 struct intel_encoder *encoder;
9443 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009444
9445 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9446 base.head) {
9447 bool enabled = false;
9448 bool active = false;
9449 enum pipe pipe, tracked_pipe;
9450
9451 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9452 encoder->base.base.id,
9453 drm_get_encoder_name(&encoder->base));
9454
9455 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9456 "encoder's stage crtc doesn't match current crtc\n");
9457 WARN(encoder->connectors_active && !encoder->base.crtc,
9458 "encoder's active_connectors set, but no crtc\n");
9459
9460 list_for_each_entry(connector, &dev->mode_config.connector_list,
9461 base.head) {
9462 if (connector->base.encoder != &encoder->base)
9463 continue;
9464 enabled = true;
9465 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9466 active = true;
9467 }
9468 WARN(!!encoder->base.crtc != enabled,
9469 "encoder's enabled state mismatch "
9470 "(expected %i, found %i)\n",
9471 !!encoder->base.crtc, enabled);
9472 WARN(active && !encoder->base.crtc,
9473 "active encoder with no crtc\n");
9474
9475 WARN(encoder->connectors_active != active,
9476 "encoder's computed active state doesn't match tracked active state "
9477 "(expected %i, found %i)\n", active, encoder->connectors_active);
9478
9479 active = encoder->get_hw_state(encoder, &pipe);
9480 WARN(active != encoder->connectors_active,
9481 "encoder's hw state doesn't match sw tracking "
9482 "(expected %i, found %i)\n",
9483 encoder->connectors_active, active);
9484
9485 if (!encoder->base.crtc)
9486 continue;
9487
9488 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9489 WARN(active && pipe != tracked_pipe,
9490 "active encoder's pipe doesn't match"
9491 "(expected %i, found %i)\n",
9492 tracked_pipe, pipe);
9493
9494 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009495}
9496
9497static void
9498check_crtc_state(struct drm_device *dev)
9499{
9500 drm_i915_private_t *dev_priv = dev->dev_private;
9501 struct intel_crtc *crtc;
9502 struct intel_encoder *encoder;
9503 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009504
9505 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9506 base.head) {
9507 bool enabled = false;
9508 bool active = false;
9509
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009510 memset(&pipe_config, 0, sizeof(pipe_config));
9511
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009512 DRM_DEBUG_KMS("[CRTC:%d]\n",
9513 crtc->base.base.id);
9514
9515 WARN(crtc->active && !crtc->base.enabled,
9516 "active crtc, but not enabled in sw tracking\n");
9517
9518 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9519 base.head) {
9520 if (encoder->base.crtc != &crtc->base)
9521 continue;
9522 enabled = true;
9523 if (encoder->connectors_active)
9524 active = true;
9525 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009526
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009527 WARN(active != crtc->active,
9528 "crtc's computed active state doesn't match tracked active state "
9529 "(expected %i, found %i)\n", active, crtc->active);
9530 WARN(enabled != crtc->base.enabled,
9531 "crtc's computed enabled state doesn't match tracked enabled state "
9532 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9533
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009534 active = dev_priv->display.get_pipe_config(crtc,
9535 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009536
9537 /* hw state is inconsistent with the pipe A quirk */
9538 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9539 active = crtc->active;
9540
Daniel Vetter6c49f242013-06-06 12:45:25 +02009541 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9542 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009543 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009544 if (encoder->base.crtc != &crtc->base)
9545 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009546 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009547 encoder->get_config(encoder, &pipe_config);
9548 }
9549
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009550 WARN(crtc->active != active,
9551 "crtc active state doesn't match with hw state "
9552 "(expected %i, found %i)\n", crtc->active, active);
9553
Daniel Vetterc0b03412013-05-28 12:05:54 +02009554 if (active &&
9555 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9556 WARN(1, "pipe state doesn't match!\n");
9557 intel_dump_pipe_config(crtc, &pipe_config,
9558 "[hw state]");
9559 intel_dump_pipe_config(crtc, &crtc->config,
9560 "[sw state]");
9561 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009562 }
9563}
9564
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009565static void
9566check_shared_dpll_state(struct drm_device *dev)
9567{
9568 drm_i915_private_t *dev_priv = dev->dev_private;
9569 struct intel_crtc *crtc;
9570 struct intel_dpll_hw_state dpll_hw_state;
9571 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009572
9573 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9574 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9575 int enabled_crtcs = 0, active_crtcs = 0;
9576 bool active;
9577
9578 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9579
9580 DRM_DEBUG_KMS("%s\n", pll->name);
9581
9582 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9583
9584 WARN(pll->active > pll->refcount,
9585 "more active pll users than references: %i vs %i\n",
9586 pll->active, pll->refcount);
9587 WARN(pll->active && !pll->on,
9588 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009589 WARN(pll->on && !pll->active,
9590 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009591 WARN(pll->on != active,
9592 "pll on state mismatch (expected %i, found %i)\n",
9593 pll->on, active);
9594
9595 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9596 base.head) {
9597 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9598 enabled_crtcs++;
9599 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9600 active_crtcs++;
9601 }
9602 WARN(pll->active != active_crtcs,
9603 "pll active crtcs mismatch (expected %i, found %i)\n",
9604 pll->active, active_crtcs);
9605 WARN(pll->refcount != enabled_crtcs,
9606 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9607 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009608
9609 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9610 sizeof(dpll_hw_state)),
9611 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009612 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009613}
9614
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009615void
9616intel_modeset_check_state(struct drm_device *dev)
9617{
9618 check_connector_state(dev);
9619 check_encoder_state(dev);
9620 check_crtc_state(dev);
9621 check_shared_dpll_state(dev);
9622}
9623
Ville Syrjälä18442d02013-09-13 16:00:08 +03009624void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9625 int dotclock)
9626{
9627 /*
9628 * FDI already provided one idea for the dotclock.
9629 * Yell if the encoder disagrees.
9630 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009631 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009632 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009633 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009634}
9635
Daniel Vetterf30da182013-04-11 20:22:50 +02009636static int __intel_set_mode(struct drm_crtc *crtc,
9637 struct drm_display_mode *mode,
9638 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009639{
9640 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009641 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009642 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009643 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009644 struct intel_crtc *intel_crtc;
9645 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009646 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009647
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009648 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009649 if (!saved_mode)
9650 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009651
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009652 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009653 &prepare_pipes, &disable_pipes);
9654
Tim Gardner3ac18232012-12-07 07:54:26 -07009655 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009656
Daniel Vetter25c5b262012-07-08 22:08:04 +02009657 /* Hack: Because we don't (yet) support global modeset on multiple
9658 * crtcs, we don't keep track of the new mode for more than one crtc.
9659 * Hence simply check whether any bit is set in modeset_pipes in all the
9660 * pieces of code that are not yet converted to deal with mutliple crtcs
9661 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009662 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009663 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009664 if (IS_ERR(pipe_config)) {
9665 ret = PTR_ERR(pipe_config);
9666 pipe_config = NULL;
9667
Tim Gardner3ac18232012-12-07 07:54:26 -07009668 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009669 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009670 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9671 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009672 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009673 }
9674
Jesse Barnes30a970c2013-11-04 13:48:12 -08009675 /*
9676 * See if the config requires any additional preparation, e.g.
9677 * to adjust global state with pipes off. We need to do this
9678 * here so we can get the modeset_pipe updated config for the new
9679 * mode set on this crtc. For other crtcs we need to use the
9680 * adjusted_mode bits in the crtc directly.
9681 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009682 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009683 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009684
Ville Syrjäläc164f832013-11-05 22:34:12 +02009685 /* may have added more to prepare_pipes than we should */
9686 prepare_pipes &= ~disable_pipes;
9687 }
9688
Daniel Vetter460da9162013-03-27 00:44:51 +01009689 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9690 intel_crtc_disable(&intel_crtc->base);
9691
Daniel Vetterea9d7582012-07-10 10:42:52 +02009692 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9693 if (intel_crtc->base.enabled)
9694 dev_priv->display.crtc_disable(&intel_crtc->base);
9695 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009696
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009697 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9698 * to set it here already despite that we pass it down the callchain.
9699 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009700 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009701 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009702 /* mode_set/enable/disable functions rely on a correct pipe
9703 * config. */
9704 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009705 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009706
9707 /*
9708 * Calculate and store various constants which
9709 * are later needed by vblank and swap-completion
9710 * timestamping. They are derived from true hwmode.
9711 */
9712 drm_calc_timestamping_constants(crtc,
9713 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009714 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009715
Daniel Vetterea9d7582012-07-10 10:42:52 +02009716 /* Only after disabling all output pipelines that will be changed can we
9717 * update the the output configuration. */
9718 intel_modeset_update_state(dev, prepare_pipes);
9719
Daniel Vetter47fab732012-10-26 10:58:18 +02009720 if (dev_priv->display.modeset_global_resources)
9721 dev_priv->display.modeset_global_resources(dev);
9722
Daniel Vettera6778b32012-07-02 09:56:42 +02009723 /* Set up the DPLL and any encoders state that needs to adjust or depend
9724 * on the DPLL.
9725 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009726 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009727 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009728 x, y, fb);
9729 if (ret)
9730 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009731 }
9732
9733 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009734 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9735 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009736
Daniel Vettera6778b32012-07-02 09:56:42 +02009737 /* FIXME: add subpixel order */
9738done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009739 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009740 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009741
Tim Gardner3ac18232012-12-07 07:54:26 -07009742out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009743 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009744 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009745 return ret;
9746}
9747
Damien Lespiaue7457a92013-08-08 22:28:59 +01009748static int intel_set_mode(struct drm_crtc *crtc,
9749 struct drm_display_mode *mode,
9750 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009751{
9752 int ret;
9753
9754 ret = __intel_set_mode(crtc, mode, x, y, fb);
9755
9756 if (ret == 0)
9757 intel_modeset_check_state(crtc->dev);
9758
9759 return ret;
9760}
9761
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009762void intel_crtc_restore_mode(struct drm_crtc *crtc)
9763{
9764 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9765}
9766
Daniel Vetter25c5b262012-07-08 22:08:04 +02009767#undef for_each_intel_crtc_masked
9768
Daniel Vetterd9e55602012-07-04 22:16:09 +02009769static void intel_set_config_free(struct intel_set_config *config)
9770{
9771 if (!config)
9772 return;
9773
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009774 kfree(config->save_connector_encoders);
9775 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009776 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009777 kfree(config);
9778}
9779
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009780static int intel_set_config_save_state(struct drm_device *dev,
9781 struct intel_set_config *config)
9782{
Ville Syrjälä76688512014-01-10 11:28:06 +02009783 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009784 struct drm_encoder *encoder;
9785 struct drm_connector *connector;
9786 int count;
9787
Ville Syrjälä76688512014-01-10 11:28:06 +02009788 config->save_crtc_enabled =
9789 kcalloc(dev->mode_config.num_crtc,
9790 sizeof(bool), GFP_KERNEL);
9791 if (!config->save_crtc_enabled)
9792 return -ENOMEM;
9793
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009794 config->save_encoder_crtcs =
9795 kcalloc(dev->mode_config.num_encoder,
9796 sizeof(struct drm_crtc *), GFP_KERNEL);
9797 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009798 return -ENOMEM;
9799
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009800 config->save_connector_encoders =
9801 kcalloc(dev->mode_config.num_connector,
9802 sizeof(struct drm_encoder *), GFP_KERNEL);
9803 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009804 return -ENOMEM;
9805
9806 /* Copy data. Note that driver private data is not affected.
9807 * Should anything bad happen only the expected state is
9808 * restored, not the drivers personal bookkeeping.
9809 */
9810 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009811 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9812 config->save_crtc_enabled[count++] = crtc->enabled;
9813 }
9814
9815 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009816 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009817 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009818 }
9819
9820 count = 0;
9821 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009822 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009823 }
9824
9825 return 0;
9826}
9827
9828static void intel_set_config_restore_state(struct drm_device *dev,
9829 struct intel_set_config *config)
9830{
Ville Syrjälä76688512014-01-10 11:28:06 +02009831 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009832 struct intel_encoder *encoder;
9833 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009834 int count;
9835
9836 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009837 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9838 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009839
9840 if (crtc->new_enabled)
9841 crtc->new_config = &crtc->config;
9842 else
9843 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009844 }
9845
9846 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009847 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9848 encoder->new_crtc =
9849 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009850 }
9851
9852 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009853 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9854 connector->new_encoder =
9855 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009856 }
9857}
9858
Imre Deake3de42b2013-05-03 19:44:07 +02009859static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009860is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009861{
9862 int i;
9863
Chris Wilson2e57f472013-07-17 12:14:40 +01009864 if (set->num_connectors == 0)
9865 return false;
9866
9867 if (WARN_ON(set->connectors == NULL))
9868 return false;
9869
9870 for (i = 0; i < set->num_connectors; i++)
9871 if (set->connectors[i]->encoder &&
9872 set->connectors[i]->encoder->crtc == set->crtc &&
9873 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009874 return true;
9875
9876 return false;
9877}
9878
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009879static void
9880intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9881 struct intel_set_config *config)
9882{
9883
9884 /* We should be able to check here if the fb has the same properties
9885 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009886 if (is_crtc_connector_off(set)) {
9887 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009888 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009889 /* If we have no fb then treat it as a full mode set */
9890 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009891 struct intel_crtc *intel_crtc =
9892 to_intel_crtc(set->crtc);
9893
Jani Nikulad330a952014-01-21 11:24:25 +02009894 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009895 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9896 config->fb_changed = true;
9897 } else {
9898 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9899 config->mode_changed = true;
9900 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009901 } else if (set->fb == NULL) {
9902 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009903 } else if (set->fb->pixel_format !=
9904 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009905 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009906 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009907 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009908 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009909 }
9910
Daniel Vetter835c5872012-07-10 18:11:08 +02009911 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009912 config->fb_changed = true;
9913
9914 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9915 DRM_DEBUG_KMS("modes are different, full mode set\n");
9916 drm_mode_debug_printmodeline(&set->crtc->mode);
9917 drm_mode_debug_printmodeline(set->mode);
9918 config->mode_changed = true;
9919 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009920
9921 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9922 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009923}
9924
Daniel Vetter2e431052012-07-04 22:42:15 +02009925static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009926intel_modeset_stage_output_state(struct drm_device *dev,
9927 struct drm_mode_set *set,
9928 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009929{
Daniel Vetter9a935852012-07-05 22:34:27 +02009930 struct intel_connector *connector;
9931 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009932 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009933 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009934
Damien Lespiau9abdda72013-02-13 13:29:23 +00009935 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009936 * of connectors. For paranoia, double-check this. */
9937 WARN_ON(!set->fb && (set->num_connectors != 0));
9938 WARN_ON(set->fb && (set->num_connectors == 0));
9939
Daniel Vetter9a935852012-07-05 22:34:27 +02009940 list_for_each_entry(connector, &dev->mode_config.connector_list,
9941 base.head) {
9942 /* Otherwise traverse passed in connector list and get encoders
9943 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009944 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009945 if (set->connectors[ro] == &connector->base) {
9946 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009947 break;
9948 }
9949 }
9950
Daniel Vetter9a935852012-07-05 22:34:27 +02009951 /* If we disable the crtc, disable all its connectors. Also, if
9952 * the connector is on the changing crtc but not on the new
9953 * connector list, disable it. */
9954 if ((!set->fb || ro == set->num_connectors) &&
9955 connector->base.encoder &&
9956 connector->base.encoder->crtc == set->crtc) {
9957 connector->new_encoder = NULL;
9958
9959 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9960 connector->base.base.id,
9961 drm_get_connector_name(&connector->base));
9962 }
9963
9964
9965 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009966 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009967 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009968 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009969 }
9970 /* connector->new_encoder is now updated for all connectors. */
9971
9972 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009973 list_for_each_entry(connector, &dev->mode_config.connector_list,
9974 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009975 struct drm_crtc *new_crtc;
9976
Daniel Vetter9a935852012-07-05 22:34:27 +02009977 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009978 continue;
9979
Daniel Vetter9a935852012-07-05 22:34:27 +02009980 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009981
9982 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009983 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009984 new_crtc = set->crtc;
9985 }
9986
9987 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009988 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9989 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009990 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009991 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009992 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9993
9994 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9995 connector->base.base.id,
9996 drm_get_connector_name(&connector->base),
9997 new_crtc->base.id);
9998 }
9999
10000 /* Check for any encoders that needs to be disabled. */
10001 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10002 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010003 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010004 list_for_each_entry(connector,
10005 &dev->mode_config.connector_list,
10006 base.head) {
10007 if (connector->new_encoder == encoder) {
10008 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010009 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010010 }
10011 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010012
10013 if (num_connectors == 0)
10014 encoder->new_crtc = NULL;
10015 else if (num_connectors > 1)
10016 return -EINVAL;
10017
Daniel Vetter9a935852012-07-05 22:34:27 +020010018 /* Only now check for crtc changes so we don't miss encoders
10019 * that will be disabled. */
10020 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010021 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010022 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010023 }
10024 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010025 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010026
Ville Syrjälä76688512014-01-10 11:28:06 +020010027 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10028 base.head) {
10029 crtc->new_enabled = false;
10030
10031 list_for_each_entry(encoder,
10032 &dev->mode_config.encoder_list,
10033 base.head) {
10034 if (encoder->new_crtc == crtc) {
10035 crtc->new_enabled = true;
10036 break;
10037 }
10038 }
10039
10040 if (crtc->new_enabled != crtc->base.enabled) {
10041 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10042 crtc->new_enabled ? "en" : "dis");
10043 config->mode_changed = true;
10044 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010045
10046 if (crtc->new_enabled)
10047 crtc->new_config = &crtc->config;
10048 else
10049 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010050 }
10051
Daniel Vetter2e431052012-07-04 22:42:15 +020010052 return 0;
10053}
10054
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010055static void disable_crtc_nofb(struct intel_crtc *crtc)
10056{
10057 struct drm_device *dev = crtc->base.dev;
10058 struct intel_encoder *encoder;
10059 struct intel_connector *connector;
10060
10061 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10062 pipe_name(crtc->pipe));
10063
10064 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10065 if (connector->new_encoder &&
10066 connector->new_encoder->new_crtc == crtc)
10067 connector->new_encoder = NULL;
10068 }
10069
10070 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10071 if (encoder->new_crtc == crtc)
10072 encoder->new_crtc = NULL;
10073 }
10074
10075 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010076 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010077}
10078
Daniel Vetter2e431052012-07-04 22:42:15 +020010079static int intel_crtc_set_config(struct drm_mode_set *set)
10080{
10081 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010082 struct drm_mode_set save_set;
10083 struct intel_set_config *config;
10084 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010085
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010086 BUG_ON(!set);
10087 BUG_ON(!set->crtc);
10088 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010089
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010090 /* Enforce sane interface api - has been abused by the fb helper. */
10091 BUG_ON(!set->mode && set->fb);
10092 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010093
Daniel Vetter2e431052012-07-04 22:42:15 +020010094 if (set->fb) {
10095 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10096 set->crtc->base.id, set->fb->base.id,
10097 (int)set->num_connectors, set->x, set->y);
10098 } else {
10099 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010100 }
10101
10102 dev = set->crtc->dev;
10103
10104 ret = -ENOMEM;
10105 config = kzalloc(sizeof(*config), GFP_KERNEL);
10106 if (!config)
10107 goto out_config;
10108
10109 ret = intel_set_config_save_state(dev, config);
10110 if (ret)
10111 goto out_config;
10112
10113 save_set.crtc = set->crtc;
10114 save_set.mode = &set->crtc->mode;
10115 save_set.x = set->crtc->x;
10116 save_set.y = set->crtc->y;
10117 save_set.fb = set->crtc->fb;
10118
10119 /* Compute whether we need a full modeset, only an fb base update or no
10120 * change at all. In the future we might also check whether only the
10121 * mode changed, e.g. for LVDS where we only change the panel fitter in
10122 * such cases. */
10123 intel_set_config_compute_mode_changes(set, config);
10124
Daniel Vetter9a935852012-07-05 22:34:27 +020010125 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010126 if (ret)
10127 goto fail;
10128
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010129 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010130 ret = intel_set_mode(set->crtc, set->mode,
10131 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010132 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010133 intel_crtc_wait_for_pending_flips(set->crtc);
10134
Daniel Vetter4f660f42012-07-02 09:47:37 +020010135 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010136 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010137 /*
10138 * In the fastboot case this may be our only check of the
10139 * state after boot. It would be better to only do it on
10140 * the first update, but we don't have a nice way of doing that
10141 * (and really, set_config isn't used much for high freq page
10142 * flipping, so increasing its cost here shouldn't be a big
10143 * deal).
10144 */
Jani Nikulad330a952014-01-21 11:24:25 +020010145 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010146 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010147 }
10148
Chris Wilson2d05eae2013-05-03 17:36:25 +010010149 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010150 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10151 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010152fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010153 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010154
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010155 /*
10156 * HACK: if the pipe was on, but we didn't have a framebuffer,
10157 * force the pipe off to avoid oopsing in the modeset code
10158 * due to fb==NULL. This should only happen during boot since
10159 * we don't yet reconstruct the FB from the hardware state.
10160 */
10161 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10162 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10163
Chris Wilson2d05eae2013-05-03 17:36:25 +010010164 /* Try to restore the config */
10165 if (config->mode_changed &&
10166 intel_set_mode(save_set.crtc, save_set.mode,
10167 save_set.x, save_set.y, save_set.fb))
10168 DRM_ERROR("failed to restore config after modeset failure\n");
10169 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010170
Daniel Vetterd9e55602012-07-04 22:16:09 +020010171out_config:
10172 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010173 return ret;
10174}
10175
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010176static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010177 .cursor_set = intel_crtc_cursor_set,
10178 .cursor_move = intel_crtc_cursor_move,
10179 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010180 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010181 .destroy = intel_crtc_destroy,
10182 .page_flip = intel_crtc_page_flip,
10183};
10184
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010185static void intel_cpu_pll_init(struct drm_device *dev)
10186{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010187 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010188 intel_ddi_pll_init(dev);
10189}
10190
Daniel Vetter53589012013-06-05 13:34:16 +020010191static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10192 struct intel_shared_dpll *pll,
10193 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010194{
Daniel Vetter53589012013-06-05 13:34:16 +020010195 uint32_t val;
10196
10197 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010198 hw_state->dpll = val;
10199 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10200 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010201
10202 return val & DPLL_VCO_ENABLE;
10203}
10204
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010205static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10206 struct intel_shared_dpll *pll)
10207{
10208 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10209 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10210}
10211
Daniel Vettere7b903d2013-06-05 13:34:14 +020010212static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10213 struct intel_shared_dpll *pll)
10214{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010215 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010216 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010217
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010218 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10219
10220 /* Wait for the clocks to stabilize. */
10221 POSTING_READ(PCH_DPLL(pll->id));
10222 udelay(150);
10223
10224 /* The pixel multiplier can only be updated once the
10225 * DPLL is enabled and the clocks are stable.
10226 *
10227 * So write it again.
10228 */
10229 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10230 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010231 udelay(200);
10232}
10233
10234static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10235 struct intel_shared_dpll *pll)
10236{
10237 struct drm_device *dev = dev_priv->dev;
10238 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010239
10240 /* Make sure no transcoder isn't still depending on us. */
10241 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10242 if (intel_crtc_to_shared_dpll(crtc) == pll)
10243 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10244 }
10245
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010246 I915_WRITE(PCH_DPLL(pll->id), 0);
10247 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010248 udelay(200);
10249}
10250
Daniel Vetter46edb022013-06-05 13:34:12 +020010251static char *ibx_pch_dpll_names[] = {
10252 "PCH DPLL A",
10253 "PCH DPLL B",
10254};
10255
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010256static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010257{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010258 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010259 int i;
10260
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010261 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010262
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010264 dev_priv->shared_dplls[i].id = i;
10265 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010266 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010267 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10268 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010269 dev_priv->shared_dplls[i].get_hw_state =
10270 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010271 }
10272}
10273
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010274static void intel_shared_dpll_init(struct drm_device *dev)
10275{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010277
10278 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10279 ibx_pch_dpll_init(dev);
10280 else
10281 dev_priv->num_shared_dpll = 0;
10282
10283 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010284}
10285
Hannes Ederb358d0a2008-12-18 21:18:47 +010010286static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010287{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010288 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289 struct intel_crtc *intel_crtc;
10290 int i;
10291
Daniel Vetter955382f2013-09-19 14:05:45 +020010292 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 if (intel_crtc == NULL)
10294 return;
10295
10296 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10297
10298 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010299 for (i = 0; i < 256; i++) {
10300 intel_crtc->lut_r[i] = i;
10301 intel_crtc->lut_g[i] = i;
10302 intel_crtc->lut_b[i] = i;
10303 }
10304
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010305 /*
10306 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10307 * is hooked to plane B. Hence we want plane A feeding pipe B.
10308 */
Jesse Barnes80824002009-09-10 15:28:06 -070010309 intel_crtc->pipe = pipe;
10310 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010311 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010312 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010313 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010314 }
10315
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010316 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10317 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10318 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10319 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10320
Jesse Barnes79e53942008-11-07 14:24:08 -080010321 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010322}
10323
Jesse Barnes752aa882013-10-31 18:55:49 +020010324enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10325{
10326 struct drm_encoder *encoder = connector->base.encoder;
10327
10328 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10329
10330 if (!encoder)
10331 return INVALID_PIPE;
10332
10333 return to_intel_crtc(encoder->crtc)->pipe;
10334}
10335
Carl Worth08d7b3d2009-04-29 14:43:54 -070010336int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010337 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010338{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010339 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010340 struct drm_mode_object *drmmode_obj;
10341 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010342
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010343 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10344 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010345
Daniel Vetterc05422d2009-08-11 16:05:30 +020010346 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10347 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010348
Daniel Vetterc05422d2009-08-11 16:05:30 +020010349 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010350 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010351 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010352 }
10353
Daniel Vetterc05422d2009-08-11 16:05:30 +020010354 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10355 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010356
Daniel Vetterc05422d2009-08-11 16:05:30 +020010357 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010358}
10359
Daniel Vetter66a92782012-07-12 20:08:18 +020010360static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010361{
Daniel Vetter66a92782012-07-12 20:08:18 +020010362 struct drm_device *dev = encoder->base.dev;
10363 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010364 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 int entry = 0;
10366
Daniel Vetter66a92782012-07-12 20:08:18 +020010367 list_for_each_entry(source_encoder,
10368 &dev->mode_config.encoder_list, base.head) {
10369
10370 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010372
10373 /* Intel hw has only one MUX where enocoders could be cloned. */
10374 if (encoder->cloneable && source_encoder->cloneable)
10375 index_mask |= (1 << entry);
10376
Jesse Barnes79e53942008-11-07 14:24:08 -080010377 entry++;
10378 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010379
Jesse Barnes79e53942008-11-07 14:24:08 -080010380 return index_mask;
10381}
10382
Chris Wilson4d302442010-12-14 19:21:29 +000010383static bool has_edp_a(struct drm_device *dev)
10384{
10385 struct drm_i915_private *dev_priv = dev->dev_private;
10386
10387 if (!IS_MOBILE(dev))
10388 return false;
10389
10390 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10391 return false;
10392
Damien Lespiaue3589902014-02-07 19:12:50 +000010393 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010394 return false;
10395
10396 return true;
10397}
10398
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010399const char *intel_output_name(int output)
10400{
10401 static const char *names[] = {
10402 [INTEL_OUTPUT_UNUSED] = "Unused",
10403 [INTEL_OUTPUT_ANALOG] = "Analog",
10404 [INTEL_OUTPUT_DVO] = "DVO",
10405 [INTEL_OUTPUT_SDVO] = "SDVO",
10406 [INTEL_OUTPUT_LVDS] = "LVDS",
10407 [INTEL_OUTPUT_TVOUT] = "TV",
10408 [INTEL_OUTPUT_HDMI] = "HDMI",
10409 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10410 [INTEL_OUTPUT_EDP] = "eDP",
10411 [INTEL_OUTPUT_DSI] = "DSI",
10412 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10413 };
10414
10415 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10416 return "Invalid";
10417
10418 return names[output];
10419}
10420
Jesse Barnes79e53942008-11-07 14:24:08 -080010421static void intel_setup_outputs(struct drm_device *dev)
10422{
Eric Anholt725e30a2009-01-22 13:01:02 -080010423 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010424 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010425 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010426
Daniel Vetterc9093352013-06-06 22:22:47 +020010427 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010428
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010429 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010430 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010431
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010432 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010433 int found;
10434
10435 /* Haswell uses DDI functions to detect digital outputs */
10436 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10437 /* DDI A only supports eDP */
10438 if (found)
10439 intel_ddi_init(dev, PORT_A);
10440
10441 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10442 * register */
10443 found = I915_READ(SFUSE_STRAP);
10444
10445 if (found & SFUSE_STRAP_DDIB_DETECTED)
10446 intel_ddi_init(dev, PORT_B);
10447 if (found & SFUSE_STRAP_DDIC_DETECTED)
10448 intel_ddi_init(dev, PORT_C);
10449 if (found & SFUSE_STRAP_DDID_DETECTED)
10450 intel_ddi_init(dev, PORT_D);
10451 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010452 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010453 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010454
10455 if (has_edp_a(dev))
10456 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010457
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010458 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010459 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010460 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010461 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010462 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010463 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010464 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010465 }
10466
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010467 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010468 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010469
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010470 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010471 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010472
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010473 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010474 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010475
Daniel Vetter270b3042012-10-27 15:52:05 +020010476 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010477 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010478 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010479 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10480 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10481 PORT_B);
10482 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10483 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10484 }
10485
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010486 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10487 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10488 PORT_C);
10489 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010490 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010491 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010492
Jani Nikula3cfca972013-08-27 15:12:26 +030010493 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010494 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010495 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010496
Paulo Zanonie2debe92013-02-18 19:00:27 -030010497 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010498 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010499 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010500 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10501 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010502 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010503 }
Ma Ling27185ae2009-08-24 13:50:23 +080010504
Imre Deake7281ea2013-05-08 13:14:08 +030010505 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010506 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010507 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010508
10509 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010510
Paulo Zanonie2debe92013-02-18 19:00:27 -030010511 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010512 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010513 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010514 }
Ma Ling27185ae2009-08-24 13:50:23 +080010515
Paulo Zanonie2debe92013-02-18 19:00:27 -030010516 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010517
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010518 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10519 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010520 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010521 }
Imre Deake7281ea2013-05-08 13:14:08 +030010522 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010523 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010524 }
Ma Ling27185ae2009-08-24 13:50:23 +080010525
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010526 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010527 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010528 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010529 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 intel_dvo_init(dev);
10531
Zhenyu Wang103a1962009-11-27 11:44:36 +080010532 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 intel_tv_init(dev);
10534
Chris Wilson4ef69c72010-09-09 15:14:28 +010010535 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10536 encoder->base.possible_crtcs = encoder->crtc_mask;
10537 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010538 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010540
Paulo Zanonidde86e22012-12-01 12:04:25 -020010541 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010542
10543 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010544}
10545
10546static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10547{
10548 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010549
Daniel Vetteref2d6332014-02-10 18:00:38 +010010550 drm_framebuffer_cleanup(fb);
10551 WARN_ON(!intel_fb->obj->framebuffer_references--);
10552 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010553 kfree(intel_fb);
10554}
10555
10556static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010557 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010558 unsigned int *handle)
10559{
10560 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010561 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562
Chris Wilson05394f32010-11-08 19:18:58 +000010563 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010564}
10565
10566static const struct drm_framebuffer_funcs intel_fb_funcs = {
10567 .destroy = intel_user_framebuffer_destroy,
10568 .create_handle = intel_user_framebuffer_create_handle,
10569};
10570
Dave Airlie38651672010-03-30 05:34:13 +000010571int intel_framebuffer_init(struct drm_device *dev,
10572 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010573 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010574 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010575{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010576 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010577 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578 int ret;
10579
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010580 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10581
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010582 if (obj->tiling_mode == I915_TILING_Y) {
10583 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010584 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010585 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010586
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010587 if (mode_cmd->pitches[0] & 63) {
10588 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10589 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010590 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010591 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010592
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010593 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10594 pitch_limit = 32*1024;
10595 } else if (INTEL_INFO(dev)->gen >= 4) {
10596 if (obj->tiling_mode)
10597 pitch_limit = 16*1024;
10598 else
10599 pitch_limit = 32*1024;
10600 } else if (INTEL_INFO(dev)->gen >= 3) {
10601 if (obj->tiling_mode)
10602 pitch_limit = 8*1024;
10603 else
10604 pitch_limit = 16*1024;
10605 } else
10606 /* XXX DSPC is limited to 4k tiled */
10607 pitch_limit = 8*1024;
10608
10609 if (mode_cmd->pitches[0] > pitch_limit) {
10610 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10611 obj->tiling_mode ? "tiled" : "linear",
10612 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010613 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010614 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010615
10616 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010617 mode_cmd->pitches[0] != obj->stride) {
10618 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10619 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010620 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010621 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010622
Ville Syrjälä57779d02012-10-31 17:50:14 +020010623 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010624 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010625 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010626 case DRM_FORMAT_RGB565:
10627 case DRM_FORMAT_XRGB8888:
10628 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010629 break;
10630 case DRM_FORMAT_XRGB1555:
10631 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010632 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010633 DRM_DEBUG("unsupported pixel format: %s\n",
10634 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010635 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010636 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010637 break;
10638 case DRM_FORMAT_XBGR8888:
10639 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010640 case DRM_FORMAT_XRGB2101010:
10641 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010642 case DRM_FORMAT_XBGR2101010:
10643 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010644 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010645 DRM_DEBUG("unsupported pixel format: %s\n",
10646 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010647 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010648 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010649 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010650 case DRM_FORMAT_YUYV:
10651 case DRM_FORMAT_UYVY:
10652 case DRM_FORMAT_YVYU:
10653 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010654 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010655 DRM_DEBUG("unsupported pixel format: %s\n",
10656 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010657 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010658 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010659 break;
10660 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010661 DRM_DEBUG("unsupported pixel format: %s\n",
10662 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010663 return -EINVAL;
10664 }
10665
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010666 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10667 if (mode_cmd->offsets[0] != 0)
10668 return -EINVAL;
10669
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010670 aligned_height = intel_align_height(dev, mode_cmd->height,
10671 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010672 /* FIXME drm helper for size checks (especially planar formats)? */
10673 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10674 return -EINVAL;
10675
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010676 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10677 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010678 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010679
Jesse Barnes79e53942008-11-07 14:24:08 -080010680 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10681 if (ret) {
10682 DRM_ERROR("framebuffer init failed %d\n", ret);
10683 return ret;
10684 }
10685
Jesse Barnes79e53942008-11-07 14:24:08 -080010686 return 0;
10687}
10688
Jesse Barnes79e53942008-11-07 14:24:08 -080010689static struct drm_framebuffer *
10690intel_user_framebuffer_create(struct drm_device *dev,
10691 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010692 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010693{
Chris Wilson05394f32010-11-08 19:18:58 +000010694 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010695
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010696 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10697 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010698 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010699 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010700
Chris Wilsond2dff872011-04-19 08:36:26 +010010701 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010702}
10703
Daniel Vetter4520f532013-10-09 09:18:51 +020010704#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010705static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010706{
10707}
10708#endif
10709
Jesse Barnes79e53942008-11-07 14:24:08 -080010710static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010711 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010712 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010713};
10714
Jesse Barnese70236a2009-09-21 10:42:27 -070010715/* Set up chip specific display functions */
10716static void intel_init_display(struct drm_device *dev)
10717{
10718 struct drm_i915_private *dev_priv = dev->dev_private;
10719
Daniel Vetteree9300b2013-06-03 22:40:22 +020010720 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10721 dev_priv->display.find_dpll = g4x_find_best_dpll;
10722 else if (IS_VALLEYVIEW(dev))
10723 dev_priv->display.find_dpll = vlv_find_best_dpll;
10724 else if (IS_PINEVIEW(dev))
10725 dev_priv->display.find_dpll = pnv_find_best_dpll;
10726 else
10727 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10728
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010729 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010730 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010731 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010732 dev_priv->display.crtc_enable = haswell_crtc_enable;
10733 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010734 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010735 dev_priv->display.update_plane = ironlake_update_plane;
10736 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010737 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010738 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010739 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10740 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010741 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010742 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010743 } else if (IS_VALLEYVIEW(dev)) {
10744 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10745 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10746 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10747 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10748 dev_priv->display.off = i9xx_crtc_off;
10749 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010750 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010751 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010752 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010753 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10754 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010755 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010756 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010757 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010758
Jesse Barnese70236a2009-09-21 10:42:27 -070010759 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010760 if (IS_VALLEYVIEW(dev))
10761 dev_priv->display.get_display_clock_speed =
10762 valleyview_get_display_clock_speed;
10763 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010764 dev_priv->display.get_display_clock_speed =
10765 i945_get_display_clock_speed;
10766 else if (IS_I915G(dev))
10767 dev_priv->display.get_display_clock_speed =
10768 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010769 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010770 dev_priv->display.get_display_clock_speed =
10771 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010772 else if (IS_PINEVIEW(dev))
10773 dev_priv->display.get_display_clock_speed =
10774 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010775 else if (IS_I915GM(dev))
10776 dev_priv->display.get_display_clock_speed =
10777 i915gm_get_display_clock_speed;
10778 else if (IS_I865G(dev))
10779 dev_priv->display.get_display_clock_speed =
10780 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010781 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010782 dev_priv->display.get_display_clock_speed =
10783 i855_get_display_clock_speed;
10784 else /* 852, 830 */
10785 dev_priv->display.get_display_clock_speed =
10786 i830_get_display_clock_speed;
10787
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010788 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010789 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010790 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010791 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010792 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010793 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010794 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010795 } else if (IS_IVYBRIDGE(dev)) {
10796 /* FIXME: detect B0+ stepping and use auto training */
10797 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010798 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010799 dev_priv->display.modeset_global_resources =
10800 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010801 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010802 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010803 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010804 dev_priv->display.modeset_global_resources =
10805 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010806 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010807 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010808 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010809 } else if (IS_VALLEYVIEW(dev)) {
10810 dev_priv->display.modeset_global_resources =
10811 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010812 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010813 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010814
10815 /* Default just returns -ENODEV to indicate unsupported */
10816 dev_priv->display.queue_flip = intel_default_queue_flip;
10817
10818 switch (INTEL_INFO(dev)->gen) {
10819 case 2:
10820 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10821 break;
10822
10823 case 3:
10824 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10825 break;
10826
10827 case 4:
10828 case 5:
10829 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10830 break;
10831
10832 case 6:
10833 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10834 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010835 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010836 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010837 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10838 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010839 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010840
10841 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010842}
10843
Jesse Barnesb690e962010-07-19 13:53:12 -070010844/*
10845 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10846 * resume, or other times. This quirk makes sure that's the case for
10847 * affected systems.
10848 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010849static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010850{
10851 struct drm_i915_private *dev_priv = dev->dev_private;
10852
10853 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010854 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010855}
10856
Keith Packard435793d2011-07-12 14:56:22 -070010857/*
10858 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10859 */
10860static void quirk_ssc_force_disable(struct drm_device *dev)
10861{
10862 struct drm_i915_private *dev_priv = dev->dev_private;
10863 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010864 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010865}
10866
Carsten Emde4dca20e2012-03-15 15:56:26 +010010867/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010868 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10869 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010870 */
10871static void quirk_invert_brightness(struct drm_device *dev)
10872{
10873 struct drm_i915_private *dev_priv = dev->dev_private;
10874 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010875 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010876}
10877
10878struct intel_quirk {
10879 int device;
10880 int subsystem_vendor;
10881 int subsystem_device;
10882 void (*hook)(struct drm_device *dev);
10883};
10884
Egbert Eich5f85f172012-10-14 15:46:38 +020010885/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10886struct intel_dmi_quirk {
10887 void (*hook)(struct drm_device *dev);
10888 const struct dmi_system_id (*dmi_id_list)[];
10889};
10890
10891static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10892{
10893 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10894 return 1;
10895}
10896
10897static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10898 {
10899 .dmi_id_list = &(const struct dmi_system_id[]) {
10900 {
10901 .callback = intel_dmi_reverse_brightness,
10902 .ident = "NCR Corporation",
10903 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10904 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10905 },
10906 },
10907 { } /* terminating entry */
10908 },
10909 .hook = quirk_invert_brightness,
10910 },
10911};
10912
Ben Widawskyc43b5632012-04-16 14:07:40 -070010913static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010914 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010915 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010916
Jesse Barnesb690e962010-07-19 13:53:12 -070010917 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10918 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10919
Jesse Barnesb690e962010-07-19 13:53:12 -070010920 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10921 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10922
Chris Wilsona4945f92013-10-08 11:16:59 +010010923 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010924 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010925
10926 /* Lenovo U160 cannot use SSC on LVDS */
10927 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010928
10929 /* Sony Vaio Y cannot use SSC on LVDS */
10930 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010931
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010932 /* Acer Aspire 5734Z must invert backlight brightness */
10933 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10934
10935 /* Acer/eMachines G725 */
10936 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10937
10938 /* Acer/eMachines e725 */
10939 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10940
10941 /* Acer/Packard Bell NCL20 */
10942 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10943
10944 /* Acer Aspire 4736Z */
10945 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010946
10947 /* Acer Aspire 5336 */
10948 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010949};
10950
10951static void intel_init_quirks(struct drm_device *dev)
10952{
10953 struct pci_dev *d = dev->pdev;
10954 int i;
10955
10956 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10957 struct intel_quirk *q = &intel_quirks[i];
10958
10959 if (d->device == q->device &&
10960 (d->subsystem_vendor == q->subsystem_vendor ||
10961 q->subsystem_vendor == PCI_ANY_ID) &&
10962 (d->subsystem_device == q->subsystem_device ||
10963 q->subsystem_device == PCI_ANY_ID))
10964 q->hook(dev);
10965 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010966 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10967 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10968 intel_dmi_quirks[i].hook(dev);
10969 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010970}
10971
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010972/* Disable the VGA plane that we never use */
10973static void i915_disable_vga(struct drm_device *dev)
10974{
10975 struct drm_i915_private *dev_priv = dev->dev_private;
10976 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010977 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010978
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010979 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010980 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010981 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010982 sr1 = inb(VGA_SR_DATA);
10983 outb(sr1 | 1<<5, VGA_SR_DATA);
10984 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10985 udelay(300);
10986
10987 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10988 POSTING_READ(vga_reg);
10989}
10990
Daniel Vetterf8175862012-04-10 15:50:11 +020010991void intel_modeset_init_hw(struct drm_device *dev)
10992{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010993 intel_prepare_ddi(dev);
10994
Daniel Vetterf8175862012-04-10 15:50:11 +020010995 intel_init_clock_gating(dev);
10996
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010997 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010998
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010999 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011000 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011001 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011002}
11003
Imre Deak7d708ee2013-04-17 14:04:50 +030011004void intel_modeset_suspend_hw(struct drm_device *dev)
11005{
11006 intel_suspend_hw(dev);
11007}
11008
Jesse Barnes79e53942008-11-07 14:24:08 -080011009void intel_modeset_init(struct drm_device *dev)
11010{
Jesse Barnes652c3932009-08-17 13:31:43 -070011011 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011012 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011013
11014 drm_mode_config_init(dev);
11015
11016 dev->mode_config.min_width = 0;
11017 dev->mode_config.min_height = 0;
11018
Dave Airlie019d96c2011-09-29 16:20:42 +010011019 dev->mode_config.preferred_depth = 24;
11020 dev->mode_config.prefer_shadow = 1;
11021
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011022 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011023
Jesse Barnesb690e962010-07-19 13:53:12 -070011024 intel_init_quirks(dev);
11025
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011026 intel_init_pm(dev);
11027
Ben Widawskye3c74752013-04-05 13:12:39 -070011028 if (INTEL_INFO(dev)->num_pipes == 0)
11029 return;
11030
Jesse Barnese70236a2009-09-21 10:42:27 -070011031 intel_init_display(dev);
11032
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011033 if (IS_GEN2(dev)) {
11034 dev->mode_config.max_width = 2048;
11035 dev->mode_config.max_height = 2048;
11036 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011037 dev->mode_config.max_width = 4096;
11038 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011039 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011040 dev->mode_config.max_width = 8192;
11041 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011042 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011043 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011044
Zhao Yakui28c97732009-10-09 11:39:41 +080011045 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011046 INTEL_INFO(dev)->num_pipes,
11047 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011048
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011049 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011050 intel_crtc_init(dev, i);
Damien Lespiau22d3fd462014-02-07 19:12:49 +000011051 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011052 ret = intel_plane_init(dev, i, j);
11053 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011054 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11055 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011056 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011057 }
11058
Jesse Barnesf42bb702013-12-16 16:34:23 -080011059 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011060 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011061
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011062 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011063 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011064
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011065 /* Just disable it once at startup */
11066 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011067 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011068
11069 /* Just in case the BIOS is doing something questionable. */
11070 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011071
11072 intel_modeset_setup_hw_state(dev, false);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011073}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011074
Daniel Vetter24929352012-07-02 20:28:59 +020011075static void
11076intel_connector_break_all_links(struct intel_connector *connector)
11077{
11078 connector->base.dpms = DRM_MODE_DPMS_OFF;
11079 connector->base.encoder = NULL;
11080 connector->encoder->connectors_active = false;
11081 connector->encoder->base.crtc = NULL;
11082}
11083
Daniel Vetter7fad7982012-07-04 17:51:47 +020011084static void intel_enable_pipe_a(struct drm_device *dev)
11085{
11086 struct intel_connector *connector;
11087 struct drm_connector *crt = NULL;
11088 struct intel_load_detect_pipe load_detect_temp;
11089
11090 /* We can't just switch on the pipe A, we need to set things up with a
11091 * proper mode and output configuration. As a gross hack, enable pipe A
11092 * by enabling the load detect pipe once. */
11093 list_for_each_entry(connector,
11094 &dev->mode_config.connector_list,
11095 base.head) {
11096 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11097 crt = &connector->base;
11098 break;
11099 }
11100 }
11101
11102 if (!crt)
11103 return;
11104
11105 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11106 intel_release_load_detect_pipe(crt, &load_detect_temp);
11107
11108
11109}
11110
Daniel Vetterfa555832012-10-10 23:14:00 +020011111static bool
11112intel_check_plane_mapping(struct intel_crtc *crtc)
11113{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011114 struct drm_device *dev = crtc->base.dev;
11115 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011116 u32 reg, val;
11117
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011118 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011119 return true;
11120
11121 reg = DSPCNTR(!crtc->plane);
11122 val = I915_READ(reg);
11123
11124 if ((val & DISPLAY_PLANE_ENABLE) &&
11125 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11126 return false;
11127
11128 return true;
11129}
11130
Daniel Vetter24929352012-07-02 20:28:59 +020011131static void intel_sanitize_crtc(struct intel_crtc *crtc)
11132{
11133 struct drm_device *dev = crtc->base.dev;
11134 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011135 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011136
Daniel Vetter24929352012-07-02 20:28:59 +020011137 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011138 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011139 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11140
11141 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011142 * disable the crtc (and hence change the state) if it is wrong. Note
11143 * that gen4+ has a fixed plane -> pipe mapping. */
11144 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011145 struct intel_connector *connector;
11146 bool plane;
11147
Daniel Vetter24929352012-07-02 20:28:59 +020011148 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11149 crtc->base.base.id);
11150
11151 /* Pipe has the wrong plane attached and the plane is active.
11152 * Temporarily change the plane mapping and disable everything
11153 * ... */
11154 plane = crtc->plane;
11155 crtc->plane = !plane;
11156 dev_priv->display.crtc_disable(&crtc->base);
11157 crtc->plane = plane;
11158
11159 /* ... and break all links. */
11160 list_for_each_entry(connector, &dev->mode_config.connector_list,
11161 base.head) {
11162 if (connector->encoder->base.crtc != &crtc->base)
11163 continue;
11164
11165 intel_connector_break_all_links(connector);
11166 }
11167
11168 WARN_ON(crtc->active);
11169 crtc->base.enabled = false;
11170 }
Daniel Vetter24929352012-07-02 20:28:59 +020011171
Daniel Vetter7fad7982012-07-04 17:51:47 +020011172 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11173 crtc->pipe == PIPE_A && !crtc->active) {
11174 /* BIOS forgot to enable pipe A, this mostly happens after
11175 * resume. Force-enable the pipe to fix this, the update_dpms
11176 * call below we restore the pipe to the right state, but leave
11177 * the required bits on. */
11178 intel_enable_pipe_a(dev);
11179 }
11180
Daniel Vetter24929352012-07-02 20:28:59 +020011181 /* Adjust the state of the output pipe according to whether we
11182 * have active connectors/encoders. */
11183 intel_crtc_update_dpms(&crtc->base);
11184
11185 if (crtc->active != crtc->base.enabled) {
11186 struct intel_encoder *encoder;
11187
11188 /* This can happen either due to bugs in the get_hw_state
11189 * functions or because the pipe is force-enabled due to the
11190 * pipe A quirk. */
11191 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11192 crtc->base.base.id,
11193 crtc->base.enabled ? "enabled" : "disabled",
11194 crtc->active ? "enabled" : "disabled");
11195
11196 crtc->base.enabled = crtc->active;
11197
11198 /* Because we only establish the connector -> encoder ->
11199 * crtc links if something is active, this means the
11200 * crtc is now deactivated. Break the links. connector
11201 * -> encoder links are only establish when things are
11202 * actually up, hence no need to break them. */
11203 WARN_ON(crtc->active);
11204
11205 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11206 WARN_ON(encoder->connectors_active);
11207 encoder->base.crtc = NULL;
11208 }
11209 }
11210}
11211
11212static void intel_sanitize_encoder(struct intel_encoder *encoder)
11213{
11214 struct intel_connector *connector;
11215 struct drm_device *dev = encoder->base.dev;
11216
11217 /* We need to check both for a crtc link (meaning that the
11218 * encoder is active and trying to read from a pipe) and the
11219 * pipe itself being active. */
11220 bool has_active_crtc = encoder->base.crtc &&
11221 to_intel_crtc(encoder->base.crtc)->active;
11222
11223 if (encoder->connectors_active && !has_active_crtc) {
11224 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11225 encoder->base.base.id,
11226 drm_get_encoder_name(&encoder->base));
11227
11228 /* Connector is active, but has no active pipe. This is
11229 * fallout from our resume register restoring. Disable
11230 * the encoder manually again. */
11231 if (encoder->base.crtc) {
11232 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11233 encoder->base.base.id,
11234 drm_get_encoder_name(&encoder->base));
11235 encoder->disable(encoder);
11236 }
11237
11238 /* Inconsistent output/port/pipe state happens presumably due to
11239 * a bug in one of the get_hw_state functions. Or someplace else
11240 * in our code, like the register restore mess on resume. Clamp
11241 * things to off as a safer default. */
11242 list_for_each_entry(connector,
11243 &dev->mode_config.connector_list,
11244 base.head) {
11245 if (connector->encoder != encoder)
11246 continue;
11247
11248 intel_connector_break_all_links(connector);
11249 }
11250 }
11251 /* Enabled encoders without active connectors will be fixed in
11252 * the crtc fixup. */
11253}
11254
Daniel Vetter44cec742013-01-25 17:53:21 +010011255void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011256{
11257 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011258 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011259
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011260 /* This function can be called both from intel_modeset_setup_hw_state or
11261 * at a very early point in our resume sequence, where the power well
11262 * structures are not yet restored. Since this function is at a very
11263 * paranoid "someone might have enabled VGA while we were not looking"
11264 * level, just check if the power well is enabled instead of trying to
11265 * follow the "don't touch the power well if we don't need it" policy
11266 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011267 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011268 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011269 return;
11270
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011271 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011272 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011273 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011274 }
11275}
11276
Daniel Vetter30e984d2013-06-05 13:34:17 +020011277static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011278{
11279 struct drm_i915_private *dev_priv = dev->dev_private;
11280 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011281 struct intel_crtc *crtc;
11282 struct intel_encoder *encoder;
11283 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011284 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011285
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011286 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11287 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011288 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011289
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011290 crtc->active = dev_priv->display.get_pipe_config(crtc,
11291 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011292
11293 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011294 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011295
11296 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11297 crtc->base.base.id,
11298 crtc->active ? "enabled" : "disabled");
11299 }
11300
Daniel Vetter53589012013-06-05 13:34:16 +020011301 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011302 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011303 intel_ddi_setup_hw_pll_state(dev);
11304
Daniel Vetter53589012013-06-05 13:34:16 +020011305 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11306 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11307
11308 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11309 pll->active = 0;
11310 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11311 base.head) {
11312 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11313 pll->active++;
11314 }
11315 pll->refcount = pll->active;
11316
Daniel Vetter35c95372013-07-17 06:55:04 +020011317 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11318 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011319 }
11320
Daniel Vetter24929352012-07-02 20:28:59 +020011321 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11322 base.head) {
11323 pipe = 0;
11324
11325 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011326 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11327 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011328 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011329 } else {
11330 encoder->base.crtc = NULL;
11331 }
11332
11333 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011334 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011335 encoder->base.base.id,
11336 drm_get_encoder_name(&encoder->base),
11337 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011338 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011339 }
11340
11341 list_for_each_entry(connector, &dev->mode_config.connector_list,
11342 base.head) {
11343 if (connector->get_hw_state(connector)) {
11344 connector->base.dpms = DRM_MODE_DPMS_ON;
11345 connector->encoder->connectors_active = true;
11346 connector->base.encoder = &connector->encoder->base;
11347 } else {
11348 connector->base.dpms = DRM_MODE_DPMS_OFF;
11349 connector->base.encoder = NULL;
11350 }
11351 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11352 connector->base.base.id,
11353 drm_get_connector_name(&connector->base),
11354 connector->base.encoder ? "enabled" : "disabled");
11355 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011356}
11357
11358/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11359 * and i915 state tracking structures. */
11360void intel_modeset_setup_hw_state(struct drm_device *dev,
11361 bool force_restore)
11362{
11363 struct drm_i915_private *dev_priv = dev->dev_private;
11364 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011365 struct intel_crtc *crtc;
11366 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011367 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011368
11369 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011370
Jesse Barnesbabea612013-06-26 18:57:38 +030011371 /*
11372 * Now that we have the config, copy it to each CRTC struct
11373 * Note that this could go away if we move to using crtc_config
11374 * checking everywhere.
11375 */
11376 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11377 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011378 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011379 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011380 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11381 crtc->base.base.id);
11382 drm_mode_debug_printmodeline(&crtc->base.mode);
11383 }
11384 }
11385
Daniel Vetter24929352012-07-02 20:28:59 +020011386 /* HW state is read out, now we need to sanitize this mess. */
11387 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11388 base.head) {
11389 intel_sanitize_encoder(encoder);
11390 }
11391
11392 for_each_pipe(pipe) {
11393 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11394 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011395 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011396 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011397
Daniel Vetter35c95372013-07-17 06:55:04 +020011398 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11399 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11400
11401 if (!pll->on || pll->active)
11402 continue;
11403
11404 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11405
11406 pll->disable(dev_priv, pll);
11407 pll->on = false;
11408 }
11409
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011410 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011411 ilk_wm_get_hw_state(dev);
11412
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011413 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011414 i915_redisable_vga(dev);
11415
Daniel Vetterf30da182013-04-11 20:22:50 +020011416 /*
11417 * We need to use raw interfaces for restoring state to avoid
11418 * checking (bogus) intermediate states.
11419 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011420 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011421 struct drm_crtc *crtc =
11422 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011423
11424 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11425 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011426 }
11427 } else {
11428 intel_modeset_update_staged_output_state(dev);
11429 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011430
11431 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011432}
11433
11434void intel_modeset_gem_init(struct drm_device *dev)
11435{
Chris Wilson1833b132012-05-09 11:56:28 +010011436 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011437
11438 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011439}
11440
11441void intel_modeset_cleanup(struct drm_device *dev)
11442{
Jesse Barnes652c3932009-08-17 13:31:43 -070011443 struct drm_i915_private *dev_priv = dev->dev_private;
11444 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011445 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011446
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011447 /*
11448 * Interrupts and polling as the first thing to avoid creating havoc.
11449 * Too much stuff here (turning of rps, connectors, ...) would
11450 * experience fancy races otherwise.
11451 */
11452 drm_irq_uninstall(dev);
11453 cancel_work_sync(&dev_priv->hotplug_work);
11454 /*
11455 * Due to the hpd irq storm handling the hotplug work can re-arm the
11456 * poll handlers. Hence disable polling after hpd handling is shut down.
11457 */
Keith Packardf87ea762010-10-03 19:36:26 -070011458 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011459
Jesse Barnes652c3932009-08-17 13:31:43 -070011460 mutex_lock(&dev->struct_mutex);
11461
Jesse Barnes723bfd72010-10-07 16:01:13 -070011462 intel_unregister_dsm_handler();
11463
Jesse Barnes652c3932009-08-17 13:31:43 -070011464 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11465 /* Skip inactive CRTCs */
11466 if (!crtc->fb)
11467 continue;
11468
Daniel Vetter3dec0092010-08-20 21:40:52 +020011469 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011470 }
11471
Chris Wilson973d04f2011-07-08 12:22:37 +010011472 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011473
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011474 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011475
Daniel Vetter930ebb42012-06-29 23:32:16 +020011476 ironlake_teardown_rc6(dev);
11477
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011478 mutex_unlock(&dev->struct_mutex);
11479
Chris Wilson1630fe72011-07-08 12:22:42 +010011480 /* flush any delayed tasks or pending work */
11481 flush_scheduled_work();
11482
Jani Nikuladb31af12013-11-08 16:48:53 +020011483 /* destroy the backlight and sysfs files before encoders/connectors */
11484 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11485 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011486 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011487 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011488
Jesse Barnes79e53942008-11-07 14:24:08 -080011489 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011490
11491 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011492}
11493
Dave Airlie28d52042009-09-21 14:33:58 +100011494/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011495 * Return which encoder is currently attached for connector.
11496 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011497struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011498{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011499 return &intel_attached_encoder(connector)->base;
11500}
Jesse Barnes79e53942008-11-07 14:24:08 -080011501
Chris Wilsondf0e9242010-09-09 16:20:55 +010011502void intel_connector_attach_encoder(struct intel_connector *connector,
11503 struct intel_encoder *encoder)
11504{
11505 connector->encoder = encoder;
11506 drm_mode_connector_attach_encoder(&connector->base,
11507 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011508}
Dave Airlie28d52042009-09-21 14:33:58 +100011509
11510/*
11511 * set vga decode state - true == enable VGA decode
11512 */
11513int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11514{
11515 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011516 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011517 u16 gmch_ctrl;
11518
Chris Wilson75fa0412014-02-07 18:37:02 -020011519 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11520 DRM_ERROR("failed to read control word\n");
11521 return -EIO;
11522 }
11523
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011524 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11525 return 0;
11526
Dave Airlie28d52042009-09-21 14:33:58 +100011527 if (state)
11528 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11529 else
11530 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011531
11532 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11533 DRM_ERROR("failed to write control word\n");
11534 return -EIO;
11535 }
11536
Dave Airlie28d52042009-09-21 14:33:58 +100011537 return 0;
11538}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011539
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011540struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011541
11542 u32 power_well_driver;
11543
Chris Wilson63b66e52013-08-08 15:12:06 +020011544 int num_transcoders;
11545
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011546 struct intel_cursor_error_state {
11547 u32 control;
11548 u32 position;
11549 u32 base;
11550 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011551 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011552
11553 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011554 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011555 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011556 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011557
11558 struct intel_plane_error_state {
11559 u32 control;
11560 u32 stride;
11561 u32 size;
11562 u32 pos;
11563 u32 addr;
11564 u32 surface;
11565 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011566 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011567
11568 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011569 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011570 enum transcoder cpu_transcoder;
11571
11572 u32 conf;
11573
11574 u32 htotal;
11575 u32 hblank;
11576 u32 hsync;
11577 u32 vtotal;
11578 u32 vblank;
11579 u32 vsync;
11580 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011581};
11582
11583struct intel_display_error_state *
11584intel_display_capture_error_state(struct drm_device *dev)
11585{
Akshay Joshi0206e352011-08-16 15:34:10 -040011586 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011587 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011588 int transcoders[] = {
11589 TRANSCODER_A,
11590 TRANSCODER_B,
11591 TRANSCODER_C,
11592 TRANSCODER_EDP,
11593 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011594 int i;
11595
Chris Wilson63b66e52013-08-08 15:12:06 +020011596 if (INTEL_INFO(dev)->num_pipes == 0)
11597 return NULL;
11598
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011599 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011600 if (error == NULL)
11601 return NULL;
11602
Imre Deak190be112013-11-25 17:15:31 +020011603 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011604 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11605
Damien Lespiau52331302012-08-15 19:23:25 +010011606 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011607 error->pipe[i].power_domain_on =
11608 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11609 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011610 continue;
11611
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011612 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11613 error->cursor[i].control = I915_READ(CURCNTR(i));
11614 error->cursor[i].position = I915_READ(CURPOS(i));
11615 error->cursor[i].base = I915_READ(CURBASE(i));
11616 } else {
11617 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11618 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11619 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11620 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011621
11622 error->plane[i].control = I915_READ(DSPCNTR(i));
11623 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011624 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011625 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011626 error->plane[i].pos = I915_READ(DSPPOS(i));
11627 }
Paulo Zanonica291362013-03-06 20:03:14 -030011628 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11629 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011630 if (INTEL_INFO(dev)->gen >= 4) {
11631 error->plane[i].surface = I915_READ(DSPSURF(i));
11632 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11633 }
11634
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011635 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011636 }
11637
11638 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11639 if (HAS_DDI(dev_priv->dev))
11640 error->num_transcoders++; /* Account for eDP. */
11641
11642 for (i = 0; i < error->num_transcoders; i++) {
11643 enum transcoder cpu_transcoder = transcoders[i];
11644
Imre Deakddf9c532013-11-27 22:02:02 +020011645 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011646 intel_display_power_enabled_sw(dev,
11647 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011648 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011649 continue;
11650
Chris Wilson63b66e52013-08-08 15:12:06 +020011651 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11652
11653 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11654 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11655 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11656 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11657 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11658 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11659 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011660 }
11661
11662 return error;
11663}
11664
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011665#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11666
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011667void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011668intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011669 struct drm_device *dev,
11670 struct intel_display_error_state *error)
11671{
11672 int i;
11673
Chris Wilson63b66e52013-08-08 15:12:06 +020011674 if (!error)
11675 return;
11676
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011677 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011678 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011679 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011680 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011681 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011682 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011683 err_printf(m, " Power: %s\n",
11684 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011685 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011686
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011687 err_printf(m, "Plane [%d]:\n", i);
11688 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11689 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011690 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011691 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11692 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011693 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011694 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011695 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011696 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011697 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11698 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011699 }
11700
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011701 err_printf(m, "Cursor [%d]:\n", i);
11702 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11703 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11704 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011705 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011706
11707 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011708 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011709 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011710 err_printf(m, " Power: %s\n",
11711 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011712 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11713 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11714 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11715 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11716 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11717 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11718 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11719 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011720}