blob: 4004c0a842ca6360baa2afb2d3c8cabb17d18e4c [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100026#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100027#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100028#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000029
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000035#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000036#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000040#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080041#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100042#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110043#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100044#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110045
Michael Neulingec249dd2015-05-27 16:07:16 +100046#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000047
48#include "powernv.h"
49#include "pci.h"
50
Wei Yang781a8682015-03-25 16:23:57 +080051/* 256M DMA window, 4K TCE pages, 8 bytes TCE */
52#define TCE32_TABLE_SIZE ((0x10000000 / 0x1000) * 8)
53
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100054#define POWERNV_IOMMU_DEFAULT_LEVELS 1
55#define POWERNV_IOMMU_MAX_LEVELS 5
56
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100057static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
58
Joe Perches6d31c2f2014-09-21 10:55:06 -070059static void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
60 const char *fmt, ...)
61{
62 struct va_format vaf;
63 va_list args;
64 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000065
Joe Perches6d31c2f2014-09-21 10:55:06 -070066 va_start(args, fmt);
67
68 vaf.fmt = fmt;
69 vaf.va = &args;
70
Wei Yang781a8682015-03-25 16:23:57 +080071 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070072 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080073 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 sprintf(pfix, "%04x:%02x ",
75 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080076#ifdef CONFIG_PCI_IOV
77 else if (pe->flags & PNV_IODA_PE_VF)
78 sprintf(pfix, "%04x:%02x:%2x.%d",
79 pci_domain_nr(pe->parent_dev->bus),
80 (pe->rid & 0xff00) >> 8,
81 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
82#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070083
84 printk("%spci %s: [PE# %.3d] %pV",
85 level, pfix, pe->pe_number, &vaf);
86
87 va_end(args);
88}
89
90#define pe_err(pe, fmt, ...) \
91 pe_level_printk(pe, KERN_ERR, fmt, ##__VA_ARGS__)
92#define pe_warn(pe, fmt, ...) \
93 pe_level_printk(pe, KERN_WARNING, fmt, ##__VA_ARGS__)
94#define pe_info(pe, fmt, ...) \
95 pe_level_printk(pe, KERN_INFO, fmt, ##__VA_ARGS__)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000096
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020097static bool pnv_iommu_bypass_disabled __read_mostly;
98
99static int __init iommu_setup(char *str)
100{
101 if (!str)
102 return -EINVAL;
103
104 while (*str) {
105 if (!strncmp(str, "nobypass", 8)) {
106 pnv_iommu_bypass_disabled = true;
107 pr_info("PowerNV: IOMMU bypass window disabled.\n");
108 break;
109 }
110 str += strcspn(str, ",");
111 if (*str == ',')
112 str++;
113 }
114
115 return 0;
116}
117early_param("iommu", iommu_setup);
118
Guo Chao262af552014-07-21 14:42:30 +1000119static inline bool pnv_pci_is_mem_pref_64(unsigned long flags)
120{
121 return ((flags & (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH)) ==
122 (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH));
123}
124
Gavin Shan4b82ab12014-11-12 13:36:07 +1100125static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
126{
127 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe)) {
128 pr_warn("%s: Invalid PE %d on PHB#%x\n",
129 __func__, pe_no, phb->hose->global_number);
130 return;
131 }
132
Gavin Shane9dc4d72015-06-19 12:26:16 +1000133 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
134 pr_debug("%s: PE %d was reserved on PHB#%x\n",
135 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100136
137 phb->ioda.pe_array[pe_no].phb = phb;
138 phb->ioda.pe_array[pe_no].pe_number = pe_no;
139}
140
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800141static int pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000142{
143 unsigned long pe;
144
145 do {
146 pe = find_next_zero_bit(phb->ioda.pe_alloc,
147 phb->ioda.total_pe, 0);
148 if (pe >= phb->ioda.total_pe)
149 return IODA_INVALID_PE;
150 } while(test_and_set_bit(pe, phb->ioda.pe_alloc));
151
Gavin Shan4cce9552013-04-25 19:21:00 +0000152 phb->ioda.pe_array[pe].phb = phb;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000153 phb->ioda.pe_array[pe].pe_number = pe;
154 return pe;
155}
156
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800157static void pnv_ioda_free_pe(struct pnv_phb *phb, int pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000158{
159 WARN_ON(phb->ioda.pe_array[pe].pdev);
160
161 memset(&phb->ioda.pe_array[pe], 0, sizeof(struct pnv_ioda_pe));
162 clear_bit(pe, phb->ioda.pe_alloc);
163}
164
Guo Chao262af552014-07-21 14:42:30 +1000165/* The default M64 BAR is shared by all PEs */
166static int pnv_ioda2_init_m64(struct pnv_phb *phb)
167{
168 const char *desc;
169 struct resource *r;
170 s64 rc;
171
172 /* Configure the default M64 BAR */
173 rc = opal_pci_set_phb_mem_window(phb->opal_id,
174 OPAL_M64_WINDOW_TYPE,
175 phb->ioda.m64_bar_idx,
176 phb->ioda.m64_base,
177 0, /* unused */
178 phb->ioda.m64_size);
179 if (rc != OPAL_SUCCESS) {
180 desc = "configuring";
181 goto fail;
182 }
183
184 /* Enable the default M64 BAR */
185 rc = opal_pci_phb_mmio_enable(phb->opal_id,
186 OPAL_M64_WINDOW_TYPE,
187 phb->ioda.m64_bar_idx,
188 OPAL_ENABLE_M64_SPLIT);
189 if (rc != OPAL_SUCCESS) {
190 desc = "enabling";
191 goto fail;
192 }
193
194 /* Mark the M64 BAR assigned */
195 set_bit(phb->ioda.m64_bar_idx, &phb->ioda.m64_bar_alloc);
196
197 /*
198 * Strip off the segment used by the reserved PE, which is
199 * expected to be 0 or last one of PE capabicity.
200 */
201 r = &phb->hose->mem_resources[1];
202 if (phb->ioda.reserved_pe == 0)
203 r->start += phb->ioda.m64_segsize;
204 else if (phb->ioda.reserved_pe == (phb->ioda.total_pe - 1))
205 r->end -= phb->ioda.m64_segsize;
206 else
207 pr_warn(" Cannot strip M64 segment for reserved PE#%d\n",
208 phb->ioda.reserved_pe);
209
210 return 0;
211
212fail:
213 pr_warn(" Failure %lld %s M64 BAR#%d\n",
214 rc, desc, phb->ioda.m64_bar_idx);
215 opal_pci_phb_mmio_enable(phb->opal_id,
216 OPAL_M64_WINDOW_TYPE,
217 phb->ioda.m64_bar_idx,
218 OPAL_DISABLE_M64);
219 return -EIO;
220}
221
Gavin Shan96a2f922015-06-19 12:26:17 +1000222static void pnv_ioda2_reserve_dev_m64_pe(struct pci_dev *pdev,
223 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000224{
Gavin Shan96a2f922015-06-19 12:26:17 +1000225 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
226 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000227 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000228 resource_size_t base, sgsz, start, end;
229 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000230
Gavin Shan96a2f922015-06-19 12:26:17 +1000231 base = phb->ioda.m64_base;
232 sgsz = phb->ioda.m64_segsize;
233 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
234 r = &pdev->resource[i];
235 if (!r->parent || !pnv_pci_is_mem_pref_64(r->flags))
236 continue;
Guo Chao262af552014-07-21 14:42:30 +1000237
Gavin Shan96a2f922015-06-19 12:26:17 +1000238 start = _ALIGN_DOWN(r->start - base, sgsz);
239 end = _ALIGN_UP(r->end - base, sgsz);
240 for (segno = start / sgsz; segno < end / sgsz; segno++) {
241 if (pe_bitmap)
242 set_bit(segno, pe_bitmap);
243 else
244 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000245 }
246 }
247}
248
Gavin Shan96a2f922015-06-19 12:26:17 +1000249static void pnv_ioda2_reserve_m64_pe(struct pci_bus *bus,
250 unsigned long *pe_bitmap,
251 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000252{
Guo Chao262af552014-07-21 14:42:30 +1000253 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000254
255 list_for_each_entry(pdev, &bus->devices, bus_list) {
256 pnv_ioda2_reserve_dev_m64_pe(pdev, pe_bitmap);
257
258 if (all && pdev->subordinate)
259 pnv_ioda2_reserve_m64_pe(pdev->subordinate,
260 pe_bitmap, all);
261 }
262}
263
Gavin Shan26ba2482015-06-19 12:26:19 +1000264static int pnv_ioda2_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000265{
Gavin Shan26ba2482015-06-19 12:26:19 +1000266 struct pci_controller *hose = pci_bus_to_host(bus);
267 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000268 struct pnv_ioda_pe *master_pe, *pe;
269 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000270 int i;
Guo Chao262af552014-07-21 14:42:30 +1000271
272 /* Root bus shouldn't use M64 */
273 if (pci_is_root_bus(bus))
274 return IODA_INVALID_PE;
275
Guo Chao262af552014-07-21 14:42:30 +1000276 /* Allocate bitmap */
277 size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
278 pe_alloc = kzalloc(size, GFP_KERNEL);
279 if (!pe_alloc) {
280 pr_warn("%s: Out of memory !\n",
281 __func__);
282 return IODA_INVALID_PE;
283 }
284
Gavin Shan26ba2482015-06-19 12:26:19 +1000285 /* Figure out reserved PE numbers by the PE */
286 pnv_ioda2_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000287
288 /*
289 * the current bus might not own M64 window and that's all
290 * contributed by its child buses. For the case, we needn't
291 * pick M64 dependent PE#.
292 */
293 if (bitmap_empty(pe_alloc, phb->ioda.total_pe)) {
294 kfree(pe_alloc);
295 return IODA_INVALID_PE;
296 }
297
298 /*
299 * Figure out the master PE and put all slave PEs to master
300 * PE's list to form compound PE.
301 */
Guo Chao262af552014-07-21 14:42:30 +1000302 master_pe = NULL;
303 i = -1;
304 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe, i + 1)) <
305 phb->ioda.total_pe) {
306 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000307
308 if (!master_pe) {
309 pe->flags |= PNV_IODA_PE_MASTER;
310 INIT_LIST_HEAD(&pe->slaves);
311 master_pe = pe;
312 } else {
313 pe->flags |= PNV_IODA_PE_SLAVE;
314 pe->master = master_pe;
315 list_add_tail(&pe->list, &master_pe->slaves);
316 }
317 }
318
319 kfree(pe_alloc);
320 return master_pe->pe_number;
321}
322
323static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
324{
325 struct pci_controller *hose = phb->hose;
326 struct device_node *dn = hose->dn;
327 struct resource *res;
328 const u32 *r;
329 u64 pci_addr;
330
Gavin Shan1665c4a2014-11-12 13:36:04 +1100331 /* FIXME: Support M64 for P7IOC */
332 if (phb->type != PNV_PHB_IODA2) {
333 pr_info(" Not support M64 window\n");
334 return;
335 }
336
Stewart Smithe4d54f72015-12-09 17:18:20 +1100337 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000338 pr_info(" Firmware too old to support M64 window\n");
339 return;
340 }
341
342 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
343 if (!r) {
344 pr_info(" No <ibm,opal-m64-window> on %s\n",
345 dn->full_name);
346 return;
347 }
348
Guo Chao262af552014-07-21 14:42:30 +1000349 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100350 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000351 res->start = of_translate_address(dn, r + 2);
352 res->end = res->start + of_read_number(r + 4, 2) - 1;
353 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
354 pci_addr = of_read_number(r, 2);
355 hose->mem_offset[1] = res->start - pci_addr;
356
357 phb->ioda.m64_size = resource_size(res);
358 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe;
359 phb->ioda.m64_base = pci_addr;
360
Wei Yange9863e62014-12-12 12:39:37 +0800361 pr_info(" MEM64 0x%016llx..0x%016llx -> 0x%016llx\n",
362 res->start, res->end, pci_addr);
363
Guo Chao262af552014-07-21 14:42:30 +1000364 /* Use last M64 BAR to cover M64 window */
365 phb->ioda.m64_bar_idx = 15;
366 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shan5ef73562014-11-12 13:36:06 +1100367 phb->reserve_m64_pe = pnv_ioda2_reserve_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000368 phb->pick_m64_pe = pnv_ioda2_pick_m64_pe;
369}
370
Gavin Shan49dec922014-07-21 14:42:33 +1000371static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
372{
373 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
374 struct pnv_ioda_pe *slave;
375 s64 rc;
376
377 /* Fetch master PE */
378 if (pe->flags & PNV_IODA_PE_SLAVE) {
379 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100380 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
381 return;
382
Gavin Shan49dec922014-07-21 14:42:33 +1000383 pe_no = pe->pe_number;
384 }
385
386 /* Freeze master PE */
387 rc = opal_pci_eeh_freeze_set(phb->opal_id,
388 pe_no,
389 OPAL_EEH_ACTION_SET_FREEZE_ALL);
390 if (rc != OPAL_SUCCESS) {
391 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
392 __func__, rc, phb->hose->global_number, pe_no);
393 return;
394 }
395
396 /* Freeze slave PEs */
397 if (!(pe->flags & PNV_IODA_PE_MASTER))
398 return;
399
400 list_for_each_entry(slave, &pe->slaves, list) {
401 rc = opal_pci_eeh_freeze_set(phb->opal_id,
402 slave->pe_number,
403 OPAL_EEH_ACTION_SET_FREEZE_ALL);
404 if (rc != OPAL_SUCCESS)
405 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
406 __func__, rc, phb->hose->global_number,
407 slave->pe_number);
408 }
409}
410
Anton Blancharde51df2c2014-08-20 08:55:18 +1000411static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000412{
413 struct pnv_ioda_pe *pe, *slave;
414 s64 rc;
415
416 /* Find master PE */
417 pe = &phb->ioda.pe_array[pe_no];
418 if (pe->flags & PNV_IODA_PE_SLAVE) {
419 pe = pe->master;
420 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
421 pe_no = pe->pe_number;
422 }
423
424 /* Clear frozen state for master PE */
425 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
426 if (rc != OPAL_SUCCESS) {
427 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
428 __func__, rc, opt, phb->hose->global_number, pe_no);
429 return -EIO;
430 }
431
432 if (!(pe->flags & PNV_IODA_PE_MASTER))
433 return 0;
434
435 /* Clear frozen state for slave PEs */
436 list_for_each_entry(slave, &pe->slaves, list) {
437 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
438 slave->pe_number,
439 opt);
440 if (rc != OPAL_SUCCESS) {
441 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
442 __func__, rc, opt, phb->hose->global_number,
443 slave->pe_number);
444 return -EIO;
445 }
446 }
447
448 return 0;
449}
450
451static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
452{
453 struct pnv_ioda_pe *slave, *pe;
454 u8 fstate, state;
455 __be16 pcierr;
456 s64 rc;
457
458 /* Sanity check on PE number */
459 if (pe_no < 0 || pe_no >= phb->ioda.total_pe)
460 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
461
462 /*
463 * Fetch the master PE and the PE instance might be
464 * not initialized yet.
465 */
466 pe = &phb->ioda.pe_array[pe_no];
467 if (pe->flags & PNV_IODA_PE_SLAVE) {
468 pe = pe->master;
469 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
470 pe_no = pe->pe_number;
471 }
472
473 /* Check the master PE */
474 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
475 &state, &pcierr, NULL);
476 if (rc != OPAL_SUCCESS) {
477 pr_warn("%s: Failure %lld getting "
478 "PHB#%x-PE#%x state\n",
479 __func__, rc,
480 phb->hose->global_number, pe_no);
481 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
482 }
483
484 /* Check the slave PE */
485 if (!(pe->flags & PNV_IODA_PE_MASTER))
486 return state;
487
488 list_for_each_entry(slave, &pe->slaves, list) {
489 rc = opal_pci_eeh_freeze_status(phb->opal_id,
490 slave->pe_number,
491 &fstate,
492 &pcierr,
493 NULL);
494 if (rc != OPAL_SUCCESS) {
495 pr_warn("%s: Failure %lld getting "
496 "PHB#%x-PE#%x state\n",
497 __func__, rc,
498 phb->hose->global_number, slave->pe_number);
499 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
500 }
501
502 /*
503 * Override the result based on the ascending
504 * priority.
505 */
506 if (fstate > state)
507 state = fstate;
508 }
509
510 return state;
511}
512
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000513/* Currently those 2 are only used when MSIs are enabled, this will change
514 * but in the meantime, we need to protect them to avoid warnings
515 */
516#ifdef CONFIG_PCI_MSI
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800517static struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000518{
519 struct pci_controller *hose = pci_bus_to_host(dev->bus);
520 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000521 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000522
523 if (!pdn)
524 return NULL;
525 if (pdn->pe_number == IODA_INVALID_PE)
526 return NULL;
527 return &phb->ioda.pe_array[pdn->pe_number];
528}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000529#endif /* CONFIG_PCI_MSI */
530
Gavin Shanb131a842014-11-12 13:36:08 +1100531static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
532 struct pnv_ioda_pe *parent,
533 struct pnv_ioda_pe *child,
534 bool is_add)
535{
536 const char *desc = is_add ? "adding" : "removing";
537 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
538 OPAL_REMOVE_PE_FROM_DOMAIN;
539 struct pnv_ioda_pe *slave;
540 long rc;
541
542 /* Parent PE affects child PE */
543 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
544 child->pe_number, op);
545 if (rc != OPAL_SUCCESS) {
546 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
547 rc, desc);
548 return -ENXIO;
549 }
550
551 if (!(child->flags & PNV_IODA_PE_MASTER))
552 return 0;
553
554 /* Compound case: parent PE affects slave PEs */
555 list_for_each_entry(slave, &child->slaves, list) {
556 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
557 slave->pe_number, op);
558 if (rc != OPAL_SUCCESS) {
559 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
560 rc, desc);
561 return -ENXIO;
562 }
563 }
564
565 return 0;
566}
567
568static int pnv_ioda_set_peltv(struct pnv_phb *phb,
569 struct pnv_ioda_pe *pe,
570 bool is_add)
571{
572 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800573 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100574 int ret;
575
576 /*
577 * Clear PE frozen state. If it's master PE, we need
578 * clear slave PE frozen state as well.
579 */
580 if (is_add) {
581 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
582 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
583 if (pe->flags & PNV_IODA_PE_MASTER) {
584 list_for_each_entry(slave, &pe->slaves, list)
585 opal_pci_eeh_freeze_clear(phb->opal_id,
586 slave->pe_number,
587 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
588 }
589 }
590
591 /*
592 * Associate PE in PELT. We need add the PE into the
593 * corresponding PELT-V as well. Otherwise, the error
594 * originated from the PE might contribute to other
595 * PEs.
596 */
597 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
598 if (ret)
599 return ret;
600
601 /* For compound PEs, any one affects all of them */
602 if (pe->flags & PNV_IODA_PE_MASTER) {
603 list_for_each_entry(slave, &pe->slaves, list) {
604 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
605 if (ret)
606 return ret;
607 }
608 }
609
610 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
611 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800612 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100613 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800614#ifdef CONFIG_PCI_IOV
615 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000616 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800617#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100618 while (pdev) {
619 struct pci_dn *pdn = pci_get_pdn(pdev);
620 struct pnv_ioda_pe *parent;
621
622 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
623 parent = &phb->ioda.pe_array[pdn->pe_number];
624 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
625 if (ret)
626 return ret;
627 }
628
629 pdev = pdev->bus->self;
630 }
631
632 return 0;
633}
634
Wei Yang781a8682015-03-25 16:23:57 +0800635#ifdef CONFIG_PCI_IOV
636static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
637{
638 struct pci_dev *parent;
639 uint8_t bcomp, dcomp, fcomp;
640 int64_t rc;
641 long rid_end, rid;
642
643 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
644 if (pe->pbus) {
645 int count;
646
647 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
648 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
649 parent = pe->pbus->self;
650 if (pe->flags & PNV_IODA_PE_BUS_ALL)
651 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
652 else
653 count = 1;
654
655 switch(count) {
656 case 1: bcomp = OpalPciBusAll; break;
657 case 2: bcomp = OpalPciBus7Bits; break;
658 case 4: bcomp = OpalPciBus6Bits; break;
659 case 8: bcomp = OpalPciBus5Bits; break;
660 case 16: bcomp = OpalPciBus4Bits; break;
661 case 32: bcomp = OpalPciBus3Bits; break;
662 default:
663 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
664 count);
665 /* Do an exact match only */
666 bcomp = OpalPciBusAll;
667 }
668 rid_end = pe->rid + (count << 8);
669 } else {
670 if (pe->flags & PNV_IODA_PE_VF)
671 parent = pe->parent_dev;
672 else
673 parent = pe->pdev->bus->self;
674 bcomp = OpalPciBusAll;
675 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
676 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
677 rid_end = pe->rid + 1;
678 }
679
680 /* Clear the reverse map */
681 for (rid = pe->rid; rid < rid_end; rid++)
682 phb->ioda.pe_rmap[rid] = 0;
683
684 /* Release from all parents PELT-V */
685 while (parent) {
686 struct pci_dn *pdn = pci_get_pdn(parent);
687 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
688 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
689 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
690 /* XXX What to do in case of error ? */
691 }
692 parent = parent->bus->self;
693 }
694
Gavin Shanf951e512015-06-23 17:01:13 +1000695 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800696 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
697
698 /* Disassociate PE in PELT */
699 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
700 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
701 if (rc)
702 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
703 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
704 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
705 if (rc)
706 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
707
708 pe->pbus = NULL;
709 pe->pdev = NULL;
710 pe->parent_dev = NULL;
711
712 return 0;
713}
714#endif /* CONFIG_PCI_IOV */
715
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800716static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000717{
718 struct pci_dev *parent;
719 uint8_t bcomp, dcomp, fcomp;
720 long rc, rid_end, rid;
721
722 /* Bus validation ? */
723 if (pe->pbus) {
724 int count;
725
726 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
727 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
728 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000729 if (pe->flags & PNV_IODA_PE_BUS_ALL)
730 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
731 else
732 count = 1;
733
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000734 switch(count) {
735 case 1: bcomp = OpalPciBusAll; break;
736 case 2: bcomp = OpalPciBus7Bits; break;
737 case 4: bcomp = OpalPciBus6Bits; break;
738 case 8: bcomp = OpalPciBus5Bits; break;
739 case 16: bcomp = OpalPciBus4Bits; break;
740 case 32: bcomp = OpalPciBus3Bits; break;
741 default:
Wei Yang781a8682015-03-25 16:23:57 +0800742 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
743 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000744 /* Do an exact match only */
745 bcomp = OpalPciBusAll;
746 }
747 rid_end = pe->rid + (count << 8);
748 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800749#ifdef CONFIG_PCI_IOV
750 if (pe->flags & PNV_IODA_PE_VF)
751 parent = pe->parent_dev;
752 else
753#endif /* CONFIG_PCI_IOV */
754 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000755 bcomp = OpalPciBusAll;
756 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
757 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
758 rid_end = pe->rid + 1;
759 }
760
Gavin Shan631ad692013-11-04 16:32:46 +0800761 /*
762 * Associate PE in PELT. We need add the PE into the
763 * corresponding PELT-V as well. Otherwise, the error
764 * originated from the PE might contribute to other
765 * PEs.
766 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000767 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
768 bcomp, dcomp, fcomp, OPAL_MAP_PE);
769 if (rc) {
770 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
771 return -ENXIO;
772 }
Gavin Shan631ad692013-11-04 16:32:46 +0800773
Alistair Popple5d2aa712015-12-17 13:43:13 +1100774 /*
775 * Configure PELTV. NPUs don't have a PELTV table so skip
776 * configuration on them.
777 */
778 if (phb->type != PNV_PHB_NPU)
779 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000780
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000781 /* Setup reverse map */
782 for (rid = pe->rid; rid < rid_end; rid++)
783 phb->ioda.pe_rmap[rid] = pe->pe_number;
784
785 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100786 if (phb->type != PNV_PHB_IODA1) {
787 pe->mve_number = 0;
788 goto out;
789 }
790
791 pe->mve_number = pe->pe_number;
792 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
793 if (rc != OPAL_SUCCESS) {
794 pe_err(pe, "OPAL error %ld setting up MVE %d\n",
795 rc, pe->mve_number);
796 pe->mve_number = -1;
797 } else {
798 rc = opal_pci_set_mve_enable(phb->opal_id,
799 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000800 if (rc) {
Gavin Shan4773f762014-11-12 13:36:09 +1100801 pe_err(pe, "OPAL error %ld enabling MVE %d\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000802 rc, pe->mve_number);
803 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000804 }
Gavin Shan4773f762014-11-12 13:36:09 +1100805 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000806
Gavin Shan4773f762014-11-12 13:36:09 +1100807out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000808 return 0;
809}
810
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800811static void pnv_ioda_link_pe_by_weight(struct pnv_phb *phb,
812 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000813{
814 struct pnv_ioda_pe *lpe;
815
Gavin Shan7ebdf952012-08-20 03:49:15 +0000816 list_for_each_entry(lpe, &phb->ioda.pe_dma_list, dma_link) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000817 if (lpe->dma_weight < pe->dma_weight) {
Gavin Shan7ebdf952012-08-20 03:49:15 +0000818 list_add_tail(&pe->dma_link, &lpe->dma_link);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000819 return;
820 }
821 }
Gavin Shan7ebdf952012-08-20 03:49:15 +0000822 list_add_tail(&pe->dma_link, &phb->ioda.pe_dma_list);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000823}
824
825static unsigned int pnv_ioda_dma_weight(struct pci_dev *dev)
826{
827 /* This is quite simplistic. The "base" weight of a device
828 * is 10. 0 means no DMA is to be accounted for it.
829 */
830
831 /* If it's a bridge, no DMA */
832 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
833 return 0;
834
835 /* Reduce the weight of slow USB controllers */
836 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
837 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
838 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
839 return 3;
840
841 /* Increase the weight of RAID (includes Obsidian) */
842 if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
843 return 15;
844
845 /* Default */
846 return 10;
847}
848
Wei Yang781a8682015-03-25 16:23:57 +0800849#ifdef CONFIG_PCI_IOV
850static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
851{
852 struct pci_dn *pdn = pci_get_pdn(dev);
853 int i;
854 struct resource *res, res2;
855 resource_size_t size;
856 u16 num_vfs;
857
858 if (!dev->is_physfn)
859 return -EINVAL;
860
861 /*
862 * "offset" is in VFs. The M64 windows are sized so that when they
863 * are segmented, each segment is the same size as the IOV BAR.
864 * Each segment is in a separate PE, and the high order bits of the
865 * address are the PE number. Therefore, each VF's BAR is in a
866 * separate PE, and changing the IOV BAR start address changes the
867 * range of PEs the VFs are in.
868 */
869 num_vfs = pdn->num_vfs;
870 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
871 res = &dev->resource[i + PCI_IOV_RESOURCES];
872 if (!res->flags || !res->parent)
873 continue;
874
Wei Yang781a8682015-03-25 16:23:57 +0800875 /*
876 * The actual IOV BAR range is determined by the start address
877 * and the actual size for num_vfs VFs BAR. This check is to
878 * make sure that after shifting, the range will not overlap
879 * with another device.
880 */
881 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
882 res2.flags = res->flags;
883 res2.start = res->start + (size * offset);
884 res2.end = res2.start + (size * num_vfs) - 1;
885
886 if (res2.end > res->end) {
887 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
888 i, &res2, res, num_vfs, offset);
889 return -EBUSY;
890 }
891 }
892
893 /*
894 * After doing so, there would be a "hole" in the /proc/iomem when
895 * offset is a positive value. It looks like the device return some
896 * mmio back to the system, which actually no one could use it.
897 */
898 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
899 res = &dev->resource[i + PCI_IOV_RESOURCES];
900 if (!res->flags || !res->parent)
901 continue;
902
Wei Yang781a8682015-03-25 16:23:57 +0800903 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
904 res2 = *res;
905 res->start += size * offset;
906
Wei Yang74703cc2015-07-20 18:14:58 +0800907 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
908 i, &res2, res, (offset > 0) ? "En" : "Dis",
909 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +0800910 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
911 }
912 return 0;
913}
914#endif /* CONFIG_PCI_IOV */
915
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800916static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000917{
918 struct pci_controller *hose = pci_bus_to_host(dev->bus);
919 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000920 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000921 struct pnv_ioda_pe *pe;
922 int pe_num;
923
924 if (!pdn) {
925 pr_err("%s: Device tree node not associated properly\n",
926 pci_name(dev));
927 return NULL;
928 }
929 if (pdn->pe_number != IODA_INVALID_PE)
930 return NULL;
931
Alistair Popple5d2aa712015-12-17 13:43:13 +1100932 pe_num = pnv_ioda_alloc_pe(phb);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000933 if (pe_num == IODA_INVALID_PE) {
934 pr_warning("%s: Not enough PE# available, disabling device\n",
935 pci_name(dev));
936 return NULL;
937 }
938
939 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
940 * pointer in the PE data structure, both should be destroyed at the
941 * same time. However, this needs to be looked at more closely again
942 * once we actually start removing things (Hotplug, SR-IOV, ...)
943 *
944 * At some point we want to remove the PDN completely anyways
945 */
946 pe = &phb->ioda.pe_array[pe_num];
947 pci_dev_get(dev);
948 pdn->pcidev = dev;
949 pdn->pe_number = pe_num;
Alistair Popple5d2aa712015-12-17 13:43:13 +1100950 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000951 pe->pdev = dev;
952 pe->pbus = NULL;
953 pe->tce32_seg = -1;
954 pe->mve_number = -1;
955 pe->rid = dev->bus->number << 8 | pdn->devfn;
956
957 pe_info(pe, "Associated device to PE\n");
958
959 if (pnv_ioda_configure_pe(phb, pe)) {
960 /* XXX What do we do here ? */
961 if (pe_num)
962 pnv_ioda_free_pe(phb, pe_num);
963 pdn->pe_number = IODA_INVALID_PE;
964 pe->pdev = NULL;
965 pci_dev_put(dev);
966 return NULL;
967 }
968
969 /* Assign a DMA weight to the device */
970 pe->dma_weight = pnv_ioda_dma_weight(dev);
971 if (pe->dma_weight != 0) {
972 phb->ioda.dma_weight += pe->dma_weight;
973 phb->ioda.dma_pe_count++;
974 }
975
976 /* Link the PE */
977 pnv_ioda_link_pe_by_weight(phb, pe);
978
979 return pe;
980}
981
982static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
983{
984 struct pci_dev *dev;
985
986 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000987 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000988
989 if (pdn == NULL) {
990 pr_warn("%s: No device node associated with device !\n",
991 pci_name(dev));
992 continue;
993 }
Alistair Popple94973b22015-12-17 13:43:11 +1100994 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000995 pdn->pe_number = pe->pe_number;
996 pe->dma_weight += pnv_ioda_dma_weight(dev);
Gavin Shanfb446ad2012-08-20 03:49:14 +0000997 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000998 pnv_ioda_setup_same_PE(dev->subordinate, pe);
999 }
1000}
1001
Gavin Shanfb446ad2012-08-20 03:49:14 +00001002/*
1003 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1004 * single PCI bus. Another one that contains the primary PCI bus and its
1005 * subordinate PCI devices and buses. The second type of PE is normally
1006 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1007 */
Gavin Shand1203852015-06-19 12:26:18 +10001008static void pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001009{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001010 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001011 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001012 struct pnv_ioda_pe *pe;
Guo Chao262af552014-07-21 14:42:30 +10001013 int pe_num = IODA_INVALID_PE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001014
Guo Chao262af552014-07-21 14:42:30 +10001015 /* Check if PE is determined by M64 */
1016 if (phb->pick_m64_pe)
Gavin Shan26ba2482015-06-19 12:26:19 +10001017 pe_num = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001018
1019 /* The PE number isn't pinned by M64 */
1020 if (pe_num == IODA_INVALID_PE)
1021 pe_num = pnv_ioda_alloc_pe(phb);
1022
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001023 if (pe_num == IODA_INVALID_PE) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001024 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1025 __func__, pci_domain_nr(bus), bus->number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001026 return;
1027 }
1028
1029 pe = &phb->ioda.pe_array[pe_num];
Guo Chao262af552014-07-21 14:42:30 +10001030 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001031 pe->pbus = bus;
1032 pe->pdev = NULL;
1033 pe->tce32_seg = -1;
1034 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001035 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001036 pe->dma_weight = 0;
1037
Gavin Shanfb446ad2012-08-20 03:49:14 +00001038 if (all)
1039 pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
1040 bus->busn_res.start, bus->busn_res.end, pe_num);
1041 else
1042 pe_info(pe, "Secondary bus %d associated with PE#%d\n",
1043 bus->busn_res.start, pe_num);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001044
1045 if (pnv_ioda_configure_pe(phb, pe)) {
1046 /* XXX What do we do here ? */
1047 if (pe_num)
1048 pnv_ioda_free_pe(phb, pe_num);
1049 pe->pbus = NULL;
1050 return;
1051 }
1052
1053 /* Associate it with all child devices */
1054 pnv_ioda_setup_same_PE(bus, pe);
1055
Gavin Shan7ebdf952012-08-20 03:49:15 +00001056 /* Put PE to the list */
1057 list_add_tail(&pe->list, &phb->ioda.pe_list);
1058
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001059 /* Account for one DMA PE if at least one DMA capable device exist
1060 * below the bridge
1061 */
1062 if (pe->dma_weight != 0) {
1063 phb->ioda.dma_weight += pe->dma_weight;
1064 phb->ioda.dma_pe_count++;
1065 }
1066
1067 /* Link the PE */
1068 pnv_ioda_link_pe_by_weight(phb, pe);
1069}
1070
Alistair Poppleb5215492016-01-11 16:53:49 +11001071static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001072{
Alistair Poppleb5215492016-01-11 16:53:49 +11001073 int pe_num, found_pe = false, rc;
1074 long rid;
1075 struct pnv_ioda_pe *pe;
1076 struct pci_dev *gpu_pdev;
1077 struct pci_dn *npu_pdn;
1078 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1079 struct pnv_phb *phb = hose->private_data;
1080
1081 /*
1082 * Due to a hardware errata PE#0 on the NPU is reserved for
1083 * error handling. This means we only have three PEs remaining
1084 * which need to be assigned to four links, implying some
1085 * links must share PEs.
1086 *
1087 * To achieve this we assign PEs such that NPUs linking the
1088 * same GPU get assigned the same PE.
1089 */
1090 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
1091 for (pe_num = 0; pe_num < phb->ioda.total_pe; pe_num++) {
1092 pe = &phb->ioda.pe_array[pe_num];
1093 if (!pe->pdev)
1094 continue;
1095
1096 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1097 /*
1098 * This device has the same peer GPU so should
1099 * be assigned the same PE as the existing
1100 * peer NPU.
1101 */
1102 dev_info(&npu_pdev->dev,
1103 "Associating to existing PE %d\n", pe_num);
1104 pci_dev_get(npu_pdev);
1105 npu_pdn = pci_get_pdn(npu_pdev);
1106 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1107 npu_pdn->pcidev = npu_pdev;
1108 npu_pdn->pe_number = pe_num;
1109 pe->dma_weight += pnv_ioda_dma_weight(npu_pdev);
1110 phb->ioda.pe_rmap[rid] = pe->pe_number;
1111
1112 /* Map the PE to this link */
1113 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1114 OpalPciBusAll,
1115 OPAL_COMPARE_RID_DEVICE_NUMBER,
1116 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1117 OPAL_MAP_PE);
1118 WARN_ON(rc != OPAL_SUCCESS);
1119 found_pe = true;
1120 break;
1121 }
1122 }
1123
1124 if (!found_pe)
1125 /*
1126 * Could not find an existing PE so allocate a new
1127 * one.
1128 */
1129 return pnv_ioda_setup_dev_PE(npu_pdev);
1130 else
1131 return pe;
1132}
1133
1134static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1135{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001136 struct pci_dev *pdev;
1137
1138 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001139 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001140}
1141
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001142static void pnv_ioda_setup_PEs(struct pci_bus *bus)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001143{
1144 struct pci_dev *dev;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001145
Gavin Shand1203852015-06-19 12:26:18 +10001146 pnv_ioda_setup_bus_PE(bus, false);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001147
1148 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001149 if (dev->subordinate) {
1150 if (pci_pcie_type(dev) == PCI_EXP_TYPE_PCI_BRIDGE)
Gavin Shand1203852015-06-19 12:26:18 +10001151 pnv_ioda_setup_bus_PE(dev->subordinate, true);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001152 else
1153 pnv_ioda_setup_PEs(dev->subordinate);
1154 }
1155 }
1156}
1157
1158/*
1159 * Configure PEs so that the downstream PCI buses and devices
1160 * could have their associated PE#. Unfortunately, we didn't
1161 * figure out the way to identify the PLX bridge yet. So we
1162 * simply put the PCI bus and the subordinate behind the root
1163 * port to PE# here. The game rule here is expected to be changed
1164 * as soon as we can detected PLX bridge correctly.
1165 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001166static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001167{
1168 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001169 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001170
1171 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001172 phb = hose->private_data;
1173
1174 /* M64 layout might affect PE allocation */
Gavin Shan5ef73562014-11-12 13:36:06 +11001175 if (phb->reserve_m64_pe)
Gavin Shan96a2f922015-06-19 12:26:17 +10001176 phb->reserve_m64_pe(hose->bus, NULL, true);
Guo Chao262af552014-07-21 14:42:30 +10001177
Alistair Popple5d2aa712015-12-17 13:43:13 +11001178 /*
1179 * On NPU PHB, we expect separate PEs for individual PCI
1180 * functions. PCI bus dependent PEs are required for the
1181 * remaining types of PHBs.
1182 */
Alistair Popple08f48f32016-01-11 16:53:50 +11001183 if (phb->type == PNV_PHB_NPU) {
1184 /* PE#0 is needed for error reporting */
1185 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001186 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple08f48f32016-01-11 16:53:50 +11001187 } else
Alistair Popple5d2aa712015-12-17 13:43:13 +11001188 pnv_ioda_setup_PEs(hose->bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001189 }
1190}
1191
Gavin Shana8b2f822015-03-25 16:23:52 +08001192#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001193static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001194{
1195 struct pci_bus *bus;
1196 struct pci_controller *hose;
1197 struct pnv_phb *phb;
1198 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001199 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001200 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001201
1202 bus = pdev->bus;
1203 hose = pci_bus_to_host(bus);
1204 phb = hose->private_data;
1205 pdn = pci_get_pdn(pdev);
1206
Wei Yangee8222f2015-10-22 09:22:16 +08001207 if (pdn->m64_single_mode)
1208 m64_bars = num_vfs;
1209 else
1210 m64_bars = 1;
1211
Wei Yang02639b02015-03-25 16:23:59 +08001212 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001213 for (j = 0; j < m64_bars; j++) {
1214 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001215 continue;
1216 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001217 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1218 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1219 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001220 }
Wei Yang781a8682015-03-25 16:23:57 +08001221
Wei Yangee8222f2015-10-22 09:22:16 +08001222 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001223 return 0;
1224}
1225
Wei Yang02639b02015-03-25 16:23:59 +08001226static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001227{
1228 struct pci_bus *bus;
1229 struct pci_controller *hose;
1230 struct pnv_phb *phb;
1231 struct pci_dn *pdn;
1232 unsigned int win;
1233 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001234 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001235 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001236 int total_vfs;
1237 resource_size_t size, start;
1238 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001239 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001240
1241 bus = pdev->bus;
1242 hose = pci_bus_to_host(bus);
1243 phb = hose->private_data;
1244 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001245 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001246
Wei Yangee8222f2015-10-22 09:22:16 +08001247 if (pdn->m64_single_mode)
1248 m64_bars = num_vfs;
1249 else
1250 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001251
Wei Yangee8222f2015-10-22 09:22:16 +08001252 pdn->m64_map = kmalloc(sizeof(*pdn->m64_map) * m64_bars, GFP_KERNEL);
1253 if (!pdn->m64_map)
1254 return -ENOMEM;
1255 /* Initialize the m64_map to IODA_INVALID_M64 */
1256 for (i = 0; i < m64_bars ; i++)
1257 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1258 pdn->m64_map[i][j] = IODA_INVALID_M64;
1259
Wei Yang781a8682015-03-25 16:23:57 +08001260
1261 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1262 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1263 if (!res->flags || !res->parent)
1264 continue;
1265
Wei Yangee8222f2015-10-22 09:22:16 +08001266 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001267 do {
1268 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1269 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001270
Wei Yang02639b02015-03-25 16:23:59 +08001271 if (win >= phb->ioda.m64_bar_idx + 1)
1272 goto m64_failed;
1273 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001274
Wei Yangee8222f2015-10-22 09:22:16 +08001275 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001276
Wei Yangee8222f2015-10-22 09:22:16 +08001277 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001278 size = pci_iov_resource_size(pdev,
1279 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001280 start = res->start + size * j;
1281 } else {
1282 size = resource_size(res);
1283 start = res->start;
1284 }
1285
1286 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001287 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001288 pe_num = pdn->offset + j;
1289 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1290 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001291 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001292 }
1293
1294 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001295 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001296 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001297 start,
Wei Yang781a8682015-03-25 16:23:57 +08001298 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001299 size);
Wei Yang781a8682015-03-25 16:23:57 +08001300
Wei Yang02639b02015-03-25 16:23:59 +08001301
1302 if (rc != OPAL_SUCCESS) {
1303 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1304 win, rc);
1305 goto m64_failed;
1306 }
1307
Wei Yangee8222f2015-10-22 09:22:16 +08001308 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001309 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001310 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001311 else
1312 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001313 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001314
1315 if (rc != OPAL_SUCCESS) {
1316 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1317 win, rc);
1318 goto m64_failed;
1319 }
Wei Yang781a8682015-03-25 16:23:57 +08001320 }
1321 }
1322 return 0;
1323
1324m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001325 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001326 return -EBUSY;
1327}
1328
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001329static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1330 int num);
1331static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1332
Wei Yang781a8682015-03-25 16:23:57 +08001333static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1334{
Wei Yang781a8682015-03-25 16:23:57 +08001335 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001336 int64_t rc;
1337
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001338 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001339 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001340 if (rc)
1341 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1342
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001343 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001344 if (pe->table_group.group) {
1345 iommu_group_put(pe->table_group.group);
1346 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001347 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10001348 pnv_pci_ioda2_table_free_pages(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001349 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
Wei Yang781a8682015-03-25 16:23:57 +08001350}
1351
Wei Yangee8222f2015-10-22 09:22:16 +08001352static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001353{
1354 struct pci_bus *bus;
1355 struct pci_controller *hose;
1356 struct pnv_phb *phb;
1357 struct pnv_ioda_pe *pe, *pe_n;
1358 struct pci_dn *pdn;
1359
1360 bus = pdev->bus;
1361 hose = pci_bus_to_host(bus);
1362 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001363 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001364
1365 if (!pdev->is_physfn)
1366 return;
1367
Wei Yang781a8682015-03-25 16:23:57 +08001368 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1369 if (pe->parent_dev != pdev)
1370 continue;
1371
1372 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1373
1374 /* Remove from list */
1375 mutex_lock(&phb->ioda.pe_list_mutex);
1376 list_del(&pe->list);
1377 mutex_unlock(&phb->ioda.pe_list_mutex);
1378
1379 pnv_ioda_deconfigure_pe(phb, pe);
1380
1381 pnv_ioda_free_pe(phb, pe->pe_number);
1382 }
1383}
1384
1385void pnv_pci_sriov_disable(struct pci_dev *pdev)
1386{
1387 struct pci_bus *bus;
1388 struct pci_controller *hose;
1389 struct pnv_phb *phb;
1390 struct pci_dn *pdn;
1391 struct pci_sriov *iov;
1392 u16 num_vfs;
1393
1394 bus = pdev->bus;
1395 hose = pci_bus_to_host(bus);
1396 phb = hose->private_data;
1397 pdn = pci_get_pdn(pdev);
1398 iov = pdev->sriov;
1399 num_vfs = pdn->num_vfs;
1400
1401 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001402 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001403
1404 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001405 if (!pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001406 pnv_pci_vf_resource_shift(pdev, -pdn->offset);
Wei Yang781a8682015-03-25 16:23:57 +08001407
1408 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001409 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001410
1411 /* Release PE numbers */
1412 bitmap_clear(phb->ioda.pe_alloc, pdn->offset, num_vfs);
1413 pdn->offset = 0;
1414 }
1415}
1416
1417static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1418 struct pnv_ioda_pe *pe);
1419static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1420{
1421 struct pci_bus *bus;
1422 struct pci_controller *hose;
1423 struct pnv_phb *phb;
1424 struct pnv_ioda_pe *pe;
1425 int pe_num;
1426 u16 vf_index;
1427 struct pci_dn *pdn;
1428
1429 bus = pdev->bus;
1430 hose = pci_bus_to_host(bus);
1431 phb = hose->private_data;
1432 pdn = pci_get_pdn(pdev);
1433
1434 if (!pdev->is_physfn)
1435 return;
1436
1437 /* Reserve PE for each VF */
1438 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
1439 pe_num = pdn->offset + vf_index;
1440
1441 pe = &phb->ioda.pe_array[pe_num];
1442 pe->pe_number = pe_num;
1443 pe->phb = phb;
1444 pe->flags = PNV_IODA_PE_VF;
1445 pe->pbus = NULL;
1446 pe->parent_dev = pdev;
1447 pe->tce32_seg = -1;
1448 pe->mve_number = -1;
1449 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1450 pci_iov_virtfn_devfn(pdev, vf_index);
1451
1452 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%d\n",
1453 hose->global_number, pdev->bus->number,
1454 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1455 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1456
1457 if (pnv_ioda_configure_pe(phb, pe)) {
1458 /* XXX What do we do here ? */
1459 if (pe_num)
1460 pnv_ioda_free_pe(phb, pe_num);
1461 pe->pdev = NULL;
1462 continue;
1463 }
1464
Wei Yang781a8682015-03-25 16:23:57 +08001465 /* Put PE to the list */
1466 mutex_lock(&phb->ioda.pe_list_mutex);
1467 list_add_tail(&pe->list, &phb->ioda.pe_list);
1468 mutex_unlock(&phb->ioda.pe_list_mutex);
1469
1470 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1471 }
1472}
1473
1474int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1475{
1476 struct pci_bus *bus;
1477 struct pci_controller *hose;
1478 struct pnv_phb *phb;
1479 struct pci_dn *pdn;
1480 int ret;
1481
1482 bus = pdev->bus;
1483 hose = pci_bus_to_host(bus);
1484 phb = hose->private_data;
1485 pdn = pci_get_pdn(pdev);
1486
1487 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001488 if (!pdn->vfs_expanded) {
1489 dev_info(&pdev->dev, "don't support this SRIOV device"
1490 " with non 64bit-prefetchable IOV BAR\n");
1491 return -ENOSPC;
1492 }
1493
Wei Yangee8222f2015-10-22 09:22:16 +08001494 /*
1495 * When M64 BARs functions in Single PE mode, the number of VFs
1496 * could be enabled must be less than the number of M64 BARs.
1497 */
1498 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1499 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1500 return -EBUSY;
1501 }
1502
Wei Yang781a8682015-03-25 16:23:57 +08001503 /* Calculate available PE for required VFs */
1504 mutex_lock(&phb->ioda.pe_alloc_mutex);
1505 pdn->offset = bitmap_find_next_zero_area(
1506 phb->ioda.pe_alloc, phb->ioda.total_pe,
1507 0, num_vfs, 0);
1508 if (pdn->offset >= phb->ioda.total_pe) {
1509 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1510 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1511 pdn->offset = 0;
1512 return -EBUSY;
1513 }
1514 bitmap_set(phb->ioda.pe_alloc, pdn->offset, num_vfs);
1515 pdn->num_vfs = num_vfs;
1516 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1517
1518 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001519 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001520 if (ret) {
1521 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1522 goto m64_failed;
1523 }
1524
1525 /*
1526 * When using one M64 BAR to map one IOV BAR, we need to shift
1527 * the IOV BAR according to the PE# allocated to the VFs.
1528 * Otherwise, the PE# for the VF will conflict with others.
1529 */
Wei Yangee8222f2015-10-22 09:22:16 +08001530 if (!pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001531 ret = pnv_pci_vf_resource_shift(pdev, pdn->offset);
1532 if (ret)
1533 goto m64_failed;
1534 }
Wei Yang781a8682015-03-25 16:23:57 +08001535 }
1536
1537 /* Setup VF PEs */
1538 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1539
1540 return 0;
1541
1542m64_failed:
1543 bitmap_clear(phb->ioda.pe_alloc, pdn->offset, num_vfs);
1544 pdn->offset = 0;
1545
1546 return ret;
1547}
1548
Gavin Shana8b2f822015-03-25 16:23:52 +08001549int pcibios_sriov_disable(struct pci_dev *pdev)
1550{
Wei Yang781a8682015-03-25 16:23:57 +08001551 pnv_pci_sriov_disable(pdev);
1552
Gavin Shana8b2f822015-03-25 16:23:52 +08001553 /* Release PCI data */
1554 remove_dev_pci_data(pdev);
1555 return 0;
1556}
1557
1558int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1559{
1560 /* Allocate PCI data */
1561 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001562
Wei Yangee8222f2015-10-22 09:22:16 +08001563 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001564}
1565#endif /* CONFIG_PCI_IOV */
1566
Gavin Shan959c9bd2013-04-25 19:21:02 +00001567static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001568{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001569 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001570 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001571
Gavin Shan959c9bd2013-04-25 19:21:02 +00001572 /*
1573 * The function can be called while the PE#
1574 * hasn't been assigned. Do nothing for the
1575 * case.
1576 */
1577 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1578 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001579
Gavin Shan959c9bd2013-04-25 19:21:02 +00001580 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001581 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001582 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001583 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001584 /*
1585 * Note: iommu_add_device() will fail here as
1586 * for physical PE: the device is already added by now;
1587 * for virtual PE: sysfs entries are not ready yet and
1588 * tce_iommu_bus_notifier will add the device to a group later.
1589 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001590}
1591
Daniel Axtens763d2d82015-04-28 15:12:07 +10001592static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001593{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001594 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1595 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001596 struct pci_dn *pdn = pci_get_pdn(pdev);
1597 struct pnv_ioda_pe *pe;
1598 uint64_t top;
1599 bool bypass = false;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001600 struct pci_dev *linked_npu_dev;
1601 int i;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001602
1603 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1604 return -ENODEV;;
1605
1606 pe = &phb->ioda.pe_array[pdn->pe_number];
1607 if (pe->tce_bypass_enabled) {
1608 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1609 bypass = (dma_mask >= top);
1610 }
1611
1612 if (bypass) {
1613 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1614 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001615 } else {
1616 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1617 set_dma_ops(&pdev->dev, &dma_iommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001618 }
Brian W Harta32305b2014-07-31 14:24:37 -05001619 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001620
1621 /* Update peer npu devices */
1622 if (pe->flags & PNV_IODA_PE_PEER)
Alistair Popple419dbd52016-01-08 11:35:09 +11001623 for (i = 0; i < PNV_IODA_MAX_PEER_PES; i++) {
1624 if (!pe->peers[i])
1625 continue;
1626
Alistair Popple5d2aa712015-12-17 13:43:13 +11001627 linked_npu_dev = pe->peers[i]->pdev;
1628 if (dma_get_mask(&linked_npu_dev->dev) != dma_mask)
1629 dma_set_mask(&linked_npu_dev->dev, dma_mask);
1630 }
1631
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001632 return 0;
1633}
1634
Andrew Donnellan535229822015-08-07 13:45:54 +10001635static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001636{
Andrew Donnellan535229822015-08-07 13:45:54 +10001637 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1638 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001639 struct pci_dn *pdn = pci_get_pdn(pdev);
1640 struct pnv_ioda_pe *pe;
1641 u64 end, mask;
1642
1643 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1644 return 0;
1645
1646 pe = &phb->ioda.pe_array[pdn->pe_number];
1647 if (!pe->tce_bypass_enabled)
1648 return __dma_get_required_mask(&pdev->dev);
1649
1650
1651 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1652 mask = 1ULL << (fls64(end) - 1);
1653 mask += mask - 1;
1654
1655 return mask;
1656}
1657
Gavin Shandff4a392014-07-15 17:00:55 +10001658static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001659 struct pci_bus *bus)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001660{
1661 struct pci_dev *dev;
1662
1663 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001664 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001665 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001666 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001667
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001668 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001669 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001670 }
1671}
1672
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001673static void pnv_pci_ioda1_tce_invalidate(struct iommu_table *tbl,
1674 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001675{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001676 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1677 &tbl->it_group_list, struct iommu_table_group_link,
1678 next);
1679 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001680 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001681 __be64 __iomem *invalidate = rm ?
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001682 (__be64 __iomem *)pe->phb->ioda.tce_inval_reg_phys :
1683 pe->phb->ioda.tce_inval_reg;
Gavin Shan4cce9552013-04-25 19:21:00 +00001684 unsigned long start, end, inc;
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001685 const unsigned shift = tbl->it_page_shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001686
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001687 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1688 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1689 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001690
1691 /* BML uses this case for p6/p7/galaxy2: Shift addr and put in node */
1692 if (tbl->it_busno) {
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001693 start <<= shift;
1694 end <<= shift;
1695 inc = 128ull << shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001696 start |= tbl->it_busno;
1697 end |= tbl->it_busno;
1698 } else if (tbl->it_type & TCE_PCI_SWINV_PAIR) {
1699 /* p7ioc-style invalidation, 2 TCEs per write */
1700 start |= (1ull << 63);
1701 end |= (1ull << 63);
1702 inc = 16;
1703 } else {
1704 /* Default (older HW) */
1705 inc = 128;
1706 }
1707
1708 end |= inc - 1; /* round up end to be different than start */
1709
1710 mb(); /* Ensure above stores are visible */
1711 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001712 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001713 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001714 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001715 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001716 start += inc;
1717 }
1718
1719 /*
1720 * The iommu layer will do another mb() for us on build()
1721 * and we don't care on free()
1722 */
1723}
1724
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001725static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1726 long npages, unsigned long uaddr,
1727 enum dma_data_direction direction,
1728 struct dma_attrs *attrs)
1729{
1730 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1731 attrs);
1732
1733 if (!ret && (tbl->it_type & TCE_PCI_SWINV_CREATE))
1734 pnv_pci_ioda1_tce_invalidate(tbl, index, npages, false);
1735
1736 return ret;
1737}
1738
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001739#ifdef CONFIG_IOMMU_API
1740static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1741 unsigned long *hpa, enum dma_data_direction *direction)
1742{
1743 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1744
1745 if (!ret && (tbl->it_type &
1746 (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE)))
1747 pnv_pci_ioda1_tce_invalidate(tbl, index, 1, false);
1748
1749 return ret;
1750}
1751#endif
1752
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001753static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1754 long npages)
1755{
1756 pnv_tce_free(tbl, index, npages);
1757
1758 if (tbl->it_type & TCE_PCI_SWINV_FREE)
1759 pnv_pci_ioda1_tce_invalidate(tbl, index, npages, false);
1760}
1761
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001762static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001763 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001764#ifdef CONFIG_IOMMU_API
1765 .exchange = pnv_ioda1_tce_xchg,
1766#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001767 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001768 .get = pnv_tce_get,
1769};
1770
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001771static inline void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_ioda_pe *pe)
1772{
1773 /* 01xb - invalidate TCEs that match the specified PE# */
1774 unsigned long val = (0x4ull << 60) | (pe->pe_number & 0xFF);
1775 struct pnv_phb *phb = pe->phb;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001776 struct pnv_ioda_pe *npe;
1777 int i;
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001778
1779 if (!phb->ioda.tce_inval_reg)
1780 return;
1781
1782 mb(); /* Ensure above stores are visible */
1783 __raw_writeq(cpu_to_be64(val), phb->ioda.tce_inval_reg);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001784
1785 if (pe->flags & PNV_IODA_PE_PEER)
1786 for (i = 0; i < PNV_IODA_MAX_PEER_PES; i++) {
1787 npe = pe->peers[i];
1788 if (!npe || npe->phb->type != PNV_PHB_NPU)
1789 continue;
1790
1791 pnv_npu_tce_invalidate_entire(npe);
1792 }
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001793}
1794
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001795static void pnv_pci_ioda2_do_tce_invalidate(unsigned pe_number, bool rm,
1796 __be64 __iomem *invalidate, unsigned shift,
1797 unsigned long index, unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00001798{
1799 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00001800
1801 /* We'll invalidate DMA address in PE scope */
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001802 start = 0x2ull << 60;
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001803 start |= (pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00001804 end = start;
1805
1806 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001807 start |= (index << shift);
1808 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001809 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001810 mb();
1811
1812 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001813 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001814 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001815 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001816 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001817 start += inc;
1818 }
1819}
1820
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001821static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1822 unsigned long index, unsigned long npages, bool rm)
1823{
1824 struct iommu_table_group_link *tgl;
1825
1826 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11001827 struct pnv_ioda_pe *npe;
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001828 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1829 struct pnv_ioda_pe, table_group);
1830 __be64 __iomem *invalidate = rm ?
1831 (__be64 __iomem *)pe->phb->ioda.tce_inval_reg_phys :
1832 pe->phb->ioda.tce_inval_reg;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001833 int i;
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001834
1835 pnv_pci_ioda2_do_tce_invalidate(pe->pe_number, rm,
1836 invalidate, tbl->it_page_shift,
1837 index, npages);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001838
1839 if (pe->flags & PNV_IODA_PE_PEER)
1840 /* Invalidate PEs using the same TCE table */
1841 for (i = 0; i < PNV_IODA_MAX_PEER_PES; i++) {
1842 npe = pe->peers[i];
1843 if (!npe || npe->phb->type != PNV_PHB_NPU)
1844 continue;
1845
1846 pnv_npu_tce_invalidate(npe, tbl, index,
1847 npages, rm);
1848 }
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001849 }
1850}
1851
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001852static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1853 long npages, unsigned long uaddr,
1854 enum dma_data_direction direction,
1855 struct dma_attrs *attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00001856{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001857 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1858 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00001859
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001860 if (!ret && (tbl->it_type & TCE_PCI_SWINV_CREATE))
1861 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1862
1863 return ret;
1864}
1865
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001866#ifdef CONFIG_IOMMU_API
1867static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
1868 unsigned long *hpa, enum dma_data_direction *direction)
1869{
1870 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1871
1872 if (!ret && (tbl->it_type &
1873 (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE)))
1874 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
1875
1876 return ret;
1877}
1878#endif
1879
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001880static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
1881 long npages)
1882{
1883 pnv_tce_free(tbl, index, npages);
1884
1885 if (tbl->it_type & TCE_PCI_SWINV_FREE)
1886 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00001887}
1888
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10001889static void pnv_ioda2_table_free(struct iommu_table *tbl)
1890{
1891 pnv_pci_ioda2_table_free_pages(tbl);
1892 iommu_free_table(tbl, "pnv");
1893}
1894
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001895static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001896 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001897#ifdef CONFIG_IOMMU_API
1898 .exchange = pnv_ioda2_tce_xchg,
1899#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001900 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001901 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10001902 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001903};
1904
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001905static void pnv_pci_ioda_setup_dma_pe(struct pnv_phb *phb,
1906 struct pnv_ioda_pe *pe, unsigned int base,
1907 unsigned int segs)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001908{
1909
1910 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001911 struct iommu_table *tbl;
1912 unsigned int i;
1913 int64_t rc;
1914 void *addr;
1915
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001916 /* XXX FIXME: Handle 64-bit only DMA devices */
1917 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
1918 /* XXX FIXME: Allocate multi-level tables on PHB3 */
1919
1920 /* We shouldn't already have a 32-bit DMA associated */
1921 if (WARN_ON(pe->tce32_seg >= 0))
1922 return;
1923
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001924 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001925 iommu_register_group(&pe->table_group, phb->hose->global_number,
1926 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001927 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10001928
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001929 /* Grab a 32-bit TCE table */
1930 pe->tce32_seg = base;
1931 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
1932 (base << 28), ((base + segs) << 28) - 1);
1933
1934 /* XXX Currently, we allocate one big contiguous table for the
1935 * TCEs. We only really need one chunk per 256M of TCE space
1936 * (ie per segment) but that's an optimization for later, it
1937 * requires some added smarts with our get/put_tce implementation
1938 */
1939 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
1940 get_order(TCE32_TABLE_SIZE * segs));
1941 if (!tce_mem) {
1942 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
1943 goto fail;
1944 }
1945 addr = page_address(tce_mem);
1946 memset(addr, 0, TCE32_TABLE_SIZE * segs);
1947
1948 /* Configure HW */
1949 for (i = 0; i < segs; i++) {
1950 rc = opal_pci_map_pe_dma_window(phb->opal_id,
1951 pe->pe_number,
1952 base + i, 1,
1953 __pa(addr) + TCE32_TABLE_SIZE * i,
1954 TCE32_TABLE_SIZE, 0x1000);
1955 if (rc) {
1956 pe_err(pe, " Failed to configure 32-bit TCE table,"
1957 " err %ld\n", rc);
1958 goto fail;
1959 }
1960 }
1961
1962 /* Setup linux iommu table */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001963 pnv_pci_setup_iommu_table(tbl, addr, TCE32_TABLE_SIZE * segs,
Alexey Kardashevskiy8fa5d452014-06-06 18:44:03 +10001964 base << 28, IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001965
1966 /* OPAL variant of P7IOC SW invalidated TCEs */
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001967 if (phb->ioda.tce_inval_reg)
Gavin Shan65fd7662014-04-24 18:00:28 +10001968 tbl->it_type |= (TCE_PCI_SWINV_CREATE |
1969 TCE_PCI_SWINV_FREE |
1970 TCE_PCI_SWINV_PAIR);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001971
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001972 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10001973 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
1974 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001975 iommu_init_table(tbl, phb->hose->node);
1976
Wei Yang781a8682015-03-25 16:23:57 +08001977 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001978 /*
1979 * Setting table base here only for carrying iommu_group
1980 * further down to let iommu_add_device() do the job.
1981 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
1982 */
1983 set_iommu_table_base(&pe->pdev->dev, tbl);
1984 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10001985 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001986 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001987
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001988 return;
1989 fail:
1990 /* XXX Failure: Try to fallback to 64-bit only ? */
1991 if (pe->tce32_seg >= 0)
1992 pe->tce32_seg = -1;
1993 if (tce_mem)
1994 __free_pages(tce_mem, get_order(TCE32_TABLE_SIZE * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001995 if (tbl) {
1996 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
1997 iommu_free_table(tbl, "pnv");
1998 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001999}
2000
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002001static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2002 int num, struct iommu_table *tbl)
2003{
2004 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2005 table_group);
2006 struct pnv_phb *phb = pe->phb;
2007 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002008 const unsigned long size = tbl->it_indirect_levels ?
2009 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002010 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2011 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2012
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002013 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002014 start_addr, start_addr + win_size - 1,
2015 IOMMU_PAGE_SIZE(tbl));
2016
2017 /*
2018 * Map TCE table through TVT. The TVE index is the PE number
2019 * shifted by 1 bit for 32-bits DMA space.
2020 */
2021 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2022 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002023 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002024 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002025 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002026 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002027 IOMMU_PAGE_SIZE(tbl));
2028 if (rc) {
2029 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2030 return rc;
2031 }
2032
2033 pnv_pci_link_table_and_group(phb->hose->node, num,
2034 tbl, &pe->table_group);
2035 pnv_pci_ioda2_tce_invalidate_entire(pe);
2036
2037 return 0;
2038}
2039
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002040static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002041{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002042 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2043 int64_t rc;
2044
2045 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2046 if (enable) {
2047 phys_addr_t top = memblock_end_of_DRAM();
2048
2049 top = roundup_pow_of_two(top);
2050 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2051 pe->pe_number,
2052 window_id,
2053 pe->tce_bypass_base,
2054 top);
2055 } else {
2056 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2057 pe->pe_number,
2058 window_id,
2059 pe->tce_bypass_base,
2060 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002061 }
2062 if (rc)
2063 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2064 else
2065 pe->tce_bypass_enabled = enable;
2066}
2067
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002068static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2069 __u32 page_shift, __u64 window_size, __u32 levels,
2070 struct iommu_table *tbl);
2071
2072static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2073 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2074 struct iommu_table **ptbl)
2075{
2076 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2077 table_group);
2078 int nid = pe->phb->hose->node;
2079 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2080 long ret;
2081 struct iommu_table *tbl;
2082
2083 tbl = pnv_pci_table_alloc(nid);
2084 if (!tbl)
2085 return -ENOMEM;
2086
2087 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2088 bus_offset, page_shift, window_size,
2089 levels, tbl);
2090 if (ret) {
2091 iommu_free_table(tbl, "pnv");
2092 return ret;
2093 }
2094
2095 tbl->it_ops = &pnv_ioda2_iommu_ops;
2096 if (pe->phb->ioda.tce_inval_reg)
2097 tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
2098
2099 *ptbl = tbl;
2100
2101 return 0;
2102}
2103
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002104static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2105{
2106 struct iommu_table *tbl = NULL;
2107 long rc;
2108
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002109 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002110 * crashkernel= specifies the kdump kernel's maximum memory at
2111 * some offset and there is no guaranteed the result is a power
2112 * of 2, which will cause errors later.
2113 */
2114 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2115
2116 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002117 * In memory constrained environments, e.g. kdump kernel, the
2118 * DMA window can be larger than available memory, which will
2119 * cause errors later.
2120 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002121 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002122
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002123 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2124 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002125 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002126 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2127 if (rc) {
2128 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2129 rc);
2130 return rc;
2131 }
2132
2133 iommu_init_table(tbl, pe->phb->hose->node);
2134
2135 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2136 if (rc) {
2137 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2138 rc);
2139 pnv_ioda2_table_free(tbl);
2140 return rc;
2141 }
2142
2143 if (!pnv_iommu_bypass_disabled)
2144 pnv_pci_ioda2_set_bypass(pe, true);
2145
2146 /* OPAL variant of PHB3 invalidated TCEs */
2147 if (pe->phb->ioda.tce_inval_reg)
2148 tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
2149
2150 /*
2151 * Setting table base here only for carrying iommu_group
2152 * further down to let iommu_add_device() do the job.
2153 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2154 */
2155 if (pe->flags & PNV_IODA_PE_DEV)
2156 set_iommu_table_base(&pe->pdev->dev, tbl);
2157
2158 return 0;
2159}
2160
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002161#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2162static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2163 int num)
2164{
2165 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2166 table_group);
2167 struct pnv_phb *phb = pe->phb;
2168 long ret;
2169
2170 pe_info(pe, "Removing DMA window #%d\n", num);
2171
2172 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2173 (pe->pe_number << 1) + num,
2174 0/* levels */, 0/* table address */,
2175 0/* table size */, 0/* page size */);
2176 if (ret)
2177 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2178 else
2179 pnv_pci_ioda2_tce_invalidate_entire(pe);
2180
2181 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2182
2183 return ret;
2184}
2185#endif
2186
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002187#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002188static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2189 __u64 window_size, __u32 levels)
2190{
2191 unsigned long bytes = 0;
2192 const unsigned window_shift = ilog2(window_size);
2193 unsigned entries_shift = window_shift - page_shift;
2194 unsigned table_shift = entries_shift + 3;
2195 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2196 unsigned long direct_table_size;
2197
2198 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2199 (window_size > memory_hotplug_max()) ||
2200 !is_power_of_2(window_size))
2201 return 0;
2202
2203 /* Calculate a direct table size from window_size and levels */
2204 entries_shift = (entries_shift + levels - 1) / levels;
2205 table_shift = entries_shift + 3;
2206 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2207 direct_table_size = 1UL << table_shift;
2208
2209 for ( ; levels; --levels) {
2210 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2211
2212 tce_table_size /= direct_table_size;
2213 tce_table_size <<= 3;
2214 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2215 }
2216
2217 return bytes;
2218}
2219
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002220static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002221{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002222 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2223 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002224 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2225 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002226
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002227 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002228 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2229 pnv_ioda2_table_free(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002230}
2231
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002232static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2233{
2234 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2235 table_group);
2236
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002237 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002238}
2239
2240static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002241 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002242 .create_table = pnv_pci_ioda2_create_table,
2243 .set_window = pnv_pci_ioda2_set_window,
2244 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002245 .take_ownership = pnv_ioda2_take_ownership,
2246 .release_ownership = pnv_ioda2_release_ownership,
2247};
2248#endif
2249
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002250static void pnv_pci_ioda_setup_opal_tce_kill(struct pnv_phb *phb)
2251{
2252 const __be64 *swinvp;
2253
2254 /* OPAL variant of PHB3 invalidated TCEs */
2255 swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
2256 if (!swinvp)
2257 return;
2258
2259 phb->ioda.tce_inval_reg_phys = be64_to_cpup(swinvp);
2260 phb->ioda.tce_inval_reg = ioremap(phb->ioda.tce_inval_reg_phys, 8);
2261}
2262
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002263static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2264 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002265 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002266{
2267 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002268 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002269 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002270 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2271 unsigned entries = 1UL << (shift - 3);
2272 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002273
2274 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2275 if (!tce_mem) {
2276 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2277 return NULL;
2278 }
2279 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002280 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002281 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002282
2283 --levels;
2284 if (!levels) {
2285 *current_offset += allocated;
2286 return addr;
2287 }
2288
2289 for (i = 0; i < entries; ++i) {
2290 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002291 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002292 if (!tmp)
2293 break;
2294
2295 addr[i] = cpu_to_be64(__pa(tmp) |
2296 TCE_PCI_READ | TCE_PCI_WRITE);
2297
2298 if (*current_offset >= limit)
2299 break;
2300 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002301
2302 return addr;
2303}
2304
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002305static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2306 unsigned long size, unsigned level);
2307
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002308static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002309 __u32 page_shift, __u64 window_size, __u32 levels,
2310 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002311{
2312 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002313 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002314 const unsigned window_shift = ilog2(window_size);
2315 unsigned entries_shift = window_shift - page_shift;
2316 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2317 const unsigned long tce_table_size = 1UL << table_shift;
2318
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002319 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2320 return -EINVAL;
2321
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002322 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2323 return -EINVAL;
2324
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002325 /* Adjust direct table size from window_size and levels */
2326 entries_shift = (entries_shift + levels - 1) / levels;
2327 level_shift = entries_shift + 3;
2328 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2329
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002330 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002331 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002332 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002333
2334 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002335 if (!addr)
2336 return -ENOMEM;
2337
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002338 /*
2339 * First level was allocated but some lower level failed as
2340 * we did not allocate as much as we wanted,
2341 * release partially allocated table.
2342 */
2343 if (offset < tce_table_size) {
2344 pnv_pci_ioda2_table_do_free_pages(addr,
2345 1ULL << (level_shift - 3), levels - 1);
2346 return -ENOMEM;
2347 }
2348
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002349 /* Setup linux iommu table */
2350 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2351 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002352 tbl->it_level_size = 1ULL << (level_shift - 3);
2353 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002354 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002355
2356 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2357 window_size, tce_table_size, bus_offset);
2358
2359 return 0;
2360}
2361
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002362static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2363 unsigned long size, unsigned level)
2364{
2365 const unsigned long addr_ul = (unsigned long) addr &
2366 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2367
2368 if (level) {
2369 long i;
2370 u64 *tmp = (u64 *) addr_ul;
2371
2372 for (i = 0; i < size; ++i) {
2373 unsigned long hpa = be64_to_cpu(tmp[i]);
2374
2375 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2376 continue;
2377
2378 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2379 level - 1);
2380 }
2381 }
2382
2383 free_pages(addr_ul, get_order(size << 3));
2384}
2385
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002386static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2387{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002388 const unsigned long size = tbl->it_indirect_levels ?
2389 tbl->it_level_size : tbl->it_size;
2390
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002391 if (!tbl->it_size)
2392 return;
2393
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002394 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2395 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002396}
2397
Gavin Shan373f5652013-04-25 19:21:01 +00002398static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2399 struct pnv_ioda_pe *pe)
2400{
Gavin Shan373f5652013-04-25 19:21:01 +00002401 int64_t rc;
2402
2403 /* We shouldn't already have a 32-bit DMA associated */
2404 if (WARN_ON(pe->tce32_seg >= 0))
2405 return;
2406
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002407 /* TVE #1 is selected by PCI address bit 59 */
2408 pe->tce_bypass_base = 1ull << 59;
2409
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002410 iommu_register_group(&pe->table_group, phb->hose->global_number,
2411 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002412
Gavin Shan373f5652013-04-25 19:21:01 +00002413 /* The PE will reserve all possible 32-bits space */
2414 pe->tce32_seg = 0;
Gavin Shan373f5652013-04-25 19:21:01 +00002415 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002416 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002417
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002418 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002419 pe->table_group.tce32_start = 0;
2420 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2421 pe->table_group.max_dynamic_windows_supported =
2422 IOMMU_TABLE_GROUP_MAX_TABLES;
2423 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2424 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002425#ifdef CONFIG_IOMMU_API
2426 pe->table_group.ops = &pnv_pci_ioda2_ops;
2427#endif
2428
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002429 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan373f5652013-04-25 19:21:01 +00002430 if (rc) {
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002431 if (pe->tce32_seg >= 0)
2432 pe->tce32_seg = -1;
2433 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002434 }
2435
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002436 if (pe->flags & PNV_IODA_PE_DEV)
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002437 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002438 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002439 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Gavin Shan373f5652013-04-25 19:21:01 +00002440}
2441
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08002442static void pnv_ioda_setup_dma(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002443{
2444 struct pci_controller *hose = phb->hose;
2445 unsigned int residual, remaining, segs, tw, base;
2446 struct pnv_ioda_pe *pe;
2447
2448 /* If we have more PE# than segments available, hand out one
2449 * per PE until we run out and let the rest fail. If not,
2450 * then we assign at least one segment per PE, plus more based
2451 * on the amount of devices under that PE
2452 */
2453 if (phb->ioda.dma_pe_count > phb->ioda.tce32_count)
2454 residual = 0;
2455 else
2456 residual = phb->ioda.tce32_count -
2457 phb->ioda.dma_pe_count;
2458
2459 pr_info("PCI: Domain %04x has %ld available 32-bit DMA segments\n",
2460 hose->global_number, phb->ioda.tce32_count);
2461 pr_info("PCI: %d PE# for a total weight of %d\n",
2462 phb->ioda.dma_pe_count, phb->ioda.dma_weight);
2463
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002464 pnv_pci_ioda_setup_opal_tce_kill(phb);
2465
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002466 /* Walk our PE list and configure their DMA segments, hand them
2467 * out one base segment plus any residual segments based on
2468 * weight
2469 */
2470 remaining = phb->ioda.tce32_count;
2471 tw = phb->ioda.dma_weight;
2472 base = 0;
Gavin Shan7ebdf952012-08-20 03:49:15 +00002473 list_for_each_entry(pe, &phb->ioda.pe_dma_list, dma_link) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002474 if (!pe->dma_weight)
2475 continue;
2476 if (!remaining) {
2477 pe_warn(pe, "No DMA32 resources available\n");
2478 continue;
2479 }
2480 segs = 1;
2481 if (residual) {
2482 segs += ((pe->dma_weight * residual) + (tw / 2)) / tw;
2483 if (segs > remaining)
2484 segs = remaining;
2485 }
Gavin Shan373f5652013-04-25 19:21:01 +00002486
2487 /*
2488 * For IODA2 compliant PHB3, we needn't care about the weight.
2489 * The all available 32-bits DMA space will be assigned to
2490 * the specific PE.
2491 */
2492 if (phb->type == PNV_PHB_IODA1) {
2493 pe_info(pe, "DMA weight %d, assigned %d DMA32 segments\n",
2494 pe->dma_weight, segs);
2495 pnv_pci_ioda_setup_dma_pe(phb, pe, base, segs);
Alistair Popple5d2aa712015-12-17 13:43:13 +11002496 } else if (phb->type == PNV_PHB_IODA2) {
Gavin Shan373f5652013-04-25 19:21:01 +00002497 pe_info(pe, "Assign DMA32 space\n");
2498 segs = 0;
2499 pnv_pci_ioda2_setup_dma_pe(phb, pe);
Alistair Popple5d2aa712015-12-17 13:43:13 +11002500 } else if (phb->type == PNV_PHB_NPU) {
2501 /*
2502 * We initialise the DMA space for an NPU PHB
2503 * after setup of the PHB is complete as we
2504 * point the NPU TVT to the the same location
2505 * as the PHB3 TVT.
2506 */
Gavin Shan373f5652013-04-25 19:21:01 +00002507 }
2508
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002509 remaining -= segs;
2510 base += segs;
2511 }
2512}
2513
2514#ifdef CONFIG_PCI_MSI
Gavin Shan137436c2013-04-25 19:20:59 +00002515static void pnv_ioda2_msi_eoi(struct irq_data *d)
2516{
2517 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2518 struct irq_chip *chip = irq_data_get_irq_chip(d);
2519 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2520 ioda.irq_chip);
2521 int64_t rc;
2522
2523 rc = opal_pci_msi_eoi(phb->opal_id, hw_irq);
2524 WARN_ON_ONCE(rc);
2525
2526 icp_native_eoi(d);
2527}
2528
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002529
2530static void set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
2531{
2532 struct irq_data *idata;
2533 struct irq_chip *ichip;
2534
2535 if (phb->type != PNV_PHB_IODA2)
2536 return;
2537
2538 if (!phb->ioda.irq_chip_init) {
2539 /*
2540 * First time we setup an MSI IRQ, we need to setup the
2541 * corresponding IRQ chip to route correctly.
2542 */
2543 idata = irq_get_irq_data(virq);
2544 ichip = irq_data_get_irq_chip(idata);
2545 phb->ioda.irq_chip_init = 1;
2546 phb->ioda.irq_chip = *ichip;
2547 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2548 }
2549 irq_set_chip(virq, &phb->ioda.irq_chip);
2550}
2551
Ian Munsie80c49c72014-10-08 19:54:57 +11002552#ifdef CONFIG_CXL_BASE
2553
Ryan Grimm6f963ec2015-01-28 20:16:04 -06002554struct device_node *pnv_pci_get_phb_node(struct pci_dev *dev)
Ian Munsie80c49c72014-10-08 19:54:57 +11002555{
2556 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2557
Ryan Grimm6f963ec2015-01-28 20:16:04 -06002558 return of_node_get(hose->dn);
Ian Munsie80c49c72014-10-08 19:54:57 +11002559}
Ryan Grimm6f963ec2015-01-28 20:16:04 -06002560EXPORT_SYMBOL(pnv_pci_get_phb_node);
Ian Munsie80c49c72014-10-08 19:54:57 +11002561
Ryan Grimm1212aa12015-01-19 11:52:50 -06002562int pnv_phb_to_cxl_mode(struct pci_dev *dev, uint64_t mode)
Ian Munsie80c49c72014-10-08 19:54:57 +11002563{
2564 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2565 struct pnv_phb *phb = hose->private_data;
2566 struct pnv_ioda_pe *pe;
2567 int rc;
2568
2569 pe = pnv_ioda_get_pe(dev);
2570 if (!pe)
2571 return -ENODEV;
2572
2573 pe_info(pe, "Switching PHB to CXL\n");
2574
Ryan Grimm1212aa12015-01-19 11:52:50 -06002575 rc = opal_pci_set_phb_cxl_mode(phb->opal_id, mode, pe->pe_number);
Ian Munsie80c49c72014-10-08 19:54:57 +11002576 if (rc)
2577 dev_err(&dev->dev, "opal_pci_set_phb_cxl_mode failed: %i\n", rc);
2578
2579 return rc;
2580}
Ryan Grimm1212aa12015-01-19 11:52:50 -06002581EXPORT_SYMBOL(pnv_phb_to_cxl_mode);
Ian Munsie80c49c72014-10-08 19:54:57 +11002582
2583/* Find PHB for cxl dev and allocate MSI hwirqs?
2584 * Returns the absolute hardware IRQ number
2585 */
2586int pnv_cxl_alloc_hwirqs(struct pci_dev *dev, int num)
2587{
2588 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2589 struct pnv_phb *phb = hose->private_data;
2590 int hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, num);
2591
2592 if (hwirq < 0) {
2593 dev_warn(&dev->dev, "Failed to find a free MSI\n");
2594 return -ENOSPC;
2595 }
2596
2597 return phb->msi_base + hwirq;
2598}
2599EXPORT_SYMBOL(pnv_cxl_alloc_hwirqs);
2600
2601void pnv_cxl_release_hwirqs(struct pci_dev *dev, int hwirq, int num)
2602{
2603 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2604 struct pnv_phb *phb = hose->private_data;
2605
2606 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq - phb->msi_base, num);
2607}
2608EXPORT_SYMBOL(pnv_cxl_release_hwirqs);
2609
2610void pnv_cxl_release_hwirq_ranges(struct cxl_irq_ranges *irqs,
2611 struct pci_dev *dev)
2612{
2613 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2614 struct pnv_phb *phb = hose->private_data;
2615 int i, hwirq;
2616
2617 for (i = 1; i < CXL_IRQ_RANGES; i++) {
2618 if (!irqs->range[i])
2619 continue;
2620 pr_devel("cxl release irq range 0x%x: offset: 0x%lx limit: %ld\n",
2621 i, irqs->offset[i],
2622 irqs->range[i]);
2623 hwirq = irqs->offset[i] - phb->msi_base;
2624 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq,
2625 irqs->range[i]);
2626 }
2627}
2628EXPORT_SYMBOL(pnv_cxl_release_hwirq_ranges);
2629
2630int pnv_cxl_alloc_hwirq_ranges(struct cxl_irq_ranges *irqs,
2631 struct pci_dev *dev, int num)
2632{
2633 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2634 struct pnv_phb *phb = hose->private_data;
2635 int i, hwirq, try;
2636
2637 memset(irqs, 0, sizeof(struct cxl_irq_ranges));
2638
2639 /* 0 is reserved for the multiplexed PSL DSI interrupt */
2640 for (i = 1; i < CXL_IRQ_RANGES && num; i++) {
2641 try = num;
2642 while (try) {
2643 hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, try);
2644 if (hwirq >= 0)
2645 break;
2646 try /= 2;
2647 }
2648 if (!try)
2649 goto fail;
2650
2651 irqs->offset[i] = phb->msi_base + hwirq;
2652 irqs->range[i] = try;
2653 pr_devel("cxl alloc irq range 0x%x: offset: 0x%lx limit: %li\n",
2654 i, irqs->offset[i], irqs->range[i]);
2655 num -= try;
2656 }
2657 if (num)
2658 goto fail;
2659
2660 return 0;
2661fail:
2662 pnv_cxl_release_hwirq_ranges(irqs, dev);
2663 return -ENOSPC;
2664}
2665EXPORT_SYMBOL(pnv_cxl_alloc_hwirq_ranges);
2666
2667int pnv_cxl_get_irq_count(struct pci_dev *dev)
2668{
2669 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2670 struct pnv_phb *phb = hose->private_data;
2671
2672 return phb->msi_bmp.irq_count;
2673}
2674EXPORT_SYMBOL(pnv_cxl_get_irq_count);
2675
2676int pnv_cxl_ioda_msi_setup(struct pci_dev *dev, unsigned int hwirq,
2677 unsigned int virq)
2678{
2679 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2680 struct pnv_phb *phb = hose->private_data;
2681 unsigned int xive_num = hwirq - phb->msi_base;
2682 struct pnv_ioda_pe *pe;
2683 int rc;
2684
2685 if (!(pe = pnv_ioda_get_pe(dev)))
2686 return -ENODEV;
2687
2688 /* Assign XIVE to PE */
2689 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2690 if (rc) {
2691 pe_warn(pe, "%s: OPAL error %d setting msi_base 0x%x "
2692 "hwirq 0x%x XIVE 0x%x PE\n",
2693 pci_name(dev), rc, phb->msi_base, hwirq, xive_num);
2694 return -EIO;
2695 }
2696 set_msi_irq_chip(phb, virq);
2697
2698 return 0;
2699}
2700EXPORT_SYMBOL(pnv_cxl_ioda_msi_setup);
2701#endif
2702
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002703static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002704 unsigned int hwirq, unsigned int virq,
2705 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002706{
2707 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2708 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002709 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002710 int rc;
2711
2712 /* No PE assigned ? bail out ... no MSI for you ! */
2713 if (pe == NULL)
2714 return -ENXIO;
2715
2716 /* Check if we have an MVE */
2717 if (pe->mve_number < 0)
2718 return -ENXIO;
2719
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002720 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002721 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002722 is_64 = 0;
2723
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002724 /* Assign XIVE to PE */
2725 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2726 if (rc) {
2727 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2728 pci_name(dev), rc, xive_num);
2729 return -EIO;
2730 }
2731
2732 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002733 __be64 addr64;
2734
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002735 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2736 &addr64, &data);
2737 if (rc) {
2738 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2739 pci_name(dev), rc);
2740 return -EIO;
2741 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002742 msg->address_hi = be64_to_cpu(addr64) >> 32;
2743 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002744 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002745 __be32 addr32;
2746
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002747 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2748 &addr32, &data);
2749 if (rc) {
2750 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2751 pci_name(dev), rc);
2752 return -EIO;
2753 }
2754 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002755 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002756 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002757 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002758
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002759 set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00002760
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002761 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
2762 " address=%x_%08x data=%x PE# %d\n",
2763 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2764 msg->address_hi, msg->address_lo, data, pe->pe_number);
2765
2766 return 0;
2767}
2768
2769static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2770{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002771 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002772 const __be32 *prop = of_get_property(phb->hose->dn,
2773 "ibm,opal-msi-ranges", NULL);
2774 if (!prop) {
2775 /* BML Fallback */
2776 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2777 }
2778 if (!prop)
2779 return;
2780
2781 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002782 count = be32_to_cpup(prop + 1);
2783 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002784 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2785 phb->hose->global_number);
2786 return;
2787 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002788
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002789 phb->msi_setup = pnv_pci_ioda_msi_setup;
2790 phb->msi32_support = 1;
2791 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002792 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002793}
2794#else
2795static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2796#endif /* CONFIG_PCI_MSI */
2797
Wei Yang6e628c72015-03-25 16:23:55 +08002798#ifdef CONFIG_PCI_IOV
2799static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2800{
2801 struct pci_controller *hose;
2802 struct pnv_phb *phb;
2803 struct resource *res;
2804 int i;
2805 resource_size_t size;
2806 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08002807 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08002808
2809 if (!pdev->is_physfn || pdev->is_added)
2810 return;
2811
2812 hose = pci_bus_to_host(pdev->bus);
2813 phb = hose->private_data;
2814
2815 pdn = pci_get_pdn(pdev);
2816 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08002817 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08002818
Wei Yang5b88ec22015-03-25 16:23:58 +08002819 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang5b88ec22015-03-25 16:23:58 +08002820 mul = phb->ioda.total_pe;
2821
2822 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2823 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2824 if (!res->flags || res->parent)
2825 continue;
2826 if (!pnv_pci_is_mem_pref_64(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08002827 dev_warn(&pdev->dev, "Don't support SR-IOV with"
2828 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08002829 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08002830 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08002831 }
2832
2833 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
2834
2835 /* bigger than 64M */
2836 if (size > (1 << 26)) {
2837 dev_info(&pdev->dev, "PowerNV: VF BAR%d: %pR IOV size is bigger than 64M, roundup power2\n",
2838 i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08002839 mul = roundup_pow_of_two(total_vfs);
Wei Yangee8222f2015-10-22 09:22:16 +08002840 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08002841 break;
2842 }
2843 }
2844
Wei Yang6e628c72015-03-25 16:23:55 +08002845 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2846 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2847 if (!res->flags || res->parent)
2848 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08002849
Wei Yang6e628c72015-03-25 16:23:55 +08002850 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08002851 /*
2852 * On PHB3, the minimum size alignment of M64 BAR in single
2853 * mode is 32MB.
2854 */
2855 if (pdn->m64_single_mode && (size < SZ_32M))
2856 goto truncate_iov;
2857 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08002858 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08002859 dev_dbg(&pdev->dev, " %pR\n", res);
2860 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08002861 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08002862 }
Wei Yang5b88ec22015-03-25 16:23:58 +08002863 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08002864
2865 return;
2866
2867truncate_iov:
2868 /* To save MMIO space, IOV BAR is truncated. */
2869 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2870 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2871 res->flags = 0;
2872 res->end = res->start - 1;
2873 }
Wei Yang6e628c72015-03-25 16:23:55 +08002874}
2875#endif /* CONFIG_PCI_IOV */
2876
Gavin Shan11685be2012-08-20 03:49:16 +00002877/*
2878 * This function is supposed to be called on basis of PE from top
2879 * to bottom style. So the the I/O or MMIO segment assigned to
2880 * parent PE could be overrided by its child PEs if necessary.
2881 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08002882static void pnv_ioda_setup_pe_seg(struct pci_controller *hose,
2883 struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00002884{
2885 struct pnv_phb *phb = hose->private_data;
2886 struct pci_bus_region region;
2887 struct resource *res;
2888 int i, index;
2889 int rc;
2890
2891 /*
2892 * NOTE: We only care PCI bus based PE for now. For PCI
2893 * device based PE, for example SRIOV sensitive VF should
2894 * be figured out later.
2895 */
2896 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
2897
2898 pci_bus_for_each_resource(pe->pbus, res, i) {
2899 if (!res || !res->flags ||
2900 res->start > res->end)
2901 continue;
2902
2903 if (res->flags & IORESOURCE_IO) {
2904 region.start = res->start - phb->ioda.io_pci_base;
2905 region.end = res->end - phb->ioda.io_pci_base;
2906 index = region.start / phb->ioda.io_segsize;
2907
2908 while (index < phb->ioda.total_pe &&
2909 region.start <= region.end) {
2910 phb->ioda.io_segmap[index] = pe->pe_number;
2911 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
2912 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
2913 if (rc != OPAL_SUCCESS) {
2914 pr_err("%s: OPAL error %d when mapping IO "
2915 "segment #%d to PE#%d\n",
2916 __func__, rc, index, pe->pe_number);
2917 break;
2918 }
2919
2920 region.start += phb->ioda.io_segsize;
2921 index++;
2922 }
Gavin Shan027fa022015-03-27 11:29:00 +11002923 } else if ((res->flags & IORESOURCE_MEM) &&
2924 !pnv_pci_is_mem_pref_64(res->flags)) {
Gavin Shan11685be2012-08-20 03:49:16 +00002925 region.start = res->start -
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10002926 hose->mem_offset[0] -
Gavin Shan11685be2012-08-20 03:49:16 +00002927 phb->ioda.m32_pci_base;
2928 region.end = res->end -
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10002929 hose->mem_offset[0] -
Gavin Shan11685be2012-08-20 03:49:16 +00002930 phb->ioda.m32_pci_base;
2931 index = region.start / phb->ioda.m32_segsize;
2932
2933 while (index < phb->ioda.total_pe &&
2934 region.start <= region.end) {
2935 phb->ioda.m32_segmap[index] = pe->pe_number;
2936 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
2937 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
2938 if (rc != OPAL_SUCCESS) {
2939 pr_err("%s: OPAL error %d when mapping M32 "
2940 "segment#%d to PE#%d",
2941 __func__, rc, index, pe->pe_number);
2942 break;
2943 }
2944
2945 region.start += phb->ioda.m32_segsize;
2946 index++;
2947 }
2948 }
2949 }
2950}
2951
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08002952static void pnv_pci_ioda_setup_seg(void)
Gavin Shan11685be2012-08-20 03:49:16 +00002953{
2954 struct pci_controller *tmp, *hose;
2955 struct pnv_phb *phb;
2956 struct pnv_ioda_pe *pe;
2957
2958 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2959 phb = hose->private_data;
Alistair Popple5d2aa712015-12-17 13:43:13 +11002960
2961 /* NPU PHB does not support IO or MMIO segmentation */
2962 if (phb->type == PNV_PHB_NPU)
2963 continue;
2964
Gavin Shan11685be2012-08-20 03:49:16 +00002965 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2966 pnv_ioda_setup_pe_seg(hose, pe);
2967 }
2968 }
2969}
2970
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08002971static void pnv_pci_ioda_setup_DMA(void)
Gavin Shan13395c42012-08-20 03:49:17 +00002972{
2973 struct pci_controller *hose, *tmp;
Gavin Shandb1266c2012-08-20 03:49:18 +00002974 struct pnv_phb *phb;
Gavin Shan13395c42012-08-20 03:49:17 +00002975
2976 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2977 pnv_ioda_setup_dma(hose->private_data);
Gavin Shandb1266c2012-08-20 03:49:18 +00002978
2979 /* Mark the PHB initialization done */
2980 phb = hose->private_data;
2981 phb->initialized = 1;
Gavin Shan13395c42012-08-20 03:49:17 +00002982 }
2983}
2984
Gavin Shan37c367f2013-06-20 18:13:25 +08002985static void pnv_pci_ioda_create_dbgfs(void)
2986{
2987#ifdef CONFIG_DEBUG_FS
2988 struct pci_controller *hose, *tmp;
2989 struct pnv_phb *phb;
2990 char name[16];
2991
2992 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2993 phb = hose->private_data;
2994
2995 sprintf(name, "PCI%04x", hose->global_number);
2996 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
2997 if (!phb->dbgfs)
2998 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
2999 __func__, hose->global_number);
3000 }
3001#endif /* CONFIG_DEBUG_FS */
3002}
3003
Alistair Popple5d2aa712015-12-17 13:43:13 +11003004static void pnv_npu_ioda_fixup(void)
3005{
3006 bool enable_bypass;
3007 struct pci_controller *hose, *tmp;
3008 struct pnv_phb *phb;
3009 struct pnv_ioda_pe *pe;
3010
3011 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3012 phb = hose->private_data;
3013 if (phb->type != PNV_PHB_NPU)
3014 continue;
3015
3016 list_for_each_entry(pe, &phb->ioda.pe_dma_list, dma_link) {
3017 enable_bypass = dma_get_mask(&pe->pdev->dev) ==
3018 DMA_BIT_MASK(64);
3019 pnv_npu_init_dma_pe(pe);
3020 pnv_npu_dma_set_bypass(pe, enable_bypass);
3021 }
3022 }
3023}
3024
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003025static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003026{
3027 pnv_pci_ioda_setup_PEs();
Gavin Shan11685be2012-08-20 03:49:16 +00003028 pnv_pci_ioda_setup_seg();
Gavin Shan13395c42012-08-20 03:49:17 +00003029 pnv_pci_ioda_setup_DMA();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003030
Gavin Shan37c367f2013-06-20 18:13:25 +08003031 pnv_pci_ioda_create_dbgfs();
3032
Gavin Shane9cc17d2013-06-20 13:21:14 +08003033#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003034 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003035 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003036#endif
Alistair Popple5d2aa712015-12-17 13:43:13 +11003037
3038 /* Link NPU IODA tables to their PCI devices. */
3039 pnv_npu_ioda_fixup();
Gavin Shanfb446ad2012-08-20 03:49:14 +00003040}
3041
Gavin Shan271fd032012-09-11 16:59:47 -06003042/*
3043 * Returns the alignment for I/O or memory windows for P2P
3044 * bridges. That actually depends on how PEs are segmented.
3045 * For now, we return I/O or M32 segment size for PE sensitive
3046 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3047 * 1MiB for memory) will be returned.
3048 *
3049 * The current PCI bus might be put into one PE, which was
3050 * create against the parent PCI bridge. For that case, we
3051 * needn't enlarge the alignment so that we can save some
3052 * resources.
3053 */
3054static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3055 unsigned long type)
3056{
3057 struct pci_dev *bridge;
3058 struct pci_controller *hose = pci_bus_to_host(bus);
3059 struct pnv_phb *phb = hose->private_data;
3060 int num_pci_bridges = 0;
3061
3062 bridge = bus->self;
3063 while (bridge) {
3064 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3065 num_pci_bridges++;
3066 if (num_pci_bridges >= 2)
3067 return 1;
3068 }
3069
3070 bridge = bridge->bus->self;
3071 }
3072
Guo Chao262af552014-07-21 14:42:30 +10003073 /* We fail back to M32 if M64 isn't supported */
3074 if (phb->ioda.m64_segsize &&
3075 pnv_pci_is_mem_pref_64(type))
3076 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003077 if (type & IORESOURCE_MEM)
3078 return phb->ioda.m32_segsize;
3079
3080 return phb->ioda.io_segsize;
3081}
3082
Wei Yang5350ab32015-03-25 16:23:56 +08003083#ifdef CONFIG_PCI_IOV
3084static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3085 int resno)
3086{
Wei Yangee8222f2015-10-22 09:22:16 +08003087 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3088 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003089 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003090 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003091
Wei Yang7fbe7a92015-10-22 09:22:15 +08003092 /*
3093 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3094 * SR-IOV. While from hardware perspective, the range mapped by M64
3095 * BAR should be size aligned.
3096 *
Wei Yangee8222f2015-10-22 09:22:16 +08003097 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3098 * powernv-specific hardware restriction is gone. But if just use the
3099 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3100 * in one segment of M64 #15, which introduces the PE conflict between
3101 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3102 * m64_segsize.
3103 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003104 * This function returns the total IOV BAR size if M64 BAR is in
3105 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003106 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3107 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003108 */
Wei Yang5350ab32015-03-25 16:23:56 +08003109 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003110 if (!pdn->vfs_expanded)
3111 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003112 if (pdn->m64_single_mode)
3113 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003114
Wei Yang7fbe7a92015-10-22 09:22:15 +08003115 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003116}
3117#endif /* CONFIG_PCI_IOV */
3118
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003119/* Prevent enabling devices for which we couldn't properly
3120 * assign a PE
3121 */
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003122static bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003123{
Gavin Shandb1266c2012-08-20 03:49:18 +00003124 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3125 struct pnv_phb *phb = hose->private_data;
3126 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003127
Gavin Shandb1266c2012-08-20 03:49:18 +00003128 /* The function is probably called while the PEs have
3129 * not be created yet. For example, resource reassignment
3130 * during PCI probe period. We just skip the check if
3131 * PEs isn't ready.
3132 */
3133 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003134 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003135
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003136 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003137 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003138 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003139
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003140 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003141}
3142
3143static u32 pnv_ioda_bdfn_to_pe(struct pnv_phb *phb, struct pci_bus *bus,
3144 u32 devfn)
3145{
3146 return phb->ioda.pe_rmap[(bus->number << 8) | devfn];
3147}
3148
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003149static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003150{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003151 struct pnv_phb *phb = hose->private_data;
3152
Gavin Shand1a85ee2014-09-30 12:39:05 +10003153 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003154 OPAL_ASSERT_RESET);
3155}
3156
Daniel Axtens92ae0352015-04-28 15:12:05 +10003157static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
3158 .dma_dev_setup = pnv_pci_dma_dev_setup,
3159#ifdef CONFIG_PCI_MSI
3160 .setup_msi_irqs = pnv_setup_msi_irqs,
3161 .teardown_msi_irqs = pnv_teardown_msi_irqs,
3162#endif
3163 .enable_device_hook = pnv_pci_enable_device_hook,
3164 .window_alignment = pnv_pci_window_alignment,
3165 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
Daniel Axtens763d2d82015-04-28 15:12:07 +10003166 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
Andrew Donnellan535229822015-08-07 13:45:54 +10003167 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003168 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003169};
3170
Alistair Popple5d2aa712015-12-17 13:43:13 +11003171static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
3172 .dma_dev_setup = pnv_pci_dma_dev_setup,
3173#ifdef CONFIG_PCI_MSI
3174 .setup_msi_irqs = pnv_setup_msi_irqs,
3175 .teardown_msi_irqs = pnv_teardown_msi_irqs,
3176#endif
3177 .enable_device_hook = pnv_pci_enable_device_hook,
3178 .window_alignment = pnv_pci_window_alignment,
3179 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3180 .dma_set_mask = pnv_npu_dma_set_mask,
3181 .shutdown = pnv_pci_ioda_shutdown,
3182};
3183
Anton Blancharde51df2c2014-08-20 08:55:18 +10003184static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3185 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003186{
3187 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003188 struct pnv_phb *phb;
Gavin Shan81846162013-12-26 09:29:40 +08003189 unsigned long size, m32map_off, pemap_off, iomap_off = 0;
Alistair Popplec681b932013-09-23 12:04:57 +10003190 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003191 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003192 int len;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003193 u64 phb_id;
3194 void *aux;
3195 long rc;
3196
Gavin Shan58d714e2013-07-31 16:47:00 +08003197 pr_info("Initializing IODA%d OPAL PHB %s\n", ioda_type, np->full_name);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003198
3199 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3200 if (!prop64) {
3201 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3202 return;
3203 }
3204 phb_id = be64_to_cpup(prop64);
3205 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3206
Michael Ellermane39f223f2014-11-18 16:47:35 +11003207 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003208
3209 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003210 phb->hose = hose = pcibios_alloc_controller(np);
3211 if (!phb->hose) {
3212 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003213 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003214 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003215 return;
3216 }
3217
3218 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003219 prop32 = of_get_property(np, "bus-range", &len);
3220 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003221 hose->first_busno = be32_to_cpu(prop32[0]);
3222 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003223 } else {
3224 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3225 hose->first_busno = 0;
3226 hose->last_busno = 0xff;
3227 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003228 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003229 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003230 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003231 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003232 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003233
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003234 /* Detect specific models for error handling */
3235 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3236 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003237 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003238 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003239 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3240 phb->model = PNV_PHB_MODEL_NPU;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003241 else
3242 phb->model = PNV_PHB_MODEL_UNKNOWN;
3243
Gavin Shanaa0c0332013-04-25 19:20:57 +00003244 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003245 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003246
Gavin Shanaa0c0332013-04-25 19:20:57 +00003247 /* Get registers */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003248 phb->regs = of_iomap(np, 0);
3249 if (phb->regs == NULL)
3250 pr_err(" Failed to map registers !\n");
3251
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003252 /* Initialize more IODA stuff */
Gavin Shan36954dc2013-11-04 16:32:47 +08003253 phb->ioda.total_pe = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003254 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003255 if (prop32)
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003256 phb->ioda.total_pe = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003257 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3258 if (prop32)
3259 phb->ioda.reserved_pe = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003260
3261 /* Parse 64-bit MMIO range */
3262 pnv_ioda_parse_m64_window(phb);
3263
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003264 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003265 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003266 phb->ioda.m32_size += 0x10000;
3267
3268 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003269 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003270 phb->ioda.io_size = hose->pci_io_size;
3271 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe;
3272 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3273
Gavin Shanc35d2a82013-07-31 16:47:04 +08003274 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003275 size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
3276 m32map_off = size;
Gavin Shane47747f2012-08-20 03:49:19 +00003277 size += phb->ioda.total_pe * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003278 if (phb->type == PNV_PHB_IODA1) {
3279 iomap_off = size;
3280 size += phb->ioda.total_pe * sizeof(phb->ioda.io_segmap[0]);
3281 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003282 pemap_off = size;
3283 size += phb->ioda.total_pe * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003284 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003285 phb->ioda.pe_alloc = aux;
3286 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shanc35d2a82013-07-31 16:47:04 +08003287 if (phb->type == PNV_PHB_IODA1)
3288 phb->ioda.io_segmap = aux + iomap_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003289 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan36954dc2013-11-04 16:32:47 +08003290 set_bit(phb->ioda.reserved_pe, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003291
Gavin Shan7ebdf952012-08-20 03:49:15 +00003292 INIT_LIST_HEAD(&phb->ioda.pe_dma_list);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003293 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003294 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003295
3296 /* Calculate how many 32-bit TCE segments we have */
3297 phb->ioda.tce32_count = phb->ioda.m32_pci_base >> 28;
3298
Gavin Shanaa0c0332013-04-25 19:20:57 +00003299#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003300 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3301 window_type,
3302 window_num,
3303 starting_real_address,
3304 starting_pci_address,
3305 segment_size);
3306#endif
3307
Guo Chao262af552014-07-21 14:42:30 +10003308 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
3309 phb->ioda.total_pe, phb->ioda.reserved_pe,
3310 phb->ioda.m32_size, phb->ioda.m32_segsize);
3311 if (phb->ioda.m64_size)
3312 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3313 phb->ioda.m64_size, phb->ioda.m64_segsize);
3314 if (phb->ioda.io_size)
3315 pr_info(" IO: 0x%x [segment=0x%x]\n",
3316 phb->ioda.io_size, phb->ioda.io_segsize);
3317
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003318
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003319 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003320 phb->get_pe_state = pnv_ioda_get_pe_state;
3321 phb->freeze_pe = pnv_ioda_freeze_pe;
3322 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003323
3324 /* Setup RID -> PE mapping function */
3325 phb->bdfn_to_pe = pnv_ioda_bdfn_to_pe;
3326
3327 /* Setup TCEs */
3328 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
3329
3330 /* Setup MSI support */
3331 pnv_pci_init_ioda_msis(phb);
3332
Gavin Shanc40a4212012-08-20 03:49:20 +00003333 /*
3334 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3335 * to let the PCI core do resource assignment. It's supposed
3336 * that the PCI core will do correct I/O and MMIO alignment
3337 * for the P2P bridge bars so that each PCI bus (excluding
3338 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003339 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003340 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003341
3342 if (phb->type == PNV_PHB_NPU)
3343 hose->controller_ops = pnv_npu_ioda_controller_ops;
3344 else
3345 hose->controller_ops = pnv_pci_ioda_controller_ops;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003346
Wei Yang6e628c72015-03-25 16:23:55 +08003347#ifdef CONFIG_PCI_IOV
3348 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003349 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003350#endif
3351
Gavin Shanc40a4212012-08-20 03:49:20 +00003352 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003353
3354 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10003355 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003356 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00003357 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10003358
3359 /* If we're running in kdump kerenl, the previous kerenl never
3360 * shutdown PCI devices correctly. We already got IODA table
3361 * cleaned out. So we have to issue PHB reset to stop all PCI
3362 * transactions from previous kerenl.
3363 */
3364 if (is_kdump_kernel()) {
3365 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11003366 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3367 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10003368 }
Guo Chao262af552014-07-21 14:42:30 +10003369
Gavin Shan9e9e8932014-11-12 13:36:05 +11003370 /* Remove M64 resource if we can't configure it successfully */
3371 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10003372 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003373}
3374
Bjorn Helgaas67975002013-07-02 12:20:03 -06003375void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00003376{
Gavin Shane9cc17d2013-06-20 13:21:14 +08003377 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003378}
3379
Alistair Popple5d2aa712015-12-17 13:43:13 +11003380void __init pnv_pci_init_npu_phb(struct device_node *np)
3381{
3382 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3383}
3384
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003385void __init pnv_pci_init_ioda_hub(struct device_node *np)
3386{
3387 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10003388 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003389 u64 hub_id;
3390
3391 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3392
3393 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3394 if (!prop64) {
3395 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3396 return;
3397 }
3398 hub_id = be64_to_cpup(prop64);
3399 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3400
3401 /* Count child PHBs */
3402 for_each_child_of_node(np, phbn) {
3403 /* Look for IODA1 PHBs */
3404 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08003405 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003406 }
3407}