blob: 64db6698214c101a7fede6117a8339221aca00a3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
56#include <asm/cacheflush.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwaidee1b662007-08-13 16:10:30 +0200189/* reset the HD-audio controller in power save mode.
190 * this may give more power-saving, but will take longer time to
191 * wake up.
192 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200193static bool power_save_controller = 1;
194module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200195MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800196#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100197#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200198#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100200static int align_buffer_size = -1;
201module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500202MODULE_PARM_DESC(align_buffer_size,
203 "Force buffer and period sizes to be multiple of 128 bytes.");
204
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200205#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100206static int hda_snoop = -1;
207module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200208MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#else
210#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200211#endif
212
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214MODULE_LICENSE("GPL");
215MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
216 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700217 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200218 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100219 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100220 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100221 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700222 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800223 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700224 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800225 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700226 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800227 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700228 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500229 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800230 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700231 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100232 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200233 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200234 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200235 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200236 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200237 "{ATI, RS780},"
238 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100239 "{ATI, RV630},"
240 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100241 "{ATI, RV670},"
242 "{ATI, RV635},"
243 "{ATI, RV620},"
244 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200245 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200246 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200247 "{SiS, SIS966},"
248 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249MODULE_DESCRIPTION("Intel HDA driver");
250
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200251#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100252#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200253#define SUPPORT_VGA_SWITCHEROO
254#endif
255#endif
256
257
Takashi Iwaicb53c622007-08-10 17:21:45 +0200258/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200261/* driver types */
262enum {
263 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800264 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100265 AZX_DRIVER_SCH,
Takashi Iwaifab12852013-11-05 17:54:05 +0100266 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200268 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800269 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200270 AZX_DRIVER_VIA,
271 AZX_DRIVER_SIS,
272 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200273 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200274 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200275 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200276 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200277 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100278 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200279 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200280};
281
Takashi Iwai37e661e2014-11-25 11:28:07 +0100282#define azx_get_snoop_type(chip) \
283 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
284#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
285
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100286/* quirks for old Intel chipsets */
287#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100288 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100289
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100290/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100291#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100292 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100293 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100294
Takashi Iwai55913112015-12-10 13:03:29 +0100295/* PCH up to IVB; no runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100296#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai55913112015-12-10 13:03:29 +0100297 (AZX_DCAPS_INTEL_PCH_BASE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200298
Takashi Iwai55913112015-12-10 13:03:29 +0100299/* PCH for HSW/BDW; with runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100300#define AZX_DCAPS_INTEL_PCH \
301 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
302
303/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100304#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100305 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100306 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
307 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100308
Libin Yang54a04052014-06-09 15:28:59 +0800309/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
310#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
313 AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800314
Mengdong Lin40cc2392015-04-21 13:12:23 +0800315#define AZX_DCAPS_INTEL_BAYTRAIL \
316 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)
317
Libin Yang2d846c72015-04-07 20:32:20 +0800318#define AZX_DCAPS_INTEL_BRASWELL \
319 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)
320
Libin Yangd6795822014-12-19 08:44:31 +0800321#define AZX_DCAPS_INTEL_SKYLAKE \
Libin Yang2d846c72015-04-07 20:32:20 +0800322 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
323 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800324
Lu, Hanc87693d2015-11-19 23:25:12 +0800325#define AZX_DCAPS_INTEL_BROXTON \
326 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
327 AZX_DCAPS_I915_POWERWELL)
328
Takashi Iwai9477c582011-05-25 09:11:37 +0200329/* quirks for ATI SB / AMD Hudson */
330#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100331 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
332 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200333
334/* quirks for ATI/AMD HDMI */
335#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100336 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
337 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200338
Takashi Iwai37e661e2014-11-25 11:28:07 +0100339/* quirks for ATI HDMI with snoop off */
340#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
341 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
342
Takashi Iwai9477c582011-05-25 09:11:37 +0200343/* quirks for Nvidia */
344#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100345 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100346 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200347
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200348#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100350 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100351 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200352
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200353/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200354 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200355 */
356#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200357#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
358#else
359#define use_vga_switcheroo(chip) 0
360#endif
361
Libin Yang03b135c2015-06-03 09:30:15 +0800362#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
363 ((pci)->device == 0x0c0c) || \
364 ((pci)->device == 0x0d0c) || \
365 ((pci)->device == 0x160c))
366
Takashi Iwai7e31a012016-02-22 15:18:13 +0100367#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
368#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530369#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
370#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
Vinod Koul68581072016-06-29 10:27:52 +0530371#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
Takashi Iwai7e31a012016-02-22 15:18:13 +0100372#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530373#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci)) || \
Vinod Koul68581072016-06-29 10:27:52 +0530374 IS_KBL(pci) || IS_KBL_LP(pci) || IS_KBL_H(pci)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800375
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100376static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200377 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800378 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100379 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaifab12852013-11-05 17:54:05 +0100380 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200382 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800383 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200384 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
385 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200386 [AZX_DRIVER_ULI] = "HDA ULI M5461",
387 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200388 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200389 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200390 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200391 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100392 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393};
394
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100396static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200397{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100398 int pages;
399
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200400 if (azx_snoop(chip))
401 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100402 if (!dmab || !dmab->area || !dmab->bytes)
403 return;
404
405#ifdef CONFIG_SND_DMA_SGBUF
406 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
407 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100408 if (chip->driver_type == AZX_DRIVER_CMEDIA)
409 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200410 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100411 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200412 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100413 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
414 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200415 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100416#endif
417
418 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
419 if (on)
420 set_memory_wc((unsigned long)dmab->area, pages);
421 else
422 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200423}
424
425static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
426 bool on)
427{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100428 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200429}
430static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100431 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200432{
433 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100434 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200435 azx_dev->wc_marked = on;
436 }
437}
438#else
439/* NOP for other archs */
440static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
441 bool on)
442{
443}
444static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100445 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200446{
447}
448#endif
449
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200450static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100451
Takashi Iwaicb53c622007-08-10 17:21:45 +0200452/*
453 * initialize the PCI registers
454 */
455/* update bits in a PCI register byte */
456static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
457 unsigned char mask, unsigned char val)
458{
459 unsigned char data;
460
461 pci_read_config_byte(pci, reg, &data);
462 data &= ~mask;
463 data |= (val & mask);
464 pci_write_config_byte(pci, reg, data);
465}
466
467static void azx_init_pci(struct azx *chip)
468{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100469 int snoop_type = azx_get_snoop_type(chip);
470
Takashi Iwaicb53c622007-08-10 17:21:45 +0200471 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
472 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
473 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100474 * codecs.
475 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200476 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700477 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100478 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200479 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200480 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200481
Takashi Iwai9477c582011-05-25 09:11:37 +0200482 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
483 * we need to enable snoop.
484 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100485 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100486 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
487 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200488 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200489 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
490 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200491 }
492
493 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100494 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100495 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
496 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200497 update_pci_byte(chip->pci,
498 NVIDIA_HDA_TRANSREG_ADDR,
499 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700500 update_pci_byte(chip->pci,
501 NVIDIA_HDA_ISTRM_COH,
502 0x01, NVIDIA_HDA_ENABLE_COHBIT);
503 update_pci_byte(chip->pci,
504 NVIDIA_HDA_OSTRM_COH,
505 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200506 }
507
508 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100509 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200510 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100511 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200512 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
513 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
514 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
515 if (!azx_snoop(chip))
516 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
517 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100518 pci_read_config_word(chip->pci,
519 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100520 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100521 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
522 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
523 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525}
526
Lu, Han7c23b7c2015-12-07 15:59:13 +0800527/*
528 * In BXT-P A0, HD-Audio DMA requests is later than expected,
529 * and makes an audio stream sensitive to system latencies when
530 * 24/32 bits are playing.
531 * Adjusting threshold of DMA fifo to force the DMA request
532 * sooner to improve latency tolerance at the expense of power.
533 */
534static void bxt_reduce_dma_latency(struct azx *chip)
535{
536 u32 val;
537
Takashi Iwai70eafad2017-03-29 08:39:19 +0200538 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800539 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200540 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800541}
542
Lu, Han0a673522015-05-05 09:05:48 +0800543static void hda_intel_init_chip(struct azx *chip, bool full_reset)
544{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800545 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800546 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800547 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800548
549 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800550 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100551 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800552 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
553 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
554 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
555 }
Lu, Han0a673522015-05-05 09:05:48 +0800556 azx_init_chip(chip, full_reset);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100557 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800558 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
559 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
560 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
561 }
Lu, Han0a673522015-05-05 09:05:48 +0800562 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800563 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800564
565 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100566 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800567 bxt_reduce_dma_latency(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800568}
569
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200570/* calculate runtime delay from LPIB */
571static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
572 unsigned int pos)
573{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200574 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200575 int stream = substream->stream;
576 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
577 int delay;
578
579 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
580 delay = pos - lpib_pos;
581 else
582 delay = lpib_pos - pos;
583 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200584 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200585 delay = 0;
586 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200587 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200588 }
589
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200590 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200591 dev_info(chip->card->dev,
592 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200593 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200594 delay = 0;
595 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
596 chip->get_delay[stream] = NULL;
597 }
598
599 return bytes_to_frames(substream->runtime, delay);
600}
601
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200602static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
603
Dylan Reid7ca954a2014-02-28 15:41:28 -0800604/* called from IRQ */
605static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
606{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200607 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800608 int ok;
609
610 ok = azx_position_ok(chip, azx_dev);
611 if (ok == 1) {
612 azx_dev->irq_pending = 0;
613 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100614 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800615 /* bogus IRQ, process it later */
616 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100617 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800618 }
619 return 0;
620}
621
Mengdong Lin17eccb22015-04-29 17:43:29 +0800622/* Enable/disable i915 display power for the link */
623static int azx_intel_link_power(struct azx *chip, bool enable)
624{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800625 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800626
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800627 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800628}
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200631 * Check whether the current DMA position is acceptable for updating
632 * periods. Returns non-zero if it's OK.
633 *
634 * Many HD-audio controllers appear pretty inaccurate about
635 * the update-IRQ timing. The IRQ is issued before actually the
636 * data is processed. So, we need to process it afterwords in a
637 * workqueue.
638 */
639static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
640{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200641 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200642 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200643 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200644 unsigned int pos;
645
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200646 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
647 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200648 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200649
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200650 if (chip->get_position[stream])
651 pos = chip->get_position[stream](chip, azx_dev);
652 else { /* use the position buffer as default */
653 pos = azx_get_pos_posbuf(chip, azx_dev);
654 if (!pos || pos == (u32)-1) {
655 dev_info(chip->card->dev,
656 "Invalid position buffer, using LPIB read method instead.\n");
657 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200658 if (chip->get_position[0] == azx_get_pos_lpib &&
659 chip->get_position[1] == azx_get_pos_lpib)
660 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200661 pos = azx_get_pos_lpib(chip, azx_dev);
662 chip->get_delay[stream] = NULL;
663 } else {
664 chip->get_position[stream] = azx_get_pos_posbuf;
665 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
666 chip->get_delay[stream] = azx_get_delay_from_lpib;
667 }
668 }
669
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200670 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200671 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200672
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200673 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100674 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200675 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200676 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
677 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200678 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100679 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200680 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200681 return 1; /* OK, it's fine */
682}
683
684/*
685 * The work for pending PCM period updates.
686 */
687static void azx_irq_pending_work(struct work_struct *work)
688{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200689 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
690 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200691 struct hdac_bus *bus = azx_bus(chip);
692 struct hdac_stream *s;
693 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200694
Takashi Iwai9a34af42014-06-26 17:19:20 +0200695 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100696 dev_info(chip->card->dev,
697 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
698 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200699 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200700 }
701
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200702 for (;;) {
703 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200704 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200705 list_for_each_entry(s, &bus->stream_list, list) {
706 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200707 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200708 !s->substream ||
709 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200710 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200711 ok = azx_position_ok(chip, azx_dev);
712 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200713 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200714 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200715 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200716 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200717 } else if (ok < 0) {
718 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200719 } else
720 pending++;
721 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200722 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200723 if (!pending)
724 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200725 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200726 }
727}
728
729/* clear irq_pending flags and assure no on-going workq */
730static void azx_clear_irq_pending(struct azx *chip)
731{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200732 struct hdac_bus *bus = azx_bus(chip);
733 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200734
Takashi Iwaia41d1222015-04-14 22:13:18 +0200735 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200736 list_for_each_entry(s, &bus->stream_list, list) {
737 struct azx_dev *azx_dev = stream_to_azx_dev(s);
738 azx_dev->irq_pending = 0;
739 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200740 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741}
742
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200743static int azx_acquire_irq(struct azx *chip, int do_disconnect)
744{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200745 struct hdac_bus *bus = azx_bus(chip);
746
Takashi Iwai437a5a42006-11-21 12:14:23 +0100747 if (request_irq(chip->pci->irq, azx_interrupt,
748 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100749 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100750 dev_err(chip->card->dev,
751 "unable to grab IRQ %d, disabling device\n",
752 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200753 if (do_disconnect)
754 snd_card_disconnect(chip->card);
755 return -1;
756 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200757 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100758 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200759 return 0;
760}
761
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200762/* get the current DMA position with correction on VIA chips */
763static unsigned int azx_via_get_position(struct azx *chip,
764 struct azx_dev *azx_dev)
765{
766 unsigned int link_pos, mini_pos, bound_pos;
767 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
768 unsigned int fifo_size;
769
Takashi Iwai1604eee2015-04-16 12:14:17 +0200770 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200771 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200772 /* Playback, no problem using link position */
773 return link_pos;
774 }
775
776 /* Capture */
777 /* For new chipset,
778 * use mod to get the DMA position just like old chipset
779 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200780 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
781 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200782
783 /* azx_dev->fifo_size can't get FIFO size of in stream.
784 * Get from base address + offset.
785 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200786 fifo_size = readw(azx_bus(chip)->remap_addr +
787 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200788
789 if (azx_dev->insufficient) {
790 /* Link position never gather than FIFO size */
791 if (link_pos <= fifo_size)
792 return 0;
793
794 azx_dev->insufficient = 0;
795 }
796
797 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200798 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200799 else
800 mini_pos = link_pos - fifo_size;
801
802 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200803 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
804 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200805 if (mod_link_pos >= fifo_size)
806 bound_pos = link_pos - mod_link_pos;
807 else if (mod_dma_pos >= mod_mini_pos)
808 bound_pos = mini_pos - mod_mini_pos;
809 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200810 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
811 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200812 bound_pos = 0;
813 }
814
815 /* Calculate real DMA position we want */
816 return bound_pos + mod_dma_pos;
817}
818
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200819static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
820 struct azx_dev *azx_dev)
821{
822 return _snd_hdac_chip_readl(azx_bus(chip),
823 AZX_REG_VS_SDXDPIB_XBASE +
824 (AZX_REG_VS_SDXDPIB_XINTERVAL *
825 azx_dev->core.index));
826}
827
828/* get the current DMA position with correction on SKL+ chips */
829static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
830{
831 /* DPIB register gives a more accurate position for playback */
832 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
833 return azx_skl_get_dpib_pos(chip, azx_dev);
834
835 /* For capture, we need to read posbuf, but it requires a delay
836 * for the possible boundary overlap; the read of DPIB fetches the
837 * actual posbuf
838 */
839 udelay(20);
840 azx_skl_get_dpib_pos(chip, azx_dev);
841 return azx_get_pos_posbuf(chip, azx_dev);
842}
843
Takashi Iwai83012a72012-08-24 18:38:08 +0200844#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200845static DEFINE_MUTEX(card_list_lock);
846static LIST_HEAD(card_list);
847
848static void azx_add_card_list(struct azx *chip)
849{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200850 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200851 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200852 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200853 mutex_unlock(&card_list_lock);
854}
855
856static void azx_del_card_list(struct azx *chip)
857{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200858 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200859 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200860 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200861 mutex_unlock(&card_list_lock);
862}
863
864/* trigger power-save check at writing parameter */
865static int param_set_xint(const char *val, const struct kernel_param *kp)
866{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200867 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200868 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200869 int prev = power_save;
870 int ret = param_set_int(val, kp);
871
872 if (ret || prev == power_save)
873 return ret;
874
875 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200876 list_for_each_entry(hda, &card_list, list) {
877 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200878 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200879 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200880 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200881 }
882 mutex_unlock(&card_list_lock);
883 return 0;
884}
885#else
886#define azx_add_card_list(chip) /* NOP */
887#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200888#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100889
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200890#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100891/*
892 * power management
893 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200894static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200896 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200897 struct azx *chip;
898 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200899 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200901 if (!card)
902 return 0;
903
904 chip = card->private_data;
905 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -0700906 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +0100907 return 0;
908
Takashi Iwaia41d1222015-04-14 22:13:18 +0200909 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +0100910 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200911 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200912 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -0400913 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200914 if (bus->irq >= 0) {
915 free_irq(bus->irq, chip);
916 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +0200917 }
Mengdong Lina07187c2014-06-26 18:45:16 +0800918
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200919 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +0200920 pci_disable_msi(chip->pci);
Mengdong Lin795614d2015-04-29 17:43:36 +0800921 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
922 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800923 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +0800924
925 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return 0;
927}
928
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200929static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200931 struct pci_dev *pci = to_pci_dev(dev);
932 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200933 struct azx *chip;
934 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +0200935 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200937 if (!card)
938 return 0;
939
940 chip = card->private_data;
941 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +0200942 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -0700943 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +0100944 return 0;
945
Takashi Iwaia52ff342016-08-04 22:38:36 +0200946 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
947 snd_hdac_display_power(bus, true);
948 if (hda->need_i915_power)
949 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +0800950 }
Takashi Iwaia52ff342016-08-04 22:38:36 +0200951
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200952 if (chip->msi)
953 if (pci_enable_msi(pci) < 0)
954 chip->msi = 0;
955 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +0200956 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200957 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +0200958
Lu, Han0a673522015-05-05 09:05:48 +0800959 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +0200960
Takashi Iwaia52ff342016-08-04 22:38:36 +0200961 /* power down again for link-controlled chips */
962 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
963 !hda->need_i915_power)
964 snd_hdac_display_power(bus, false);
965
Takashi Iwai421a1252005-11-17 16:11:09 +0100966 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +0800967
968 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 return 0;
970}
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800971#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
972
Xiong Zhang3e6db332015-12-18 13:29:18 +0800973#ifdef CONFIG_PM_SLEEP
974/* put codec down to D3 at hibernation for Intel SKL+;
975 * otherwise BIOS may still access the codec and screw up the driver
976 */
Xiong Zhang3e6db332015-12-18 13:29:18 +0800977static int azx_freeze_noirq(struct device *dev)
978{
979 struct pci_dev *pci = to_pci_dev(dev);
980
981 if (IS_SKL_PLUS(pci))
982 pci_set_power_state(pci, PCI_D3hot);
983
984 return 0;
985}
986
987static int azx_thaw_noirq(struct device *dev)
988{
989 struct pci_dev *pci = to_pci_dev(dev);
990
991 if (IS_SKL_PLUS(pci))
992 pci_set_power_state(pci, PCI_D0);
993
994 return 0;
995}
996#endif /* CONFIG_PM_SLEEP */
997
Rafael J. Wysocki641d3342014-12-13 00:42:18 +0100998#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +0800999static int azx_runtime_suspend(struct device *dev)
1000{
1001 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001002 struct azx *chip;
1003 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001004
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001005 if (!card)
1006 return 0;
1007
1008 chip = card->private_data;
1009 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001010 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001011 return 0;
1012
Takashi Iwai364aa712015-02-19 16:51:17 +01001013 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001014 return 0;
1015
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001016 /* enable controller wake up event */
1017 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1018 STATESTS_INT_MASK);
1019
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001020 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001021 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001022 azx_clear_irq_pending(chip);
Mengdong Lin795614d2015-04-29 17:43:36 +08001023 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1024 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001025 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001026
Libin Yang785d8c42015-05-12 09:43:22 +08001027 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001028 return 0;
1029}
1030
1031static int azx_runtime_resume(struct device *dev)
1032{
1033 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001034 struct azx *chip;
1035 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001036 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001037 struct hda_codec *codec;
1038 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001039
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001040 if (!card)
1041 return 0;
1042
1043 chip = card->private_data;
1044 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001045 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001046 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001047 return 0;
1048
Takashi Iwai364aa712015-02-19 16:51:17 +01001049 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001050 return 0;
1051
David Henningsson033ea342015-07-16 10:39:24 +02001052 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001053 snd_hdac_display_power(bus, true);
1054 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001055 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001056 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001057
1058 /* Read STATESTS before controller reset */
1059 status = azx_readw(chip, STATESTS);
1060
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001061 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001062 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001063
Takashi Iwaia41d1222015-04-14 22:13:18 +02001064 if (status) {
1065 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001066 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001067 schedule_delayed_work(&codec->jackpoll_work,
1068 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001069 }
1070
1071 /* disable controller Wake Up event*/
1072 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1073 ~STATESTS_INT_MASK);
1074
Takashi Iwaia52ff342016-08-04 22:38:36 +02001075 /* power down again for link-controlled chips */
1076 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1077 !hda->need_i915_power)
1078 snd_hdac_display_power(bus, false);
1079
Libin Yang785d8c42015-05-12 09:43:22 +08001080 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001081 return 0;
1082}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001083
1084static int azx_runtime_idle(struct device *dev)
1085{
1086 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001087 struct azx *chip;
1088 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001089
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001090 if (!card)
1091 return 0;
1092
1093 chip = card->private_data;
1094 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001095 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001096 return 0;
1097
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001098 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001099 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001100 return -EBUSY;
1101
1102 return 0;
1103}
1104
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001105static const struct dev_pm_ops azx_pm = {
1106 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001107#ifdef CONFIG_PM_SLEEP
1108 .freeze_noirq = azx_freeze_noirq,
1109 .thaw_noirq = azx_thaw_noirq,
1110#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001111 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001112};
1113
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001114#define AZX_PM_OPS &azx_pm
1115#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001116#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001117#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001120static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001121
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001122#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001123static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001124
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001125static void azx_vs_set_state(struct pci_dev *pci,
1126 enum vga_switcheroo_state state)
1127{
1128 struct snd_card *card = pci_get_drvdata(pci);
1129 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001130 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001131 bool disabled;
1132
Takashi Iwai9a34af42014-06-26 17:19:20 +02001133 wait_for_completion(&hda->probe_wait);
1134 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001135 return;
1136
1137 disabled = (state == VGA_SWITCHEROO_OFF);
1138 if (chip->disabled == disabled)
1139 return;
1140
Takashi Iwaia41d1222015-04-14 22:13:18 +02001141 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001142 chip->disabled = disabled;
1143 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001144 dev_info(chip->card->dev,
1145 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001146 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001147 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001148 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001149 }
1150 }
1151 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001152 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001153 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001154 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001155 pm_runtime_put_sync_suspend(card->dev);
1156 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001157 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001158 * however we have no ACPI handle, so pci/acpi can't put us there,
1159 * put ourselves there */
1160 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001161 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001162 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001163 dev_warn(chip->card->dev,
1164 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001165 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001166 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001167 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001168 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001169 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001170 }
1171 }
1172}
1173
1174static bool azx_vs_can_switch(struct pci_dev *pci)
1175{
1176 struct snd_card *card = pci_get_drvdata(pci);
1177 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001178 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001179
Takashi Iwai9a34af42014-06-26 17:19:20 +02001180 wait_for_completion(&hda->probe_wait);
1181 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001182 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001183 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001184 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001185 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001186 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001187 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001188 return true;
1189}
1190
Bill Pembertone23e7a12012-12-06 12:35:10 -05001191static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001192{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001193 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001194 struct pci_dev *p = get_bound_vga(chip->pci);
1195 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001196 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001197 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001198 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001199 pci_dev_put(p);
1200 }
1201}
1202
1203static const struct vga_switcheroo_client_ops azx_vs_ops = {
1204 .set_gpu_state = azx_vs_set_state,
1205 .can_switch = azx_vs_can_switch,
1206};
1207
Bill Pembertone23e7a12012-12-06 12:35:10 -05001208static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001209{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001210 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001211 int err;
1212
Takashi Iwai9a34af42014-06-26 17:19:20 +02001213 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001214 return 0;
1215 /* FIXME: currently only handling DIS controller
1216 * is there any machine with two switchable HDMI audio controllers?
1217 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001218 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001219 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001220 if (err < 0)
1221 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001222 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001223
1224 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001225 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001226 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001227 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001228}
1229#else
1230#define init_vga_switcheroo(chip) /* NOP */
1231#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001232#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001233#endif /* SUPPORT_VGA_SWITCHER */
1234
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001235/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 * destructor
1237 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001238static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001240 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001241 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001242 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001243
Takashi Iwai364aa712015-02-19 16:51:17 +01001244 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001245 pm_runtime_get_noresume(&pci->dev);
1246
Takashi Iwai65fcd412012-08-14 17:13:32 +02001247 azx_del_card_list(chip);
1248
Takashi Iwai9a34af42014-06-26 17:19:20 +02001249 hda->init_failed = 1; /* to be sure */
1250 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001251
Takashi Iwai9a34af42014-06-26 17:19:20 +02001252 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001253 if (chip->disabled && hda->probe_continued)
1254 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001255 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001256 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001257 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1258 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001259 }
1260
Takashi Iwaia41d1222015-04-14 22:13:18 +02001261 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001262 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001263 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001264 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 }
1266
Takashi Iwaia41d1222015-04-14 22:13:18 +02001267 if (bus->irq >= 0)
1268 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001269 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001270 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001271 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Dylan Reid67908992014-02-28 15:41:23 -08001273 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001274 azx_free_streams(chip);
1275 snd_hdac_bus_exit(bus);
1276
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001277 if (chip->region_requested)
1278 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001279
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001281#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001282 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001283#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001284
Wang Xingchao99a20082013-05-30 22:07:10 +08001285 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001286 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001287 snd_hdac_display_power(bus, false);
1288 snd_hdac_i915_exit(bus);
Wang Xingchao99a20082013-05-30 22:07:10 +08001289 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001290 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
1292 return 0;
1293}
1294
Takashi Iwaia41d1222015-04-14 22:13:18 +02001295static int azx_dev_disconnect(struct snd_device *device)
1296{
1297 struct azx *chip = device->device_data;
1298
1299 chip->bus.shutdown = 1;
1300 return 0;
1301}
1302
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001303static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304{
1305 return azx_free(device->device_data);
1306}
1307
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001308#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001310 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001311 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001312static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001313{
1314 struct pci_dev *p;
1315
1316 /* check only discrete GPU */
1317 switch (pci->vendor) {
1318 case PCI_VENDOR_ID_ATI:
1319 case PCI_VENDOR_ID_AMD:
1320 case PCI_VENDOR_ID_NVIDIA:
1321 if (pci->devfn == 1) {
1322 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1323 pci->bus->number, 0);
1324 if (p) {
1325 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1326 return p;
1327 pci_dev_put(p);
1328 }
1329 }
1330 break;
1331 }
1332 return NULL;
1333}
1334
Bill Pembertone23e7a12012-12-06 12:35:10 -05001335static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001336{
1337 bool vga_inactive = false;
1338 struct pci_dev *p = get_bound_vga(pci);
1339
1340 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001341 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001342 vga_inactive = true;
1343 pci_dev_put(p);
1344 }
1345 return vga_inactive;
1346}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001347#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001348
1349/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001350 * white/black-listing for position_fix
1351 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001352static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001353 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1354 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001355 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001356 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001357 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001358 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001359 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001360 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001361 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001362 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001363 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001364 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001365 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001366 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001367 {}
1368};
1369
Bill Pembertone23e7a12012-12-06 12:35:10 -05001370static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001371{
1372 const struct snd_pci_quirk *q;
1373
Takashi Iwaic673ba12009-03-17 07:49:14 +01001374 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001375 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001376 case POS_FIX_LPIB:
1377 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001378 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001379 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001380 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001381 return fix;
1382 }
1383
Takashi Iwaic673ba12009-03-17 07:49:14 +01001384 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1385 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001386 dev_info(chip->card->dev,
1387 "position_fix set to %d for device %04x:%04x\n",
1388 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001389 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001390 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001391
1392 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001393 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001394 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001395 return POS_FIX_VIACOMBO;
1396 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001397 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001398 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001399 return POS_FIX_LPIB;
1400 }
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001401 if (IS_SKL_PLUS(chip->pci)) {
1402 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1403 return POS_FIX_SKL;
1404 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001405 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001406}
1407
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001408static void assign_position_fix(struct azx *chip, int fix)
1409{
1410 static azx_get_pos_callback_t callbacks[] = {
1411 [POS_FIX_AUTO] = NULL,
1412 [POS_FIX_LPIB] = azx_get_pos_lpib,
1413 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1414 [POS_FIX_VIACOMBO] = azx_via_get_position,
1415 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001416 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001417 };
1418
1419 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1420
1421 /* combo mode uses LPIB only for playback */
1422 if (fix == POS_FIX_COMBO)
1423 chip->get_position[1] = NULL;
1424
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001425 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001426 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1427 chip->get_delay[0] = chip->get_delay[1] =
1428 azx_get_delay_from_lpib;
1429 }
1430
1431}
1432
Takashi Iwai3372a152007-02-01 15:46:50 +01001433/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001434 * black-lists for probe_mask
1435 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001436static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001437 /* Thinkpad often breaks the controller communication when accessing
1438 * to the non-working (or non-existing) modem codec slot.
1439 */
1440 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1441 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1442 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001443 /* broken BIOS */
1444 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001445 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1446 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001447 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001448 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001449 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001450 /* WinFast VP200 H (Teradici) user reported broken communication */
1451 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001452 {}
1453};
1454
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001455#define AZX_FORCE_CODEC_MASK 0x100
1456
Bill Pembertone23e7a12012-12-06 12:35:10 -05001457static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001458{
1459 const struct snd_pci_quirk *q;
1460
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001461 chip->codec_probe_mask = probe_mask[dev];
1462 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001463 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1464 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001465 dev_info(chip->card->dev,
1466 "probe_mask set to 0x%x for device %04x:%04x\n",
1467 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001468 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001469 }
1470 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001471
1472 /* check forced option */
1473 if (chip->codec_probe_mask != -1 &&
1474 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001475 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001476 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001477 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001478 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001479}
1480
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001481/*
Takashi Iwai716238552009-09-28 13:14:04 +02001482 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001483 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001484static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001485 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1486 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1487 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1488 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001489 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001490 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001491 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001492 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001493 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001494 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001495 {}
1496};
1497
Bill Pembertone23e7a12012-12-06 12:35:10 -05001498static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001499{
1500 const struct snd_pci_quirk *q;
1501
Takashi Iwai716238552009-09-28 13:14:04 +02001502 if (enable_msi >= 0) {
1503 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001504 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001505 }
1506 chip->msi = 1; /* enable MSI as default */
1507 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001508 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001509 dev_info(chip->card->dev,
1510 "msi for device %04x:%04x set to %d\n",
1511 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001512 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001513 return;
1514 }
1515
1516 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001517 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001518 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001519 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001520 }
1521}
1522
Takashi Iwaia1585d72011-12-14 09:27:04 +01001523/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001524static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001525{
Takashi Iwai7c732012014-11-25 12:54:16 +01001526 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001527
Takashi Iwai7c732012014-11-25 12:54:16 +01001528 if (snoop >= 0) {
1529 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1530 snoop ? "snoop" : "non-snoop");
1531 chip->snoop = snoop;
1532 return;
1533 }
1534
1535 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001536 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1537 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001538 /* force to non-snoop mode for a new VIA controller
1539 * when BIOS is set
1540 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001541 u8 val;
1542 pci_read_config_byte(chip->pci, 0x42, &val);
1543 if (!(val & 0x80) && chip->pci->revision == 0x30)
1544 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001545 }
1546
Takashi Iwai37e661e2014-11-25 11:28:07 +01001547 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1548 snoop = false;
1549
Takashi Iwai7c732012014-11-25 12:54:16 +01001550 chip->snoop = snoop;
1551 if (!snoop)
1552 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001553}
Takashi Iwai669ba272007-08-17 09:17:36 +02001554
Wang Xingchao99a20082013-05-30 22:07:10 +08001555static void azx_probe_work(struct work_struct *work)
1556{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001557 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1558 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001559}
Wang Xingchao99a20082013-05-30 22:07:10 +08001560
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001561static int default_bdl_pos_adj(struct azx *chip)
1562{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001563 /* some exceptions: Atoms seem problematic with value 1 */
1564 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1565 switch (chip->pci->device) {
1566 case 0x0f04: /* Baytrail */
1567 case 0x2284: /* Braswell */
1568 return 32;
1569 }
1570 }
1571
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001572 switch (chip->driver_type) {
1573 case AZX_DRIVER_ICH:
1574 case AZX_DRIVER_PCH:
1575 return 1;
1576 default:
1577 return 32;
1578 }
1579}
1580
Takashi Iwai669ba272007-08-17 09:17:36 +02001581/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 * constructor
1583 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001584static const struct hdac_io_ops pci_hda_io_ops;
1585static const struct hda_controller_ops pci_hda_ops;
1586
Bill Pembertone23e7a12012-12-06 12:35:10 -05001587static int azx_create(struct snd_card *card, struct pci_dev *pci,
1588 int dev, unsigned int driver_caps,
1589 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001591 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001592 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 .dev_free = azx_dev_free,
1594 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001595 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001596 struct azx *chip;
1597 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001600
Pavel Machek927fc862006-08-31 17:03:43 +02001601 err = pci_enable_device(pci);
1602 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 return err;
1604
Mengdong Lina07187c2014-06-26 18:45:16 +08001605 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1606 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 pci_disable_device(pci);
1608 return -ENOMEM;
1609 }
1610
Mengdong Lina07187c2014-06-26 18:45:16 +08001611 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001612 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 chip->card = card;
1614 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001615 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001616 chip->driver_caps = driver_caps;
1617 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001618 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001619 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001620 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001621 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001622 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1623 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001624 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001625 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001627 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001628
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001629 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001630
Takashi Iwai41438f12017-01-12 17:13:21 +01001631 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1632 chip->fallback_to_single_cmd = 1;
1633 else /* explicitly set to single_cmd or not */
1634 chip->single_cmd = single_cmd;
1635
Takashi Iwaia1585d72011-12-14 09:27:04 +01001636 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001637
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001638 if (bdl_pos_adj[dev] < 0)
1639 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1640 else
1641 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001642
Takashi Iwaia41d1222015-04-14 22:13:18 +02001643 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1644 if (err < 0) {
1645 kfree(hda);
1646 pci_disable_device(pci);
1647 return err;
1648 }
1649
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001650 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1651 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1652 chip->bus.needs_damn_long_delay = 1;
1653 }
1654
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001655 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1656 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001657 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001658 azx_free(chip);
1659 return err;
1660 }
1661
Wang Xingchao99a20082013-05-30 22:07:10 +08001662 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001663 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001664
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001665 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001666
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001667 return 0;
1668}
1669
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001670static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001671{
1672 int dev = chip->dev_index;
1673 struct pci_dev *pci = chip->pci;
1674 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001675 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001676 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001677 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001678 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001679
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001680#if BITS_PER_LONG != 64
1681 /* Fix up base address on ULI M5461 */
1682 if (chip->driver_type == AZX_DRIVER_ULI) {
1683 u16 tmp3;
1684 pci_read_config_word(pci, 0x40, &tmp3);
1685 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1686 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1687 }
1688#endif
1689
Pavel Machek927fc862006-08-31 17:03:43 +02001690 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001691 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001693 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Takashi Iwaia41d1222015-04-14 22:13:18 +02001695 bus->addr = pci_resource_start(pci, 0);
1696 bus->remap_addr = pci_ioremap_bar(pci, 0);
1697 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001698 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001699 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 }
1701
Guneshwor Singh50279d92016-08-04 15:46:03 +05301702 if (IS_SKL_PLUS(pci))
1703 snd_hdac_bus_parse_capabilities(bus);
1704
1705 /*
1706 * Some Intel CPUs has always running timer (ART) feature and
1707 * controller may have Global time sync reporting capability, so
1708 * check both of these before declaring synchronized time reporting
1709 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1710 */
1711 chip->gts_present = false;
1712
1713#ifdef CONFIG_X86
1714 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1715 chip->gts_present = true;
1716#endif
1717
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001718 if (chip->msi) {
1719 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1720 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1721 pci->no_64bit_msi = true;
1722 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001723 if (pci_enable_msi(pci) < 0)
1724 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001725 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001726
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001727 if (azx_acquire_irq(chip, 0) < 0)
1728 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001731 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
Tobin Davisbcd72002008-01-15 11:23:55 +01001733 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001734 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001735
Takashi Iwai413cbf42014-10-01 10:30:53 +02001736 /* AMD devices support 40 or 48bit DMA, take the safe one */
1737 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1738 dma_bits = 40;
1739
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001740 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001741 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001742 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001743 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001744 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1745 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1746 NULL);
1747 if (p_smbus) {
1748 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001749 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001750 pci_dev_put(p_smbus);
1751 }
1752 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001753
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001754 /* NVidia hardware normally only supports up to 40 bits of DMA */
1755 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1756 dma_bits = 40;
1757
Takashi Iwai9477c582011-05-25 09:11:37 +02001758 /* disable 64bit DMA address on some devices */
1759 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001760 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001761 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001762 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001763
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001764 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001765 if (align_buffer_size >= 0)
1766 chip->align_buffer_size = !!align_buffer_size;
1767 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001768 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001769 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001770 else
1771 chip->align_buffer_size = 1;
1772 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001773
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001774 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001775 if (!(gcap & AZX_GCAP_64OK))
1776 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001777 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1778 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001779 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001780 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1781 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001782 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001783
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001784 /* read number of streams from GCAP register instead of using
1785 * hardcoded value
1786 */
1787 chip->capture_streams = (gcap >> 8) & 0x0f;
1788 chip->playback_streams = (gcap >> 12) & 0x0f;
1789 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001790 /* gcap didn't give any info, switching to old method */
1791
1792 switch (chip->driver_type) {
1793 case AZX_DRIVER_ULI:
1794 chip->playback_streams = ULI_NUM_PLAYBACK;
1795 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001796 break;
1797 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001798 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001799 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1800 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001801 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001802 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001803 default:
1804 chip->playback_streams = ICH6_NUM_PLAYBACK;
1805 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001806 break;
1807 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001808 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001809 chip->capture_index_offset = 0;
1810 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001811 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001812
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001813 /* sanity check for the SDxCTL.STRM field overflow */
1814 if (chip->num_streams > 15 &&
1815 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1816 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1817 "forcing separate stream tags", chip->num_streams);
1818 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1819 }
1820
Takashi Iwaia41d1222015-04-14 22:13:18 +02001821 /* initialize streams */
1822 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001823 if (err < 0)
1824 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
1826 err = azx_alloc_stream_pages(chip);
1827 if (err < 0)
1828 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001831 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001832
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001833 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1834 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001835
Lu, Han0a673522015-05-05 09:05:48 +08001836 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
1838 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001839 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001840 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001841 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 }
1843
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001844 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001845 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1846 sizeof(card->shortname));
1847 snprintf(card->longname, sizeof(card->longname),
1848 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001849 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001850
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852}
1853
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001854#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001855/* callback from request_firmware_nowait() */
1856static void azx_firmware_cb(const struct firmware *fw, void *context)
1857{
1858 struct snd_card *card = context;
1859 struct azx *chip = card->private_data;
1860 struct pci_dev *pci = chip->pci;
1861
1862 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001863 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001864 goto error;
1865 }
1866
1867 chip->fw = fw;
1868 if (!chip->disabled) {
1869 /* continue probing */
1870 if (azx_probe_continue(chip))
1871 goto error;
1872 }
1873 return; /* OK */
1874
1875 error:
1876 snd_card_free(card);
1877 pci_set_drvdata(pci, NULL);
1878}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001879#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001880
Dylan Reid40830812014-02-28 15:41:13 -08001881/*
1882 * HDA controller ops.
1883 */
1884
1885/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001886static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001887{
1888 writel(value, addr);
1889}
1890
Dylan Reiddb291e32014-03-02 20:44:01 -08001891static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001892{
1893 return readl(addr);
1894}
1895
Dylan Reiddb291e32014-03-02 20:44:01 -08001896static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001897{
1898 writew(value, addr);
1899}
1900
Dylan Reiddb291e32014-03-02 20:44:01 -08001901static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001902{
1903 return readw(addr);
1904}
1905
Dylan Reiddb291e32014-03-02 20:44:01 -08001906static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001907{
1908 writeb(value, addr);
1909}
1910
Dylan Reiddb291e32014-03-02 20:44:01 -08001911static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001912{
1913 return readb(addr);
1914}
1915
Dylan Reidf46ea602014-02-28 15:41:16 -08001916static int disable_msi_reset_irq(struct azx *chip)
1917{
Takashi Iwaia41d1222015-04-14 22:13:18 +02001918 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08001919 int err;
1920
Takashi Iwaia41d1222015-04-14 22:13:18 +02001921 free_irq(bus->irq, chip);
1922 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08001923 pci_disable_msi(chip->pci);
1924 chip->msi = 0;
1925 err = azx_acquire_irq(chip, 1);
1926 if (err < 0)
1927 return err;
1928
1929 return 0;
1930}
1931
Dylan Reidb419b352014-02-28 15:41:20 -08001932/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001933static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08001934 int type,
1935 size_t size,
1936 struct snd_dma_buffer *buf)
1937{
Takashi Iwaia41d1222015-04-14 22:13:18 +02001938 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08001939 int err;
1940
1941 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001942 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08001943 size, buf);
1944 if (err < 0)
1945 return err;
1946 mark_pages_wc(chip, buf, true);
1947 return 0;
1948}
1949
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001950static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08001951{
Takashi Iwaia41d1222015-04-14 22:13:18 +02001952 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001953
Dylan Reidb419b352014-02-28 15:41:20 -08001954 mark_pages_wc(chip, buf, false);
1955 snd_dma_free_pages(buf);
1956}
1957
1958static int substream_alloc_pages(struct azx *chip,
1959 struct snd_pcm_substream *substream,
1960 size_t size)
1961{
1962 struct azx_dev *azx_dev = get_azx_dev(substream);
1963 int ret;
1964
1965 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08001966 ret = snd_pcm_lib_malloc_pages(substream, size);
1967 if (ret < 0)
1968 return ret;
1969 mark_runtime_wc(chip, azx_dev, substream, true);
1970 return 0;
1971}
1972
1973static int substream_free_pages(struct azx *chip,
1974 struct snd_pcm_substream *substream)
1975{
1976 struct azx_dev *azx_dev = get_azx_dev(substream);
1977 mark_runtime_wc(chip, azx_dev, substream, false);
1978 return snd_pcm_lib_free_pages(substream);
1979}
1980
Dylan Reid8769b272014-02-28 15:41:21 -08001981static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
1982 struct vm_area_struct *area)
1983{
1984#ifdef CONFIG_X86
1985 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1986 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01001987 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08001988 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
1989#endif
1990}
1991
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001992static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08001993 .reg_writel = pci_azx_writel,
1994 .reg_readl = pci_azx_readl,
1995 .reg_writew = pci_azx_writew,
1996 .reg_readw = pci_azx_readw,
1997 .reg_writeb = pci_azx_writeb,
1998 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08001999 .dma_alloc_pages = dma_alloc_pages,
2000 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002001};
2002
2003static const struct hda_controller_ops pci_hda_ops = {
2004 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002005 .substream_alloc_pages = substream_alloc_pages,
2006 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002007 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002008 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002009 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002010};
2011
Bill Pembertone23e7a12012-12-06 12:35:10 -05002012static int azx_probe(struct pci_dev *pci,
2013 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002015 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002016 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002017 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002018 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002019 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002020 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002022 if (dev >= SNDRV_CARDS)
2023 return -ENODEV;
2024 if (!enable[dev]) {
2025 dev++;
2026 return -ENOENT;
2027 }
2028
Takashi Iwai60c57722014-01-29 14:20:19 +01002029 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2030 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002031 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002032 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002033 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 }
2035
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002036 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002037 if (err < 0)
2038 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002039 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002040 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002041
2042 pci_set_drvdata(pci, card);
2043
2044 err = register_vga_switcheroo(chip);
2045 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002046 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002047 goto out_free;
2048 }
2049
2050 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002051 dev_info(card->dev, "VGA controller is disabled\n");
2052 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002053 chip->disabled = true;
2054 }
2055
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002056 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
Takashi Iwai4918cda2012-08-09 12:33:28 +02002058#ifdef CONFIG_SND_HDA_PATCH_LOADER
2059 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002060 dev_info(card->dev, "Applying patch firmware '%s'\n",
2061 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002062 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2063 &pci->dev, GFP_KERNEL, card,
2064 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002065 if (err < 0)
2066 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002067 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002068 }
2069#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2070
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002071#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002072 if (CONTROLLER_IN_GPU(pci))
2073 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002074#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002075
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002076 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002077 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002078
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002079 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002080 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002081 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002082 return 0;
2083
2084out_free:
2085 snd_card_free(card);
2086 return err;
2087}
2088
Dylan Reide62a42a2014-02-28 15:41:19 -08002089/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2090static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2091 [AZX_DRIVER_NVIDIA] = 8,
2092 [AZX_DRIVER_TERA] = 1,
2093};
2094
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002095static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002096{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002097 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002098 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002099 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002100 int dev = chip->dev_index;
2101 int err;
2102
Takashi Iwaia41d1222015-04-14 22:13:18 +02002103 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002104
2105 /* Request display power well for the HDA controller or codec. For
2106 * Haswell/Broadwell, both the display HDA controller and codec need
2107 * this power. For other platforms, like Baytrail/Braswell, only the
2108 * display codec needs the power and it can be released after probe.
2109 */
Wang Xingchao99a20082013-05-30 22:07:10 +08002110 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Libin Yang03b135c2015-06-03 09:30:15 +08002111 /* HSW/BDW controllers need this power */
2112 if (CONTROLLER_IN_GPU(pci))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002113 hda->need_i915_power = 1;
2114
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002115 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002116 if (err < 0) {
2117 /* if the controller is bound only with HDMI/DP
2118 * (for HSW and BDW), we need to abort the probe;
2119 * for other chips, still continue probing as other
2120 * codecs can be on the same link.
2121 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002122 if (CONTROLLER_IN_GPU(pci)) {
2123 dev_err(chip->card->dev,
2124 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002125 goto out_free;
Takashi Iwaibed2e982016-01-20 15:00:26 +01002126 } else
Takashi Iwai535115b2015-06-12 07:53:58 +02002127 goto skip_i915;
2128 }
Mengdong Lin795614d2015-04-29 17:43:36 +08002129
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002130 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002131 if (err < 0) {
2132 dev_err(chip->card->dev,
2133 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002134 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002135 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002136 }
2137
Takashi Iwaibf068482015-06-10 12:03:49 +02002138 skip_i915:
Takashi Iwai5c906802013-05-30 22:07:09 +08002139 err = azx_first_init(chip);
2140 if (err < 0)
2141 goto out_free;
2142
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002143#ifdef CONFIG_SND_HDA_INPUT_BEEP
2144 chip->beep_mode = beep_mode[dev];
2145#endif
2146
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002148 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2149 if (err < 0)
2150 goto out_free;
2151
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002152#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002153 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002154 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002155 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002156 if (err < 0)
2157 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002158#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002159 release_firmware(chip->fw); /* no longer needed */
2160 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002161#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002162 }
2163#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002164 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002165 err = azx_codec_configure(chip);
2166 if (err < 0)
2167 goto out_free;
2168 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002170 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002171 if (err < 0)
2172 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Takashi Iwaicb53c622007-08-10 17:21:45 +02002174 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002175 azx_add_card_list(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02002176 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002177 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002178 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002180out_free:
Mengdong Lin795614d2015-04-29 17:43:36 +08002181 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
2182 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002183 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002184
2185i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002186 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002187 hda->init_failed = 1;
2188 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002189 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190}
2191
Bill Pembertone23e7a12012-12-06 12:35:10 -05002192static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193{
Takashi Iwai91219472012-04-26 12:13:25 +02002194 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002195 struct azx *chip;
2196 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002197
Takashi Iwai991f86d2016-01-20 17:19:02 +01002198 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002199 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002200 chip = card->private_data;
2201 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002202 /* FIXME: below is an ugly workaround.
2203 * Both device_release_driver() and driver_probe_device()
2204 * take *both* the device's and its parent's lock before
2205 * calling the remove() and probe() callbacks. The codec
2206 * probe takes the locks of both the codec itself and its
2207 * parent, i.e. the PCI controller dev. Meanwhile, when
2208 * the PCI controller is unbound, it takes its lock, too
2209 * ==> ouch, a deadlock!
2210 * As a workaround, we unlock temporarily here the controller
2211 * device during cancel_work_sync() call.
2212 */
2213 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002214 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002215 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002216
Takashi Iwai91219472012-04-26 12:13:25 +02002217 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219}
2220
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002221static void azx_shutdown(struct pci_dev *pci)
2222{
2223 struct snd_card *card = pci_get_drvdata(pci);
2224 struct azx *chip;
2225
2226 if (!card)
2227 return;
2228 chip = card->private_data;
2229 if (chip && chip->running)
2230 azx_stop_chip(chip);
2231}
2232
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002234static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002235 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002236 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002237 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002238 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002239 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002240 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002241 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002242 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002243 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002244 /* Lynx Point */
2245 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002246 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f07802014-05-23 09:02:44 +02002247 /* 9 Series */
2248 { PCI_DEVICE(0x8086, 0x8ca0),
2249 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002250 /* Wellsburg */
2251 { PCI_DEVICE(0x8086, 0x8d20),
2252 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2253 { PCI_DEVICE(0x8086, 0x8d21),
2254 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002255 /* Lewisburg */
2256 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002257 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002258 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002259 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002260 /* Lynx Point-LP */
2261 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002262 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002263 /* Lynx Point-LP */
2264 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002265 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002266 /* Wildcat Point-LP */
2267 { PCI_DEVICE(0x8086, 0x9ca0),
2268 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002269 /* Sunrise Point */
2270 { PCI_DEVICE(0x8086, 0xa170),
Libin Yangdb48abf2015-03-26 13:28:39 +08002271 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002272 /* Sunrise Point-LP */
2273 { PCI_DEVICE(0x8086, 0x9d70),
Libin Yangd6795822014-12-19 08:44:31 +08002274 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302275 /* Kabylake */
2276 { PCI_DEVICE(0x8086, 0xa171),
2277 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2278 /* Kabylake-LP */
2279 { PCI_DEVICE(0x8086, 0x9d71),
2280 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302281 /* Kabylake-H */
2282 { PCI_DEVICE(0x8086, 0xa2f0),
2283 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Lu, Hanc87693d2015-11-19 23:25:12 +08002284 /* Broxton-P(Apollolake) */
2285 { PCI_DEVICE(0x8086, 0x5a98),
2286 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002287 /* Broxton-T */
2288 { PCI_DEVICE(0x8086, 0x1a98),
2289 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302290 /* Gemini-Lake */
2291 { PCI_DEVICE(0x8086, 0x3198),
2292 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002293 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002294 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002295 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002296 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002297 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002298 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002299 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002300 /* Broadwell */
2301 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002302 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002303 /* 5 Series/3400 */
2304 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002305 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002306 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002307 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002308 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002309 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002310 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002311 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002312 /* BayTrail */
2313 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002314 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002315 /* Braswell */
2316 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002317 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002318 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002319 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002320 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2321 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002322 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002323 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2324 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002325 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002326 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2327 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002328 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002329 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2330 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002331 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002332 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2333 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002334 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002335 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2336 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002337 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002338 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2339 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002340 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002341 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002342 /* Generic Intel */
2343 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2344 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2345 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002346 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002347 /* ATI SB 450/600/700/800/900 */
2348 { PCI_DEVICE(0x1002, 0x437b),
2349 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2350 { PCI_DEVICE(0x1002, 0x4383),
2351 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2352 /* AMD Hudson */
2353 { PCI_DEVICE(0x1022, 0x780d),
2354 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002355 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302356 { PCI_DEVICE(0x1002, 0x0002),
2357 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002358 { PCI_DEVICE(0x1002, 0x1308),
2359 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302360 { PCI_DEVICE(0x1002, 0x157a),
2361 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002362 { PCI_DEVICE(0x1002, 0x15b3),
2363 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002364 { PCI_DEVICE(0x1002, 0x793b),
2365 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2366 { PCI_DEVICE(0x1002, 0x7919),
2367 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2368 { PCI_DEVICE(0x1002, 0x960f),
2369 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2370 { PCI_DEVICE(0x1002, 0x970f),
2371 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002372 { PCI_DEVICE(0x1002, 0x9840),
2373 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002374 { PCI_DEVICE(0x1002, 0xaa00),
2375 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2376 { PCI_DEVICE(0x1002, 0xaa08),
2377 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2378 { PCI_DEVICE(0x1002, 0xaa10),
2379 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2380 { PCI_DEVICE(0x1002, 0xaa18),
2381 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2382 { PCI_DEVICE(0x1002, 0xaa20),
2383 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2384 { PCI_DEVICE(0x1002, 0xaa28),
2385 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2386 { PCI_DEVICE(0x1002, 0xaa30),
2387 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2388 { PCI_DEVICE(0x1002, 0xaa38),
2389 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2390 { PCI_DEVICE(0x1002, 0xaa40),
2391 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2392 { PCI_DEVICE(0x1002, 0xaa48),
2393 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002394 { PCI_DEVICE(0x1002, 0xaa50),
2395 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2396 { PCI_DEVICE(0x1002, 0xaa58),
2397 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2398 { PCI_DEVICE(0x1002, 0xaa60),
2399 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2400 { PCI_DEVICE(0x1002, 0xaa68),
2401 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2402 { PCI_DEVICE(0x1002, 0xaa80),
2403 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2404 { PCI_DEVICE(0x1002, 0xaa88),
2405 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2406 { PCI_DEVICE(0x1002, 0xaa90),
2407 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2408 { PCI_DEVICE(0x1002, 0xaa98),
2409 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002410 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002411 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002412 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002413 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002414 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002415 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002416 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002417 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302418 { PCI_DEVICE(0x1002, 0xaac0),
2419 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002420 { PCI_DEVICE(0x1002, 0xaac8),
2421 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302422 { PCI_DEVICE(0x1002, 0xaad8),
2423 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2424 { PCI_DEVICE(0x1002, 0xaae8),
2425 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302426 { PCI_DEVICE(0x1002, 0xaae0),
2427 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2428 { PCI_DEVICE(0x1002, 0xaaf0),
2429 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002430 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002431 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002432 /* VIA GFX VT7122/VX900 */
2433 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2434 /* VIA GFX VT6122/VX11 */
2435 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002436 /* SIS966 */
2437 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2438 /* ULI M5461 */
2439 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2440 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002441 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2442 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2443 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002444 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002445 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002446 { PCI_DEVICE(0x6549, 0x1200),
2447 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002448 { PCI_DEVICE(0x6549, 0x2200),
2449 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002450 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002451 /* CTHDA chips */
2452 { PCI_DEVICE(0x1102, 0x0010),
2453 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2454 { PCI_DEVICE(0x1102, 0x0012),
2455 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002456#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002457 /* the following entry conflicts with snd-ctxfi driver,
2458 * as ctxfi driver mutates from HD-audio to native mode with
2459 * a special command sequence.
2460 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002461 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2462 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2463 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002464 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002465 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002466#else
2467 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002468 { PCI_DEVICE(0x1102, 0x0009),
2469 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002470 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002471#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002472 /* CM8888 */
2473 { PCI_DEVICE(0x13f6, 0x5011),
2474 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002475 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002476 /* Vortex86MX */
2477 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002478 /* VMware HDAudio */
2479 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002480 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002481 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2482 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2483 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002484 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002485 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2486 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2487 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002488 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 { 0, }
2490};
2491MODULE_DEVICE_TABLE(pci, azx_ids);
2492
2493/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002494static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002495 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 .id_table = azx_ids,
2497 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002498 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002499 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002500 .driver = {
2501 .pm = AZX_PM_OPS,
2502 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503};
2504
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002505module_pci_driver(azx_driver);