blob: d49926e4d19f87ac96b2b8b975b72e6af3447d8b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020056#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020057#include <linux/vga_switcheroo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include "hda_codec.h"
59
60
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
62static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103063static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010064static char *model[SNDRV_CARDS];
65static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020066static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010068static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020070static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020071#ifdef CONFIG_SND_HDA_PATCH_LOADER
72static char *patch[SNDRV_CARDS];
73#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010074#ifdef CONFIG_SND_HDA_INPUT_BEEP
75static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
76 CONFIG_SND_HDA_INPUT_BEEP_MODE};
77#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(enable, bool, NULL, 0444);
84MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
85module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020088MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010089 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020090module_param_array(bdl_pos_adj, int, NULL, 0644);
91MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010093MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010094module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010095MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010096module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020097MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
98 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010099module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100100MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200101#ifdef CONFIG_SND_HDA_PATCH_LOADER
102module_param_array(patch, charp, NULL, 0444);
103MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
104#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100105#ifdef CONFIG_SND_HDA_INPUT_BEEP
106module_param_array(beep_mode, int, NULL, 0444);
107MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
108 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
109#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100110
Takashi Iwaidee1b662007-08-13 16:10:30 +0200111#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100112static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
113module_param(power_save, int, 0644);
114MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
115 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Takashi Iwaidee1b662007-08-13 16:10:30 +0200117/* reset the HD-audio controller in power save mode.
118 * this may give more power-saving, but will take longer time to
119 * wake up.
120 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030121static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200122module_param(power_save_controller, bool, 0644);
123MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
124#endif
125
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100126static int align_buffer_size = -1;
127module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500128MODULE_PARM_DESC(align_buffer_size,
129 "Force buffer and period sizes to be multiple of 128 bytes.");
130
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200131#ifdef CONFIG_X86
132static bool hda_snoop = true;
133module_param_named(snoop, hda_snoop, bool, 0444);
134MODULE_PARM_DESC(snoop, "Enable/disable snooping");
135#define azx_snoop(chip) (chip)->snoop
136#else
137#define hda_snoop true
138#define azx_snoop(chip) true
139#endif
140
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142MODULE_LICENSE("GPL");
143MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
144 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700145 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200146 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100147 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100148 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100149 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700150 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800151 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700152 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800153 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700154 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100155 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200156 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200157 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200158 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200159 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200160 "{ATI, RS780},"
161 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100162 "{ATI, RV630},"
163 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100164 "{ATI, RV670},"
165 "{ATI, RV635},"
166 "{ATI, RV620},"
167 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200168 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200169 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200170 "{SiS, SIS966},"
171 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172MODULE_DESCRIPTION("Intel HDA driver");
173
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200174#ifdef CONFIG_SND_VERBOSE_PRINTK
175#define SFX /* nop */
176#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200178#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200179
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200180#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
181#ifdef CONFIG_SND_HDA_CODEC_HDMI
182#define SUPPORT_VGA_SWITCHEROO
183#endif
184#endif
185
186
Takashi Iwaicb53c622007-08-10 17:21:45 +0200187/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 * registers
189 */
190#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200191#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
192#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
193#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
194#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
195#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define ICH6_REG_VMIN 0x02
197#define ICH6_REG_VMAJ 0x03
198#define ICH6_REG_OUTPAY 0x04
199#define ICH6_REG_INPAY 0x06
200#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200201#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
203#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_WAKEEN 0x0c
205#define ICH6_REG_STATESTS 0x0e
206#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_INTCTL 0x20
209#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200210#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200211#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
212#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBLBASE 0x40
214#define ICH6_REG_CORBUBASE 0x44
215#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200216#define ICH6_REG_CORBRP 0x4a
217#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
220#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define ICH6_REG_CORBSIZE 0x4e
224
225#define ICH6_REG_RIRBLBASE 0x50
226#define ICH6_REG_RIRBUBASE 0x54
227#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200228#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_RINTCNT 0x5a
230#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200231#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
232#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
233#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200235#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
236#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#define ICH6_REG_RIRBSIZE 0x5e
238
239#define ICH6_REG_IC 0x60
240#define ICH6_REG_IR 0x64
241#define ICH6_REG_IRS 0x68
242#define ICH6_IRS_VALID (1<<1)
243#define ICH6_IRS_BUSY (1<<0)
244
245#define ICH6_REG_DPLBASE 0x70
246#define ICH6_REG_DPUBASE 0x74
247#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
248
249/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
250enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
251
252/* stream register offsets from stream base */
253#define ICH6_REG_SD_CTL 0x00
254#define ICH6_REG_SD_STS 0x03
255#define ICH6_REG_SD_LPIB 0x04
256#define ICH6_REG_SD_CBL 0x08
257#define ICH6_REG_SD_LVI 0x0c
258#define ICH6_REG_SD_FIFOW 0x0e
259#define ICH6_REG_SD_FIFOSIZE 0x10
260#define ICH6_REG_SD_FORMAT 0x12
261#define ICH6_REG_SD_BDLPL 0x18
262#define ICH6_REG_SD_BDLPU 0x1c
263
264/* PCI space */
265#define ICH6_PCIREG_TCSEL 0x44
266
267/*
268 * other constants
269 */
270
271/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200272/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200273#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200274#define ICH6_NUM_PLAYBACK 4
275
276/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200277#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278#define ULI_NUM_PLAYBACK 6
279
Felix Kuehling778b6e12006-05-17 11:22:21 +0200280/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200281#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200282#define ATIHDMI_NUM_PLAYBACK 1
283
Kailang Yangf2690022008-05-27 11:44:55 +0200284/* TERA has 4 playback and 3 capture */
285#define TERA_NUM_CAPTURE 3
286#define TERA_NUM_PLAYBACK 4
287
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288/* this number is statically defined for simplicity */
289#define MAX_AZX_DEV 16
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100292#define BDL_SIZE 4096
293#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
294#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/* max buffer size - no h/w limit, you can increase as you like */
296#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* RIRB int mask: overrun[2], response[0] */
299#define RIRB_INT_RESPONSE 0x01
300#define RIRB_INT_OVERRUN 0x04
301#define RIRB_INT_MASK 0x05
302
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200303/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800304#define AZX_MAX_CODECS 8
305#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800306#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308/* SD_CTL bits */
309#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
310#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100311#define SD_CTL_STRIPE (3 << 16) /* stripe control */
312#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
313#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
315#define SD_CTL_STREAM_TAG_SHIFT 20
316
317/* SD_CTL and SD_STS */
318#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
319#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
320#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
322 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324/* SD_STS */
325#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
326
327/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200328#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
329#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
330#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/* below are so far hardcoded - should read registers in future */
333#define ICH6_MAX_CORB_ENTRIES 256
334#define ICH6_MAX_RIRB_ENTRIES 256
335
Takashi Iwaic74db862005-05-12 14:26:27 +0200336/* position fix mode */
337enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200338 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200339 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200340 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200341 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100342 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200343};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Frederick Lif5d40b32005-05-12 14:55:20 +0200345/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200346#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
347#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
348
Vinod Gda3fca22005-09-13 18:49:12 +0200349/* Defines for Nvidia HDA support */
350#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
351#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700352#define NVIDIA_HDA_ISTRM_COH 0x4d
353#define NVIDIA_HDA_OSTRM_COH 0x4c
354#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200355
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356/* Defines for Intel SCH HDA snoop control */
357#define INTEL_SCH_HDA_DEVC 0x78
358#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
359
Joseph Chan0e153472008-08-26 14:38:03 +0200360/* Define IN stream 0 FIFO size offset in VIA controller */
361#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
362/* Define VIA HD Audio Device ID*/
363#define VIA_HDAC_DEVICE_ID 0x3288
364
Yang, Libinc4da29c2008-11-13 11:07:07 +0100365/* HD Audio class code */
366#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 */
370
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100371struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100372 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200376 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200377 unsigned int frags; /* number for period in the play buffer */
378 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200379 unsigned long start_wallclk; /* start + minimum wallclk */
380 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Takashi Iwaid01ce992007-07-27 16:52:19 +0200382 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200387 struct snd_pcm_substream *substream; /* assigned substream,
388 * set in PCM open
389 */
390 unsigned int format_val; /* format value to be set in the
391 * controller and the codec
392 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 unsigned char stream_tag; /* assigned stream */
394 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200395 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Pavel Machek927fc862006-08-31 17:03:43 +0200397 unsigned int opened :1;
398 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200399 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200400 /*
401 * For VIA:
402 * A flag to ensure DMA position is 0
403 * when link position is not greater than FIFO size
404 */
405 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200406 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407};
408
409/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100410struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 u32 *buf; /* CORB/RIRB buffer
412 * Each CORB entry is 4byte, RIRB is 8byte
413 */
414 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
415 /* for RIRB */
416 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800417 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
418 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100421struct azx_pcm {
422 struct azx *chip;
423 struct snd_pcm *pcm;
424 struct hda_codec *codec;
425 struct hda_pcm_stream *hinfo[2];
426 struct list_head list;
427};
428
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100429struct azx {
430 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200432 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434 /* chip type specific */
435 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200436 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200437 int playback_streams;
438 int playback_index_offset;
439 int capture_streams;
440 int capture_index_offset;
441 int num_streams;
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 /* pci resources */
444 unsigned long addr;
445 void __iomem *remap_addr;
446 int irq;
447
448 /* locks */
449 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100450 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200452 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100453 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100456 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458 /* HD codec */
459 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100460 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100462 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465 struct azx_rb corb;
466 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100468 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 struct snd_dma_buffer rb;
470 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200471
472 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200473 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200474 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200475 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200476 unsigned int initialized :1;
477 unsigned int single_cmd :1;
478 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200479 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200480 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100481 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200482 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100483 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200484 unsigned int region_requested:1;
485
486 /* VGA-switcheroo setup */
487 unsigned int use_vga_switcheroo:1;
488 unsigned int init_failed:1; /* delayed init failed */
489 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200490
491 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800492 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200493
494 /* for pending irqs */
495 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100496
497 /* reboot notifier (for mysterious hangup problem at power-down) */
498 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499};
500
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200501/* driver types */
502enum {
503 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800504 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100505 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200506 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200507 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800508 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200509 AZX_DRIVER_VIA,
510 AZX_DRIVER_SIS,
511 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200512 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200513 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200514 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200515 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100516 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200517 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200518};
519
Takashi Iwai9477c582011-05-25 09:11:37 +0200520/* driver quirks (capabilities) */
521/* bits 0-7 are used for indicating driver type */
522#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
523#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
524#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
525#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
526#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
527#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
528#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
529#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
530#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
531#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
532#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
533#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200534#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500535#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100536#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200537#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Takashi Iwai9477c582011-05-25 09:11:37 +0200538
539/* quirks for ATI SB / AMD Hudson */
540#define AZX_DCAPS_PRESET_ATI_SB \
541 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
542 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
543
544/* quirks for ATI/AMD HDMI */
545#define AZX_DCAPS_PRESET_ATI_HDMI \
546 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
547
548/* quirks for Nvidia */
549#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100550 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
551 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200552
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200553#define AZX_DCAPS_PRESET_CTHDA \
554 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
555
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200556/*
557 * VGA-switcher support
558 */
559#ifdef SUPPORT_VGA_SWITCHEROO
560#define DELAYED_INIT_MARK
561#define DELAYED_INITDATA_MARK
562#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
563#else
564#define DELAYED_INIT_MARK __devinit
565#define DELAYED_INITDATA_MARK __devinitdata
566#define use_vga_switcheroo(chip) 0
567#endif
568
569static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200570 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800571 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100572 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200573 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200574 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800575 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200576 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
577 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200578 [AZX_DRIVER_ULI] = "HDA ULI M5461",
579 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200580 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200581 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200582 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100583 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200584};
585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586/*
587 * macros for easy use
588 */
589#define azx_writel(chip,reg,value) \
590 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
591#define azx_readl(chip,reg) \
592 readl((chip)->remap_addr + ICH6_REG_##reg)
593#define azx_writew(chip,reg,value) \
594 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
595#define azx_readw(chip,reg) \
596 readw((chip)->remap_addr + ICH6_REG_##reg)
597#define azx_writeb(chip,reg,value) \
598 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
599#define azx_readb(chip,reg) \
600 readb((chip)->remap_addr + ICH6_REG_##reg)
601
602#define azx_sd_writel(dev,reg,value) \
603 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
604#define azx_sd_readl(dev,reg) \
605 readl((dev)->sd_addr + ICH6_REG_##reg)
606#define azx_sd_writew(dev,reg,value) \
607 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
608#define azx_sd_readw(dev,reg) \
609 readw((dev)->sd_addr + ICH6_REG_##reg)
610#define azx_sd_writeb(dev,reg,value) \
611 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
612#define azx_sd_readb(dev,reg) \
613 readb((dev)->sd_addr + ICH6_REG_##reg)
614
615/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100616#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200618#ifdef CONFIG_X86
619static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
620{
621 if (azx_snoop(chip))
622 return;
623 if (addr && size) {
624 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
625 if (on)
626 set_memory_wc((unsigned long)addr, pages);
627 else
628 set_memory_wb((unsigned long)addr, pages);
629 }
630}
631
632static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
633 bool on)
634{
635 __mark_pages_wc(chip, buf->area, buf->bytes, on);
636}
637static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
638 struct snd_pcm_runtime *runtime, bool on)
639{
640 if (azx_dev->wc_marked != on) {
641 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
642 azx_dev->wc_marked = on;
643 }
644}
645#else
646/* NOP for other archs */
647static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
648 bool on)
649{
650}
651static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
652 struct snd_pcm_runtime *runtime, bool on)
653{
654}
655#endif
656
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200657static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200658static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/*
660 * Interface for HD codec
661 */
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663/*
664 * CORB / RIRB interface
665 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100666static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 int err;
669
670 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200671 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
672 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 PAGE_SIZE, &chip->rb);
674 if (err < 0) {
675 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
676 return err;
677 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200678 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return 0;
680}
681
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100682static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800684 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 /* CORB set up */
686 chip->corb.addr = chip->rb.addr;
687 chip->corb.buf = (u32 *)chip->rb.area;
688 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200689 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200691 /* set the corb size to 256 entries (ULI requires explicitly) */
692 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 /* set the corb write pointer to 0 */
694 azx_writew(chip, CORBWP, 0);
695 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200696 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200698 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700 /* RIRB set up */
701 chip->rirb.addr = chip->rb.addr + 2048;
702 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800703 chip->rirb.wp = chip->rirb.rp = 0;
704 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200706 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200708 /* set the rirb size to 256 entries (ULI requires explicitly) */
709 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200711 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200713 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200714 azx_writew(chip, RINTCNT, 0xc0);
715 else
716 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800719 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100722static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800724 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* disable ringbuffer DMAs */
726 azx_writeb(chip, RIRBCTL, 0);
727 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800728 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
730
Wu Fengguangdeadff12009-08-01 18:45:16 +0800731static unsigned int azx_command_addr(u32 cmd)
732{
733 unsigned int addr = cmd >> 28;
734
735 if (addr >= AZX_MAX_CODECS) {
736 snd_BUG();
737 addr = 0;
738 }
739
740 return addr;
741}
742
743static unsigned int azx_response_addr(u32 res)
744{
745 unsigned int addr = res & 0xf;
746
747 if (addr >= AZX_MAX_CODECS) {
748 snd_BUG();
749 addr = 0;
750 }
751
752 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753}
754
755/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100756static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100758 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800759 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Wu Fengguangc32649f2009-08-01 18:48:12 +0800762 spin_lock_irq(&chip->reg_lock);
763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 /* add command to corb */
765 wp = azx_readb(chip, CORBWP);
766 wp++;
767 wp %= ICH6_MAX_CORB_ENTRIES;
768
Wu Fengguangdeadff12009-08-01 18:45:16 +0800769 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 chip->corb.buf[wp] = cpu_to_le32(val);
771 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 spin_unlock_irq(&chip->reg_lock);
774
775 return 0;
776}
777
778#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
779
780/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100781static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
783 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800784 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 u32 res, res_ex;
786
787 wp = azx_readb(chip, RIRBWP);
788 if (wp == chip->rirb.wp)
789 return;
790 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800791
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 while (chip->rirb.rp != wp) {
793 chip->rirb.rp++;
794 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
795
796 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
797 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
798 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800799 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
801 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800802 else if (chip->rirb.cmds[addr]) {
803 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100804 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800805 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800806 } else
807 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
808 "last cmd=%#08x\n",
809 res, res_ex,
810 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 }
812}
813
814/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800815static unsigned int azx_rirb_get_response(struct hda_bus *bus,
816 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100818 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200819 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200820 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200821 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200823 again:
824 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200825
826 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200827 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200828 spin_lock_irq(&chip->reg_lock);
829 azx_update_rirb(chip);
830 spin_unlock_irq(&chip->reg_lock);
831 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800832 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100833 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100834 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200835
836 if (!do_poll)
837 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800838 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100839 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100840 if (time_after(jiffies, timeout))
841 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200842 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100843 msleep(2); /* temporary workaround */
844 else {
845 udelay(10);
846 cond_resched();
847 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100848 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200849
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200850 if (!chip->polling_mode && chip->poll_count < 2) {
851 snd_printdd(SFX "azx_get_response timeout, "
852 "polling the codec once: last cmd=0x%08x\n",
853 chip->last_cmd[addr]);
854 do_poll = 1;
855 chip->poll_count++;
856 goto again;
857 }
858
859
Takashi Iwai23c4a882009-10-30 13:21:49 +0100860 if (!chip->polling_mode) {
861 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
862 "switching to polling mode: last cmd=0x%08x\n",
863 chip->last_cmd[addr]);
864 chip->polling_mode = 1;
865 goto again;
866 }
867
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200868 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200869 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800870 "disabling MSI: last cmd=0x%08x\n",
871 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200872 free_irq(chip->irq, chip);
873 chip->irq = -1;
874 pci_disable_msi(chip->pci);
875 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100876 if (azx_acquire_irq(chip, 1) < 0) {
877 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200878 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100879 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200880 goto again;
881 }
882
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100883 if (chip->probing) {
884 /* If this critical timeout happens during the codec probing
885 * phase, this is likely an access to a non-existing codec
886 * slot. Better to return an error and reset the system.
887 */
888 return -1;
889 }
890
Takashi Iwai8dd78332009-06-02 01:16:07 +0200891 /* a fatal communication error; need either to reset or to fallback
892 * to the single_cmd mode
893 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100894 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200895 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200896 bus->response_reset = 1;
897 return -1; /* give a chance to retry */
898 }
899
900 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
901 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800902 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200903 chip->single_cmd = 1;
904 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100905 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200906 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100907 /* disable unsolicited responses */
908 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200909 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910}
911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912/*
913 * Use the single immediate command instead of CORB/RIRB for simplicity
914 *
915 * Note: according to Intel, this is not preferred use. The command was
916 * intended for the BIOS only, and may get confused with unsolicited
917 * responses. So, we shouldn't use it for normal operation from the
918 * driver.
919 * I left the codes, however, for debugging/testing purposes.
920 */
921
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200922/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800923static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200924{
925 int timeout = 50;
926
927 while (timeout--) {
928 /* check IRV busy bit */
929 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
930 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800931 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200932 return 0;
933 }
934 udelay(1);
935 }
936 if (printk_ratelimit())
937 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
938 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800939 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200940 return -EIO;
941}
942
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100944static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100946 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800947 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 int timeout = 50;
949
Takashi Iwai8dd78332009-06-02 01:16:07 +0200950 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 while (timeout--) {
952 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200953 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200955 azx_writew(chip, IRS, azx_readw(chip, IRS) |
956 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200958 azx_writew(chip, IRS, azx_readw(chip, IRS) |
959 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800960 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 }
962 udelay(1);
963 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100964 if (printk_ratelimit())
965 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
966 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 return -EIO;
968}
969
970/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800971static unsigned int azx_single_get_response(struct hda_bus *bus,
972 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100974 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800975 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976}
977
Takashi Iwai111d3af2006-02-16 18:17:58 +0100978/*
979 * The below are the main callbacks from hda_codec.
980 *
981 * They are just the skeleton to call sub-callbacks according to the
982 * current setting of chip->single_cmd.
983 */
984
985/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100986static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100987{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100988 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200989
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200990 if (chip->disabled)
991 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +0800992 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100993 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100994 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100995 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100996 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100997}
998
999/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001000static unsigned int azx_get_response(struct hda_bus *bus,
1001 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001002{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001003 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001004 if (chip->disabled)
1005 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001006 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001007 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001008 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001009 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001010}
1011
Takashi Iwaicb53c622007-08-10 17:21:45 +02001012#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001013static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001014#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001017static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018{
1019 int count;
1020
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001021 if (!full_reset)
1022 goto __skip;
1023
Danny Tholene8a7f132007-09-11 21:41:56 +02001024 /* clear STATESTS */
1025 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 /* reset controller */
1028 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1029
1030 count = 50;
1031 while (azx_readb(chip, GCTL) && --count)
1032 msleep(1);
1033
1034 /* delay for >= 100us for codec PLL to settle per spec
1035 * Rev 0.9 section 5.5.1
1036 */
1037 msleep(1);
1038
1039 /* Bring controller out of reset */
1040 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1041
1042 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001043 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 msleep(1);
1045
Pavel Machek927fc862006-08-31 17:03:43 +02001046 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 msleep(1);
1048
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001049 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001051 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001052 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 return -EBUSY;
1054 }
1055
Matt41e2fce2005-07-04 17:49:55 +02001056 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001057 if (!chip->single_cmd)
1058 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1059 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001062 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001064 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 }
1066
1067 return 0;
1068}
1069
1070
1071/*
1072 * Lowlevel interface
1073 */
1074
1075/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001076static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
1078 /* enable controller CIE and GIE */
1079 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1080 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1081}
1082
1083/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001084static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085{
1086 int i;
1087
1088 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001089 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001090 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 azx_sd_writeb(azx_dev, SD_CTL,
1092 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1093 }
1094
1095 /* disable SIE for all streams */
1096 azx_writeb(chip, INTCTL, 0);
1097
1098 /* disable controller CIE and GIE */
1099 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1100 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1101}
1102
1103/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001104static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
1106 int i;
1107
1108 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001109 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001110 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1112 }
1113
1114 /* clear STATESTS */
1115 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1116
1117 /* clear rirb status */
1118 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1119
1120 /* clear int status */
1121 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1122}
1123
1124/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001125static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126{
Joseph Chan0e153472008-08-26 14:38:03 +02001127 /*
1128 * Before stream start, initialize parameter
1129 */
1130 azx_dev->insufficient = 1;
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001133 azx_writel(chip, INTCTL,
1134 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 /* set DMA start and interrupt mask */
1136 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1137 SD_CTL_DMA_START | SD_INT_MASK);
1138}
1139
Takashi Iwai1dddab42009-03-18 15:15:37 +01001140/* stop DMA */
1141static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1144 ~(SD_CTL_DMA_START | SD_INT_MASK));
1145 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001146}
1147
1148/* stop a stream */
1149static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1150{
1151 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001153 azx_writel(chip, INTCTL,
1154 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155}
1156
1157
1158/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001159 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001161static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001163 if (chip->initialized)
1164 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
1166 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001167 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 /* initialize interrupts */
1170 azx_int_clear(chip);
1171 azx_int_enable(chip);
1172
1173 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001174 if (!chip->single_cmd)
1175 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001177 /* program the position buffer */
1178 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001179 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001180
Takashi Iwaicb53c622007-08-10 17:21:45 +02001181 chip->initialized = 1;
1182}
1183
1184/*
1185 * initialize the PCI registers
1186 */
1187/* update bits in a PCI register byte */
1188static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1189 unsigned char mask, unsigned char val)
1190{
1191 unsigned char data;
1192
1193 pci_read_config_byte(pci, reg, &data);
1194 data &= ~mask;
1195 data |= (val & mask);
1196 pci_write_config_byte(pci, reg, data);
1197}
1198
1199static void azx_init_pci(struct azx *chip)
1200{
1201 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1202 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1203 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001204 * codecs.
1205 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001206 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001207 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001208 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001209 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001210 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001211
Takashi Iwai9477c582011-05-25 09:11:37 +02001212 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1213 * we need to enable snoop.
1214 */
1215 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001216 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001217 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001218 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1219 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001220 }
1221
1222 /* For NVIDIA HDA, enable snoop */
1223 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001224 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001225 update_pci_byte(chip->pci,
1226 NVIDIA_HDA_TRANSREG_ADDR,
1227 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001228 update_pci_byte(chip->pci,
1229 NVIDIA_HDA_ISTRM_COH,
1230 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1231 update_pci_byte(chip->pci,
1232 NVIDIA_HDA_OSTRM_COH,
1233 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001234 }
1235
1236 /* Enable SCH/PCH snoop if needed */
1237 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001238 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001239 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001240 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1241 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1242 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1243 if (!azx_snoop(chip))
1244 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1245 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001246 pci_read_config_word(chip->pci,
1247 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001248 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001249 snd_printdd(SFX "SCH snoop: %s\n",
1250 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1251 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253}
1254
1255
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001256static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1257
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258/*
1259 * interrupt handler
1260 */
David Howells7d12e782006-10-05 14:55:46 +01001261static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001263 struct azx *chip = dev_id;
1264 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001266 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001267 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
1269 spin_lock(&chip->reg_lock);
1270
Dan Carpenter60911062012-05-18 10:36:11 +03001271 if (chip->disabled) {
1272 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001273 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001274 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 status = azx_readl(chip, INTSTS);
1277 if (status == 0) {
1278 spin_unlock(&chip->reg_lock);
1279 return IRQ_NONE;
1280 }
1281
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001282 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 azx_dev = &chip->azx_dev[i];
1284 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001285 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001287 if (!azx_dev->substream || !azx_dev->running ||
1288 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001289 continue;
1290 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001291 ok = azx_position_ok(chip, azx_dev);
1292 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001293 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 spin_unlock(&chip->reg_lock);
1295 snd_pcm_period_elapsed(azx_dev->substream);
1296 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001297 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001298 /* bogus IRQ, process it later */
1299 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001300 queue_work(chip->bus->workq,
1301 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 }
1303 }
1304 }
1305
1306 /* clear rirb int */
1307 status = azx_readb(chip, RIRBSTS);
1308 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001309 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001310 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001311 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1315 }
1316
1317#if 0
1318 /* clear state status int */
1319 if (azx_readb(chip, STATESTS) & 0x04)
1320 azx_writeb(chip, STATESTS, 0x04);
1321#endif
1322 spin_unlock(&chip->reg_lock);
1323
1324 return IRQ_HANDLED;
1325}
1326
1327
1328/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001329 * set up a BDL entry
1330 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001331static int setup_bdle(struct azx *chip,
1332 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001333 struct azx_dev *azx_dev, u32 **bdlp,
1334 int ofs, int size, int with_ioc)
1335{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001336 u32 *bdl = *bdlp;
1337
1338 while (size > 0) {
1339 dma_addr_t addr;
1340 int chunk;
1341
1342 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1343 return -EINVAL;
1344
Takashi Iwai77a23f22008-08-21 13:00:13 +02001345 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001346 /* program the address field of the BDL entry */
1347 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001348 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001349 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001350 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001351 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1352 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1353 u32 remain = 0x1000 - (ofs & 0xfff);
1354 if (chunk > remain)
1355 chunk = remain;
1356 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001357 bdl[2] = cpu_to_le32(chunk);
1358 /* program the IOC to enable interrupt
1359 * only when the whole fragment is processed
1360 */
1361 size -= chunk;
1362 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1363 bdl += 4;
1364 azx_dev->frags++;
1365 ofs += chunk;
1366 }
1367 *bdlp = bdl;
1368 return ofs;
1369}
1370
1371/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 * set up BDL entries
1373 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001374static int azx_setup_periods(struct azx *chip,
1375 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001376 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001378 u32 *bdl;
1379 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001380 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
1382 /* reset BDL address */
1383 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1384 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1385
Takashi Iwai97b71c92009-03-18 15:09:13 +01001386 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001387 periods = azx_dev->bufsize / period_bytes;
1388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001390 bdl = (u32 *)azx_dev->bdl.area;
1391 ofs = 0;
1392 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001393 pos_adj = bdl_pos_adj[chip->dev_index];
1394 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001395 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001396 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001397 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001398 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001399 pos_adj = pos_align;
1400 else
1401 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1402 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001403 pos_adj = frames_to_bytes(runtime, pos_adj);
1404 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001405 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001406 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001407 pos_adj = 0;
1408 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001409 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001410 &bdl, ofs, pos_adj,
1411 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001412 if (ofs < 0)
1413 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001414 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001415 } else
1416 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001417 for (i = 0; i < periods; i++) {
1418 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001419 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001420 period_bytes - pos_adj, 0);
1421 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001422 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001423 period_bytes,
1424 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001425 if (ofs < 0)
1426 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001428 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001429
1430 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001431 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001432 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001433 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434}
1435
Takashi Iwai1dddab42009-03-18 15:15:37 +01001436/* reset stream */
1437static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
1439 unsigned char val;
1440 int timeout;
1441
Takashi Iwai1dddab42009-03-18 15:15:37 +01001442 azx_stream_clear(chip, azx_dev);
1443
Takashi Iwaid01ce992007-07-27 16:52:19 +02001444 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1445 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 udelay(3);
1447 timeout = 300;
1448 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1449 --timeout)
1450 ;
1451 val &= ~SD_CTL_STREAM_RESET;
1452 azx_sd_writeb(azx_dev, SD_CTL, val);
1453 udelay(3);
1454
1455 timeout = 300;
1456 /* waiting for hardware to report that the stream is out of reset */
1457 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1458 --timeout)
1459 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001460
1461 /* reset first position - may not be synced with hw at this time */
1462 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001463}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Takashi Iwai1dddab42009-03-18 15:15:37 +01001465/*
1466 * set up the SD for streaming
1467 */
1468static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1469{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001470 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001471 /* make sure the run bit is zero for SD */
1472 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001474 val = azx_sd_readl(azx_dev, SD_CTL);
1475 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1476 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1477 if (!azx_snoop(chip))
1478 val |= SD_CTL_TRAFFIC_PRIO;
1479 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
1481 /* program the length of samples in cyclic buffer */
1482 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1483
1484 /* program the stream format */
1485 /* this value needs to be the same as the one programmed */
1486 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1487
1488 /* program the stream LVI (last valid index) of the BDL */
1489 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1490
1491 /* program the BDL address */
1492 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001493 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001495 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001497 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001498 if (chip->position_fix[0] != POS_FIX_LPIB ||
1499 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001500 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1501 azx_writel(chip, DPLBASE,
1502 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1503 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001504
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001506 azx_sd_writel(azx_dev, SD_CTL,
1507 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 return 0;
1510}
1511
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001512/*
1513 * Probe the given codec address
1514 */
1515static int probe_codec(struct azx *chip, int addr)
1516{
1517 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1518 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1519 unsigned int res;
1520
Wu Fengguanga678cde2009-08-01 18:46:46 +08001521 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001522 chip->probing = 1;
1523 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001524 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001525 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001526 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001527 if (res == -1)
1528 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001529 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001530 return 0;
1531}
1532
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001533static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1534 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001535static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
Takashi Iwai8dd78332009-06-02 01:16:07 +02001537static void azx_bus_reset(struct hda_bus *bus)
1538{
1539 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001540
1541 bus->in_reset = 1;
1542 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001543 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001544#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001545 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001546 struct azx_pcm *p;
1547 list_for_each_entry(p, &chip->pcm_list, list)
1548 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001549 snd_hda_suspend(chip->bus);
1550 snd_hda_resume(chip->bus);
1551 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001552#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001553 bus->in_reset = 0;
1554}
1555
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556/*
1557 * Codec initialization
1558 */
1559
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001560/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001561static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001562 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001563 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001564};
1565
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001566static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567{
1568 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001569 int c, codecs, err;
1570 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
1572 memset(&bus_temp, 0, sizeof(bus_temp));
1573 bus_temp.private_data = chip;
1574 bus_temp.modelname = model;
1575 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001576 bus_temp.ops.command = azx_send_cmd;
1577 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001578 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001579 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001580#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001581 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001582 bus_temp.ops.pm_notify = azx_power_notify;
1583#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Takashi Iwaid01ce992007-07-27 16:52:19 +02001585 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1586 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 return err;
1588
Takashi Iwai9477c582011-05-25 09:11:37 +02001589 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1590 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001591 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001592 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001593
Takashi Iwai34c25352008-10-28 11:38:58 +01001594 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001595 max_slots = azx_max_codecs[chip->driver_type];
1596 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001597 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001598
1599 /* First try to probe all given codec slots */
1600 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001601 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001602 if (probe_codec(chip, c) < 0) {
1603 /* Some BIOSen give you wrong codec addresses
1604 * that don't exist
1605 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001606 snd_printk(KERN_WARNING SFX
1607 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001608 "disabling it...\n", c);
1609 chip->codec_mask &= ~(1 << c);
1610 /* More badly, accessing to a non-existing
1611 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001612 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001613 * Thus if an error occurs during probing,
1614 * better to reset the controller chip to
1615 * get back to the sanity state.
1616 */
1617 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001618 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001619 }
1620 }
1621 }
1622
Takashi Iwaid507cd62011-04-26 15:25:02 +02001623 /* AMD chipsets often cause the communication stalls upon certain
1624 * sequence like the pin-detection. It seems that forcing the synced
1625 * access works around the stall. Grrr...
1626 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001627 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1628 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001629 chip->bus->sync_write = 1;
1630 chip->bus->allow_bus_reset = 1;
1631 }
1632
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001633 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001634 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001635 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001636 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001637 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 if (err < 0)
1639 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001640 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001642 }
1643 }
1644 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1646 return -ENXIO;
1647 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001648 return 0;
1649}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001651/* configure each codec instance */
1652static int __devinit azx_codec_configure(struct azx *chip)
1653{
1654 struct hda_codec *codec;
1655 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1656 snd_hda_codec_configure(codec);
1657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 return 0;
1659}
1660
1661
1662/*
1663 * PCM support
1664 */
1665
1666/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001667static inline struct azx_dev *
1668azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001670 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001671 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001672 /* make a non-zero unique key for the substream */
1673 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1674 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001675
1676 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001677 dev = chip->playback_index_offset;
1678 nums = chip->playback_streams;
1679 } else {
1680 dev = chip->capture_index_offset;
1681 nums = chip->capture_streams;
1682 }
1683 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001684 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001685 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001686 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001687 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001689 if (res) {
1690 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001691 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001692 }
1693 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694}
1695
1696/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001697static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
1699 azx_dev->opened = 0;
1700}
1701
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001702static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001703 .info = (SNDRV_PCM_INFO_MMAP |
1704 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1706 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001707 /* No full-resume yet implemented */
1708 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001709 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001710 SNDRV_PCM_INFO_SYNC_START |
1711 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1713 .rates = SNDRV_PCM_RATE_48000,
1714 .rate_min = 48000,
1715 .rate_max = 48000,
1716 .channels_min = 2,
1717 .channels_max = 2,
1718 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1719 .period_bytes_min = 128,
1720 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1721 .periods_min = 2,
1722 .periods_max = AZX_MAX_FRAG,
1723 .fifo_size = 0,
1724};
1725
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001726static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727{
1728 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1729 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001730 struct azx *chip = apcm->chip;
1731 struct azx_dev *azx_dev;
1732 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 unsigned long flags;
1734 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001735 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Ingo Molnar62932df2006-01-16 16:34:20 +01001737 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001738 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001740 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 return -EBUSY;
1742 }
1743 runtime->hw = azx_pcm_hw;
1744 runtime->hw.channels_min = hinfo->channels_min;
1745 runtime->hw.channels_max = hinfo->channels_max;
1746 runtime->hw.formats = hinfo->formats;
1747 runtime->hw.rates = hinfo->rates;
1748 snd_pcm_limit_hw_rates(runtime);
1749 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001750 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001751 /* constrain buffer sizes to be multiple of 128
1752 bytes. This is more efficient in terms of memory
1753 access but isn't required by the HDA spec and
1754 prevents users from specifying exact period/buffer
1755 sizes. For example for 44.1kHz, a period size set
1756 to 20ms will be rounded to 19.59ms. */
1757 buff_step = 128;
1758 else
1759 /* Don't enforce steps on buffer sizes, still need to
1760 be multiple of 4 bytes (HDA spec). Tested on Intel
1761 HDA controllers, may not work on all devices where
1762 option needs to be disabled */
1763 buff_step = 4;
1764
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001765 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001766 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001767 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001768 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001769 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001770 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1771 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001773 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001774 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 return err;
1776 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001777 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001778 /* sanity check */
1779 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1780 snd_BUG_ON(!runtime->hw.channels_max) ||
1781 snd_BUG_ON(!runtime->hw.formats) ||
1782 snd_BUG_ON(!runtime->hw.rates)) {
1783 azx_release_device(azx_dev);
1784 hinfo->ops.close(hinfo, apcm->codec, substream);
1785 snd_hda_power_down(apcm->codec);
1786 mutex_unlock(&chip->open_mutex);
1787 return -EINVAL;
1788 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 spin_lock_irqsave(&chip->reg_lock, flags);
1790 azx_dev->substream = substream;
1791 azx_dev->running = 0;
1792 spin_unlock_irqrestore(&chip->reg_lock, flags);
1793
1794 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001795 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001796 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 return 0;
1798}
1799
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001800static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801{
1802 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1803 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001804 struct azx *chip = apcm->chip;
1805 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 unsigned long flags;
1807
Ingo Molnar62932df2006-01-16 16:34:20 +01001808 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 spin_lock_irqsave(&chip->reg_lock, flags);
1810 azx_dev->substream = NULL;
1811 azx_dev->running = 0;
1812 spin_unlock_irqrestore(&chip->reg_lock, flags);
1813 azx_release_device(azx_dev);
1814 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001815 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001816 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 return 0;
1818}
1819
Takashi Iwaid01ce992007-07-27 16:52:19 +02001820static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1821 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001823 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1824 struct azx *chip = apcm->chip;
1825 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001826 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001827 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001828
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001829 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001830 azx_dev->bufsize = 0;
1831 azx_dev->period_bytes = 0;
1832 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001833 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001834 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001835 if (ret < 0)
1836 return ret;
1837 mark_runtime_wc(chip, azx_dev, runtime, true);
1838 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839}
1840
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001841static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842{
1843 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001844 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001845 struct azx *chip = apcm->chip;
1846 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1848
1849 /* reset BDL address */
1850 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1851 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1852 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001853 azx_dev->bufsize = 0;
1854 azx_dev->period_bytes = 0;
1855 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
Takashi Iwaieb541332010-08-06 13:48:11 +02001857 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001859 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 return snd_pcm_lib_free_pages(substream);
1861}
1862
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001863static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864{
1865 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001866 struct azx *chip = apcm->chip;
1867 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001869 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001870 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001871 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001872 struct hda_spdif_out *spdif =
1873 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1874 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001876 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001877 format_val = snd_hda_calc_stream_format(runtime->rate,
1878 runtime->channels,
1879 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001880 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001881 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001882 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001883 snd_printk(KERN_ERR SFX
1884 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 runtime->rate, runtime->channels, runtime->format);
1886 return -EINVAL;
1887 }
1888
Takashi Iwai97b71c92009-03-18 15:09:13 +01001889 bufsize = snd_pcm_lib_buffer_bytes(substream);
1890 period_bytes = snd_pcm_lib_period_bytes(substream);
1891
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001892 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001893 bufsize, format_val);
1894
1895 if (bufsize != azx_dev->bufsize ||
1896 period_bytes != azx_dev->period_bytes ||
1897 format_val != azx_dev->format_val) {
1898 azx_dev->bufsize = bufsize;
1899 azx_dev->period_bytes = period_bytes;
1900 azx_dev->format_val = format_val;
1901 err = azx_setup_periods(chip, substream, azx_dev);
1902 if (err < 0)
1903 return err;
1904 }
1905
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001906 /* wallclk has 24Mhz clock source */
1907 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1908 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 azx_setup_controller(chip, azx_dev);
1910 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1911 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1912 else
1913 azx_dev->fifo_size = 0;
1914
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001915 stream_tag = azx_dev->stream_tag;
1916 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001917 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001918 stream_tag > chip->capture_streams)
1919 stream_tag -= chip->capture_streams;
1920 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001921 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922}
1923
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001924static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925{
1926 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001927 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001928 struct azx_dev *azx_dev;
1929 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001930 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001931 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001934 case SNDRV_PCM_TRIGGER_START:
1935 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1937 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001938 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 break;
1940 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001941 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001943 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 break;
1945 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001946 return -EINVAL;
1947 }
1948
1949 snd_pcm_group_for_each_entry(s, substream) {
1950 if (s->pcm->card != substream->pcm->card)
1951 continue;
1952 azx_dev = get_azx_dev(s);
1953 sbits |= 1 << azx_dev->index;
1954 nsync++;
1955 snd_pcm_trigger_done(s, substream);
1956 }
1957
1958 spin_lock(&chip->reg_lock);
1959 if (nsync > 1) {
1960 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001961 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1962 azx_writel(chip, OLD_SSYNC,
1963 azx_readl(chip, OLD_SSYNC) | sbits);
1964 else
1965 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001966 }
1967 snd_pcm_group_for_each_entry(s, substream) {
1968 if (s->pcm->card != substream->pcm->card)
1969 continue;
1970 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001971 if (start) {
1972 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1973 if (!rstart)
1974 azx_dev->start_wallclk -=
1975 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001976 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001977 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001978 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001979 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001980 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 }
1982 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001983 if (start) {
1984 if (nsync == 1)
1985 return 0;
1986 /* wait until all FIFOs get ready */
1987 for (timeout = 5000; timeout; timeout--) {
1988 nwait = 0;
1989 snd_pcm_group_for_each_entry(s, substream) {
1990 if (s->pcm->card != substream->pcm->card)
1991 continue;
1992 azx_dev = get_azx_dev(s);
1993 if (!(azx_sd_readb(azx_dev, SD_STS) &
1994 SD_STS_FIFO_READY))
1995 nwait++;
1996 }
1997 if (!nwait)
1998 break;
1999 cpu_relax();
2000 }
2001 } else {
2002 /* wait until all RUN bits are cleared */
2003 for (timeout = 5000; timeout; timeout--) {
2004 nwait = 0;
2005 snd_pcm_group_for_each_entry(s, substream) {
2006 if (s->pcm->card != substream->pcm->card)
2007 continue;
2008 azx_dev = get_azx_dev(s);
2009 if (azx_sd_readb(azx_dev, SD_CTL) &
2010 SD_CTL_DMA_START)
2011 nwait++;
2012 }
2013 if (!nwait)
2014 break;
2015 cpu_relax();
2016 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002018 if (nsync > 1) {
2019 spin_lock(&chip->reg_lock);
2020 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002021 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2022 azx_writel(chip, OLD_SSYNC,
2023 azx_readl(chip, OLD_SSYNC) & ~sbits);
2024 else
2025 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002026 spin_unlock(&chip->reg_lock);
2027 }
2028 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029}
2030
Joseph Chan0e153472008-08-26 14:38:03 +02002031/* get the current DMA position with correction on VIA chips */
2032static unsigned int azx_via_get_position(struct azx *chip,
2033 struct azx_dev *azx_dev)
2034{
2035 unsigned int link_pos, mini_pos, bound_pos;
2036 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2037 unsigned int fifo_size;
2038
2039 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002040 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002041 /* Playback, no problem using link position */
2042 return link_pos;
2043 }
2044
2045 /* Capture */
2046 /* For new chipset,
2047 * use mod to get the DMA position just like old chipset
2048 */
2049 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2050 mod_dma_pos %= azx_dev->period_bytes;
2051
2052 /* azx_dev->fifo_size can't get FIFO size of in stream.
2053 * Get from base address + offset.
2054 */
2055 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2056
2057 if (azx_dev->insufficient) {
2058 /* Link position never gather than FIFO size */
2059 if (link_pos <= fifo_size)
2060 return 0;
2061
2062 azx_dev->insufficient = 0;
2063 }
2064
2065 if (link_pos <= fifo_size)
2066 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2067 else
2068 mini_pos = link_pos - fifo_size;
2069
2070 /* Find nearest previous boudary */
2071 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2072 mod_link_pos = link_pos % azx_dev->period_bytes;
2073 if (mod_link_pos >= fifo_size)
2074 bound_pos = link_pos - mod_link_pos;
2075 else if (mod_dma_pos >= mod_mini_pos)
2076 bound_pos = mini_pos - mod_mini_pos;
2077 else {
2078 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2079 if (bound_pos >= azx_dev->bufsize)
2080 bound_pos = 0;
2081 }
2082
2083 /* Calculate real DMA position we want */
2084 return bound_pos + mod_dma_pos;
2085}
2086
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002087static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002088 struct azx_dev *azx_dev,
2089 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002092 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
David Henningsson4cb36312010-09-30 10:12:50 +02002094 switch (chip->position_fix[stream]) {
2095 case POS_FIX_LPIB:
2096 /* read LPIB */
2097 pos = azx_sd_readl(azx_dev, SD_LPIB);
2098 break;
2099 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002100 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002101 break;
2102 default:
2103 /* use the position buffer */
2104 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002105 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002106 if (!pos || pos == (u32)-1) {
2107 printk(KERN_WARNING
2108 "hda-intel: Invalid position buffer, "
2109 "using LPIB read method instead.\n");
2110 chip->position_fix[stream] = POS_FIX_LPIB;
2111 pos = azx_sd_readl(azx_dev, SD_LPIB);
2112 } else
2113 chip->position_fix[stream] = POS_FIX_POSBUF;
2114 }
2115 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002116 }
David Henningsson4cb36312010-09-30 10:12:50 +02002117
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 if (pos >= azx_dev->bufsize)
2119 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002120 return pos;
2121}
2122
2123static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2124{
2125 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2126 struct azx *chip = apcm->chip;
2127 struct azx_dev *azx_dev = get_azx_dev(substream);
2128 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002129 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002130}
2131
2132/*
2133 * Check whether the current DMA position is acceptable for updating
2134 * periods. Returns non-zero if it's OK.
2135 *
2136 * Many HD-audio controllers appear pretty inaccurate about
2137 * the update-IRQ timing. The IRQ is issued before actually the
2138 * data is processed. So, we need to process it afterwords in a
2139 * workqueue.
2140 */
2141static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2142{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002143 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002144 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002145 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002146
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002147 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2148 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002149 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002150
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002151 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002152 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002153
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002154 if (WARN_ONCE(!azx_dev->period_bytes,
2155 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002156 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002157 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002158 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2159 /* NG - it's below the first next period boundary */
2160 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002161 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002162 return 1; /* OK, it's fine */
2163}
2164
2165/*
2166 * The work for pending PCM period updates.
2167 */
2168static void azx_irq_pending_work(struct work_struct *work)
2169{
2170 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002171 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002172
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002173 if (!chip->irq_pending_warned) {
2174 printk(KERN_WARNING
2175 "hda-intel: IRQ timing workaround is activated "
2176 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2177 chip->card->number);
2178 chip->irq_pending_warned = 1;
2179 }
2180
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002181 for (;;) {
2182 pending = 0;
2183 spin_lock_irq(&chip->reg_lock);
2184 for (i = 0; i < chip->num_streams; i++) {
2185 struct azx_dev *azx_dev = &chip->azx_dev[i];
2186 if (!azx_dev->irq_pending ||
2187 !azx_dev->substream ||
2188 !azx_dev->running)
2189 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002190 ok = azx_position_ok(chip, azx_dev);
2191 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002192 azx_dev->irq_pending = 0;
2193 spin_unlock(&chip->reg_lock);
2194 snd_pcm_period_elapsed(azx_dev->substream);
2195 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002196 } else if (ok < 0) {
2197 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002198 } else
2199 pending++;
2200 }
2201 spin_unlock_irq(&chip->reg_lock);
2202 if (!pending)
2203 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002204 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002205 }
2206}
2207
2208/* clear irq_pending flags and assure no on-going workq */
2209static void azx_clear_irq_pending(struct azx *chip)
2210{
2211 int i;
2212
2213 spin_lock_irq(&chip->reg_lock);
2214 for (i = 0; i < chip->num_streams; i++)
2215 chip->azx_dev[i].irq_pending = 0;
2216 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217}
2218
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002219#ifdef CONFIG_X86
2220static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2221 struct vm_area_struct *area)
2222{
2223 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2224 struct azx *chip = apcm->chip;
2225 if (!azx_snoop(chip))
2226 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2227 return snd_pcm_lib_default_mmap(substream, area);
2228}
2229#else
2230#define azx_pcm_mmap NULL
2231#endif
2232
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002233static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 .open = azx_pcm_open,
2235 .close = azx_pcm_close,
2236 .ioctl = snd_pcm_lib_ioctl,
2237 .hw_params = azx_pcm_hw_params,
2238 .hw_free = azx_pcm_hw_free,
2239 .prepare = azx_pcm_prepare,
2240 .trigger = azx_pcm_trigger,
2241 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002242 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002243 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244};
2245
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002246static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247{
Takashi Iwai176d5332008-07-30 15:01:44 +02002248 struct azx_pcm *apcm = pcm->private_data;
2249 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002250 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002251 kfree(apcm);
2252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253}
2254
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002255#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2256
Takashi Iwai176d5332008-07-30 15:01:44 +02002257static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002258azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2259 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002261 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002262 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002264 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002265 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002266 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002268 list_for_each_entry(apcm, &chip->pcm_list, list) {
2269 if (apcm->pcm->device == pcm_dev) {
2270 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2271 return -EBUSY;
2272 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002273 }
2274 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2275 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2276 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277 &pcm);
2278 if (err < 0)
2279 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002280 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002281 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282 if (apcm == NULL)
2283 return -ENOMEM;
2284 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002285 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 pcm->private_data = apcm;
2288 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002289 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2290 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002291 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002292 cpcm->pcm = pcm;
2293 for (s = 0; s < 2; s++) {
2294 apcm->hinfo[s] = &cpcm->stream[s];
2295 if (cpcm->stream[s].substreams)
2296 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2297 }
2298 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002299 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2300 if (size > MAX_PREALLOC_SIZE)
2301 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002302 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002304 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 return 0;
2306}
2307
2308/*
2309 * mixer creation - all stuff is implemented in hda module
2310 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002311static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312{
2313 return snd_hda_build_controls(chip->bus);
2314}
2315
2316
2317/*
2318 * initialize SD streams
2319 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002320static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321{
2322 int i;
2323
2324 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002325 * assign the starting bdl address to each stream (device)
2326 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002328 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002329 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002330 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2332 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2333 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2334 azx_dev->sd_int_sta_mask = 1 << i;
2335 /* stream tag: must be non-zero and unique */
2336 azx_dev->index = i;
2337 azx_dev->stream_tag = i + 1;
2338 }
2339
2340 return 0;
2341}
2342
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002343static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2344{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002345 if (request_irq(chip->pci->irq, azx_interrupt,
2346 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002347 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002348 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2349 "disabling device\n", chip->pci->irq);
2350 if (do_disconnect)
2351 snd_card_disconnect(chip->card);
2352 return -1;
2353 }
2354 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002355 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002356 return 0;
2357}
2358
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359
Takashi Iwaicb53c622007-08-10 17:21:45 +02002360static void azx_stop_chip(struct azx *chip)
2361{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002362 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002363 return;
2364
2365 /* disable interrupts */
2366 azx_int_disable(chip);
2367 azx_int_clear(chip);
2368
2369 /* disable CORB/RIRB */
2370 azx_free_cmd_io(chip);
2371
2372 /* disable position buffer */
2373 azx_writel(chip, DPLBASE, 0);
2374 azx_writel(chip, DPUBASE, 0);
2375
2376 chip->initialized = 0;
2377}
2378
2379#ifdef CONFIG_SND_HDA_POWER_SAVE
2380/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002381static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002382{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002383 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002384 struct hda_codec *c;
2385 int power_on = 0;
2386
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002387 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002388 if (c->power_on) {
2389 power_on = 1;
2390 break;
2391 }
2392 }
2393 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002394 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002395 else if (chip->running && power_save_controller &&
2396 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002397 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002398}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002399#endif /* CONFIG_SND_HDA_POWER_SAVE */
2400
2401#ifdef CONFIG_PM
2402/*
2403 * power management
2404 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002405
Takashi Iwai421a1252005-11-17 16:11:09 +01002406static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407{
Takashi Iwai421a1252005-11-17 16:11:09 +01002408 struct snd_card *card = pci_get_drvdata(pci);
2409 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002410 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411
Takashi Iwai421a1252005-11-17 16:11:09 +01002412 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002413 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002414 list_for_each_entry(p, &chip->pcm_list, list)
2415 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002416 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002417 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002418 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002419 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002420 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002421 chip->irq = -1;
2422 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002423 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002424 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002425 pci_disable_device(pci);
2426 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002427 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 return 0;
2429}
2430
Takashi Iwai421a1252005-11-17 16:11:09 +01002431static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432{
Takashi Iwai421a1252005-11-17 16:11:09 +01002433 struct snd_card *card = pci_get_drvdata(pci);
2434 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002436 pci_set_power_state(pci, PCI_D0);
2437 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002438 if (pci_enable_device(pci) < 0) {
2439 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2440 "disabling device\n");
2441 snd_card_disconnect(card);
2442 return -EIO;
2443 }
2444 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002445 if (chip->msi)
2446 if (pci_enable_msi(pci) < 0)
2447 chip->msi = 0;
2448 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002449 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002450 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002451
Takashi Iwai7f308302012-05-08 16:52:23 +02002452 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002453
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002455 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 return 0;
2457}
2458#endif /* CONFIG_PM */
2459
2460
2461/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002462 * reboot notifier for hang-up problem at power-down
2463 */
2464static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2465{
2466 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002467 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002468 azx_stop_chip(chip);
2469 return NOTIFY_OK;
2470}
2471
2472static void azx_notifier_register(struct azx *chip)
2473{
2474 chip->reboot_notifier.notifier_call = azx_halt;
2475 register_reboot_notifier(&chip->reboot_notifier);
2476}
2477
2478static void azx_notifier_unregister(struct azx *chip)
2479{
2480 if (chip->reboot_notifier.notifier_call)
2481 unregister_reboot_notifier(&chip->reboot_notifier);
2482}
2483
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002484static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2485static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2486
2487static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2488
2489#ifdef SUPPORT_VGA_SWITCHEROO
2490static void azx_vs_set_state(struct pci_dev *pci,
2491 enum vga_switcheroo_state state)
2492{
2493 struct snd_card *card = pci_get_drvdata(pci);
2494 struct azx *chip = card->private_data;
2495 bool disabled;
2496
2497 if (chip->init_failed)
2498 return;
2499
2500 disabled = (state == VGA_SWITCHEROO_OFF);
2501 if (chip->disabled == disabled)
2502 return;
2503
2504 if (!chip->bus) {
2505 chip->disabled = disabled;
2506 if (!disabled) {
2507 snd_printk(KERN_INFO SFX
2508 "%s: Start delayed initialization\n",
2509 pci_name(chip->pci));
2510 if (azx_first_init(chip) < 0 ||
2511 azx_probe_continue(chip) < 0) {
2512 snd_printk(KERN_ERR SFX
2513 "%s: initialization error\n",
2514 pci_name(chip->pci));
2515 chip->init_failed = true;
2516 }
2517 }
2518 } else {
2519 snd_printk(KERN_INFO SFX
2520 "%s %s via VGA-switcheroo\n",
2521 disabled ? "Disabling" : "Enabling",
2522 pci_name(chip->pci));
2523 if (disabled) {
2524 azx_suspend(pci, PMSG_FREEZE);
2525 chip->disabled = true;
2526 snd_hda_lock_devices(chip->bus);
2527 } else {
2528 snd_hda_unlock_devices(chip->bus);
2529 chip->disabled = false;
2530 azx_resume(pci);
2531 }
2532 }
2533}
2534
2535static bool azx_vs_can_switch(struct pci_dev *pci)
2536{
2537 struct snd_card *card = pci_get_drvdata(pci);
2538 struct azx *chip = card->private_data;
2539
2540 if (chip->init_failed)
2541 return false;
2542 if (chip->disabled || !chip->bus)
2543 return true;
2544 if (snd_hda_lock_devices(chip->bus))
2545 return false;
2546 snd_hda_unlock_devices(chip->bus);
2547 return true;
2548}
2549
2550static void __devinit init_vga_switcheroo(struct azx *chip)
2551{
2552 struct pci_dev *p = get_bound_vga(chip->pci);
2553 if (p) {
2554 snd_printk(KERN_INFO SFX
2555 "%s: Handle VGA-switcheroo audio client\n",
2556 pci_name(chip->pci));
2557 chip->use_vga_switcheroo = 1;
2558 pci_dev_put(p);
2559 }
2560}
2561
2562static const struct vga_switcheroo_client_ops azx_vs_ops = {
2563 .set_gpu_state = azx_vs_set_state,
2564 .can_switch = azx_vs_can_switch,
2565};
2566
2567static int __devinit register_vga_switcheroo(struct azx *chip)
2568{
2569 if (!chip->use_vga_switcheroo)
2570 return 0;
2571 /* FIXME: currently only handling DIS controller
2572 * is there any machine with two switchable HDMI audio controllers?
2573 */
2574 return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2575 VGA_SWITCHEROO_DIS,
2576 chip->bus != NULL);
2577}
2578#else
2579#define init_vga_switcheroo(chip) /* NOP */
2580#define register_vga_switcheroo(chip) 0
2581#endif /* SUPPORT_VGA_SWITCHER */
2582
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002583/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584 * destructor
2585 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002586static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002588 int i;
2589
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002590 azx_notifier_unregister(chip);
2591
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002592 if (use_vga_switcheroo(chip)) {
2593 if (chip->disabled && chip->bus)
2594 snd_hda_unlock_devices(chip->bus);
2595 vga_switcheroo_unregister_client(chip->pci);
2596 }
2597
Takashi Iwaice43fba2005-05-30 20:33:44 +02002598 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002599 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002600 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002602 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603 }
2604
Jeff Garzikf000fd82008-04-22 13:50:34 +02002605 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002607 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002608 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002609 if (chip->remap_addr)
2610 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002612 if (chip->azx_dev) {
2613 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002614 if (chip->azx_dev[i].bdl.area) {
2615 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002616 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002617 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002618 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002619 if (chip->rb.area) {
2620 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002622 }
2623 if (chip->posbuf.area) {
2624 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002626 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002627 if (chip->region_requested)
2628 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002630 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 kfree(chip);
2632
2633 return 0;
2634}
2635
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002636static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637{
2638 return azx_free(device->device_data);
2639}
2640
2641/*
Takashi Iwai91219472012-04-26 12:13:25 +02002642 * Check of disabled HDMI controller by vga-switcheroo
2643 */
2644static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2645{
2646 struct pci_dev *p;
2647
2648 /* check only discrete GPU */
2649 switch (pci->vendor) {
2650 case PCI_VENDOR_ID_ATI:
2651 case PCI_VENDOR_ID_AMD:
2652 case PCI_VENDOR_ID_NVIDIA:
2653 if (pci->devfn == 1) {
2654 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2655 pci->bus->number, 0);
2656 if (p) {
2657 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2658 return p;
2659 pci_dev_put(p);
2660 }
2661 }
2662 break;
2663 }
2664 return NULL;
2665}
2666
2667static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2668{
2669 bool vga_inactive = false;
2670 struct pci_dev *p = get_bound_vga(pci);
2671
2672 if (p) {
2673 if (vga_default_device() && p != vga_default_device())
2674 vga_inactive = true;
2675 pci_dev_put(p);
2676 }
2677 return vga_inactive;
2678}
2679
2680/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002681 * white/black-listing for position_fix
2682 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002683static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002684 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2685 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002686 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002687 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002688 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002689 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002690 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002691 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002692 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002693 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002694 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002695 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002696 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002697 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002698 {}
2699};
2700
2701static int __devinit check_position_fix(struct azx *chip, int fix)
2702{
2703 const struct snd_pci_quirk *q;
2704
Takashi Iwaic673ba12009-03-17 07:49:14 +01002705 switch (fix) {
2706 case POS_FIX_LPIB:
2707 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002708 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002709 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002710 return fix;
2711 }
2712
Takashi Iwaic673ba12009-03-17 07:49:14 +01002713 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2714 if (q) {
2715 printk(KERN_INFO
2716 "hda_intel: position_fix set to %d "
2717 "for device %04x:%04x\n",
2718 q->value, q->subvendor, q->subdevice);
2719 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002720 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002721
2722 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002723 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2724 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002725 return POS_FIX_VIACOMBO;
2726 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002727 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2728 snd_printd(SFX "Using LPIB position fix\n");
2729 return POS_FIX_LPIB;
2730 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002731 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002732}
2733
2734/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002735 * black-lists for probe_mask
2736 */
2737static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2738 /* Thinkpad often breaks the controller communication when accessing
2739 * to the non-working (or non-existing) modem codec slot.
2740 */
2741 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2742 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2743 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002744 /* broken BIOS */
2745 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002746 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2747 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002748 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002749 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002750 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002751 /* WinFast VP200 H (Teradici) user reported broken communication */
2752 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002753 {}
2754};
2755
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002756#define AZX_FORCE_CODEC_MASK 0x100
2757
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002758static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002759{
2760 const struct snd_pci_quirk *q;
2761
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002762 chip->codec_probe_mask = probe_mask[dev];
2763 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002764 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2765 if (q) {
2766 printk(KERN_INFO
2767 "hda_intel: probe_mask set to 0x%x "
2768 "for device %04x:%04x\n",
2769 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002770 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002771 }
2772 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002773
2774 /* check forced option */
2775 if (chip->codec_probe_mask != -1 &&
2776 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2777 chip->codec_mask = chip->codec_probe_mask & 0xff;
2778 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2779 chip->codec_mask);
2780 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002781}
2782
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002783/*
Takashi Iwai716238552009-09-28 13:14:04 +02002784 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002785 */
Takashi Iwai716238552009-09-28 13:14:04 +02002786static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002787 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002788 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002789 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002790 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002791 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002792 {}
2793};
2794
2795static void __devinit check_msi(struct azx *chip)
2796{
2797 const struct snd_pci_quirk *q;
2798
Takashi Iwai716238552009-09-28 13:14:04 +02002799 if (enable_msi >= 0) {
2800 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002801 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002802 }
2803 chip->msi = 1; /* enable MSI as default */
2804 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002805 if (q) {
2806 printk(KERN_INFO
2807 "hda_intel: msi for device %04x:%04x set to %d\n",
2808 q->subvendor, q->subdevice, q->value);
2809 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002810 return;
2811 }
2812
2813 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002814 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2815 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002816 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002817 }
2818}
2819
Takashi Iwaia1585d72011-12-14 09:27:04 +01002820/* check the snoop mode availability */
2821static void __devinit azx_check_snoop_available(struct azx *chip)
2822{
2823 bool snoop = chip->snoop;
2824
2825 switch (chip->driver_type) {
2826 case AZX_DRIVER_VIA:
2827 /* force to non-snoop mode for a new VIA controller
2828 * when BIOS is set
2829 */
2830 if (snoop) {
2831 u8 val;
2832 pci_read_config_byte(chip->pci, 0x42, &val);
2833 if (!(val & 0x80) && chip->pci->revision == 0x30)
2834 snoop = false;
2835 }
2836 break;
2837 case AZX_DRIVER_ATIHDMI_NS:
2838 /* new ATI HDMI requires non-snoop */
2839 snoop = false;
2840 break;
2841 }
2842
2843 if (snoop != chip->snoop) {
2844 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2845 snoop ? "snoop" : "non-snoop");
2846 chip->snoop = snoop;
2847 }
2848}
Takashi Iwai669ba272007-08-17 09:17:36 +02002849
2850/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 * constructor
2852 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002853static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002854 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002855 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002857 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 .dev_free = azx_dev_free,
2859 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002860 struct azx *chip;
2861 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862
2863 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002864
Pavel Machek927fc862006-08-31 17:03:43 +02002865 err = pci_enable_device(pci);
2866 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 return err;
2868
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002869 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002870 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2872 pci_disable_device(pci);
2873 return -ENOMEM;
2874 }
2875
2876 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002877 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878 chip->card = card;
2879 chip->pci = pci;
2880 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002881 chip->driver_caps = driver_caps;
2882 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002883 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002884 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002885 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002886 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002887 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002889 chip->position_fix[0] = chip->position_fix[1] =
2890 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002891 /* combo mode uses LPIB for playback */
2892 if (chip->position_fix[0] == POS_FIX_COMBO) {
2893 chip->position_fix[0] = POS_FIX_LPIB;
2894 chip->position_fix[1] = POS_FIX_AUTO;
2895 }
2896
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002897 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002898
Takashi Iwai27346162006-01-12 18:28:44 +01002899 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002900 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002901 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002902
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002903 if (bdl_pos_adj[dev] < 0) {
2904 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002905 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002906 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002907 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002908 break;
2909 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002910 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002911 break;
2912 }
2913 }
2914
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002915 if (check_hdmi_disabled(pci)) {
2916 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
2917 pci_name(pci));
2918 if (use_vga_switcheroo(chip)) {
2919 snd_printk(KERN_INFO SFX "Delaying initialization\n");
2920 chip->disabled = true;
2921 goto ok;
2922 }
2923 kfree(chip);
2924 pci_disable_device(pci);
2925 return -ENXIO;
2926 }
2927
2928 err = azx_first_init(chip);
2929 if (err < 0) {
2930 azx_free(chip);
2931 return err;
2932 }
2933
2934 ok:
2935 err = register_vga_switcheroo(chip);
2936 if (err < 0) {
2937 snd_printk(KERN_ERR SFX
2938 "Error registering VGA-switcheroo client\n");
2939 azx_free(chip);
2940 return err;
2941 }
2942
2943 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2944 if (err < 0) {
2945 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2946 azx_free(chip);
2947 return err;
2948 }
2949
2950 *rchip = chip;
2951 return 0;
2952}
2953
2954static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
2955{
2956 int dev = chip->dev_index;
2957 struct pci_dev *pci = chip->pci;
2958 struct snd_card *card = chip->card;
2959 int i, err;
2960 unsigned short gcap;
2961
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002962#if BITS_PER_LONG != 64
2963 /* Fix up base address on ULI M5461 */
2964 if (chip->driver_type == AZX_DRIVER_ULI) {
2965 u16 tmp3;
2966 pci_read_config_word(pci, 0x40, &tmp3);
2967 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2968 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2969 }
2970#endif
2971
Pavel Machek927fc862006-08-31 17:03:43 +02002972 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002973 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002975 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976
Pavel Machek927fc862006-08-31 17:03:43 +02002977 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002978 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 if (chip->remap_addr == NULL) {
2980 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002981 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982 }
2983
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002984 if (chip->msi)
2985 if (pci_enable_msi(pci) < 0)
2986 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002987
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002988 if (azx_acquire_irq(chip, 0) < 0)
2989 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990
2991 pci_set_master(pci);
2992 synchronize_irq(chip->irq);
2993
Tobin Davisbcd72002008-01-15 11:23:55 +01002994 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002995 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002996
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002997 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002998 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002999 struct pci_dev *p_smbus;
3000 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3001 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3002 NULL);
3003 if (p_smbus) {
3004 if (p_smbus->revision < 0x30)
3005 gcap &= ~ICH6_GCAP_64OK;
3006 pci_dev_put(p_smbus);
3007 }
3008 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003009
Takashi Iwai9477c582011-05-25 09:11:37 +02003010 /* disable 64bit DMA address on some devices */
3011 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3012 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003013 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003014 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003015
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003016 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003017 if (align_buffer_size >= 0)
3018 chip->align_buffer_size = !!align_buffer_size;
3019 else {
3020 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3021 chip->align_buffer_size = 0;
3022 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3023 chip->align_buffer_size = 1;
3024 else
3025 chip->align_buffer_size = 1;
3026 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003027
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003028 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003029 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003030 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003031 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003032 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3033 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003034 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003035
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003036 /* read number of streams from GCAP register instead of using
3037 * hardcoded value
3038 */
3039 chip->capture_streams = (gcap >> 8) & 0x0f;
3040 chip->playback_streams = (gcap >> 12) & 0x0f;
3041 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003042 /* gcap didn't give any info, switching to old method */
3043
3044 switch (chip->driver_type) {
3045 case AZX_DRIVER_ULI:
3046 chip->playback_streams = ULI_NUM_PLAYBACK;
3047 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003048 break;
3049 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003050 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003051 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3052 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003053 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003054 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003055 default:
3056 chip->playback_streams = ICH6_NUM_PLAYBACK;
3057 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003058 break;
3059 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003060 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003061 chip->capture_index_offset = 0;
3062 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003063 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003064 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3065 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003066 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003067 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003068 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003069 }
3070
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003071 for (i = 0; i < chip->num_streams; i++) {
3072 /* allocate memory for the BDL for each stream */
3073 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3074 snd_dma_pci_data(chip->pci),
3075 BDL_SIZE, &chip->azx_dev[i].bdl);
3076 if (err < 0) {
3077 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003078 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003079 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003080 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003082 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003083 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3084 snd_dma_pci_data(chip->pci),
3085 chip->num_streams * 8, &chip->posbuf);
3086 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003087 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003088 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003090 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02003092 err = azx_alloc_cmd_io(chip);
3093 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003094 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
3096 /* initialize streams */
3097 azx_init_stream(chip);
3098
3099 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003100 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003101 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102
3103 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003104 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003106 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107 }
3108
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003109 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003110 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3111 sizeof(card->shortname));
3112 snprintf(card->longname, sizeof(card->longname),
3113 "%s at 0x%lx irq %i",
3114 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003115
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117}
3118
Takashi Iwaicb53c622007-08-10 17:21:45 +02003119static void power_down_all_codecs(struct azx *chip)
3120{
3121#ifdef CONFIG_SND_HDA_POWER_SAVE
3122 /* The codecs were powered up in snd_hda_codec_new().
3123 * Now all initialization done, so turn them down if possible
3124 */
3125 struct hda_codec *codec;
3126 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3127 snd_hda_power_down(codec);
3128 }
3129#endif
3130}
3131
Takashi Iwaid01ce992007-07-27 16:52:19 +02003132static int __devinit azx_probe(struct pci_dev *pci,
3133 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003135 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003136 struct snd_card *card;
3137 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02003138 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003140 if (dev >= SNDRV_CARDS)
3141 return -ENODEV;
3142 if (!enable[dev]) {
3143 dev++;
3144 return -ENOENT;
3145 }
3146
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003147 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3148 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003150 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 }
3152
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003153 /* set this here since it's referred in snd_hda_load_patch() */
3154 snd_card_set_dev(card, &pci->dev);
3155
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003156 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003157 if (err < 0)
3158 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003159 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003161 if (!chip->disabled) {
3162 err = azx_probe_continue(chip);
3163 if (err < 0)
3164 goto out_free;
3165 }
3166
3167 pci_set_drvdata(pci, card);
3168
3169 dev++;
3170 return 0;
3171
3172out_free:
3173 snd_card_free(card);
3174 return err;
3175}
3176
3177static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3178{
3179 int dev = chip->dev_index;
3180 int err;
3181
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003182#ifdef CONFIG_SND_HDA_INPUT_BEEP
3183 chip->beep_mode = beep_mode[dev];
3184#endif
3185
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003187 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003188 if (err < 0)
3189 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003190#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01003191 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003192 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3193 patch[dev]);
3194 err = snd_hda_load_patch(chip->bus, patch[dev]);
3195 if (err < 0)
3196 goto out_free;
3197 }
3198#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003199 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003200 err = azx_codec_configure(chip);
3201 if (err < 0)
3202 goto out_free;
3203 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204
3205 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003206 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003207 if (err < 0)
3208 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209
3210 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003211 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003212 if (err < 0)
3213 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003215 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003216 if (err < 0)
3217 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218
Takashi Iwaicb53c622007-08-10 17:21:45 +02003219 chip->running = 1;
3220 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003221 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222
Takashi Iwai91219472012-04-26 12:13:25 +02003223 return 0;
3224
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003225out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003226 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003227 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228}
3229
3230static void __devexit azx_remove(struct pci_dev *pci)
3231{
Takashi Iwai91219472012-04-26 12:13:25 +02003232 struct snd_card *card = pci_get_drvdata(pci);
3233 if (card)
3234 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 pci_set_drvdata(pci, NULL);
3236}
3237
3238/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003239static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003240 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003241 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003242 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3243 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07003244 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003245 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003246 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3247 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003248 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003249 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003250 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3251 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003252 /* Lynx Point */
3253 { PCI_DEVICE(0x8086, 0x8c20),
3254 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3255 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003256 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003257 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003258 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003259 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003260 { PCI_DEVICE(0x8086, 0x080a),
3261 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003262 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003263 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003264 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003265 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3266 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003267 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003268 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3269 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003270 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003271 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3272 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003273 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003274 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3275 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003276 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003277 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3278 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003279 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003280 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3281 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003282 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003283 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3284 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003285 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003286 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3287 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003288 /* Generic Intel */
3289 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3290 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3291 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003292 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003293 /* ATI SB 450/600/700/800/900 */
3294 { PCI_DEVICE(0x1002, 0x437b),
3295 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3296 { PCI_DEVICE(0x1002, 0x4383),
3297 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3298 /* AMD Hudson */
3299 { PCI_DEVICE(0x1022, 0x780d),
3300 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003301 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003302 { PCI_DEVICE(0x1002, 0x793b),
3303 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3304 { PCI_DEVICE(0x1002, 0x7919),
3305 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3306 { PCI_DEVICE(0x1002, 0x960f),
3307 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3308 { PCI_DEVICE(0x1002, 0x970f),
3309 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3310 { PCI_DEVICE(0x1002, 0xaa00),
3311 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3312 { PCI_DEVICE(0x1002, 0xaa08),
3313 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3314 { PCI_DEVICE(0x1002, 0xaa10),
3315 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3316 { PCI_DEVICE(0x1002, 0xaa18),
3317 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3318 { PCI_DEVICE(0x1002, 0xaa20),
3319 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3320 { PCI_DEVICE(0x1002, 0xaa28),
3321 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3322 { PCI_DEVICE(0x1002, 0xaa30),
3323 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3324 { PCI_DEVICE(0x1002, 0xaa38),
3325 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3326 { PCI_DEVICE(0x1002, 0xaa40),
3327 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3328 { PCI_DEVICE(0x1002, 0xaa48),
3329 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003330 { PCI_DEVICE(0x1002, 0x9902),
3331 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3332 { PCI_DEVICE(0x1002, 0xaaa0),
3333 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3334 { PCI_DEVICE(0x1002, 0xaaa8),
3335 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3336 { PCI_DEVICE(0x1002, 0xaab0),
3337 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003338 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003339 { PCI_DEVICE(0x1106, 0x3288),
3340 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003341 /* VIA GFX VT7122/VX900 */
3342 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3343 /* VIA GFX VT6122/VX11 */
3344 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003345 /* SIS966 */
3346 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3347 /* ULI M5461 */
3348 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3349 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003350 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3351 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3352 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003353 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003354 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003355 { PCI_DEVICE(0x6549, 0x1200),
3356 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003357 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003358#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3359 /* the following entry conflicts with snd-ctxfi driver,
3360 * as ctxfi driver mutates from HD-audio to native mode with
3361 * a special command sequence.
3362 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003363 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3364 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3365 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003366 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003367 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003368#else
3369 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003370 { PCI_DEVICE(0x1102, 0x0009),
3371 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003372 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003373#endif
Takashi Iwai5ae763b2012-05-08 10:34:08 +02003374 /* CTHDA chips */
3375 { PCI_DEVICE(0x1102, 0x0010),
3376 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3377 { PCI_DEVICE(0x1102, 0x0012),
3378 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003379 /* Vortex86MX */
3380 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003381 /* VMware HDAudio */
3382 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003383 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003384 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3385 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3386 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003387 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003388 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3389 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3390 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003391 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392 { 0, }
3393};
3394MODULE_DEVICE_TABLE(pci, azx_ids);
3395
3396/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003397static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003398 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399 .id_table = azx_ids,
3400 .probe = azx_probe,
3401 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003402#ifdef CONFIG_PM
3403 .suspend = azx_suspend,
3404 .resume = azx_resume,
3405#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406};
3407
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003408module_pci_driver(azx_driver);