blob: 6a19f6af95170e82eb991a9072cc1a80205be331 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020050#ifdef CONFIG_X86
51/* for snoop control */
52#include <asm/pgtable.h>
53#include <asm/cacheflush.h>
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <sound/core.h>
56#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020057#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020058#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020059#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "hda_codec.h"
61
62
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
64static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103065static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static char *model[SNDRV_CARDS];
67static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020068static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010070static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103071static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020072static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020073#ifdef CONFIG_SND_HDA_PATCH_LOADER
74static char *patch[SNDRV_CARDS];
75#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010076#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020077static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010078 CONFIG_SND_HDA_INPUT_BEEP_MODE};
79#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(enable, bool, NULL, 0444);
86MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
87module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020090MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010091 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020092module_param_array(bdl_pos_adj, int, NULL, 0644);
93MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010095MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010096module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010097MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010098module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020099MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
100 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100101module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100102MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200103#ifdef CONFIG_SND_HDA_PATCH_LOADER
104module_param_array(patch, charp, NULL, 0444);
105MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
106#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100107#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200108module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100109MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200110 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100111#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100112
Takashi Iwai83012a72012-08-24 18:38:08 +0200113#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200114static int param_set_xint(const char *val, const struct kernel_param *kp);
115static struct kernel_param_ops param_ops_xint = {
116 .set = param_set_xint,
117 .get = param_get_int,
118};
119#define param_check_xint param_check_int
120
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100121static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200122module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100123MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
124 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Takashi Iwaidee1b662007-08-13 16:10:30 +0200126/* reset the HD-audio controller in power save mode.
127 * this may give more power-saving, but will take longer time to
128 * wake up.
129 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030130static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200131module_param(power_save_controller, bool, 0644);
132MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200133#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100135static int align_buffer_size = -1;
136module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500137MODULE_PARM_DESC(align_buffer_size,
138 "Force buffer and period sizes to be multiple of 128 bytes.");
139
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200140#ifdef CONFIG_X86
141static bool hda_snoop = true;
142module_param_named(snoop, hda_snoop, bool, 0444);
143MODULE_PARM_DESC(snoop, "Enable/disable snooping");
144#define azx_snoop(chip) (chip)->snoop
145#else
146#define hda_snoop true
147#define azx_snoop(chip) true
148#endif
149
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151MODULE_LICENSE("GPL");
152MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
153 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700154 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200155 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100156 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100157 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100158 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700159 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800160 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700161 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800162 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700163 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800164 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700165 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100166 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200167 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200168 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200169 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200170 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200171 "{ATI, RS780},"
172 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100173 "{ATI, RV630},"
174 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100175 "{ATI, RV670},"
176 "{ATI, RV635},"
177 "{ATI, RV620},"
178 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200179 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200180 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200181 "{SiS, SIS966},"
182 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183MODULE_DESCRIPTION("Intel HDA driver");
184
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200185#ifdef CONFIG_SND_VERBOSE_PRINTK
186#define SFX /* nop */
187#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200189#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200190
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200191#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
192#ifdef CONFIG_SND_HDA_CODEC_HDMI
193#define SUPPORT_VGA_SWITCHEROO
194#endif
195#endif
196
197
Takashi Iwaicb53c622007-08-10 17:21:45 +0200198/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * registers
200 */
201#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
203#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
204#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
205#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
206#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define ICH6_REG_VMIN 0x02
208#define ICH6_REG_VMAJ 0x03
209#define ICH6_REG_OUTPAY 0x04
210#define ICH6_REG_INPAY 0x06
211#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200212#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
214#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#define ICH6_REG_WAKEEN 0x0c
216#define ICH6_REG_STATESTS 0x0e
217#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_INTCTL 0x20
220#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200221#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200222#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
223#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_CORBLBASE 0x40
225#define ICH6_REG_CORBUBASE 0x44
226#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_REG_CORBRP 0x4a
228#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
231#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_CORBSIZE 0x4e
235
236#define ICH6_REG_RIRBLBASE 0x50
237#define ICH6_REG_RIRBUBASE 0x54
238#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define ICH6_REG_RINTCNT 0x5a
241#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
243#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
244#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
247#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define ICH6_REG_RIRBSIZE 0x5e
249
250#define ICH6_REG_IC 0x60
251#define ICH6_REG_IR 0x64
252#define ICH6_REG_IRS 0x68
253#define ICH6_IRS_VALID (1<<1)
254#define ICH6_IRS_BUSY (1<<0)
255
256#define ICH6_REG_DPLBASE 0x70
257#define ICH6_REG_DPUBASE 0x74
258#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
259
260/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
261enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
262
263/* stream register offsets from stream base */
264#define ICH6_REG_SD_CTL 0x00
265#define ICH6_REG_SD_STS 0x03
266#define ICH6_REG_SD_LPIB 0x04
267#define ICH6_REG_SD_CBL 0x08
268#define ICH6_REG_SD_LVI 0x0c
269#define ICH6_REG_SD_FIFOW 0x0e
270#define ICH6_REG_SD_FIFOSIZE 0x10
271#define ICH6_REG_SD_FORMAT 0x12
272#define ICH6_REG_SD_BDLPL 0x18
273#define ICH6_REG_SD_BDLPU 0x1c
274
275/* PCI space */
276#define ICH6_PCIREG_TCSEL 0x44
277
278/*
279 * other constants
280 */
281
282/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200283/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200284#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200285#define ICH6_NUM_PLAYBACK 4
286
287/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200289#define ULI_NUM_PLAYBACK 6
290
Felix Kuehling778b6e12006-05-17 11:22:21 +0200291/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200292#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200293#define ATIHDMI_NUM_PLAYBACK 1
294
Kailang Yangf2690022008-05-27 11:44:55 +0200295/* TERA has 4 playback and 3 capture */
296#define TERA_NUM_CAPTURE 3
297#define TERA_NUM_PLAYBACK 4
298
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200299/* this number is statically defined for simplicity */
300#define MAX_AZX_DEV 16
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100303#define BDL_SIZE 4096
304#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
305#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306/* max buffer size - no h/w limit, you can increase as you like */
307#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* RIRB int mask: overrun[2], response[0] */
310#define RIRB_INT_RESPONSE 0x01
311#define RIRB_INT_OVERRUN 0x04
312#define RIRB_INT_MASK 0x05
313
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200314/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800315#define AZX_MAX_CODECS 8
316#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800317#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319/* SD_CTL bits */
320#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
321#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100322#define SD_CTL_STRIPE (3 << 16) /* stripe control */
323#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
324#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
326#define SD_CTL_STREAM_TAG_SHIFT 20
327
328/* SD_CTL and SD_STS */
329#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
330#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
331#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
333 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
335/* SD_STS */
336#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
337
338/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
340#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
341#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343/* below are so far hardcoded - should read registers in future */
344#define ICH6_MAX_CORB_ENTRIES 256
345#define ICH6_MAX_RIRB_ENTRIES 256
346
Takashi Iwaic74db862005-05-12 14:26:27 +0200347/* position fix mode */
348enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200349 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200350 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200351 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200352 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100353 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200354};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Frederick Lif5d40b32005-05-12 14:55:20 +0200356/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200357#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
358#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
359
Vinod Gda3fca22005-09-13 18:49:12 +0200360/* Defines for Nvidia HDA support */
361#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
362#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700363#define NVIDIA_HDA_ISTRM_COH 0x4d
364#define NVIDIA_HDA_OSTRM_COH 0x4c
365#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200366
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367/* Defines for Intel SCH HDA snoop control */
368#define INTEL_SCH_HDA_DEVC 0x78
369#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
370
Joseph Chan0e153472008-08-26 14:38:03 +0200371/* Define IN stream 0 FIFO size offset in VIA controller */
372#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
373/* Define VIA HD Audio Device ID*/
374#define VIA_HDAC_DEVICE_ID 0x3288
375
Yang, Libinc4da29c2008-11-13 11:07:07 +0100376/* HD Audio class code */
377#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
381
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100382struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100383 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Takashi Iwaid01ce992007-07-27 16:52:19 +0200386 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200387 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200388 unsigned int frags; /* number for period in the play buffer */
389 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200390 unsigned long start_wallclk; /* start + minimum wallclk */
391 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200398 struct snd_pcm_substream *substream; /* assigned substream,
399 * set in PCM open
400 */
401 unsigned int format_val; /* format value to be set in the
402 * controller and the codec
403 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 unsigned char stream_tag; /* assigned stream */
405 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200406 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Pavel Machek927fc862006-08-31 17:03:43 +0200408 unsigned int opened :1;
409 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200410 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200411 /*
412 * For VIA:
413 * A flag to ensure DMA position is 0
414 * when link position is not greater than FIFO size
415 */
416 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418};
419
420/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100421struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 u32 *buf; /* CORB/RIRB buffer
423 * Each CORB entry is 4byte, RIRB is 8byte
424 */
425 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
426 /* for RIRB */
427 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800428 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
429 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430};
431
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100432struct azx_pcm {
433 struct azx *chip;
434 struct snd_pcm *pcm;
435 struct hda_codec *codec;
436 struct hda_pcm_stream *hinfo[2];
437 struct list_head list;
438};
439
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100440struct azx {
441 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200443 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200445 /* chip type specific */
446 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200447 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200448 int playback_streams;
449 int playback_index_offset;
450 int capture_streams;
451 int capture_index_offset;
452 int num_streams;
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 /* pci resources */
455 unsigned long addr;
456 void __iomem *remap_addr;
457 int irq;
458
459 /* locks */
460 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100461 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200463 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100464 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100467 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
469 /* HD codec */
470 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100471 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100473 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_rb corb;
477 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100479 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 struct snd_dma_buffer rb;
481 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200482
Takashi Iwai4918cda2012-08-09 12:33:28 +0200483#ifdef CONFIG_SND_HDA_PATCH_LOADER
484 const struct firmware *fw;
485#endif
486
Takashi Iwaic74db862005-05-12 14:26:27 +0200487 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200488 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200489 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200490 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200491 unsigned int initialized :1;
492 unsigned int single_cmd :1;
493 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200494 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200495 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100496 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200497 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100498 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200499 unsigned int region_requested:1;
500
501 /* VGA-switcheroo setup */
502 unsigned int use_vga_switcheroo:1;
503 unsigned int init_failed:1; /* delayed init failed */
504 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200505
506 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800507 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200508
509 /* for pending irqs */
510 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100511
512 /* reboot notifier (for mysterious hangup problem at power-down) */
513 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200514
515 /* card list (for power_save trigger) */
516 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517};
518
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200519/* driver types */
520enum {
521 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800522 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100523 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200524 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200525 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800526 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200527 AZX_DRIVER_VIA,
528 AZX_DRIVER_SIS,
529 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200530 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200531 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200532 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200533 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100534 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200535 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200536};
537
Takashi Iwai9477c582011-05-25 09:11:37 +0200538/* driver quirks (capabilities) */
539/* bits 0-7 are used for indicating driver type */
540#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
541#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
542#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
543#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
544#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
545#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
546#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
547#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
548#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
549#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
550#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
551#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200552#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500553#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100554#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200555#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Seth Heasleyc20c5a82012-06-14 14:23:53 -0700556#define AZX_DCAPS_POSFIX_COMBO (1 << 24) /* Use COMBO as default */
Takashi Iwai9477c582011-05-25 09:11:37 +0200557
558/* quirks for ATI SB / AMD Hudson */
559#define AZX_DCAPS_PRESET_ATI_SB \
560 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
561 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
562
563/* quirks for ATI/AMD HDMI */
564#define AZX_DCAPS_PRESET_ATI_HDMI \
565 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
566
567/* quirks for Nvidia */
568#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100569 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
570 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200571
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200572#define AZX_DCAPS_PRESET_CTHDA \
573 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
574
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200575/*
576 * VGA-switcher support
577 */
578#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200579#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
580#else
581#define use_vga_switcheroo(chip) 0
582#endif
583
584#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200585#define DELAYED_INIT_MARK
586#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200587#else
588#define DELAYED_INIT_MARK __devinit
589#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200590#endif
591
592static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200593 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800594 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100595 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200596 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200597 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800598 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200599 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
600 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200601 [AZX_DRIVER_ULI] = "HDA ULI M5461",
602 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200603 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200604 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200605 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100606 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200607};
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609/*
610 * macros for easy use
611 */
612#define azx_writel(chip,reg,value) \
613 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
614#define azx_readl(chip,reg) \
615 readl((chip)->remap_addr + ICH6_REG_##reg)
616#define azx_writew(chip,reg,value) \
617 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
618#define azx_readw(chip,reg) \
619 readw((chip)->remap_addr + ICH6_REG_##reg)
620#define azx_writeb(chip,reg,value) \
621 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
622#define azx_readb(chip,reg) \
623 readb((chip)->remap_addr + ICH6_REG_##reg)
624
625#define azx_sd_writel(dev,reg,value) \
626 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
627#define azx_sd_readl(dev,reg) \
628 readl((dev)->sd_addr + ICH6_REG_##reg)
629#define azx_sd_writew(dev,reg,value) \
630 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
631#define azx_sd_readw(dev,reg) \
632 readw((dev)->sd_addr + ICH6_REG_##reg)
633#define azx_sd_writeb(dev,reg,value) \
634 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
635#define azx_sd_readb(dev,reg) \
636 readb((dev)->sd_addr + ICH6_REG_##reg)
637
638/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100639#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200641#ifdef CONFIG_X86
642static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
643{
644 if (azx_snoop(chip))
645 return;
646 if (addr && size) {
647 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
648 if (on)
649 set_memory_wc((unsigned long)addr, pages);
650 else
651 set_memory_wb((unsigned long)addr, pages);
652 }
653}
654
655static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
656 bool on)
657{
658 __mark_pages_wc(chip, buf->area, buf->bytes, on);
659}
660static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
661 struct snd_pcm_runtime *runtime, bool on)
662{
663 if (azx_dev->wc_marked != on) {
664 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
665 azx_dev->wc_marked = on;
666 }
667}
668#else
669/* NOP for other archs */
670static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
671 bool on)
672{
673}
674static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
675 struct snd_pcm_runtime *runtime, bool on)
676{
677}
678#endif
679
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200680static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200681static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682/*
683 * Interface for HD codec
684 */
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686/*
687 * CORB / RIRB interface
688 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100689static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690{
691 int err;
692
693 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200694 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
695 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 PAGE_SIZE, &chip->rb);
697 if (err < 0) {
698 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
699 return err;
700 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200701 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 return 0;
703}
704
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100705static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800707 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 /* CORB set up */
709 chip->corb.addr = chip->rb.addr;
710 chip->corb.buf = (u32 *)chip->rb.area;
711 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200712 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200714 /* set the corb size to 256 entries (ULI requires explicitly) */
715 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 /* set the corb write pointer to 0 */
717 azx_writew(chip, CORBWP, 0);
718 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200719 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200721 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 /* RIRB set up */
724 chip->rirb.addr = chip->rb.addr + 2048;
725 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800726 chip->rirb.wp = chip->rirb.rp = 0;
727 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200729 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200731 /* set the rirb size to 256 entries (ULI requires explicitly) */
732 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200734 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200736 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200737 azx_writew(chip, RINTCNT, 0xc0);
738 else
739 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800742 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100745static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800747 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* disable ringbuffer DMAs */
749 azx_writeb(chip, RIRBCTL, 0);
750 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800751 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752}
753
Wu Fengguangdeadff12009-08-01 18:45:16 +0800754static unsigned int azx_command_addr(u32 cmd)
755{
756 unsigned int addr = cmd >> 28;
757
758 if (addr >= AZX_MAX_CODECS) {
759 snd_BUG();
760 addr = 0;
761 }
762
763 return addr;
764}
765
766static unsigned int azx_response_addr(u32 res)
767{
768 unsigned int addr = res & 0xf;
769
770 if (addr >= AZX_MAX_CODECS) {
771 snd_BUG();
772 addr = 0;
773 }
774
775 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776}
777
778/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100779static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100781 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800782 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Wu Fengguangc32649f2009-08-01 18:48:12 +0800785 spin_lock_irq(&chip->reg_lock);
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* add command to corb */
788 wp = azx_readb(chip, CORBWP);
789 wp++;
790 wp %= ICH6_MAX_CORB_ENTRIES;
791
Wu Fengguangdeadff12009-08-01 18:45:16 +0800792 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 chip->corb.buf[wp] = cpu_to_le32(val);
794 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 spin_unlock_irq(&chip->reg_lock);
797
798 return 0;
799}
800
801#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
802
803/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100804static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
806 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800807 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 u32 res, res_ex;
809
810 wp = azx_readb(chip, RIRBWP);
811 if (wp == chip->rirb.wp)
812 return;
813 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800814
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 while (chip->rirb.rp != wp) {
816 chip->rirb.rp++;
817 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
818
819 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
820 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
821 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800822 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
824 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800825 else if (chip->rirb.cmds[addr]) {
826 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100827 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800828 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800829 } else
830 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
831 "last cmd=%#08x\n",
832 res, res_ex,
833 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 }
835}
836
837/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800838static unsigned int azx_rirb_get_response(struct hda_bus *bus,
839 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100841 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200842 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200843 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200844 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200846 again:
847 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200848
849 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200850 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200851 spin_lock_irq(&chip->reg_lock);
852 azx_update_rirb(chip);
853 spin_unlock_irq(&chip->reg_lock);
854 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800855 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100856 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100857 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200858
859 if (!do_poll)
860 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800861 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100862 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100863 if (time_after(jiffies, timeout))
864 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200865 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100866 msleep(2); /* temporary workaround */
867 else {
868 udelay(10);
869 cond_resched();
870 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100871 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200872
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200873 if (!chip->polling_mode && chip->poll_count < 2) {
874 snd_printdd(SFX "azx_get_response timeout, "
875 "polling the codec once: last cmd=0x%08x\n",
876 chip->last_cmd[addr]);
877 do_poll = 1;
878 chip->poll_count++;
879 goto again;
880 }
881
882
Takashi Iwai23c4a882009-10-30 13:21:49 +0100883 if (!chip->polling_mode) {
884 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
885 "switching to polling mode: last cmd=0x%08x\n",
886 chip->last_cmd[addr]);
887 chip->polling_mode = 1;
888 goto again;
889 }
890
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200891 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200892 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800893 "disabling MSI: last cmd=0x%08x\n",
894 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200895 free_irq(chip->irq, chip);
896 chip->irq = -1;
897 pci_disable_msi(chip->pci);
898 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100899 if (azx_acquire_irq(chip, 1) < 0) {
900 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200901 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100902 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200903 goto again;
904 }
905
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100906 if (chip->probing) {
907 /* If this critical timeout happens during the codec probing
908 * phase, this is likely an access to a non-existing codec
909 * slot. Better to return an error and reset the system.
910 */
911 return -1;
912 }
913
Takashi Iwai8dd78332009-06-02 01:16:07 +0200914 /* a fatal communication error; need either to reset or to fallback
915 * to the single_cmd mode
916 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100917 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200918 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200919 bus->response_reset = 1;
920 return -1; /* give a chance to retry */
921 }
922
923 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
924 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800925 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200926 chip->single_cmd = 1;
927 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100928 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200929 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100930 /* disable unsolicited responses */
931 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200932 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935/*
936 * Use the single immediate command instead of CORB/RIRB for simplicity
937 *
938 * Note: according to Intel, this is not preferred use. The command was
939 * intended for the BIOS only, and may get confused with unsolicited
940 * responses. So, we shouldn't use it for normal operation from the
941 * driver.
942 * I left the codes, however, for debugging/testing purposes.
943 */
944
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200945/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800946static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200947{
948 int timeout = 50;
949
950 while (timeout--) {
951 /* check IRV busy bit */
952 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
953 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800954 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200955 return 0;
956 }
957 udelay(1);
958 }
959 if (printk_ratelimit())
960 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
961 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800962 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200963 return -EIO;
964}
965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100967static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100969 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800970 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 int timeout = 50;
972
Takashi Iwai8dd78332009-06-02 01:16:07 +0200973 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 while (timeout--) {
975 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200976 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200978 azx_writew(chip, IRS, azx_readw(chip, IRS) |
979 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200981 azx_writew(chip, IRS, azx_readw(chip, IRS) |
982 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800983 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 }
985 udelay(1);
986 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100987 if (printk_ratelimit())
988 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
989 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 return -EIO;
991}
992
993/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800994static unsigned int azx_single_get_response(struct hda_bus *bus,
995 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100997 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800998 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
Takashi Iwai111d3af2006-02-16 18:17:58 +01001001/*
1002 * The below are the main callbacks from hda_codec.
1003 *
1004 * They are just the skeleton to call sub-callbacks according to the
1005 * current setting of chip->single_cmd.
1006 */
1007
1008/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001009static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001010{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001011 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001012
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001013 if (chip->disabled)
1014 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001015 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001016 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001017 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001018 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001019 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001020}
1021
1022/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001023static unsigned int azx_get_response(struct hda_bus *bus,
1024 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001025{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001026 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001027 if (chip->disabled)
1028 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001029 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001030 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001032 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033}
1034
Takashi Iwai83012a72012-08-24 18:38:08 +02001035#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001036static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001037#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001040static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041{
1042 int count;
1043
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001044 if (!full_reset)
1045 goto __skip;
1046
Danny Tholene8a7f132007-09-11 21:41:56 +02001047 /* clear STATESTS */
1048 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 /* reset controller */
1051 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1052
1053 count = 50;
1054 while (azx_readb(chip, GCTL) && --count)
1055 msleep(1);
1056
1057 /* delay for >= 100us for codec PLL to settle per spec
1058 * Rev 0.9 section 5.5.1
1059 */
1060 msleep(1);
1061
1062 /* Bring controller out of reset */
1063 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1064
1065 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001066 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 msleep(1);
1068
Pavel Machek927fc862006-08-31 17:03:43 +02001069 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 msleep(1);
1071
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001072 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001074 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001075 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 return -EBUSY;
1077 }
1078
Matt41e2fce2005-07-04 17:49:55 +02001079 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001080 if (!chip->single_cmd)
1081 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1082 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001085 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001087 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 }
1089
1090 return 0;
1091}
1092
1093
1094/*
1095 * Lowlevel interface
1096 */
1097
1098/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001099static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
1101 /* enable controller CIE and GIE */
1102 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1103 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1104}
1105
1106/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001107static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108{
1109 int i;
1110
1111 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001112 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001113 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 azx_sd_writeb(azx_dev, SD_CTL,
1115 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1116 }
1117
1118 /* disable SIE for all streams */
1119 azx_writeb(chip, INTCTL, 0);
1120
1121 /* disable controller CIE and GIE */
1122 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1123 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1124}
1125
1126/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001127static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
1129 int i;
1130
1131 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001132 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001133 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1135 }
1136
1137 /* clear STATESTS */
1138 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1139
1140 /* clear rirb status */
1141 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1142
1143 /* clear int status */
1144 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1145}
1146
1147/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
Joseph Chan0e153472008-08-26 14:38:03 +02001150 /*
1151 * Before stream start, initialize parameter
1152 */
1153 azx_dev->insufficient = 1;
1154
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001156 azx_writel(chip, INTCTL,
1157 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 /* set DMA start and interrupt mask */
1159 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1160 SD_CTL_DMA_START | SD_INT_MASK);
1161}
1162
Takashi Iwai1dddab42009-03-18 15:15:37 +01001163/* stop DMA */
1164static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1167 ~(SD_CTL_DMA_START | SD_INT_MASK));
1168 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001169}
1170
1171/* stop a stream */
1172static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1173{
1174 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001176 azx_writel(chip, INTCTL,
1177 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178}
1179
1180
1181/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001182 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001184static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001186 if (chip->initialized)
1187 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
1189 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001190 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192 /* initialize interrupts */
1193 azx_int_clear(chip);
1194 azx_int_enable(chip);
1195
1196 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001197 if (!chip->single_cmd)
1198 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001200 /* program the position buffer */
1201 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001202 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001203
Takashi Iwaicb53c622007-08-10 17:21:45 +02001204 chip->initialized = 1;
1205}
1206
1207/*
1208 * initialize the PCI registers
1209 */
1210/* update bits in a PCI register byte */
1211static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1212 unsigned char mask, unsigned char val)
1213{
1214 unsigned char data;
1215
1216 pci_read_config_byte(pci, reg, &data);
1217 data &= ~mask;
1218 data |= (val & mask);
1219 pci_write_config_byte(pci, reg, data);
1220}
1221
1222static void azx_init_pci(struct azx *chip)
1223{
1224 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1225 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1226 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001227 * codecs.
1228 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001229 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001230 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001231 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001232 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001233 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001234
Takashi Iwai9477c582011-05-25 09:11:37 +02001235 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1236 * we need to enable snoop.
1237 */
1238 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001239 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001240 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001241 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1242 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001243 }
1244
1245 /* For NVIDIA HDA, enable snoop */
1246 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001247 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001248 update_pci_byte(chip->pci,
1249 NVIDIA_HDA_TRANSREG_ADDR,
1250 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001251 update_pci_byte(chip->pci,
1252 NVIDIA_HDA_ISTRM_COH,
1253 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1254 update_pci_byte(chip->pci,
1255 NVIDIA_HDA_OSTRM_COH,
1256 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001257 }
1258
1259 /* Enable SCH/PCH snoop if needed */
1260 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001261 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001262 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001263 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1264 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1265 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1266 if (!azx_snoop(chip))
1267 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1268 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001269 pci_read_config_word(chip->pci,
1270 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001271 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001272 snd_printdd(SFX "SCH snoop: %s\n",
1273 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1274 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001275 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276}
1277
1278
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001279static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1280
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281/*
1282 * interrupt handler
1283 */
David Howells7d12e782006-10-05 14:55:46 +01001284static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001286 struct azx *chip = dev_id;
1287 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001289 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001290 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001292#ifdef CONFIG_PM_RUNTIME
1293 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1294 return IRQ_NONE;
1295#endif
1296
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 spin_lock(&chip->reg_lock);
1298
Dan Carpenter60911062012-05-18 10:36:11 +03001299 if (chip->disabled) {
1300 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001301 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001302 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001303
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 status = azx_readl(chip, INTSTS);
1305 if (status == 0) {
1306 spin_unlock(&chip->reg_lock);
1307 return IRQ_NONE;
1308 }
1309
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001310 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 azx_dev = &chip->azx_dev[i];
1312 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001313 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001315 if (!azx_dev->substream || !azx_dev->running ||
1316 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001317 continue;
1318 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001319 ok = azx_position_ok(chip, azx_dev);
1320 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001321 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 spin_unlock(&chip->reg_lock);
1323 snd_pcm_period_elapsed(azx_dev->substream);
1324 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001325 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001326 /* bogus IRQ, process it later */
1327 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001328 queue_work(chip->bus->workq,
1329 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 }
1331 }
1332 }
1333
1334 /* clear rirb int */
1335 status = azx_readb(chip, RIRBSTS);
1336 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001337 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001338 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001339 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1343 }
1344
1345#if 0
1346 /* clear state status int */
1347 if (azx_readb(chip, STATESTS) & 0x04)
1348 azx_writeb(chip, STATESTS, 0x04);
1349#endif
1350 spin_unlock(&chip->reg_lock);
1351
1352 return IRQ_HANDLED;
1353}
1354
1355
1356/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001357 * set up a BDL entry
1358 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001359static int setup_bdle(struct azx *chip,
1360 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001361 struct azx_dev *azx_dev, u32 **bdlp,
1362 int ofs, int size, int with_ioc)
1363{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001364 u32 *bdl = *bdlp;
1365
1366 while (size > 0) {
1367 dma_addr_t addr;
1368 int chunk;
1369
1370 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1371 return -EINVAL;
1372
Takashi Iwai77a23f22008-08-21 13:00:13 +02001373 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001374 /* program the address field of the BDL entry */
1375 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001376 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001377 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001378 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001379 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1380 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1381 u32 remain = 0x1000 - (ofs & 0xfff);
1382 if (chunk > remain)
1383 chunk = remain;
1384 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001385 bdl[2] = cpu_to_le32(chunk);
1386 /* program the IOC to enable interrupt
1387 * only when the whole fragment is processed
1388 */
1389 size -= chunk;
1390 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1391 bdl += 4;
1392 azx_dev->frags++;
1393 ofs += chunk;
1394 }
1395 *bdlp = bdl;
1396 return ofs;
1397}
1398
1399/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 * set up BDL entries
1401 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001402static int azx_setup_periods(struct azx *chip,
1403 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001404 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001406 u32 *bdl;
1407 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001408 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
1410 /* reset BDL address */
1411 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1412 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1413
Takashi Iwai97b71c92009-03-18 15:09:13 +01001414 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001415 periods = azx_dev->bufsize / period_bytes;
1416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001418 bdl = (u32 *)azx_dev->bdl.area;
1419 ofs = 0;
1420 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001421 pos_adj = bdl_pos_adj[chip->dev_index];
1422 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001423 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001424 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001425 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001426 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001427 pos_adj = pos_align;
1428 else
1429 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1430 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001431 pos_adj = frames_to_bytes(runtime, pos_adj);
1432 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001433 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001434 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001435 pos_adj = 0;
1436 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001437 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001438 &bdl, ofs, pos_adj,
1439 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001440 if (ofs < 0)
1441 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001442 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001443 } else
1444 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001445 for (i = 0; i < periods; i++) {
1446 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001447 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001448 period_bytes - pos_adj, 0);
1449 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001450 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001451 period_bytes,
1452 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001453 if (ofs < 0)
1454 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001456 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001457
1458 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001459 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001460 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462}
1463
Takashi Iwai1dddab42009-03-18 15:15:37 +01001464/* reset stream */
1465static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
1467 unsigned char val;
1468 int timeout;
1469
Takashi Iwai1dddab42009-03-18 15:15:37 +01001470 azx_stream_clear(chip, azx_dev);
1471
Takashi Iwaid01ce992007-07-27 16:52:19 +02001472 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1473 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 udelay(3);
1475 timeout = 300;
1476 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1477 --timeout)
1478 ;
1479 val &= ~SD_CTL_STREAM_RESET;
1480 azx_sd_writeb(azx_dev, SD_CTL, val);
1481 udelay(3);
1482
1483 timeout = 300;
1484 /* waiting for hardware to report that the stream is out of reset */
1485 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1486 --timeout)
1487 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001488
1489 /* reset first position - may not be synced with hw at this time */
1490 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001491}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Takashi Iwai1dddab42009-03-18 15:15:37 +01001493/*
1494 * set up the SD for streaming
1495 */
1496static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1497{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001498 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001499 /* make sure the run bit is zero for SD */
1500 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001502 val = azx_sd_readl(azx_dev, SD_CTL);
1503 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1504 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1505 if (!azx_snoop(chip))
1506 val |= SD_CTL_TRAFFIC_PRIO;
1507 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 /* program the length of samples in cyclic buffer */
1510 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1511
1512 /* program the stream format */
1513 /* this value needs to be the same as the one programmed */
1514 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1515
1516 /* program the stream LVI (last valid index) of the BDL */
1517 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1518
1519 /* program the BDL address */
1520 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001521 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001523 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001525 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001526 if (chip->position_fix[0] != POS_FIX_LPIB ||
1527 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001528 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1529 azx_writel(chip, DPLBASE,
1530 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1531 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001534 azx_sd_writel(azx_dev, SD_CTL,
1535 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
1537 return 0;
1538}
1539
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001540/*
1541 * Probe the given codec address
1542 */
1543static int probe_codec(struct azx *chip, int addr)
1544{
1545 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1546 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1547 unsigned int res;
1548
Wu Fengguanga678cde2009-08-01 18:46:46 +08001549 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001550 chip->probing = 1;
1551 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001552 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001553 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001554 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001555 if (res == -1)
1556 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001557 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001558 return 0;
1559}
1560
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001561static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1562 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Takashi Iwai8dd78332009-06-02 01:16:07 +02001565static void azx_bus_reset(struct hda_bus *bus)
1566{
1567 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001568
1569 bus->in_reset = 1;
1570 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001571 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001572#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001573 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001574 struct azx_pcm *p;
1575 list_for_each_entry(p, &chip->pcm_list, list)
1576 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001577 snd_hda_suspend(chip->bus);
1578 snd_hda_resume(chip->bus);
1579 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001580#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001581 bus->in_reset = 0;
1582}
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584/*
1585 * Codec initialization
1586 */
1587
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001588/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001589static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001590 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001591 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001592};
1593
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001594static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
1596 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001597 int c, codecs, err;
1598 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 memset(&bus_temp, 0, sizeof(bus_temp));
1601 bus_temp.private_data = chip;
1602 bus_temp.modelname = model;
1603 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001604 bus_temp.ops.command = azx_send_cmd;
1605 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001606 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001607 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001608#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001609 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001610 bus_temp.ops.pm_notify = azx_power_notify;
1611#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Takashi Iwaid01ce992007-07-27 16:52:19 +02001613 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1614 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 return err;
1616
Takashi Iwai9477c582011-05-25 09:11:37 +02001617 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1618 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001619 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001620 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001621
Takashi Iwai34c25352008-10-28 11:38:58 +01001622 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001623 max_slots = azx_max_codecs[chip->driver_type];
1624 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001625 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001626
1627 /* First try to probe all given codec slots */
1628 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001629 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001630 if (probe_codec(chip, c) < 0) {
1631 /* Some BIOSen give you wrong codec addresses
1632 * that don't exist
1633 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001634 snd_printk(KERN_WARNING SFX
1635 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001636 "disabling it...\n", c);
1637 chip->codec_mask &= ~(1 << c);
1638 /* More badly, accessing to a non-existing
1639 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001640 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001641 * Thus if an error occurs during probing,
1642 * better to reset the controller chip to
1643 * get back to the sanity state.
1644 */
1645 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001646 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001647 }
1648 }
1649 }
1650
Takashi Iwaid507cd62011-04-26 15:25:02 +02001651 /* AMD chipsets often cause the communication stalls upon certain
1652 * sequence like the pin-detection. It seems that forcing the synced
1653 * access works around the stall. Grrr...
1654 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001655 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1656 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001657 chip->bus->sync_write = 1;
1658 chip->bus->allow_bus_reset = 1;
1659 }
1660
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001661 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001662 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001663 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001664 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001665 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 if (err < 0)
1667 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001668 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001670 }
1671 }
1672 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1674 return -ENXIO;
1675 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001676 return 0;
1677}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001679/* configure each codec instance */
1680static int __devinit azx_codec_configure(struct azx *chip)
1681{
1682 struct hda_codec *codec;
1683 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1684 snd_hda_codec_configure(codec);
1685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 return 0;
1687}
1688
1689
1690/*
1691 * PCM support
1692 */
1693
1694/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001695static inline struct azx_dev *
1696azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001698 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001699 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001700 /* make a non-zero unique key for the substream */
1701 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1702 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001703
1704 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001705 dev = chip->playback_index_offset;
1706 nums = chip->playback_streams;
1707 } else {
1708 dev = chip->capture_index_offset;
1709 nums = chip->capture_streams;
1710 }
1711 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001712 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001713 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001714 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001715 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001717 if (res) {
1718 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001719 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001720 }
1721 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722}
1723
1724/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001725static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726{
1727 azx_dev->opened = 0;
1728}
1729
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001730static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001731 .info = (SNDRV_PCM_INFO_MMAP |
1732 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1734 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001735 /* No full-resume yet implemented */
1736 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001737 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001738 SNDRV_PCM_INFO_SYNC_START |
1739 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1741 .rates = SNDRV_PCM_RATE_48000,
1742 .rate_min = 48000,
1743 .rate_max = 48000,
1744 .channels_min = 2,
1745 .channels_max = 2,
1746 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1747 .period_bytes_min = 128,
1748 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1749 .periods_min = 2,
1750 .periods_max = AZX_MAX_FRAG,
1751 .fifo_size = 0,
1752};
1753
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001754static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
1756 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1757 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001758 struct azx *chip = apcm->chip;
1759 struct azx_dev *azx_dev;
1760 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 unsigned long flags;
1762 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001763 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
Ingo Molnar62932df2006-01-16 16:34:20 +01001765 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001766 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001768 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 return -EBUSY;
1770 }
1771 runtime->hw = azx_pcm_hw;
1772 runtime->hw.channels_min = hinfo->channels_min;
1773 runtime->hw.channels_max = hinfo->channels_max;
1774 runtime->hw.formats = hinfo->formats;
1775 runtime->hw.rates = hinfo->rates;
1776 snd_pcm_limit_hw_rates(runtime);
1777 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001778 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001779 /* constrain buffer sizes to be multiple of 128
1780 bytes. This is more efficient in terms of memory
1781 access but isn't required by the HDA spec and
1782 prevents users from specifying exact period/buffer
1783 sizes. For example for 44.1kHz, a period size set
1784 to 20ms will be rounded to 19.59ms. */
1785 buff_step = 128;
1786 else
1787 /* Don't enforce steps on buffer sizes, still need to
1788 be multiple of 4 bytes (HDA spec). Tested on Intel
1789 HDA controllers, may not work on all devices where
1790 option needs to be disabled */
1791 buff_step = 4;
1792
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001793 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001794 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001795 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001796 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001797 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001798 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1799 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001801 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001802 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 return err;
1804 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001805 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001806 /* sanity check */
1807 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1808 snd_BUG_ON(!runtime->hw.channels_max) ||
1809 snd_BUG_ON(!runtime->hw.formats) ||
1810 snd_BUG_ON(!runtime->hw.rates)) {
1811 azx_release_device(azx_dev);
1812 hinfo->ops.close(hinfo, apcm->codec, substream);
1813 snd_hda_power_down(apcm->codec);
1814 mutex_unlock(&chip->open_mutex);
1815 return -EINVAL;
1816 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 spin_lock_irqsave(&chip->reg_lock, flags);
1818 azx_dev->substream = substream;
1819 azx_dev->running = 0;
1820 spin_unlock_irqrestore(&chip->reg_lock, flags);
1821
1822 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001823 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001824 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 return 0;
1826}
1827
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001828static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1831 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001832 struct azx *chip = apcm->chip;
1833 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 unsigned long flags;
1835
Ingo Molnar62932df2006-01-16 16:34:20 +01001836 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 spin_lock_irqsave(&chip->reg_lock, flags);
1838 azx_dev->substream = NULL;
1839 azx_dev->running = 0;
1840 spin_unlock_irqrestore(&chip->reg_lock, flags);
1841 azx_release_device(azx_dev);
1842 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001843 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001844 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 return 0;
1846}
1847
Takashi Iwaid01ce992007-07-27 16:52:19 +02001848static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1849 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001851 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1852 struct azx *chip = apcm->chip;
1853 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001854 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001855 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001856
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001857 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001858 azx_dev->bufsize = 0;
1859 azx_dev->period_bytes = 0;
1860 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001861 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001862 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001863 if (ret < 0)
1864 return ret;
1865 mark_runtime_wc(chip, azx_dev, runtime, true);
1866 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001869static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
1871 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001872 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001873 struct azx *chip = apcm->chip;
1874 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1876
1877 /* reset BDL address */
1878 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1879 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1880 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001881 azx_dev->bufsize = 0;
1882 azx_dev->period_bytes = 0;
1883 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Takashi Iwaieb541332010-08-06 13:48:11 +02001885 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001887 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 return snd_pcm_lib_free_pages(substream);
1889}
1890
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001891static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892{
1893 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001894 struct azx *chip = apcm->chip;
1895 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001897 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001898 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001899 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001900 struct hda_spdif_out *spdif =
1901 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1902 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001904 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001905 format_val = snd_hda_calc_stream_format(runtime->rate,
1906 runtime->channels,
1907 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001908 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001909 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001910 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001911 snd_printk(KERN_ERR SFX
1912 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 runtime->rate, runtime->channels, runtime->format);
1914 return -EINVAL;
1915 }
1916
Takashi Iwai97b71c92009-03-18 15:09:13 +01001917 bufsize = snd_pcm_lib_buffer_bytes(substream);
1918 period_bytes = snd_pcm_lib_period_bytes(substream);
1919
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001920 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001921 bufsize, format_val);
1922
1923 if (bufsize != azx_dev->bufsize ||
1924 period_bytes != azx_dev->period_bytes ||
1925 format_val != azx_dev->format_val) {
1926 azx_dev->bufsize = bufsize;
1927 azx_dev->period_bytes = period_bytes;
1928 azx_dev->format_val = format_val;
1929 err = azx_setup_periods(chip, substream, azx_dev);
1930 if (err < 0)
1931 return err;
1932 }
1933
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001934 /* wallclk has 24Mhz clock source */
1935 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1936 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 azx_setup_controller(chip, azx_dev);
1938 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1939 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1940 else
1941 azx_dev->fifo_size = 0;
1942
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001943 stream_tag = azx_dev->stream_tag;
1944 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001945 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001946 stream_tag > chip->capture_streams)
1947 stream_tag -= chip->capture_streams;
1948 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001949 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950}
1951
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001952static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953{
1954 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001955 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001956 struct azx_dev *azx_dev;
1957 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001958 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001959 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001962 case SNDRV_PCM_TRIGGER_START:
1963 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1965 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001966 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 break;
1968 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001969 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001971 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 break;
1973 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001974 return -EINVAL;
1975 }
1976
1977 snd_pcm_group_for_each_entry(s, substream) {
1978 if (s->pcm->card != substream->pcm->card)
1979 continue;
1980 azx_dev = get_azx_dev(s);
1981 sbits |= 1 << azx_dev->index;
1982 nsync++;
1983 snd_pcm_trigger_done(s, substream);
1984 }
1985
1986 spin_lock(&chip->reg_lock);
1987 if (nsync > 1) {
1988 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001989 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1990 azx_writel(chip, OLD_SSYNC,
1991 azx_readl(chip, OLD_SSYNC) | sbits);
1992 else
1993 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001994 }
1995 snd_pcm_group_for_each_entry(s, substream) {
1996 if (s->pcm->card != substream->pcm->card)
1997 continue;
1998 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001999 if (start) {
2000 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2001 if (!rstart)
2002 azx_dev->start_wallclk -=
2003 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002004 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002005 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002006 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002007 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002008 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 }
2010 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002011 if (start) {
2012 if (nsync == 1)
2013 return 0;
2014 /* wait until all FIFOs get ready */
2015 for (timeout = 5000; timeout; timeout--) {
2016 nwait = 0;
2017 snd_pcm_group_for_each_entry(s, substream) {
2018 if (s->pcm->card != substream->pcm->card)
2019 continue;
2020 azx_dev = get_azx_dev(s);
2021 if (!(azx_sd_readb(azx_dev, SD_STS) &
2022 SD_STS_FIFO_READY))
2023 nwait++;
2024 }
2025 if (!nwait)
2026 break;
2027 cpu_relax();
2028 }
2029 } else {
2030 /* wait until all RUN bits are cleared */
2031 for (timeout = 5000; timeout; timeout--) {
2032 nwait = 0;
2033 snd_pcm_group_for_each_entry(s, substream) {
2034 if (s->pcm->card != substream->pcm->card)
2035 continue;
2036 azx_dev = get_azx_dev(s);
2037 if (azx_sd_readb(azx_dev, SD_CTL) &
2038 SD_CTL_DMA_START)
2039 nwait++;
2040 }
2041 if (!nwait)
2042 break;
2043 cpu_relax();
2044 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002046 if (nsync > 1) {
2047 spin_lock(&chip->reg_lock);
2048 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002049 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2050 azx_writel(chip, OLD_SSYNC,
2051 azx_readl(chip, OLD_SSYNC) & ~sbits);
2052 else
2053 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002054 spin_unlock(&chip->reg_lock);
2055 }
2056 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057}
2058
Joseph Chan0e153472008-08-26 14:38:03 +02002059/* get the current DMA position with correction on VIA chips */
2060static unsigned int azx_via_get_position(struct azx *chip,
2061 struct azx_dev *azx_dev)
2062{
2063 unsigned int link_pos, mini_pos, bound_pos;
2064 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2065 unsigned int fifo_size;
2066
2067 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002068 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002069 /* Playback, no problem using link position */
2070 return link_pos;
2071 }
2072
2073 /* Capture */
2074 /* For new chipset,
2075 * use mod to get the DMA position just like old chipset
2076 */
2077 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2078 mod_dma_pos %= azx_dev->period_bytes;
2079
2080 /* azx_dev->fifo_size can't get FIFO size of in stream.
2081 * Get from base address + offset.
2082 */
2083 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2084
2085 if (azx_dev->insufficient) {
2086 /* Link position never gather than FIFO size */
2087 if (link_pos <= fifo_size)
2088 return 0;
2089
2090 azx_dev->insufficient = 0;
2091 }
2092
2093 if (link_pos <= fifo_size)
2094 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2095 else
2096 mini_pos = link_pos - fifo_size;
2097
2098 /* Find nearest previous boudary */
2099 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2100 mod_link_pos = link_pos % azx_dev->period_bytes;
2101 if (mod_link_pos >= fifo_size)
2102 bound_pos = link_pos - mod_link_pos;
2103 else if (mod_dma_pos >= mod_mini_pos)
2104 bound_pos = mini_pos - mod_mini_pos;
2105 else {
2106 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2107 if (bound_pos >= azx_dev->bufsize)
2108 bound_pos = 0;
2109 }
2110
2111 /* Calculate real DMA position we want */
2112 return bound_pos + mod_dma_pos;
2113}
2114
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002115static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002116 struct azx_dev *azx_dev,
2117 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002120 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
David Henningsson4cb36312010-09-30 10:12:50 +02002122 switch (chip->position_fix[stream]) {
2123 case POS_FIX_LPIB:
2124 /* read LPIB */
2125 pos = azx_sd_readl(azx_dev, SD_LPIB);
2126 break;
2127 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002128 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002129 break;
2130 default:
2131 /* use the position buffer */
2132 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002133 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002134 if (!pos || pos == (u32)-1) {
2135 printk(KERN_WARNING
2136 "hda-intel: Invalid position buffer, "
2137 "using LPIB read method instead.\n");
2138 chip->position_fix[stream] = POS_FIX_LPIB;
2139 pos = azx_sd_readl(azx_dev, SD_LPIB);
2140 } else
2141 chip->position_fix[stream] = POS_FIX_POSBUF;
2142 }
2143 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002144 }
David Henningsson4cb36312010-09-30 10:12:50 +02002145
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 if (pos >= azx_dev->bufsize)
2147 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002148 return pos;
2149}
2150
2151static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2152{
2153 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2154 struct azx *chip = apcm->chip;
2155 struct azx_dev *azx_dev = get_azx_dev(substream);
2156 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002157 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002158}
2159
2160/*
2161 * Check whether the current DMA position is acceptable for updating
2162 * periods. Returns non-zero if it's OK.
2163 *
2164 * Many HD-audio controllers appear pretty inaccurate about
2165 * the update-IRQ timing. The IRQ is issued before actually the
2166 * data is processed. So, we need to process it afterwords in a
2167 * workqueue.
2168 */
2169static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2170{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002171 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002172 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002173 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002174
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002175 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2176 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002177 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002178
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002179 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002180 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002181
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002182 if (WARN_ONCE(!azx_dev->period_bytes,
2183 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002184 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002185 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002186 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2187 /* NG - it's below the first next period boundary */
2188 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002189 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002190 return 1; /* OK, it's fine */
2191}
2192
2193/*
2194 * The work for pending PCM period updates.
2195 */
2196static void azx_irq_pending_work(struct work_struct *work)
2197{
2198 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002199 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002200
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002201 if (!chip->irq_pending_warned) {
2202 printk(KERN_WARNING
2203 "hda-intel: IRQ timing workaround is activated "
2204 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2205 chip->card->number);
2206 chip->irq_pending_warned = 1;
2207 }
2208
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002209 for (;;) {
2210 pending = 0;
2211 spin_lock_irq(&chip->reg_lock);
2212 for (i = 0; i < chip->num_streams; i++) {
2213 struct azx_dev *azx_dev = &chip->azx_dev[i];
2214 if (!azx_dev->irq_pending ||
2215 !azx_dev->substream ||
2216 !azx_dev->running)
2217 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002218 ok = azx_position_ok(chip, azx_dev);
2219 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002220 azx_dev->irq_pending = 0;
2221 spin_unlock(&chip->reg_lock);
2222 snd_pcm_period_elapsed(azx_dev->substream);
2223 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002224 } else if (ok < 0) {
2225 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002226 } else
2227 pending++;
2228 }
2229 spin_unlock_irq(&chip->reg_lock);
2230 if (!pending)
2231 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002232 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002233 }
2234}
2235
2236/* clear irq_pending flags and assure no on-going workq */
2237static void azx_clear_irq_pending(struct azx *chip)
2238{
2239 int i;
2240
2241 spin_lock_irq(&chip->reg_lock);
2242 for (i = 0; i < chip->num_streams; i++)
2243 chip->azx_dev[i].irq_pending = 0;
2244 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245}
2246
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002247#ifdef CONFIG_X86
2248static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2249 struct vm_area_struct *area)
2250{
2251 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2252 struct azx *chip = apcm->chip;
2253 if (!azx_snoop(chip))
2254 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2255 return snd_pcm_lib_default_mmap(substream, area);
2256}
2257#else
2258#define azx_pcm_mmap NULL
2259#endif
2260
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002261static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262 .open = azx_pcm_open,
2263 .close = azx_pcm_close,
2264 .ioctl = snd_pcm_lib_ioctl,
2265 .hw_params = azx_pcm_hw_params,
2266 .hw_free = azx_pcm_hw_free,
2267 .prepare = azx_pcm_prepare,
2268 .trigger = azx_pcm_trigger,
2269 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002270 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002271 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272};
2273
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002274static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275{
Takashi Iwai176d5332008-07-30 15:01:44 +02002276 struct azx_pcm *apcm = pcm->private_data;
2277 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002278 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002279 kfree(apcm);
2280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281}
2282
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002283#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2284
Takashi Iwai176d5332008-07-30 15:01:44 +02002285static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002286azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2287 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002289 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002290 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002292 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002293 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002294 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002296 list_for_each_entry(apcm, &chip->pcm_list, list) {
2297 if (apcm->pcm->device == pcm_dev) {
2298 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2299 return -EBUSY;
2300 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002301 }
2302 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2303 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2304 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 &pcm);
2306 if (err < 0)
2307 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002308 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002309 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 if (apcm == NULL)
2311 return -ENOMEM;
2312 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002313 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 pcm->private_data = apcm;
2316 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002317 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2318 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002319 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002320 cpcm->pcm = pcm;
2321 for (s = 0; s < 2; s++) {
2322 apcm->hinfo[s] = &cpcm->stream[s];
2323 if (cpcm->stream[s].substreams)
2324 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2325 }
2326 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002327 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2328 if (size > MAX_PREALLOC_SIZE)
2329 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002330 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002332 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 return 0;
2334}
2335
2336/*
2337 * mixer creation - all stuff is implemented in hda module
2338 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002339static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340{
2341 return snd_hda_build_controls(chip->bus);
2342}
2343
2344
2345/*
2346 * initialize SD streams
2347 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002348static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349{
2350 int i;
2351
2352 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002353 * assign the starting bdl address to each stream (device)
2354 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002356 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002357 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002358 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2360 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2361 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2362 azx_dev->sd_int_sta_mask = 1 << i;
2363 /* stream tag: must be non-zero and unique */
2364 azx_dev->index = i;
2365 azx_dev->stream_tag = i + 1;
2366 }
2367
2368 return 0;
2369}
2370
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002371static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2372{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002373 if (request_irq(chip->pci->irq, azx_interrupt,
2374 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002375 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002376 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2377 "disabling device\n", chip->pci->irq);
2378 if (do_disconnect)
2379 snd_card_disconnect(chip->card);
2380 return -1;
2381 }
2382 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002383 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002384 return 0;
2385}
2386
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387
Takashi Iwaicb53c622007-08-10 17:21:45 +02002388static void azx_stop_chip(struct azx *chip)
2389{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002390 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002391 return;
2392
2393 /* disable interrupts */
2394 azx_int_disable(chip);
2395 azx_int_clear(chip);
2396
2397 /* disable CORB/RIRB */
2398 azx_free_cmd_io(chip);
2399
2400 /* disable position buffer */
2401 azx_writel(chip, DPLBASE, 0);
2402 azx_writel(chip, DPUBASE, 0);
2403
2404 chip->initialized = 0;
2405}
2406
Takashi Iwai83012a72012-08-24 18:38:08 +02002407#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002408/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002409static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002410{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002411 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002412
Takashi Iwai68467f52012-08-28 09:14:29 -07002413 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002414 pm_runtime_get_sync(&chip->pci->dev);
2415 else
2416 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002417}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002418
2419static DEFINE_MUTEX(card_list_lock);
2420static LIST_HEAD(card_list);
2421
2422static void azx_add_card_list(struct azx *chip)
2423{
2424 mutex_lock(&card_list_lock);
2425 list_add(&chip->list, &card_list);
2426 mutex_unlock(&card_list_lock);
2427}
2428
2429static void azx_del_card_list(struct azx *chip)
2430{
2431 mutex_lock(&card_list_lock);
2432 list_del_init(&chip->list);
2433 mutex_unlock(&card_list_lock);
2434}
2435
2436/* trigger power-save check at writing parameter */
2437static int param_set_xint(const char *val, const struct kernel_param *kp)
2438{
2439 struct azx *chip;
2440 struct hda_codec *c;
2441 int prev = power_save;
2442 int ret = param_set_int(val, kp);
2443
2444 if (ret || prev == power_save)
2445 return ret;
2446
2447 mutex_lock(&card_list_lock);
2448 list_for_each_entry(chip, &card_list, list) {
2449 if (!chip->bus || chip->disabled)
2450 continue;
2451 list_for_each_entry(c, &chip->bus->codec_list, list)
2452 snd_hda_power_sync(c);
2453 }
2454 mutex_unlock(&card_list_lock);
2455 return 0;
2456}
2457#else
2458#define azx_add_card_list(chip) /* NOP */
2459#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002460#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002461
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002462#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002463/*
2464 * power management
2465 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002466static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002468 struct pci_dev *pci = to_pci_dev(dev);
2469 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002470 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002471 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472
Takashi Iwai421a1252005-11-17 16:11:09 +01002473 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002474 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002475 list_for_each_entry(p, &chip->pcm_list, list)
2476 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002477 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002478 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002479 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002480 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002481 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002482 chip->irq = -1;
2483 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002484 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002485 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002486 pci_disable_device(pci);
2487 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002488 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 return 0;
2490}
2491
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002492static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002494 struct pci_dev *pci = to_pci_dev(dev);
2495 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002496 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002498 pci_set_power_state(pci, PCI_D0);
2499 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002500 if (pci_enable_device(pci) < 0) {
2501 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2502 "disabling device\n");
2503 snd_card_disconnect(card);
2504 return -EIO;
2505 }
2506 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002507 if (chip->msi)
2508 if (pci_enable_msi(pci) < 0)
2509 chip->msi = 0;
2510 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002511 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002512 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002513
Takashi Iwai7f308302012-05-08 16:52:23 +02002514 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002515
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002517 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 return 0;
2519}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002520#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2521
2522#ifdef CONFIG_PM_RUNTIME
2523static int azx_runtime_suspend(struct device *dev)
2524{
2525 struct snd_card *card = dev_get_drvdata(dev);
2526 struct azx *chip = card->private_data;
2527
2528 if (!power_save_controller)
2529 return -EAGAIN;
2530
2531 azx_stop_chip(chip);
2532 azx_clear_irq_pending(chip);
2533 return 0;
2534}
2535
2536static int azx_runtime_resume(struct device *dev)
2537{
2538 struct snd_card *card = dev_get_drvdata(dev);
2539 struct azx *chip = card->private_data;
2540
2541 azx_init_pci(chip);
2542 azx_init_chip(chip, 1);
2543 return 0;
2544}
2545#endif /* CONFIG_PM_RUNTIME */
2546
2547#ifdef CONFIG_PM
2548static const struct dev_pm_ops azx_pm = {
2549 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2550 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2551};
2552
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002553#define AZX_PM_OPS &azx_pm
2554#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002555#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002556#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557
2558
2559/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002560 * reboot notifier for hang-up problem at power-down
2561 */
2562static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2563{
2564 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002565 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002566 azx_stop_chip(chip);
2567 return NOTIFY_OK;
2568}
2569
2570static void azx_notifier_register(struct azx *chip)
2571{
2572 chip->reboot_notifier.notifier_call = azx_halt;
2573 register_reboot_notifier(&chip->reboot_notifier);
2574}
2575
2576static void azx_notifier_unregister(struct azx *chip)
2577{
2578 if (chip->reboot_notifier.notifier_call)
2579 unregister_reboot_notifier(&chip->reboot_notifier);
2580}
2581
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002582static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2583static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2584
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002585#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002586static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2587
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002588static void azx_vs_set_state(struct pci_dev *pci,
2589 enum vga_switcheroo_state state)
2590{
2591 struct snd_card *card = pci_get_drvdata(pci);
2592 struct azx *chip = card->private_data;
2593 bool disabled;
2594
2595 if (chip->init_failed)
2596 return;
2597
2598 disabled = (state == VGA_SWITCHEROO_OFF);
2599 if (chip->disabled == disabled)
2600 return;
2601
2602 if (!chip->bus) {
2603 chip->disabled = disabled;
2604 if (!disabled) {
2605 snd_printk(KERN_INFO SFX
2606 "%s: Start delayed initialization\n",
2607 pci_name(chip->pci));
2608 if (azx_first_init(chip) < 0 ||
2609 azx_probe_continue(chip) < 0) {
2610 snd_printk(KERN_ERR SFX
2611 "%s: initialization error\n",
2612 pci_name(chip->pci));
2613 chip->init_failed = true;
2614 }
2615 }
2616 } else {
2617 snd_printk(KERN_INFO SFX
2618 "%s %s via VGA-switcheroo\n",
2619 disabled ? "Disabling" : "Enabling",
2620 pci_name(chip->pci));
2621 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002622 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002623 chip->disabled = true;
2624 snd_hda_lock_devices(chip->bus);
2625 } else {
2626 snd_hda_unlock_devices(chip->bus);
2627 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002628 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002629 }
2630 }
2631}
2632
2633static bool azx_vs_can_switch(struct pci_dev *pci)
2634{
2635 struct snd_card *card = pci_get_drvdata(pci);
2636 struct azx *chip = card->private_data;
2637
2638 if (chip->init_failed)
2639 return false;
2640 if (chip->disabled || !chip->bus)
2641 return true;
2642 if (snd_hda_lock_devices(chip->bus))
2643 return false;
2644 snd_hda_unlock_devices(chip->bus);
2645 return true;
2646}
2647
2648static void __devinit init_vga_switcheroo(struct azx *chip)
2649{
2650 struct pci_dev *p = get_bound_vga(chip->pci);
2651 if (p) {
2652 snd_printk(KERN_INFO SFX
2653 "%s: Handle VGA-switcheroo audio client\n",
2654 pci_name(chip->pci));
2655 chip->use_vga_switcheroo = 1;
2656 pci_dev_put(p);
2657 }
2658}
2659
2660static const struct vga_switcheroo_client_ops azx_vs_ops = {
2661 .set_gpu_state = azx_vs_set_state,
2662 .can_switch = azx_vs_can_switch,
2663};
2664
2665static int __devinit register_vga_switcheroo(struct azx *chip)
2666{
2667 if (!chip->use_vga_switcheroo)
2668 return 0;
2669 /* FIXME: currently only handling DIS controller
2670 * is there any machine with two switchable HDMI audio controllers?
2671 */
2672 return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2673 VGA_SWITCHEROO_DIS,
2674 chip->bus != NULL);
2675}
2676#else
2677#define init_vga_switcheroo(chip) /* NOP */
2678#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002679#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002680#endif /* SUPPORT_VGA_SWITCHER */
2681
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002682/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 * destructor
2684 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002685static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002687 int i;
2688
Takashi Iwai65fcd412012-08-14 17:13:32 +02002689 azx_del_card_list(chip);
2690
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002691 azx_notifier_unregister(chip);
2692
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002693 if (use_vga_switcheroo(chip)) {
2694 if (chip->disabled && chip->bus)
2695 snd_hda_unlock_devices(chip->bus);
2696 vga_switcheroo_unregister_client(chip->pci);
2697 }
2698
Takashi Iwaice43fba2005-05-30 20:33:44 +02002699 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002700 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002701 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002703 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704 }
2705
Jeff Garzikf000fd82008-04-22 13:50:34 +02002706 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002708 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002709 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002710 if (chip->remap_addr)
2711 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002713 if (chip->azx_dev) {
2714 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002715 if (chip->azx_dev[i].bdl.area) {
2716 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002717 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002718 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002719 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002720 if (chip->rb.area) {
2721 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002723 }
2724 if (chip->posbuf.area) {
2725 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002727 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002728 if (chip->region_requested)
2729 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002731 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002732#ifdef CONFIG_SND_HDA_PATCH_LOADER
2733 if (chip->fw)
2734 release_firmware(chip->fw);
2735#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 kfree(chip);
2737
2738 return 0;
2739}
2740
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002741static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742{
2743 return azx_free(device->device_data);
2744}
2745
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002746#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002747/*
Takashi Iwai91219472012-04-26 12:13:25 +02002748 * Check of disabled HDMI controller by vga-switcheroo
2749 */
2750static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2751{
2752 struct pci_dev *p;
2753
2754 /* check only discrete GPU */
2755 switch (pci->vendor) {
2756 case PCI_VENDOR_ID_ATI:
2757 case PCI_VENDOR_ID_AMD:
2758 case PCI_VENDOR_ID_NVIDIA:
2759 if (pci->devfn == 1) {
2760 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2761 pci->bus->number, 0);
2762 if (p) {
2763 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2764 return p;
2765 pci_dev_put(p);
2766 }
2767 }
2768 break;
2769 }
2770 return NULL;
2771}
2772
2773static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2774{
2775 bool vga_inactive = false;
2776 struct pci_dev *p = get_bound_vga(pci);
2777
2778 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002779 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002780 vga_inactive = true;
2781 pci_dev_put(p);
2782 }
2783 return vga_inactive;
2784}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002785#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002786
2787/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002788 * white/black-listing for position_fix
2789 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002790static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002791 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2792 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002793 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002794 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002795 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002796 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002797 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002798 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002799 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002800 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002801 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002802 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002803 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002804 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002805 {}
2806};
2807
2808static int __devinit check_position_fix(struct azx *chip, int fix)
2809{
2810 const struct snd_pci_quirk *q;
2811
Takashi Iwaic673ba12009-03-17 07:49:14 +01002812 switch (fix) {
2813 case POS_FIX_LPIB:
2814 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002815 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002816 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002817 return fix;
2818 }
2819
Takashi Iwaic673ba12009-03-17 07:49:14 +01002820 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2821 if (q) {
2822 printk(KERN_INFO
2823 "hda_intel: position_fix set to %d "
2824 "for device %04x:%04x\n",
2825 q->value, q->subvendor, q->subdevice);
2826 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002827 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002828
2829 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002830 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2831 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002832 return POS_FIX_VIACOMBO;
2833 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002834 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2835 snd_printd(SFX "Using LPIB position fix\n");
2836 return POS_FIX_LPIB;
2837 }
Seth Heasleyc20c5a82012-06-14 14:23:53 -07002838 if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) {
2839 snd_printd(SFX "Using COMBO position fix\n");
2840 return POS_FIX_COMBO;
2841 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002842 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002843}
2844
2845/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002846 * black-lists for probe_mask
2847 */
2848static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2849 /* Thinkpad often breaks the controller communication when accessing
2850 * to the non-working (or non-existing) modem codec slot.
2851 */
2852 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2853 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2854 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002855 /* broken BIOS */
2856 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002857 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2858 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002859 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002860 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002861 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002862 /* WinFast VP200 H (Teradici) user reported broken communication */
2863 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002864 {}
2865};
2866
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002867#define AZX_FORCE_CODEC_MASK 0x100
2868
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002869static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002870{
2871 const struct snd_pci_quirk *q;
2872
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002873 chip->codec_probe_mask = probe_mask[dev];
2874 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002875 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2876 if (q) {
2877 printk(KERN_INFO
2878 "hda_intel: probe_mask set to 0x%x "
2879 "for device %04x:%04x\n",
2880 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002881 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002882 }
2883 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002884
2885 /* check forced option */
2886 if (chip->codec_probe_mask != -1 &&
2887 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2888 chip->codec_mask = chip->codec_probe_mask & 0xff;
2889 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2890 chip->codec_mask);
2891 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002892}
2893
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002894/*
Takashi Iwai716238552009-09-28 13:14:04 +02002895 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002896 */
Takashi Iwai716238552009-09-28 13:14:04 +02002897static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002898 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002899 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002900 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002901 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002902 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002903 {}
2904};
2905
2906static void __devinit check_msi(struct azx *chip)
2907{
2908 const struct snd_pci_quirk *q;
2909
Takashi Iwai716238552009-09-28 13:14:04 +02002910 if (enable_msi >= 0) {
2911 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002912 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002913 }
2914 chip->msi = 1; /* enable MSI as default */
2915 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002916 if (q) {
2917 printk(KERN_INFO
2918 "hda_intel: msi for device %04x:%04x set to %d\n",
2919 q->subvendor, q->subdevice, q->value);
2920 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002921 return;
2922 }
2923
2924 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002925 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2926 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002927 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002928 }
2929}
2930
Takashi Iwaia1585d72011-12-14 09:27:04 +01002931/* check the snoop mode availability */
2932static void __devinit azx_check_snoop_available(struct azx *chip)
2933{
2934 bool snoop = chip->snoop;
2935
2936 switch (chip->driver_type) {
2937 case AZX_DRIVER_VIA:
2938 /* force to non-snoop mode for a new VIA controller
2939 * when BIOS is set
2940 */
2941 if (snoop) {
2942 u8 val;
2943 pci_read_config_byte(chip->pci, 0x42, &val);
2944 if (!(val & 0x80) && chip->pci->revision == 0x30)
2945 snoop = false;
2946 }
2947 break;
2948 case AZX_DRIVER_ATIHDMI_NS:
2949 /* new ATI HDMI requires non-snoop */
2950 snoop = false;
2951 break;
2952 }
2953
2954 if (snoop != chip->snoop) {
2955 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2956 snoop ? "snoop" : "non-snoop");
2957 chip->snoop = snoop;
2958 }
2959}
Takashi Iwai669ba272007-08-17 09:17:36 +02002960
2961/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962 * constructor
2963 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002964static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002965 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002966 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002968 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 .dev_free = azx_dev_free,
2970 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002971 struct azx *chip;
2972 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973
2974 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002975
Pavel Machek927fc862006-08-31 17:03:43 +02002976 err = pci_enable_device(pci);
2977 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 return err;
2979
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002980 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002981 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2983 pci_disable_device(pci);
2984 return -ENOMEM;
2985 }
2986
2987 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002988 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989 chip->card = card;
2990 chip->pci = pci;
2991 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002992 chip->driver_caps = driver_caps;
2993 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002994 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002995 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002996 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002997 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02002998 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002999 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003001 chip->position_fix[0] = chip->position_fix[1] =
3002 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003003 /* combo mode uses LPIB for playback */
3004 if (chip->position_fix[0] == POS_FIX_COMBO) {
3005 chip->position_fix[0] = POS_FIX_LPIB;
3006 chip->position_fix[1] = POS_FIX_AUTO;
3007 }
3008
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003009 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003010
Takashi Iwai27346162006-01-12 18:28:44 +01003011 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003012 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003013 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003014
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003015 if (bdl_pos_adj[dev] < 0) {
3016 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003017 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003018 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003019 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003020 break;
3021 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003022 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003023 break;
3024 }
3025 }
3026
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003027 if (check_hdmi_disabled(pci)) {
3028 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3029 pci_name(pci));
3030 if (use_vga_switcheroo(chip)) {
3031 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3032 chip->disabled = true;
3033 goto ok;
3034 }
3035 kfree(chip);
3036 pci_disable_device(pci);
3037 return -ENXIO;
3038 }
3039
3040 err = azx_first_init(chip);
3041 if (err < 0) {
3042 azx_free(chip);
3043 return err;
3044 }
3045
3046 ok:
3047 err = register_vga_switcheroo(chip);
3048 if (err < 0) {
3049 snd_printk(KERN_ERR SFX
3050 "Error registering VGA-switcheroo client\n");
3051 azx_free(chip);
3052 return err;
3053 }
3054
3055 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3056 if (err < 0) {
3057 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3058 azx_free(chip);
3059 return err;
3060 }
3061
3062 *rchip = chip;
3063 return 0;
3064}
3065
3066static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3067{
3068 int dev = chip->dev_index;
3069 struct pci_dev *pci = chip->pci;
3070 struct snd_card *card = chip->card;
3071 int i, err;
3072 unsigned short gcap;
3073
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003074#if BITS_PER_LONG != 64
3075 /* Fix up base address on ULI M5461 */
3076 if (chip->driver_type == AZX_DRIVER_ULI) {
3077 u16 tmp3;
3078 pci_read_config_word(pci, 0x40, &tmp3);
3079 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3080 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3081 }
3082#endif
3083
Pavel Machek927fc862006-08-31 17:03:43 +02003084 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003085 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003087 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088
Pavel Machek927fc862006-08-31 17:03:43 +02003089 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003090 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 if (chip->remap_addr == NULL) {
3092 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003093 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094 }
3095
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003096 if (chip->msi)
3097 if (pci_enable_msi(pci) < 0)
3098 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003099
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003100 if (azx_acquire_irq(chip, 0) < 0)
3101 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102
3103 pci_set_master(pci);
3104 synchronize_irq(chip->irq);
3105
Tobin Davisbcd72002008-01-15 11:23:55 +01003106 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003107 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003108
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003109 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003110 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003111 struct pci_dev *p_smbus;
3112 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3113 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3114 NULL);
3115 if (p_smbus) {
3116 if (p_smbus->revision < 0x30)
3117 gcap &= ~ICH6_GCAP_64OK;
3118 pci_dev_put(p_smbus);
3119 }
3120 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003121
Takashi Iwai9477c582011-05-25 09:11:37 +02003122 /* disable 64bit DMA address on some devices */
3123 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3124 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003125 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003126 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003127
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003128 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003129 if (align_buffer_size >= 0)
3130 chip->align_buffer_size = !!align_buffer_size;
3131 else {
3132 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3133 chip->align_buffer_size = 0;
3134 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3135 chip->align_buffer_size = 1;
3136 else
3137 chip->align_buffer_size = 1;
3138 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003139
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003140 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003141 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003142 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003143 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003144 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3145 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003146 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003147
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003148 /* read number of streams from GCAP register instead of using
3149 * hardcoded value
3150 */
3151 chip->capture_streams = (gcap >> 8) & 0x0f;
3152 chip->playback_streams = (gcap >> 12) & 0x0f;
3153 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003154 /* gcap didn't give any info, switching to old method */
3155
3156 switch (chip->driver_type) {
3157 case AZX_DRIVER_ULI:
3158 chip->playback_streams = ULI_NUM_PLAYBACK;
3159 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003160 break;
3161 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003162 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003163 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3164 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003165 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003166 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003167 default:
3168 chip->playback_streams = ICH6_NUM_PLAYBACK;
3169 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003170 break;
3171 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003172 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003173 chip->capture_index_offset = 0;
3174 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003175 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003176 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3177 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003178 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003179 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003180 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003181 }
3182
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003183 for (i = 0; i < chip->num_streams; i++) {
3184 /* allocate memory for the BDL for each stream */
3185 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3186 snd_dma_pci_data(chip->pci),
3187 BDL_SIZE, &chip->azx_dev[i].bdl);
3188 if (err < 0) {
3189 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003190 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003191 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003192 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003194 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003195 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3196 snd_dma_pci_data(chip->pci),
3197 chip->num_streams * 8, &chip->posbuf);
3198 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003199 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003200 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003202 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003203 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02003204 err = azx_alloc_cmd_io(chip);
3205 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003206 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207
3208 /* initialize streams */
3209 azx_init_stream(chip);
3210
3211 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003212 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003213 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214
3215 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003216 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003218 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219 }
3220
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003221 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003222 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3223 sizeof(card->shortname));
3224 snprintf(card->longname, sizeof(card->longname),
3225 "%s at 0x%lx irq %i",
3226 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003227
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229}
3230
Takashi Iwaicb53c622007-08-10 17:21:45 +02003231static void power_down_all_codecs(struct azx *chip)
3232{
Takashi Iwai83012a72012-08-24 18:38:08 +02003233#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003234 /* The codecs were powered up in snd_hda_codec_new().
3235 * Now all initialization done, so turn them down if possible
3236 */
3237 struct hda_codec *codec;
3238 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3239 snd_hda_power_down(codec);
3240 }
3241#endif
3242}
3243
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003244#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003245/* callback from request_firmware_nowait() */
3246static void azx_firmware_cb(const struct firmware *fw, void *context)
3247{
3248 struct snd_card *card = context;
3249 struct azx *chip = card->private_data;
3250 struct pci_dev *pci = chip->pci;
3251
3252 if (!fw) {
3253 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3254 goto error;
3255 }
3256
3257 chip->fw = fw;
3258 if (!chip->disabled) {
3259 /* continue probing */
3260 if (azx_probe_continue(chip))
3261 goto error;
3262 }
3263 return; /* OK */
3264
3265 error:
3266 snd_card_free(card);
3267 pci_set_drvdata(pci, NULL);
3268}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003269#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003270
Takashi Iwaid01ce992007-07-27 16:52:19 +02003271static int __devinit azx_probe(struct pci_dev *pci,
3272 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003274 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003275 struct snd_card *card;
3276 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003277 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003278 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003279
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003280 if (dev >= SNDRV_CARDS)
3281 return -ENODEV;
3282 if (!enable[dev]) {
3283 dev++;
3284 return -ENOENT;
3285 }
3286
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003287 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3288 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003290 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003291 }
3292
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003293 snd_card_set_dev(card, &pci->dev);
3294
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003295 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003296 if (err < 0)
3297 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003298 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003299 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003300
Takashi Iwai4918cda2012-08-09 12:33:28 +02003301#ifdef CONFIG_SND_HDA_PATCH_LOADER
3302 if (patch[dev] && *patch[dev]) {
3303 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3304 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003305 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3306 &pci->dev, GFP_KERNEL, card,
3307 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003308 if (err < 0)
3309 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003310 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003311 }
3312#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3313
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003314 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003315 err = azx_probe_continue(chip);
3316 if (err < 0)
3317 goto out_free;
3318 }
3319
3320 pci_set_drvdata(pci, card);
3321
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003322 if (pci_dev_run_wake(pci))
3323 pm_runtime_put_noidle(&pci->dev);
3324
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003325 dev++;
3326 return 0;
3327
3328out_free:
3329 snd_card_free(card);
3330 return err;
3331}
3332
3333static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3334{
3335 int dev = chip->dev_index;
3336 int err;
3337
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003338#ifdef CONFIG_SND_HDA_INPUT_BEEP
3339 chip->beep_mode = beep_mode[dev];
3340#endif
3341
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003343 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003344 if (err < 0)
3345 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003346#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003347 if (chip->fw) {
3348 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3349 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003350 if (err < 0)
3351 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003352 release_firmware(chip->fw); /* no longer needed */
3353 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003354 }
3355#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003356 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003357 err = azx_codec_configure(chip);
3358 if (err < 0)
3359 goto out_free;
3360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003361
3362 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003363 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003364 if (err < 0)
3365 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366
3367 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003368 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003369 if (err < 0)
3370 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003372 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003373 if (err < 0)
3374 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375
Takashi Iwaicb53c622007-08-10 17:21:45 +02003376 chip->running = 1;
3377 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003378 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003379 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380
Takashi Iwai91219472012-04-26 12:13:25 +02003381 return 0;
3382
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003383out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003384 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003385 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386}
3387
3388static void __devexit azx_remove(struct pci_dev *pci)
3389{
Takashi Iwai91219472012-04-26 12:13:25 +02003390 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003391
3392 if (pci_dev_run_wake(pci))
3393 pm_runtime_get_noresume(&pci->dev);
3394
Takashi Iwai91219472012-04-26 12:13:25 +02003395 if (card)
3396 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 pci_set_drvdata(pci, NULL);
3398}
3399
3400/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003401static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003402 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003403 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003404 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003405 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasleycea310e2010-09-10 16:29:56 -07003406 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003407 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003408 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3409 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003410 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003411 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003412 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003413 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003414 /* Lynx Point */
3415 { PCI_DEVICE(0x8086, 0x8c20),
3416 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003417 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
James Ralston144dad92012-08-09 09:38:59 -07003418 /* Lynx Point-LP */
3419 { PCI_DEVICE(0x8086, 0x9c20),
3420 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3421 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3422 /* Lynx Point-LP */
3423 { PCI_DEVICE(0x8086, 0x9c21),
3424 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3425 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003426 /* Haswell */
3427 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003428 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003429 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Takashi Iwai87218e92008-02-21 08:13:11 +01003430 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003431 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003432 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003433 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003434 { PCI_DEVICE(0x8086, 0x080a),
3435 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003436 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003437 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003438 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003439 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3440 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003441 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003442 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3443 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003444 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003445 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3446 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003447 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003448 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3449 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003450 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003451 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3452 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003453 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003454 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3455 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003456 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003457 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3458 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003459 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003460 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3461 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003462 /* Generic Intel */
3463 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3464 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3465 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003466 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003467 /* ATI SB 450/600/700/800/900 */
3468 { PCI_DEVICE(0x1002, 0x437b),
3469 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3470 { PCI_DEVICE(0x1002, 0x4383),
3471 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3472 /* AMD Hudson */
3473 { PCI_DEVICE(0x1022, 0x780d),
3474 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003475 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003476 { PCI_DEVICE(0x1002, 0x793b),
3477 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3478 { PCI_DEVICE(0x1002, 0x7919),
3479 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3480 { PCI_DEVICE(0x1002, 0x960f),
3481 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3482 { PCI_DEVICE(0x1002, 0x970f),
3483 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3484 { PCI_DEVICE(0x1002, 0xaa00),
3485 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3486 { PCI_DEVICE(0x1002, 0xaa08),
3487 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3488 { PCI_DEVICE(0x1002, 0xaa10),
3489 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3490 { PCI_DEVICE(0x1002, 0xaa18),
3491 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3492 { PCI_DEVICE(0x1002, 0xaa20),
3493 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3494 { PCI_DEVICE(0x1002, 0xaa28),
3495 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3496 { PCI_DEVICE(0x1002, 0xaa30),
3497 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3498 { PCI_DEVICE(0x1002, 0xaa38),
3499 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3500 { PCI_DEVICE(0x1002, 0xaa40),
3501 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3502 { PCI_DEVICE(0x1002, 0xaa48),
3503 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003504 { PCI_DEVICE(0x1002, 0x9902),
3505 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3506 { PCI_DEVICE(0x1002, 0xaaa0),
3507 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3508 { PCI_DEVICE(0x1002, 0xaaa8),
3509 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3510 { PCI_DEVICE(0x1002, 0xaab0),
3511 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003512 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003513 { PCI_DEVICE(0x1106, 0x3288),
3514 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003515 /* VIA GFX VT7122/VX900 */
3516 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3517 /* VIA GFX VT6122/VX11 */
3518 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003519 /* SIS966 */
3520 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3521 /* ULI M5461 */
3522 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3523 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003524 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3525 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3526 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003527 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003528 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003529 { PCI_DEVICE(0x6549, 0x1200),
3530 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003531 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003532 /* CTHDA chips */
3533 { PCI_DEVICE(0x1102, 0x0010),
3534 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3535 { PCI_DEVICE(0x1102, 0x0012),
3536 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003537#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3538 /* the following entry conflicts with snd-ctxfi driver,
3539 * as ctxfi driver mutates from HD-audio to native mode with
3540 * a special command sequence.
3541 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003542 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3543 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3544 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003545 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003546 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003547#else
3548 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003549 { PCI_DEVICE(0x1102, 0x0009),
3550 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003551 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003552#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003553 /* Vortex86MX */
3554 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003555 /* VMware HDAudio */
3556 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003557 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003558 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3559 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3560 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003561 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003562 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3563 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3564 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003565 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 { 0, }
3567};
3568MODULE_DEVICE_TABLE(pci, azx_ids);
3569
3570/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003571static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003572 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573 .id_table = azx_ids,
3574 .probe = azx_probe,
3575 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003576 .driver = {
3577 .pm = AZX_PM_OPS,
3578 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579};
3580
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003581module_pci_driver(azx_driver);