Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-integrator/integrator_ap.c |
| 3 | * |
| 4 | * Copyright (C) 2000-2003 Deep Blue Solutions Ltd |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 19 | */ |
| 20 | #include <linux/types.h> |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/init.h> |
| 23 | #include <linux/list.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 24 | #include <linux/platform_device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #include <linux/slab.h> |
| 26 | #include <linux/string.h> |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 27 | #include <linux/syscore_ops.h> |
Russell King | a62c80e | 2006-01-07 13:52:45 +0000 | [diff] [blame] | 28 | #include <linux/amba/bus.h> |
| 29 | #include <linux/amba/kmi.h> |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 30 | #include <linux/clocksource.h> |
| 31 | #include <linux/clockchips.h> |
| 32 | #include <linux/interrupt.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 33 | #include <linux/io.h> |
Linus Walleij | 2389d50 | 2012-10-31 22:04:31 +0100 | [diff] [blame] | 34 | #include <linux/irqchip/versatile-fpga.h> |
Marc Zyngier | f07e762 | 2011-05-18 10:51:52 +0100 | [diff] [blame] | 35 | #include <linux/mtd/physmap.h> |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 36 | #include <linux/clk.h> |
Linus Walleij | a613163 | 2012-06-11 17:33:12 +0200 | [diff] [blame] | 37 | #include <linux/platform_data/clk-integrator.h> |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 38 | #include <linux/of_irq.h> |
| 39 | #include <linux/of_address.h> |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 40 | #include <linux/of_platform.h> |
Linus Walleij | e67ae6b | 2012-11-02 01:31:10 +0100 | [diff] [blame] | 41 | #include <linux/stat.h> |
| 42 | #include <linux/sys_soc.h> |
Linus Walleij | 379df27 | 2012-11-17 19:24:23 +0100 | [diff] [blame] | 43 | #include <linux/termios.h> |
Linus Walleij | b71d842 | 2011-09-04 23:40:08 +0200 | [diff] [blame] | 44 | #include <video/vga.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 46 | #include <mach/hardware.h> |
Russell King | a285edc | 2010-01-14 19:59:37 +0000 | [diff] [blame] | 47 | #include <mach/platform.h> |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 48 | #include <asm/hardware/arm_timer.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #include <asm/setup.h> |
Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 50 | #include <asm/param.h> /* HZ */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | #include <asm/mach-types.h> |
Linus Walleij | a9d6d15 | 2012-01-31 23:38:23 +0100 | [diff] [blame] | 52 | #include <asm/sched_clock.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 54 | #include <mach/lm.h> |
Linus Walleij | 695436e | 2012-02-26 10:46:48 +0100 | [diff] [blame] | 55 | #include <mach/irqs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | |
| 57 | #include <asm/mach/arch.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | #include <asm/mach/irq.h> |
| 59 | #include <asm/mach/map.h> |
Rob Herring | 68ef632 | 2012-07-13 16:27:22 -0500 | [diff] [blame] | 60 | #include <asm/mach/pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | #include <asm/mach/time.h> |
| 62 | |
Russell King | 98c672c | 2010-05-22 18:18:57 +0100 | [diff] [blame] | 63 | #include "common.h" |
| 64 | |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 65 | /* Base address to the AP system controller */ |
Linus Walleij | 379df27 | 2012-11-17 19:24:23 +0100 | [diff] [blame] | 66 | void __iomem *ap_syscon_base; |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 67 | |
| 68 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx |
| 70 | * is the (PA >> 12). |
| 71 | * |
| 72 | * Setup a VA for the Integrator interrupt controller (for header #0, |
| 73 | * just for now). |
| 74 | */ |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 75 | #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE) |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 76 | #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE) |
| 77 | #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | |
| 79 | /* |
| 80 | * Logical Physical |
| 81 | * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M) |
| 82 | * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M) |
| 83 | * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k) |
Rob Herring | 68ef632 | 2012-07-13 16:27:22 -0500 | [diff] [blame] | 84 | * fee00000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | * ef000000 Cache flush |
| 86 | * f1000000 10000000 Core module registers |
| 87 | * f1100000 11000000 System controller registers |
| 88 | * f1200000 12000000 EBI registers |
| 89 | * f1300000 13000000 Counter/Timer |
| 90 | * f1400000 14000000 Interrupt controller |
| 91 | * f1600000 16000000 UART 0 |
| 92 | * f1700000 17000000 UART 1 |
| 93 | * f1a00000 1a000000 Debug LEDs |
| 94 | * f1b00000 1b000000 GPIO |
| 95 | */ |
| 96 | |
Arnd Bergmann | 060fd1b | 2013-02-14 13:50:57 +0100 | [diff] [blame] | 97 | static struct map_desc ap_io_desc[] __initdata __maybe_unused = { |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 98 | { |
| 99 | .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE), |
| 100 | .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE), |
| 101 | .length = SZ_4K, |
| 102 | .type = MT_DEVICE |
| 103 | }, { |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 104 | .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE), |
| 105 | .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE), |
| 106 | .length = SZ_4K, |
| 107 | .type = MT_DEVICE |
| 108 | }, { |
| 109 | .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE), |
| 110 | .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE), |
| 111 | .length = SZ_4K, |
| 112 | .type = MT_DEVICE |
| 113 | }, { |
| 114 | .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE), |
| 115 | .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE), |
| 116 | .length = SZ_4K, |
| 117 | .type = MT_DEVICE |
| 118 | }, { |
| 119 | .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE), |
| 120 | .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE), |
| 121 | .length = SZ_4K, |
| 122 | .type = MT_DEVICE |
| 123 | }, { |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 124 | .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE), |
| 125 | .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE), |
| 126 | .length = SZ_4K, |
| 127 | .type = MT_DEVICE |
| 128 | }, { |
Russell King | da7ba95 | 2010-01-17 19:59:58 +0000 | [diff] [blame] | 129 | .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE), |
| 130 | .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE), |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 131 | .length = SZ_4K, |
| 132 | .type = MT_DEVICE |
| 133 | }, { |
Arnd Bergmann | b7a3f8d | 2012-09-14 20:16:39 +0000 | [diff] [blame] | 134 | .virtual = (unsigned long)PCI_MEMORY_VADDR, |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 135 | .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE), |
| 136 | .length = SZ_16M, |
| 137 | .type = MT_DEVICE |
| 138 | }, { |
Arnd Bergmann | b7a3f8d | 2012-09-14 20:16:39 +0000 | [diff] [blame] | 139 | .virtual = (unsigned long)PCI_CONFIG_VADDR, |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 140 | .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE), |
| 141 | .length = SZ_16M, |
| 142 | .type = MT_DEVICE |
| 143 | }, { |
Arnd Bergmann | b7a3f8d | 2012-09-14 20:16:39 +0000 | [diff] [blame] | 144 | .virtual = (unsigned long)PCI_V3_VADDR, |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 145 | .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE), |
| 146 | .length = SZ_64K, |
| 147 | .type = MT_DEVICE |
Deepak Saxena | c8d2729 | 2005-10-28 15:19:10 +0100 | [diff] [blame] | 148 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | }; |
| 150 | |
| 151 | static void __init ap_map_io(void) |
| 152 | { |
| 153 | iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc)); |
Arnd Bergmann | 21c8715 | 2012-09-24 07:22:02 +0000 | [diff] [blame] | 154 | vga_base = (unsigned long)PCI_MEMORY_VADDR; |
Rob Herring | 68ef632 | 2012-07-13 16:27:22 -0500 | [diff] [blame] | 155 | pci_map_io_early(__phys_to_pfn(PHYS_PCI_IO_BASE)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | } |
| 157 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | #ifdef CONFIG_PM |
| 159 | static unsigned long ic_irq_enable; |
| 160 | |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 161 | static int irq_suspend(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | { |
| 163 | ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE); |
| 164 | return 0; |
| 165 | } |
| 166 | |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 167 | static void irq_resume(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | { |
| 169 | /* disable all irq sources */ |
| 170 | writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR); |
| 171 | writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR); |
| 172 | writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR); |
| 173 | |
| 174 | writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | } |
| 176 | #else |
| 177 | #define irq_suspend NULL |
| 178 | #define irq_resume NULL |
| 179 | #endif |
| 180 | |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 181 | static struct syscore_ops irq_syscore_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | .suspend = irq_suspend, |
| 183 | .resume = irq_resume, |
| 184 | }; |
| 185 | |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 186 | static int __init irq_syscore_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | { |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 188 | register_syscore_ops(&irq_syscore_ops); |
| 189 | |
| 190 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | } |
| 192 | |
Rafael J. Wysocki | b780805 | 2011-04-22 22:02:55 +0200 | [diff] [blame] | 193 | device_initcall(irq_syscore_init); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | |
| 195 | /* |
| 196 | * Flash handling. |
| 197 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET) |
| 199 | #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET) |
| 200 | |
Marc Zyngier | f07e762 | 2011-05-18 10:51:52 +0100 | [diff] [blame] | 201 | static int ap_flash_init(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | { |
| 203 | u32 tmp; |
| 204 | |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 205 | writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, |
| 206 | ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | |
| 208 | tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE; |
| 209 | writel(tmp, EBI_CSR1); |
| 210 | |
| 211 | if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) { |
| 212 | writel(0xa05f, EBI_LOCK); |
| 213 | writel(tmp, EBI_CSR1); |
| 214 | writel(0, EBI_LOCK); |
| 215 | } |
| 216 | return 0; |
| 217 | } |
| 218 | |
Marc Zyngier | f07e762 | 2011-05-18 10:51:52 +0100 | [diff] [blame] | 219 | static void ap_flash_exit(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | { |
| 221 | u32 tmp; |
| 222 | |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 223 | writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, |
| 224 | ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | |
| 226 | tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE; |
| 227 | writel(tmp, EBI_CSR1); |
| 228 | |
| 229 | if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) { |
| 230 | writel(0xa05f, EBI_LOCK); |
| 231 | writel(tmp, EBI_CSR1); |
| 232 | writel(0, EBI_LOCK); |
| 233 | } |
| 234 | } |
| 235 | |
Marc Zyngier | 667f390 | 2011-05-18 10:51:55 +0100 | [diff] [blame] | 236 | static void ap_flash_set_vpp(struct platform_device *pdev, int on) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | { |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 238 | if (on) |
| 239 | writel(INTEGRATOR_SC_CTRL_nFLVPPEN, |
| 240 | ap_syscon_base + INTEGRATOR_SC_CTRLS_OFFSET); |
| 241 | else |
| 242 | writel(INTEGRATOR_SC_CTRL_nFLVPPEN, |
| 243 | ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | } |
| 245 | |
Marc Zyngier | f07e762 | 2011-05-18 10:51:52 +0100 | [diff] [blame] | 246 | static struct physmap_flash_data ap_flash_data = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | .width = 4, |
| 248 | .init = ap_flash_init, |
| 249 | .exit = ap_flash_exit, |
| 250 | .set_vpp = ap_flash_set_vpp, |
| 251 | }; |
| 252 | |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 253 | /* |
Linus Walleij | 379df27 | 2012-11-17 19:24:23 +0100 | [diff] [blame] | 254 | * For the PL010 found in the Integrator/AP some of the UART control is |
| 255 | * implemented in the system controller and accessed using a callback |
| 256 | * from the driver. |
| 257 | */ |
| 258 | static void integrator_uart_set_mctrl(struct amba_device *dev, |
| 259 | void __iomem *base, unsigned int mctrl) |
| 260 | { |
| 261 | unsigned int ctrls = 0, ctrlc = 0, rts_mask, dtr_mask; |
| 262 | u32 phybase = dev->res.start; |
| 263 | |
| 264 | if (phybase == INTEGRATOR_UART0_BASE) { |
| 265 | /* UART0 */ |
| 266 | rts_mask = 1 << 4; |
| 267 | dtr_mask = 1 << 5; |
| 268 | } else { |
| 269 | /* UART1 */ |
| 270 | rts_mask = 1 << 6; |
| 271 | dtr_mask = 1 << 7; |
| 272 | } |
| 273 | |
| 274 | if (mctrl & TIOCM_RTS) |
| 275 | ctrlc |= rts_mask; |
| 276 | else |
| 277 | ctrls |= rts_mask; |
| 278 | |
| 279 | if (mctrl & TIOCM_DTR) |
| 280 | ctrlc |= dtr_mask; |
| 281 | else |
| 282 | ctrls |= dtr_mask; |
| 283 | |
| 284 | __raw_writel(ctrls, ap_syscon_base + INTEGRATOR_SC_CTRLS_OFFSET); |
| 285 | __raw_writel(ctrlc, ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET); |
| 286 | } |
| 287 | |
| 288 | struct amba_pl010_data ap_uart_data = { |
| 289 | .set_mctrl = integrator_uart_set_mctrl, |
| 290 | }; |
| 291 | |
| 292 | /* |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 293 | * Where is the timer (VA)? |
| 294 | */ |
Arnd Bergmann | b7a3f8d | 2012-09-14 20:16:39 +0000 | [diff] [blame] | 295 | #define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE) |
| 296 | #define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE) |
| 297 | #define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE) |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 298 | |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 299 | static unsigned long timer_reload; |
| 300 | |
Linus Walleij | a9d6d15 | 2012-01-31 23:38:23 +0100 | [diff] [blame] | 301 | static u32 notrace integrator_read_sched_clock(void) |
| 302 | { |
| 303 | return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE); |
| 304 | } |
| 305 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 306 | static void integrator_clocksource_init(unsigned long inrate, |
| 307 | void __iomem *base) |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 308 | { |
Linus Walleij | bb9ea77 | 2011-09-06 08:08:13 +0100 | [diff] [blame] | 309 | u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC; |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 310 | unsigned long rate = inrate; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 311 | |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 312 | if (rate >= 1500000) { |
| 313 | rate /= 16; |
Linus Walleij | bb9ea77 | 2011-09-06 08:08:13 +0100 | [diff] [blame] | 314 | ctrl |= TIMER_CTRL_DIV16; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 315 | } |
| 316 | |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 317 | writel(0xffff, base + TIMER_LOAD); |
Linus Walleij | bb9ea77 | 2011-09-06 08:08:13 +0100 | [diff] [blame] | 318 | writel(ctrl, base + TIMER_CTRL); |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 319 | |
Russell King | c5039f5 | 2011-05-08 15:35:22 +0100 | [diff] [blame] | 320 | clocksource_mmio_init(base + TIMER_VALUE, "timer2", |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 321 | rate, 200, 16, clocksource_mmio_readl_down); |
Linus Walleij | a9d6d15 | 2012-01-31 23:38:23 +0100 | [diff] [blame] | 322 | setup_sched_clock(integrator_read_sched_clock, 16, rate); |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 323 | } |
| 324 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 325 | static void __iomem * clkevt_base; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 326 | |
| 327 | /* |
| 328 | * IRQ handler for the timer |
| 329 | */ |
| 330 | static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id) |
| 331 | { |
| 332 | struct clock_event_device *evt = dev_id; |
| 333 | |
| 334 | /* clear the interrupt */ |
| 335 | writel(1, clkevt_base + TIMER_INTCLR); |
| 336 | |
| 337 | evt->event_handler(evt); |
| 338 | |
| 339 | return IRQ_HANDLED; |
| 340 | } |
| 341 | |
| 342 | static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt) |
| 343 | { |
| 344 | u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE; |
| 345 | |
Linus Walleij | 02f5632 | 2011-09-08 21:21:42 +0100 | [diff] [blame] | 346 | /* Disable timer */ |
| 347 | writel(ctrl, clkevt_base + TIMER_CTRL); |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 348 | |
Linus Walleij | 02f5632 | 2011-09-08 21:21:42 +0100 | [diff] [blame] | 349 | switch (mode) { |
| 350 | case CLOCK_EVT_MODE_PERIODIC: |
| 351 | /* Enable the timer and start the periodic tick */ |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 352 | writel(timer_reload, clkevt_base + TIMER_LOAD); |
| 353 | ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE; |
Linus Walleij | 02f5632 | 2011-09-08 21:21:42 +0100 | [diff] [blame] | 354 | writel(ctrl, clkevt_base + TIMER_CTRL); |
| 355 | break; |
| 356 | case CLOCK_EVT_MODE_ONESHOT: |
| 357 | /* Leave the timer disabled, .set_next_event will enable it */ |
| 358 | ctrl &= ~TIMER_CTRL_PERIODIC; |
| 359 | writel(ctrl, clkevt_base + TIMER_CTRL); |
| 360 | break; |
| 361 | case CLOCK_EVT_MODE_UNUSED: |
| 362 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 363 | case CLOCK_EVT_MODE_RESUME: |
| 364 | default: |
| 365 | /* Just leave in disabled state */ |
| 366 | break; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 369 | } |
| 370 | |
| 371 | static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt) |
| 372 | { |
| 373 | unsigned long ctrl = readl(clkevt_base + TIMER_CTRL); |
| 374 | |
| 375 | writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL); |
| 376 | writel(next, clkevt_base + TIMER_LOAD); |
| 377 | writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL); |
| 378 | |
| 379 | return 0; |
| 380 | } |
| 381 | |
| 382 | static struct clock_event_device integrator_clockevent = { |
| 383 | .name = "timer1", |
Linus Walleij | 02f5632 | 2011-09-08 21:21:42 +0100 | [diff] [blame] | 384 | .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT, |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 385 | .set_mode = clkevt_set_mode, |
| 386 | .set_next_event = clkevt_set_next_event, |
| 387 | .rating = 300, |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 388 | }; |
| 389 | |
| 390 | static struct irqaction integrator_timer_irq = { |
| 391 | .name = "timer", |
| 392 | .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, |
| 393 | .handler = integrator_timer_interrupt, |
| 394 | .dev_id = &integrator_clockevent, |
| 395 | }; |
| 396 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 397 | static void integrator_clockevent_init(unsigned long inrate, |
| 398 | void __iomem *base, int irq) |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 399 | { |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 400 | unsigned long rate = inrate; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 401 | unsigned int ctrl = 0; |
| 402 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 403 | clkevt_base = base; |
Linus Walleij | 6d8ce71 | 2011-09-08 21:22:32 +0100 | [diff] [blame] | 404 | /* Calculate and program a divisor */ |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 405 | if (rate > 0x100000 * HZ) { |
| 406 | rate /= 256; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 407 | ctrl |= TIMER_CTRL_DIV256; |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 408 | } else if (rate > 0x10000 * HZ) { |
| 409 | rate /= 16; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 410 | ctrl |= TIMER_CTRL_DIV16; |
| 411 | } |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 412 | timer_reload = rate / HZ; |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 413 | writel(ctrl, clkevt_base + TIMER_CTRL); |
| 414 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 415 | setup_irq(irq, &integrator_timer_irq); |
Linus Walleij | 6d8ce71 | 2011-09-08 21:22:32 +0100 | [diff] [blame] | 416 | clockevents_config_and_register(&integrator_clockevent, |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 417 | rate, |
Linus Walleij | 6d8ce71 | 2011-09-08 21:22:32 +0100 | [diff] [blame] | 418 | 1, |
| 419 | 0xffffU); |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 420 | } |
| 421 | |
Linus Walleij | a613163 | 2012-06-11 17:33:12 +0200 | [diff] [blame] | 422 | void __init ap_init_early(void) |
| 423 | { |
| 424 | } |
| 425 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 426 | #ifdef CONFIG_OF |
| 427 | |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 428 | static void __init ap_of_timer_init(void) |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 429 | { |
| 430 | struct device_node *node; |
| 431 | const char *path; |
| 432 | void __iomem *base; |
| 433 | int err; |
| 434 | int irq; |
| 435 | struct clk *clk; |
| 436 | unsigned long rate; |
| 437 | |
| 438 | clk = clk_get_sys("ap_timer", NULL); |
| 439 | BUG_ON(IS_ERR(clk)); |
| 440 | clk_prepare_enable(clk); |
| 441 | rate = clk_get_rate(clk); |
| 442 | |
| 443 | err = of_property_read_string(of_aliases, |
| 444 | "arm,timer-primary", &path); |
| 445 | if (WARN_ON(err)) |
| 446 | return; |
| 447 | node = of_find_node_by_path(path); |
| 448 | base = of_iomap(node, 0); |
| 449 | if (WARN_ON(!base)) |
| 450 | return; |
| 451 | writel(0, base + TIMER_CTRL); |
| 452 | integrator_clocksource_init(rate, base); |
| 453 | |
| 454 | err = of_property_read_string(of_aliases, |
| 455 | "arm,timer-secondary", &path); |
| 456 | if (WARN_ON(err)) |
| 457 | return; |
| 458 | node = of_find_node_by_path(path); |
| 459 | base = of_iomap(node, 0); |
| 460 | if (WARN_ON(!base)) |
| 461 | return; |
| 462 | irq = irq_of_parse_and_map(node, 0); |
| 463 | writel(0, base + TIMER_CTRL); |
| 464 | integrator_clockevent_init(rate, base, irq); |
| 465 | } |
| 466 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 467 | static const struct of_device_id fpga_irq_of_match[] __initconst = { |
| 468 | { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, }, |
| 469 | { /* Sentinel */ } |
| 470 | }; |
| 471 | |
| 472 | static void __init ap_init_irq_of(void) |
| 473 | { |
| 474 | /* disable core module IRQs */ |
| 475 | writel(0xffffffffU, VA_CMIC_BASE + IRQ_ENABLE_CLEAR); |
| 476 | of_irq_init(fpga_irq_of_match); |
| 477 | integrator_clk_init(false); |
| 478 | } |
| 479 | |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 480 | /* For the Device Tree, add in the UART callbacks as AUXDATA */ |
| 481 | static struct of_dev_auxdata ap_auxdata_lookup[] __initdata = { |
| 482 | OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE, |
| 483 | "rtc", NULL), |
| 484 | OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE, |
Linus Walleij | 379df27 | 2012-11-17 19:24:23 +0100 | [diff] [blame] | 485 | "uart0", &ap_uart_data), |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 486 | OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE, |
Linus Walleij | 379df27 | 2012-11-17 19:24:23 +0100 | [diff] [blame] | 487 | "uart1", &ap_uart_data), |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 488 | OF_DEV_AUXDATA("arm,primecell", KMI0_BASE, |
| 489 | "kmi0", NULL), |
| 490 | OF_DEV_AUXDATA("arm,primecell", KMI1_BASE, |
| 491 | "kmi1", NULL), |
Linus Walleij | 73efd53 | 2012-09-06 09:09:11 +0100 | [diff] [blame] | 492 | OF_DEV_AUXDATA("cfi-flash", INTEGRATOR_FLASH_BASE, |
| 493 | "physmap-flash", &ap_flash_data), |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 494 | { /* sentinel */ }, |
| 495 | }; |
| 496 | |
| 497 | static void __init ap_init_of(void) |
| 498 | { |
| 499 | unsigned long sc_dec; |
Linus Walleij | e67ae6b | 2012-11-02 01:31:10 +0100 | [diff] [blame] | 500 | struct device_node *root; |
| 501 | struct device_node *syscon; |
| 502 | struct device *parent; |
| 503 | struct soc_device *soc_dev; |
| 504 | struct soc_device_attribute *soc_dev_attr; |
| 505 | u32 ap_sc_id; |
| 506 | int err; |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 507 | int i; |
| 508 | |
Linus Walleij | e67ae6b | 2012-11-02 01:31:10 +0100 | [diff] [blame] | 509 | /* Here we create an SoC device for the root node */ |
| 510 | root = of_find_node_by_path("/"); |
| 511 | if (!root) |
| 512 | return; |
| 513 | syscon = of_find_node_by_path("/syscon"); |
| 514 | if (!syscon) |
| 515 | return; |
| 516 | |
| 517 | ap_syscon_base = of_iomap(syscon, 0); |
| 518 | if (!ap_syscon_base) |
| 519 | return; |
| 520 | |
| 521 | ap_sc_id = readl(ap_syscon_base); |
| 522 | |
| 523 | soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL); |
| 524 | if (!soc_dev_attr) |
| 525 | return; |
| 526 | |
| 527 | err = of_property_read_string(root, "compatible", |
| 528 | &soc_dev_attr->soc_id); |
| 529 | if (err) |
| 530 | return; |
| 531 | err = of_property_read_string(root, "model", &soc_dev_attr->machine); |
| 532 | if (err) |
| 533 | return; |
| 534 | soc_dev_attr->family = "Integrator"; |
| 535 | soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%c", |
| 536 | 'A' + (ap_sc_id & 0x0f)); |
| 537 | |
| 538 | soc_dev = soc_device_register(soc_dev_attr); |
| 539 | if (IS_ERR_OR_NULL(soc_dev)) { |
| 540 | kfree(soc_dev_attr->revision); |
| 541 | kfree(soc_dev_attr); |
| 542 | return; |
| 543 | } |
| 544 | |
| 545 | parent = soc_device_to_device(soc_dev); |
| 546 | |
| 547 | if (!IS_ERR_OR_NULL(parent)) |
| 548 | integrator_init_sysfs(parent, ap_sc_id); |
| 549 | |
| 550 | of_platform_populate(root, of_default_bus_match_table, |
| 551 | ap_auxdata_lookup, parent); |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 552 | |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 553 | sc_dec = readl(ap_syscon_base + INTEGRATOR_SC_DEC_OFFSET); |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 554 | for (i = 0; i < 4; i++) { |
| 555 | struct lm_device *lmdev; |
| 556 | |
| 557 | if ((sc_dec & (16 << i)) == 0) |
| 558 | continue; |
| 559 | |
| 560 | lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL); |
| 561 | if (!lmdev) |
| 562 | continue; |
| 563 | |
| 564 | lmdev->resource.start = 0xc0000000 + 0x10000000 * i; |
| 565 | lmdev->resource.end = lmdev->resource.start + 0x0fffffff; |
| 566 | lmdev->resource.flags = IORESOURCE_MEM; |
| 567 | lmdev->irq = IRQ_AP_EXPINT0 + i; |
| 568 | lmdev->id = i; |
| 569 | |
| 570 | lm_device_register(lmdev); |
| 571 | } |
| 572 | } |
| 573 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 574 | static const char * ap_dt_board_compat[] = { |
| 575 | "arm,integrator-ap", |
| 576 | NULL, |
| 577 | }; |
| 578 | |
| 579 | DT_MACHINE_START(INTEGRATOR_AP_DT, "ARM Integrator/AP (Device Tree)") |
| 580 | .reserve = integrator_reserve, |
| 581 | .map_io = ap_map_io, |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 582 | .init_early = ap_init_early, |
| 583 | .init_irq = ap_init_irq_of, |
| 584 | .handle_irq = fpga_handle_irq, |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 585 | .init_time = ap_of_timer_init, |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 586 | .init_machine = ap_init_of, |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 587 | .restart = integrator_restart, |
| 588 | .dt_compat = ap_dt_board_compat, |
| 589 | MACHINE_END |
| 590 | |
| 591 | #endif |
| 592 | |
| 593 | #ifdef CONFIG_ATAGS |
| 594 | |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 595 | /* |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 596 | * For the ATAG boot some static mappings are needed. This will |
| 597 | * go away with the ATAG support down the road. |
| 598 | */ |
| 599 | |
| 600 | static struct map_desc ap_io_desc_atag[] __initdata = { |
| 601 | { |
| 602 | .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE), |
| 603 | .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE), |
| 604 | .length = SZ_4K, |
| 605 | .type = MT_DEVICE |
| 606 | }, |
| 607 | }; |
| 608 | |
| 609 | static void __init ap_map_io_atag(void) |
| 610 | { |
| 611 | iotable_init(ap_io_desc_atag, ARRAY_SIZE(ap_io_desc_atag)); |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 612 | ap_map_io(); |
| 613 | } |
| 614 | |
| 615 | /* |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 616 | * This is where non-devicetree initialization code is collected and stashed |
| 617 | * for eventual deletion. |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 618 | */ |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 619 | |
Linus Walleij | 73efd53 | 2012-09-06 09:09:11 +0100 | [diff] [blame] | 620 | static struct resource cfi_flash_resource = { |
| 621 | .start = INTEGRATOR_FLASH_BASE, |
| 622 | .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1, |
| 623 | .flags = IORESOURCE_MEM, |
| 624 | }; |
| 625 | |
| 626 | static struct platform_device cfi_flash_device = { |
| 627 | .name = "physmap-flash", |
| 628 | .id = 0, |
| 629 | .dev = { |
| 630 | .platform_data = &ap_flash_data, |
| 631 | }, |
| 632 | .num_resources = 1, |
| 633 | .resource = &cfi_flash_resource, |
| 634 | }; |
| 635 | |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 636 | static void __init ap_timer_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | { |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 638 | struct clk *clk; |
| 639 | unsigned long rate; |
| 640 | |
| 641 | clk = clk_get_sys("ap_timer", NULL); |
| 642 | BUG_ON(IS_ERR(clk)); |
Linus Walleij | 8bb8148 | 2012-08-05 22:37:55 +0200 | [diff] [blame] | 643 | clk_prepare_enable(clk); |
Linus Walleij | bb76079 | 2011-09-08 21:23:15 +0100 | [diff] [blame] | 644 | rate = clk_get_rate(clk); |
Russell King | 6be4826 | 2010-01-17 16:20:56 +0000 | [diff] [blame] | 645 | |
| 646 | writel(0, TIMER0_VA_BASE + TIMER_CTRL); |
| 647 | writel(0, TIMER1_VA_BASE + TIMER_CTRL); |
| 648 | writel(0, TIMER2_VA_BASE + TIMER_CTRL); |
| 649 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 650 | integrator_clocksource_init(rate, (void __iomem *)TIMER2_VA_BASE); |
| 651 | integrator_clockevent_init(rate, (void __iomem *)TIMER1_VA_BASE, |
| 652 | IRQ_TIMERINT1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | } |
| 654 | |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 655 | #define INTEGRATOR_SC_VALID_INT 0x003fffff |
| 656 | |
| 657 | static void __init ap_init_irq(void) |
| 658 | { |
| 659 | /* Disable all interrupts initially. */ |
| 660 | /* Do the core module ones */ |
| 661 | writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR); |
| 662 | |
| 663 | /* do the header card stuff next */ |
| 664 | writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR); |
| 665 | writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR); |
| 666 | |
| 667 | fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START, |
| 668 | -1, INTEGRATOR_SC_VALID_INT, NULL); |
| 669 | integrator_clk_init(false); |
| 670 | } |
| 671 | |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 672 | static void __init ap_init(void) |
| 673 | { |
| 674 | unsigned long sc_dec; |
| 675 | int i; |
| 676 | |
| 677 | platform_device_register(&cfi_flash_device); |
| 678 | |
Will Deacon | ab2a724 | 2013-02-06 18:25:12 +0000 | [diff] [blame] | 679 | ap_syscon_base = __io_address(INTEGRATOR_SC_BASE); |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 680 | sc_dec = readl(ap_syscon_base + INTEGRATOR_SC_DEC_OFFSET); |
Linus Walleij | 4672cdd | 2012-09-06 09:08:47 +0100 | [diff] [blame] | 681 | for (i = 0; i < 4; i++) { |
| 682 | struct lm_device *lmdev; |
| 683 | |
| 684 | if ((sc_dec & (16 << i)) == 0) |
| 685 | continue; |
| 686 | |
| 687 | lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL); |
| 688 | if (!lmdev) |
| 689 | continue; |
| 690 | |
| 691 | lmdev->resource.start = 0xc0000000 + 0x10000000 * i; |
| 692 | lmdev->resource.end = lmdev->resource.start + 0x0fffffff; |
| 693 | lmdev->resource.flags = IORESOURCE_MEM; |
| 694 | lmdev->irq = IRQ_AP_EXPINT0 + i; |
| 695 | lmdev->id = i; |
| 696 | |
| 697 | lm_device_register(lmdev); |
| 698 | } |
| 699 | |
| 700 | integrator_init(false); |
| 701 | } |
| 702 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | MACHINE_START(INTEGRATOR, "ARM-Integrator") |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 704 | /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */ |
Nicolas Pitre | c5e587a | 2011-07-05 22:38:12 -0400 | [diff] [blame] | 705 | .atag_offset = 0x100, |
Russell King | 98c672c | 2010-05-22 18:18:57 +0100 | [diff] [blame] | 706 | .reserve = integrator_reserve, |
Linus Walleij | 83feba5 | 2012-11-04 20:49:15 +0100 | [diff] [blame] | 707 | .map_io = ap_map_io_atag, |
Linus Walleij | a613163 | 2012-06-11 17:33:12 +0200 | [diff] [blame] | 708 | .init_early = ap_init_early, |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 709 | .init_irq = ap_init_irq, |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 710 | .handle_irq = fpga_handle_irq, |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 711 | .init_time = ap_timer_init, |
Russell King | e9dea0c | 2005-07-03 17:38:58 +0100 | [diff] [blame] | 712 | .init_machine = ap_init, |
Russell King | 6338b66 | 2011-11-03 19:54:37 +0000 | [diff] [blame] | 713 | .restart = integrator_restart, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 714 | MACHINE_END |
Linus Walleij | 4980f9b | 2012-09-06 09:08:24 +0100 | [diff] [blame] | 715 | |
| 716 | #endif |