blob: 9513badb8220e8dfa01f4fa5f129692507f90c01 [file] [log] [blame]
Ben Skeggsc39f4722015-01-13 22:13:14 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggse3c71eb2015-01-14 15:29:43 +100024#include "gf100.h"
25#include "ctxgf100.h"
26#include "fuc/os.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +100027
Ben Skeggse3c71eb2015-01-14 15:29:43 +100028#include <core/client.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100029#include <core/option.h>
Alexandre Courbot33bcb4c2016-01-18 15:07:10 +090030#include <core/firmware.h>
Alexandre Courbotc9469aa2016-02-24 14:42:21 +090031#include <subdev/secboot.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100032#include <subdev/fb.h>
33#include <subdev/mc.h>
Ben Skeggsc85ee6c2015-08-20 14:54:22 +100034#include <subdev/pmu.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100035#include <subdev/timer.h>
Ben Skeggsa65955e2015-08-20 14:54:18 +100036#include <engine/fifo.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100037
38#include <nvif/class.h>
Ben Skeggs53a6df72015-11-08 10:15:09 +100039#include <nvif/cl9097.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100040#include <nvif/unpack.h>
Ben Skeggsc39f4722015-01-13 22:13:14 +100041
42/*******************************************************************************
43 * Zero Bandwidth Clear
44 ******************************************************************************/
45
46static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +100047gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
Ben Skeggsc39f4722015-01-13 22:13:14 +100048{
Ben Skeggs276836d2015-08-20 14:54:10 +100049 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100050 if (gr->zbc_color[zbc].format) {
Ben Skeggs276836d2015-08-20 14:54:10 +100051 nvkm_wr32(device, 0x405804, gr->zbc_color[zbc].ds[0]);
52 nvkm_wr32(device, 0x405808, gr->zbc_color[zbc].ds[1]);
53 nvkm_wr32(device, 0x40580c, gr->zbc_color[zbc].ds[2]);
54 nvkm_wr32(device, 0x405810, gr->zbc_color[zbc].ds[3]);
Ben Skeggsc39f4722015-01-13 22:13:14 +100055 }
Ben Skeggs276836d2015-08-20 14:54:10 +100056 nvkm_wr32(device, 0x405814, gr->zbc_color[zbc].format);
57 nvkm_wr32(device, 0x405820, zbc);
58 nvkm_wr32(device, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
Ben Skeggsc39f4722015-01-13 22:13:14 +100059}
60
61static int
Ben Skeggsbfee3f32015-08-20 14:54:08 +100062gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +100063 const u32 ds[4], const u32 l2[4])
Ben Skeggsc39f4722015-01-13 22:13:14 +100064{
Ben Skeggs70bc7182015-08-20 14:54:21 +100065 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +100066 int zbc = -ENOSPC, i;
67
68 for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +100069 if (gr->zbc_color[i].format) {
70 if (gr->zbc_color[i].format != format)
Ben Skeggsc39f4722015-01-13 22:13:14 +100071 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100072 if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
73 gr->zbc_color[i].ds)))
Ben Skeggsc39f4722015-01-13 22:13:14 +100074 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100075 if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
76 gr->zbc_color[i].l2))) {
Ben Skeggsc39f4722015-01-13 22:13:14 +100077 WARN_ON(1);
78 return -EINVAL;
79 }
80 return i;
81 } else {
82 zbc = (zbc < 0) ? i : zbc;
83 }
84 }
85
86 if (zbc < 0)
87 return zbc;
88
Ben Skeggsbfee3f32015-08-20 14:54:08 +100089 memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
90 memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
91 gr->zbc_color[zbc].format = format;
Ben Skeggs70bc7182015-08-20 14:54:21 +100092 nvkm_ltc_zbc_color_get(ltc, zbc, l2);
Ben Skeggsbfee3f32015-08-20 14:54:08 +100093 gf100_gr_zbc_clear_color(gr, zbc);
Ben Skeggsc39f4722015-01-13 22:13:14 +100094 return zbc;
95}
96
97static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +100098gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
Ben Skeggsc39f4722015-01-13 22:13:14 +100099{
Ben Skeggs276836d2015-08-20 14:54:10 +1000100 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000101 if (gr->zbc_depth[zbc].format)
Ben Skeggs276836d2015-08-20 14:54:10 +1000102 nvkm_wr32(device, 0x405818, gr->zbc_depth[zbc].ds);
103 nvkm_wr32(device, 0x40581c, gr->zbc_depth[zbc].format);
104 nvkm_wr32(device, 0x405820, zbc);
105 nvkm_wr32(device, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
Ben Skeggsc39f4722015-01-13 22:13:14 +1000106}
107
108static int
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000109gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000110 const u32 ds, const u32 l2)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000111{
Ben Skeggs70bc7182015-08-20 14:54:21 +1000112 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000113 int zbc = -ENOSPC, i;
114
115 for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000116 if (gr->zbc_depth[i].format) {
117 if (gr->zbc_depth[i].format != format)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000118 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000119 if (gr->zbc_depth[i].ds != ds)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000120 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000121 if (gr->zbc_depth[i].l2 != l2) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000122 WARN_ON(1);
123 return -EINVAL;
124 }
125 return i;
126 } else {
127 zbc = (zbc < 0) ? i : zbc;
128 }
129 }
130
131 if (zbc < 0)
132 return zbc;
133
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000134 gr->zbc_depth[zbc].format = format;
135 gr->zbc_depth[zbc].ds = ds;
136 gr->zbc_depth[zbc].l2 = l2;
Ben Skeggs70bc7182015-08-20 14:54:21 +1000137 nvkm_ltc_zbc_depth_get(ltc, zbc, l2);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000138 gf100_gr_zbc_clear_depth(gr, zbc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000139 return zbc;
140}
141
142/*******************************************************************************
143 * Graphics object classes
144 ******************************************************************************/
Ben Skeggs5bf561e2015-12-15 19:22:49 +1000145#define gf100_gr_object(p) container_of((p), struct gf100_gr_object, object)
146
147struct gf100_gr_object {
148 struct nvkm_object object;
149 struct gf100_gr_chan *chan;
150};
Ben Skeggsc39f4722015-01-13 22:13:14 +1000151
152static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000153gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000154{
Ben Skeggs0d7fc242015-11-25 12:39:01 +1000155 struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000156 union {
157 struct fermi_a_zbc_color_v0 v0;
158 } *args = data;
Ben Skeggsf01c4e62015-11-09 09:21:27 +1000159 int ret = -ENOSYS;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000160
Ben Skeggsf01c4e62015-11-09 09:21:27 +1000161 if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000162 switch (args->v0.format) {
163 case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
164 case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
165 case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
166 case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
167 case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
168 case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
169 case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
170 case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
171 case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
172 case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
173 case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
174 case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
175 case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
176 case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
177 case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
178 case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
179 case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
180 case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
181 case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000182 ret = gf100_gr_zbc_color_get(gr, args->v0.format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000183 args->v0.ds,
184 args->v0.l2);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000185 if (ret >= 0) {
186 args->v0.index = ret;
187 return 0;
188 }
189 break;
190 default:
191 return -EINVAL;
192 }
193 }
194
195 return ret;
196}
197
198static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000199gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000200{
Ben Skeggs0d7fc242015-11-25 12:39:01 +1000201 struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000202 union {
203 struct fermi_a_zbc_depth_v0 v0;
204 } *args = data;
Ben Skeggsf01c4e62015-11-09 09:21:27 +1000205 int ret = -ENOSYS;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000206
Ben Skeggsf01c4e62015-11-09 09:21:27 +1000207 if (!(ret = nvif_unpack(ret, &data, &size, args->v0, 0, 0, false))) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000208 switch (args->v0.format) {
209 case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000210 ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000211 args->v0.ds,
212 args->v0.l2);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000213 return (ret >= 0) ? 0 : -ENOSPC;
214 default:
215 return -EINVAL;
216 }
217 }
218
219 return ret;
220}
221
222static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000223gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000224{
Ben Skeggsf01c4e62015-11-09 09:21:27 +1000225 nvif_ioctl(object, "fermi mthd %08x\n", mthd);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000226 switch (mthd) {
227 case FERMI_A_ZBC_COLOR:
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000228 return gf100_fermi_mthd_zbc_color(object, data, size);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000229 case FERMI_A_ZBC_DEPTH:
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000230 return gf100_fermi_mthd_zbc_depth(object, data, size);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000231 default:
232 break;
233 }
234 return -EINVAL;
235}
236
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000237const struct nvkm_object_func
238gf100_fermi = {
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000239 .mthd = gf100_fermi_mthd,
Ben Skeggsc39f4722015-01-13 22:13:14 +1000240};
241
Ben Skeggsa65955e2015-08-20 14:54:18 +1000242static void
243gf100_gr_mthd_set_shader_exceptions(struct nvkm_device *device, u32 data)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000244{
Ben Skeggsa65955e2015-08-20 14:54:18 +1000245 nvkm_wr32(device, 0x419e44, data ? 0xffffffff : 0x00000000);
246 nvkm_wr32(device, 0x419e4c, data ? 0xffffffff : 0x00000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000247}
248
Ben Skeggsa65955e2015-08-20 14:54:18 +1000249static bool
250gf100_gr_mthd_sw(struct nvkm_device *device, u16 class, u32 mthd, u32 data)
251{
252 switch (class & 0x00ff) {
253 case 0x97:
254 case 0xc0:
255 switch (mthd) {
256 case 0x1528:
257 gf100_gr_mthd_set_shader_exceptions(device, data);
258 return true;
259 default:
260 break;
261 }
262 break;
263 default:
264 break;
265 }
266 return false;
267}
Ben Skeggsc39f4722015-01-13 22:13:14 +1000268
Ben Skeggs5bf561e2015-12-15 19:22:49 +1000269static const struct nvkm_object_func
270gf100_gr_object_func = {
271};
272
273static int
274gf100_gr_object_new(const struct nvkm_oclass *oclass, void *data, u32 size,
275 struct nvkm_object **pobject)
276{
277 struct gf100_gr_chan *chan = gf100_gr_chan(oclass->parent);
278 struct gf100_gr_object *object;
279
280 if (!(object = kzalloc(sizeof(*object), GFP_KERNEL)))
281 return -ENOMEM;
282 *pobject = &object->object;
283
284 nvkm_object_ctor(oclass->base.func ? oclass->base.func :
285 &gf100_gr_object_func, oclass, &object->object);
286 object->chan = chan;
287 return 0;
288}
289
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000290static int
291gf100_gr_object_get(struct nvkm_gr *base, int index, struct nvkm_sclass *sclass)
292{
293 struct gf100_gr *gr = gf100_gr(base);
294 int c = 0;
295
296 while (gr->func->sclass[c].oclass) {
297 if (c++ == index) {
298 *sclass = gr->func->sclass[index];
Ben Skeggs5bf561e2015-12-15 19:22:49 +1000299 sclass->ctor = gf100_gr_object_new;
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000300 return index;
301 }
302 }
303
304 return c;
305}
Ben Skeggsc39f4722015-01-13 22:13:14 +1000306
307/*******************************************************************************
308 * PGRAPH context
309 ******************************************************************************/
310
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000311static int
312gf100_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
313 int align, struct nvkm_gpuobj **pgpuobj)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000314{
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000315 struct gf100_gr_chan *chan = gf100_gr_chan(object);
316 struct gf100_gr *gr = chan->gr;
317 int ret, i;
318
319 ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
320 align, false, parent, pgpuobj);
321 if (ret)
322 return ret;
323
324 nvkm_kmap(*pgpuobj);
325 for (i = 0; i < gr->size; i += 4)
326 nvkm_wo32(*pgpuobj, i, gr->data[i / 4]);
327
328 if (!gr->firmware) {
329 nvkm_wo32(*pgpuobj, 0x00, chan->mmio_nr / 2);
330 nvkm_wo32(*pgpuobj, 0x04, chan->mmio_vma.offset >> 8);
331 } else {
332 nvkm_wo32(*pgpuobj, 0xf4, 0);
333 nvkm_wo32(*pgpuobj, 0xf8, 0);
334 nvkm_wo32(*pgpuobj, 0x10, chan->mmio_nr / 2);
335 nvkm_wo32(*pgpuobj, 0x14, lower_32_bits(chan->mmio_vma.offset));
336 nvkm_wo32(*pgpuobj, 0x18, upper_32_bits(chan->mmio_vma.offset));
337 nvkm_wo32(*pgpuobj, 0x1c, 1);
338 nvkm_wo32(*pgpuobj, 0x20, 0);
339 nvkm_wo32(*pgpuobj, 0x28, 0);
340 nvkm_wo32(*pgpuobj, 0x2c, 0);
341 }
342 nvkm_done(*pgpuobj);
343 return 0;
344}
345
346static void *
347gf100_gr_chan_dtor(struct nvkm_object *object)
348{
349 struct gf100_gr_chan *chan = gf100_gr_chan(object);
350 int i;
351
352 for (i = 0; i < ARRAY_SIZE(chan->data); i++) {
353 if (chan->data[i].vma.node) {
354 nvkm_vm_unmap(&chan->data[i].vma);
355 nvkm_vm_put(&chan->data[i].vma);
356 }
357 nvkm_memory_del(&chan->data[i].mem);
358 }
359
360 if (chan->mmio_vma.node) {
361 nvkm_vm_unmap(&chan->mmio_vma);
362 nvkm_vm_put(&chan->mmio_vma);
363 }
364 nvkm_memory_del(&chan->mmio);
365 return chan;
366}
367
368static const struct nvkm_object_func
369gf100_gr_chan = {
370 .dtor = gf100_gr_chan_dtor,
371 .bind = gf100_gr_chan_bind,
372};
373
374static int
375gf100_gr_chan_new(struct nvkm_gr *base, struct nvkm_fifo_chan *fifoch,
376 const struct nvkm_oclass *oclass,
377 struct nvkm_object **pobject)
378{
379 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000380 struct gf100_gr_data *data = gr->mmio_data;
381 struct gf100_gr_mmio *mmio = gr->mmio_list;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000382 struct gf100_gr_chan *chan;
Ben Skeggs227c95d2015-08-20 14:54:17 +1000383 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000384 int ret, i;
385
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000386 if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
387 return -ENOMEM;
388 nvkm_object_ctor(&gf100_gr_chan, oclass, &chan->object);
389 chan->gr = gr;
390 *pobject = &chan->object;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000391
392 /* allocate memory for a "mmio list" buffer that's used by the HUB
393 * fuc to modify some per-context register settings on first load
394 * of the context.
395 */
Ben Skeggs227c95d2015-08-20 14:54:17 +1000396 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0x100,
397 false, &chan->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000398 if (ret)
399 return ret;
400
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000401 ret = nvkm_vm_get(fifoch->vm, 0x1000, 12, NV_MEM_ACCESS_RW |
Ben Skeggs227c95d2015-08-20 14:54:17 +1000402 NV_MEM_ACCESS_SYS, &chan->mmio_vma);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000403 if (ret)
404 return ret;
405
Ben Skeggs227c95d2015-08-20 14:54:17 +1000406 nvkm_memory_map(chan->mmio, &chan->mmio_vma, 0);
407
Ben Skeggsc39f4722015-01-13 22:13:14 +1000408 /* allocate buffers referenced by mmio list */
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000409 for (i = 0; data->size && i < ARRAY_SIZE(gr->mmio_data); i++) {
Ben Skeggs227c95d2015-08-20 14:54:17 +1000410 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
411 data->size, data->align, false,
412 &chan->data[i].mem);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000413 if (ret)
414 return ret;
415
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000416 ret = nvkm_vm_get(fifoch->vm,
417 nvkm_memory_size(chan->data[i].mem), 12,
418 data->access, &chan->data[i].vma);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000419 if (ret)
420 return ret;
421
Ben Skeggs227c95d2015-08-20 14:54:17 +1000422 nvkm_memory_map(chan->data[i].mem, &chan->data[i].vma, 0);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000423 data++;
424 }
425
426 /* finally, fill in the mmio list and point the context at it */
Ben Skeggs142ea052015-08-20 14:54:14 +1000427 nvkm_kmap(chan->mmio);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000428 for (i = 0; mmio->addr && i < ARRAY_SIZE(gr->mmio_list); i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000429 u32 addr = mmio->addr;
430 u32 data = mmio->data;
431
432 if (mmio->buffer >= 0) {
433 u64 info = chan->data[mmio->buffer].vma.offset;
434 data |= info >> mmio->shift;
435 }
436
Ben Skeggs142ea052015-08-20 14:54:14 +1000437 nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, addr);
438 nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000439 mmio++;
440 }
Ben Skeggs142ea052015-08-20 14:54:14 +1000441 nvkm_done(chan->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000442 return 0;
443}
444
Ben Skeggsc39f4722015-01-13 22:13:14 +1000445/*******************************************************************************
446 * PGRAPH register lists
447 ******************************************************************************/
448
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000449const struct gf100_gr_init
450gf100_gr_init_main_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000451 { 0x400080, 1, 0x04, 0x003083c2 },
452 { 0x400088, 1, 0x04, 0x00006fe7 },
453 { 0x40008c, 1, 0x04, 0x00000000 },
454 { 0x400090, 1, 0x04, 0x00000030 },
455 { 0x40013c, 1, 0x04, 0x013901f7 },
456 { 0x400140, 1, 0x04, 0x00000100 },
457 { 0x400144, 1, 0x04, 0x00000000 },
458 { 0x400148, 1, 0x04, 0x00000110 },
459 { 0x400138, 1, 0x04, 0x00000000 },
460 { 0x400130, 2, 0x04, 0x00000000 },
461 { 0x400124, 1, 0x04, 0x00000002 },
462 {}
463};
464
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000465const struct gf100_gr_init
466gf100_gr_init_fe_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000467 { 0x40415c, 1, 0x04, 0x00000000 },
468 { 0x404170, 1, 0x04, 0x00000000 },
469 {}
470};
471
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000472const struct gf100_gr_init
473gf100_gr_init_pri_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000474 { 0x404488, 2, 0x04, 0x00000000 },
475 {}
476};
477
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000478const struct gf100_gr_init
479gf100_gr_init_rstr2d_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000480 { 0x407808, 1, 0x04, 0x00000000 },
481 {}
482};
483
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000484const struct gf100_gr_init
485gf100_gr_init_pd_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000486 { 0x406024, 1, 0x04, 0x00000000 },
487 {}
488};
489
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000490const struct gf100_gr_init
491gf100_gr_init_ds_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000492 { 0x405844, 1, 0x04, 0x00ffffff },
493 { 0x405850, 1, 0x04, 0x00000000 },
494 { 0x405908, 1, 0x04, 0x00000000 },
495 {}
496};
497
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000498const struct gf100_gr_init
499gf100_gr_init_scc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000500 { 0x40803c, 1, 0x04, 0x00000000 },
501 {}
502};
503
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000504const struct gf100_gr_init
505gf100_gr_init_prop_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000506 { 0x4184a0, 1, 0x04, 0x00000000 },
507 {}
508};
509
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000510const struct gf100_gr_init
511gf100_gr_init_gpc_unk_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000512 { 0x418604, 1, 0x04, 0x00000000 },
513 { 0x418680, 1, 0x04, 0x00000000 },
514 { 0x418714, 1, 0x04, 0x80000000 },
515 { 0x418384, 1, 0x04, 0x00000000 },
516 {}
517};
518
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000519const struct gf100_gr_init
520gf100_gr_init_setup_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000521 { 0x418814, 3, 0x04, 0x00000000 },
522 {}
523};
524
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000525const struct gf100_gr_init
526gf100_gr_init_crstr_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000527 { 0x418b04, 1, 0x04, 0x00000000 },
528 {}
529};
530
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000531const struct gf100_gr_init
532gf100_gr_init_setup_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000533 { 0x4188c8, 1, 0x04, 0x80000000 },
534 { 0x4188cc, 1, 0x04, 0x00000000 },
535 { 0x4188d0, 1, 0x04, 0x00010000 },
536 { 0x4188d4, 1, 0x04, 0x00000001 },
537 {}
538};
539
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000540const struct gf100_gr_init
541gf100_gr_init_zcull_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000542 { 0x418910, 1, 0x04, 0x00010001 },
543 { 0x418914, 1, 0x04, 0x00000301 },
544 { 0x418918, 1, 0x04, 0x00800000 },
545 { 0x418980, 1, 0x04, 0x77777770 },
546 { 0x418984, 3, 0x04, 0x77777777 },
547 {}
548};
549
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000550const struct gf100_gr_init
551gf100_gr_init_gpm_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000552 { 0x418c04, 1, 0x04, 0x00000000 },
553 { 0x418c88, 1, 0x04, 0x00000000 },
554 {}
555};
556
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000557const struct gf100_gr_init
558gf100_gr_init_gpc_unk_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000559 { 0x418d00, 1, 0x04, 0x00000000 },
560 { 0x418f08, 1, 0x04, 0x00000000 },
561 { 0x418e00, 1, 0x04, 0x00000050 },
562 { 0x418e08, 1, 0x04, 0x00000000 },
563 {}
564};
565
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000566const struct gf100_gr_init
567gf100_gr_init_gcc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000568 { 0x41900c, 1, 0x04, 0x00000000 },
569 { 0x419018, 1, 0x04, 0x00000000 },
570 {}
571};
572
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000573const struct gf100_gr_init
574gf100_gr_init_tpccs_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000575 { 0x419d08, 2, 0x04, 0x00000000 },
576 { 0x419d10, 1, 0x04, 0x00000014 },
577 {}
578};
579
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000580const struct gf100_gr_init
581gf100_gr_init_tex_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000582 { 0x419ab0, 1, 0x04, 0x00000000 },
583 { 0x419ab8, 1, 0x04, 0x000000e7 },
584 { 0x419abc, 2, 0x04, 0x00000000 },
585 {}
586};
587
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000588const struct gf100_gr_init
589gf100_gr_init_pe_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000590 { 0x41980c, 3, 0x04, 0x00000000 },
591 { 0x419844, 1, 0x04, 0x00000000 },
592 { 0x41984c, 1, 0x04, 0x00005bc5 },
593 { 0x419850, 4, 0x04, 0x00000000 },
594 {}
595};
596
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000597const struct gf100_gr_init
598gf100_gr_init_l1c_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000599 { 0x419c98, 1, 0x04, 0x00000000 },
600 { 0x419ca8, 1, 0x04, 0x80000000 },
601 { 0x419cb4, 1, 0x04, 0x00000000 },
602 { 0x419cb8, 1, 0x04, 0x00008bf4 },
603 { 0x419cbc, 1, 0x04, 0x28137606 },
604 { 0x419cc0, 2, 0x04, 0x00000000 },
605 {}
606};
607
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000608const struct gf100_gr_init
609gf100_gr_init_wwdx_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000610 { 0x419bd4, 1, 0x04, 0x00800000 },
611 { 0x419bdc, 1, 0x04, 0x00000000 },
612 {}
613};
614
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000615const struct gf100_gr_init
616gf100_gr_init_tpccs_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000617 { 0x419d2c, 1, 0x04, 0x00000000 },
618 {}
619};
620
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000621const struct gf100_gr_init
622gf100_gr_init_mpc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000623 { 0x419c0c, 1, 0x04, 0x00000000 },
624 {}
625};
626
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000627static const struct gf100_gr_init
628gf100_gr_init_sm_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000629 { 0x419e00, 1, 0x04, 0x00000000 },
630 { 0x419ea0, 1, 0x04, 0x00000000 },
631 { 0x419ea4, 1, 0x04, 0x00000100 },
632 { 0x419ea8, 1, 0x04, 0x00001100 },
633 { 0x419eac, 1, 0x04, 0x11100702 },
634 { 0x419eb0, 1, 0x04, 0x00000003 },
635 { 0x419eb4, 4, 0x04, 0x00000000 },
636 { 0x419ec8, 1, 0x04, 0x06060618 },
637 { 0x419ed0, 1, 0x04, 0x0eff0e38 },
638 { 0x419ed4, 1, 0x04, 0x011104f1 },
639 { 0x419edc, 1, 0x04, 0x00000000 },
640 { 0x419f00, 1, 0x04, 0x00000000 },
641 { 0x419f2c, 1, 0x04, 0x00000000 },
642 {}
643};
644
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000645const struct gf100_gr_init
646gf100_gr_init_be_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000647 { 0x40880c, 1, 0x04, 0x00000000 },
648 { 0x408910, 9, 0x04, 0x00000000 },
649 { 0x408950, 1, 0x04, 0x00000000 },
650 { 0x408954, 1, 0x04, 0x0000ffff },
651 { 0x408984, 1, 0x04, 0x00000000 },
652 { 0x408988, 1, 0x04, 0x08040201 },
653 { 0x40898c, 1, 0x04, 0x80402010 },
654 {}
655};
656
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000657const struct gf100_gr_init
658gf100_gr_init_fe_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000659 { 0x4040f0, 1, 0x04, 0x00000000 },
660 {}
661};
662
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000663const struct gf100_gr_init
664gf100_gr_init_pe_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000665 { 0x419880, 1, 0x04, 0x00000002 },
666 {}
667};
668
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000669static const struct gf100_gr_pack
670gf100_gr_pack_mmio[] = {
671 { gf100_gr_init_main_0 },
672 { gf100_gr_init_fe_0 },
673 { gf100_gr_init_pri_0 },
674 { gf100_gr_init_rstr2d_0 },
675 { gf100_gr_init_pd_0 },
676 { gf100_gr_init_ds_0 },
677 { gf100_gr_init_scc_0 },
678 { gf100_gr_init_prop_0 },
679 { gf100_gr_init_gpc_unk_0 },
680 { gf100_gr_init_setup_0 },
681 { gf100_gr_init_crstr_0 },
682 { gf100_gr_init_setup_1 },
683 { gf100_gr_init_zcull_0 },
684 { gf100_gr_init_gpm_0 },
685 { gf100_gr_init_gpc_unk_1 },
686 { gf100_gr_init_gcc_0 },
687 { gf100_gr_init_tpccs_0 },
688 { gf100_gr_init_tex_0 },
689 { gf100_gr_init_pe_0 },
690 { gf100_gr_init_l1c_0 },
691 { gf100_gr_init_wwdx_0 },
692 { gf100_gr_init_tpccs_1 },
693 { gf100_gr_init_mpc_0 },
694 { gf100_gr_init_sm_0 },
695 { gf100_gr_init_be_0 },
696 { gf100_gr_init_fe_1 },
697 { gf100_gr_init_pe_1 },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000698 {}
699};
700
701/*******************************************************************************
702 * PGRAPH engine/subdev functions
703 ******************************************************************************/
704
Ben Skeggs64cb5a32016-04-14 14:26:18 +1000705int
706gf100_gr_rops(struct gf100_gr *gr)
707{
708 struct nvkm_device *device = gr->base.engine.subdev.device;
709 return (nvkm_rd32(device, 0x409604) & 0x001f0000) >> 16;
710}
711
Ben Skeggsc39f4722015-01-13 22:13:14 +1000712void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000713gf100_gr_zbc_init(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000714{
715 const u32 zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
716 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
717 const u32 one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
718 0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
719 const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
720 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
721 const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
722 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
Ben Skeggs70bc7182015-08-20 14:54:21 +1000723 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000724 int index;
725
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000726 if (!gr->zbc_color[0].format) {
727 gf100_gr_zbc_color_get(gr, 1, & zero[0], &zero[4]);
728 gf100_gr_zbc_color_get(gr, 2, & one[0], &one[4]);
729 gf100_gr_zbc_color_get(gr, 4, &f32_0[0], &f32_0[4]);
730 gf100_gr_zbc_color_get(gr, 4, &f32_1[0], &f32_1[4]);
731 gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000);
732 gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000733 }
734
735 for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000736 gf100_gr_zbc_clear_color(gr, index);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000737 for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000738 gf100_gr_zbc_clear_depth(gr, index);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000739}
740
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900741/**
742 * Wait until GR goes idle. GR is considered idle if it is disabled by the
743 * MC (0x200) register, or GR is not busy and a context switch is not in
744 * progress.
745 */
746int
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000747gf100_gr_wait_idle(struct gf100_gr *gr)
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900748{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000749 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
750 struct nvkm_device *device = subdev->device;
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900751 unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
752 bool gr_enabled, ctxsw_active, gr_busy;
753
754 do {
755 /*
756 * required to make sure FIFO_ENGINE_STATUS (0x2640) is
757 * up-to-date
758 */
Ben Skeggs276836d2015-08-20 14:54:10 +1000759 nvkm_rd32(device, 0x400700);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900760
Ben Skeggs276836d2015-08-20 14:54:10 +1000761 gr_enabled = nvkm_rd32(device, 0x200) & 0x1000;
762 ctxsw_active = nvkm_rd32(device, 0x2640) & 0x8000;
763 gr_busy = nvkm_rd32(device, 0x40060c) & 0x1;
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900764
765 if (!gr_enabled || (!gr_busy && !ctxsw_active))
766 return 0;
767 } while (time_before(jiffies, end_jiffies));
768
Ben Skeggs109c2f22015-08-20 14:54:13 +1000769 nvkm_error(subdev,
770 "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
771 gr_enabled, ctxsw_active, gr_busy);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900772 return -EAGAIN;
773}
774
Ben Skeggsc39f4722015-01-13 22:13:14 +1000775void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000776gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000777{
Ben Skeggs276836d2015-08-20 14:54:10 +1000778 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000779 const struct gf100_gr_pack *pack;
780 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000781
782 pack_for_each_init(init, pack, p) {
783 u32 next = init->addr + init->count * init->pitch;
784 u32 addr = init->addr;
785 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000786 nvkm_wr32(device, addr, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000787 addr += init->pitch;
788 }
789 }
790}
791
792void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000793gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000794{
Ben Skeggs276836d2015-08-20 14:54:10 +1000795 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000796 const struct gf100_gr_pack *pack;
797 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000798 u32 data = 0;
799
Ben Skeggs276836d2015-08-20 14:54:10 +1000800 nvkm_wr32(device, 0x400208, 0x80000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000801
802 pack_for_each_init(init, pack, p) {
803 u32 next = init->addr + init->count * init->pitch;
804 u32 addr = init->addr;
805
806 if ((pack == p && init == p->init) || data != init->data) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000807 nvkm_wr32(device, 0x400204, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000808 data = init->data;
809 }
810
811 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000812 nvkm_wr32(device, 0x400200, addr);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900813 /**
814 * Wait for GR to go idle after submitting a
815 * GO_IDLE bundle
816 */
817 if ((addr & 0xffff) == 0xe100)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000818 gf100_gr_wait_idle(gr);
Ben Skeggsc4584ad2015-08-20 14:54:11 +1000819 nvkm_msec(device, 2000,
820 if (!(nvkm_rd32(device, 0x400700) & 0x00000004))
821 break;
822 );
Ben Skeggsc39f4722015-01-13 22:13:14 +1000823 addr += init->pitch;
824 }
825 }
826
Ben Skeggs276836d2015-08-20 14:54:10 +1000827 nvkm_wr32(device, 0x400208, 0x00000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000828}
829
830void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000831gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000832{
Ben Skeggs276836d2015-08-20 14:54:10 +1000833 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000834 const struct gf100_gr_pack *pack;
835 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000836 u32 data = 0;
837
838 pack_for_each_init(init, pack, p) {
839 u32 ctrl = 0x80000000 | pack->type;
840 u32 next = init->addr + init->count * init->pitch;
841 u32 addr = init->addr;
842
843 if ((pack == p && init == p->init) || data != init->data) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000844 nvkm_wr32(device, 0x40448c, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000845 data = init->data;
846 }
847
848 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000849 nvkm_wr32(device, 0x404488, ctrl | (addr << 14));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000850 addr += init->pitch;
851 }
852 }
853}
854
855u64
Ben Skeggsc85ee6c2015-08-20 14:54:22 +1000856gf100_gr_units(struct nvkm_gr *base)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000857{
Ben Skeggsc85ee6c2015-08-20 14:54:22 +1000858 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000859 u64 cfg;
860
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000861 cfg = (u32)gr->gpc_nr;
862 cfg |= (u32)gr->tpc_total << 8;
863 cfg |= (u64)gr->rop_nr << 32;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000864
865 return cfg;
866}
867
Ilia Mirkincaf2be82016-01-02 17:54:51 -0500868static const struct nvkm_bitfield gf100_dispatch_error[] = {
869 { 0x00000001, "INJECTED_BUNDLE_ERROR" },
870 { 0x00000002, "CLASS_SUBCH_MISMATCH" },
871 { 0x00000004, "SUBCHSW_DURING_NOTIFY" },
872 {}
873};
874
875static const struct nvkm_bitfield gf100_m2mf_error[] = {
876 { 0x00000001, "PUSH_TOO_MUCH_DATA" },
877 { 0x00000002, "PUSH_NOT_ENOUGH_DATA" },
878 {}
879};
880
881static const struct nvkm_bitfield gf100_unk6_error[] = {
882 { 0x00000001, "TEMP_TOO_SMALL" },
883 {}
884};
885
886static const struct nvkm_bitfield gf100_ccache_error[] = {
887 { 0x00000001, "INTR" },
888 { 0x00000002, "LDCONST_OOB" },
889 {}
890};
891
892static const struct nvkm_bitfield gf100_macro_error[] = {
893 { 0x00000001, "TOO_FEW_PARAMS" },
894 { 0x00000002, "TOO_MANY_PARAMS" },
895 { 0x00000004, "ILLEGAL_OPCODE" },
896 { 0x00000008, "DOUBLE_BRANCH" },
897 { 0x00000010, "WATCHDOG" },
898 {}
899};
900
Ben Skeggs109c2f22015-08-20 14:54:13 +1000901static const struct nvkm_bitfield gk104_sked_error[] = {
Ilia Mirkincaf2be82016-01-02 17:54:51 -0500902 { 0x00000040, "CTA_RESUME" },
Ben Skeggs109c2f22015-08-20 14:54:13 +1000903 { 0x00000080, "CONSTANT_BUFFER_SIZE" },
904 { 0x00000200, "LOCAL_MEMORY_SIZE_POS" },
905 { 0x00000400, "LOCAL_MEMORY_SIZE_NEG" },
906 { 0x00000800, "WARP_CSTACK_SIZE" },
907 { 0x00001000, "TOTAL_TEMP_SIZE" },
908 { 0x00002000, "REGISTER_COUNT" },
909 { 0x00040000, "TOTAL_THREADS" },
910 { 0x00100000, "PROGRAM_OFFSET" },
911 { 0x00200000, "SHARED_MEMORY_SIZE" },
Ilia Mirkincaf2be82016-01-02 17:54:51 -0500912 { 0x00800000, "CTA_THREAD_DIMENSION_ZERO" },
913 { 0x01000000, "MEMORY_WINDOW_OVERLAP" },
Ben Skeggs109c2f22015-08-20 14:54:13 +1000914 { 0x02000000, "SHARED_CONFIG_TOO_SMALL" },
915 { 0x04000000, "TOTAL_REGISTER_COUNT" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000916 {}
917};
918
Ben Skeggs109c2f22015-08-20 14:54:13 +1000919static const struct nvkm_bitfield gf100_gpc_rop_error[] = {
920 { 0x00000002, "RT_PITCH_OVERRUN" },
921 { 0x00000010, "RT_WIDTH_OVERRUN" },
922 { 0x00000020, "RT_HEIGHT_OVERRUN" },
923 { 0x00000080, "ZETA_STORAGE_TYPE_MISMATCH" },
924 { 0x00000100, "RT_STORAGE_TYPE_MISMATCH" },
925 { 0x00000400, "RT_LINEAR_MISMATCH" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000926 {}
927};
928
929static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000930gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000931{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000932 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
933 struct nvkm_device *device = subdev->device;
934 char error[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000935 u32 trap[4];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000936
Ben Skeggs109c2f22015-08-20 14:54:13 +1000937 trap[0] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0420)) & 0x3fffffff;
Ben Skeggs276836d2015-08-20 14:54:10 +1000938 trap[1] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0434));
939 trap[2] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0438));
940 trap[3] = nvkm_rd32(device, GPC_UNIT(gpc, 0x043c));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000941
Ben Skeggs109c2f22015-08-20 14:54:13 +1000942 nvkm_snprintbf(error, sizeof(error), gf100_gpc_rop_error, trap[0]);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000943
Ben Skeggs109c2f22015-08-20 14:54:13 +1000944 nvkm_error(subdev, "GPC%d/PROP trap: %08x [%s] x = %u, y = %u, "
945 "format = %x, storage type = %x\n",
946 gpc, trap[0], error, trap[1] & 0xffff, trap[1] >> 16,
947 (trap[2] >> 8) & 0x3f, trap[3] & 0xff);
Ben Skeggs276836d2015-08-20 14:54:10 +1000948 nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000949}
950
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000951static const struct nvkm_enum gf100_mp_warp_error[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000952 { 0x00, "NO_ERROR" },
953 { 0x01, "STACK_MISMATCH" },
954 { 0x05, "MISALIGNED_PC" },
955 { 0x08, "MISALIGNED_GPR" },
956 { 0x09, "INVALID_OPCODE" },
957 { 0x0d, "GPR_OUT_OF_BOUNDS" },
958 { 0x0e, "MEM_OUT_OF_BOUNDS" },
959 { 0x0f, "UNALIGNED_MEM_ACCESS" },
Ilia Mirkin3988f642015-10-07 18:39:32 -0400960 { 0x10, "INVALID_ADDR_SPACE" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000961 { 0x11, "INVALID_PARAM" },
962 {}
963};
964
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000965static const struct nvkm_bitfield gf100_mp_global_error[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000966 { 0x00000004, "MULTIPLE_WARP_ERRORS" },
967 { 0x00000008, "OUT_OF_STACK_SPACE" },
968 {}
969};
970
971static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000972gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000973{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000974 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
975 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000976 u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x648));
977 u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x650));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000978 const struct nvkm_enum *warp;
979 char glob[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000980
Ben Skeggs109c2f22015-08-20 14:54:13 +1000981 nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
982 warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);
983
984 nvkm_error(subdev, "GPC%i/TPC%i/MP trap: "
985 "global %08x [%s] warp %04x [%s]\n",
986 gpc, tpc, gerr, glob, werr, warp ? warp->name : "");
Ben Skeggsc39f4722015-01-13 22:13:14 +1000987
Ben Skeggs276836d2015-08-20 14:54:10 +1000988 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
989 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x650), gerr);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000990}
991
992static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000993gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000994{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000995 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
996 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000997 u32 stat = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0508));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000998
999 if (stat & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001000 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0224));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001001 nvkm_error(subdev, "GPC%d/TPC%d/TEX: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001002 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001003 stat &= ~0x00000001;
1004 }
1005
1006 if (stat & 0x00000002) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001007 gf100_gr_trap_mp(gr, gpc, tpc);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001008 stat &= ~0x00000002;
1009 }
1010
1011 if (stat & 0x00000004) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001012 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0084));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001013 nvkm_error(subdev, "GPC%d/TPC%d/POLY: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001014 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001015 stat &= ~0x00000004;
1016 }
1017
1018 if (stat & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001019 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x048c));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001020 nvkm_error(subdev, "GPC%d/TPC%d/L1C: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001021 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001022 stat &= ~0x00000008;
1023 }
1024
1025 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001026 nvkm_error(subdev, "GPC%d/TPC%d/%08x: unknown\n", gpc, tpc, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001027 }
1028}
1029
1030static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001031gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001032{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001033 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1034 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +10001035 u32 stat = nvkm_rd32(device, GPC_UNIT(gpc, 0x2c90));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001036 int tpc;
1037
1038 if (stat & 0x00000001) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001039 gf100_gr_trap_gpc_rop(gr, gpc);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001040 stat &= ~0x00000001;
1041 }
1042
1043 if (stat & 0x00000002) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001044 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0900));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001045 nvkm_error(subdev, "GPC%d/ZCULL: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001046 nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001047 stat &= ~0x00000002;
1048 }
1049
1050 if (stat & 0x00000004) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001051 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x1028));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001052 nvkm_error(subdev, "GPC%d/CCACHE: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001053 nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001054 stat &= ~0x00000004;
1055 }
1056
1057 if (stat & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001058 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0824));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001059 nvkm_error(subdev, "GPC%d/ESETUP: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001060 nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001061 stat &= ~0x00000009;
1062 }
1063
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001064 for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001065 u32 mask = 0x00010000 << tpc;
1066 if (stat & mask) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001067 gf100_gr_trap_tpc(gr, gpc, tpc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001068 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001069 stat &= ~mask;
1070 }
1071 }
1072
1073 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001074 nvkm_error(subdev, "GPC%d/%08x: unknown\n", gpc, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001075 }
1076}
1077
1078static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001079gf100_gr_trap_intr(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001080{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001081 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1082 struct nvkm_device *device = subdev->device;
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001083 char error[128];
Ben Skeggs276836d2015-08-20 14:54:10 +10001084 u32 trap = nvkm_rd32(device, 0x400108);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001085 int rop, gpc;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001086
1087 if (trap & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001088 u32 stat = nvkm_rd32(device, 0x404000);
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001089
1090 nvkm_snprintbf(error, sizeof(error), gf100_dispatch_error,
1091 stat & 0x3fffffff);
1092 nvkm_error(subdev, "DISPATCH %08x [%s]\n", stat, error);
Ben Skeggs276836d2015-08-20 14:54:10 +10001093 nvkm_wr32(device, 0x404000, 0xc0000000);
1094 nvkm_wr32(device, 0x400108, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001095 trap &= ~0x00000001;
1096 }
1097
1098 if (trap & 0x00000002) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001099 u32 stat = nvkm_rd32(device, 0x404600);
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001100
1101 nvkm_snprintbf(error, sizeof(error), gf100_m2mf_error,
1102 stat & 0x3fffffff);
1103 nvkm_error(subdev, "M2MF %08x [%s]\n", stat, error);
1104
Ben Skeggs276836d2015-08-20 14:54:10 +10001105 nvkm_wr32(device, 0x404600, 0xc0000000);
1106 nvkm_wr32(device, 0x400108, 0x00000002);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001107 trap &= ~0x00000002;
1108 }
1109
1110 if (trap & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001111 u32 stat = nvkm_rd32(device, 0x408030);
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001112
1113 nvkm_snprintbf(error, sizeof(error), gf100_m2mf_error,
1114 stat & 0x3fffffff);
1115 nvkm_error(subdev, "CCACHE %08x [%s]\n", stat, error);
Ben Skeggs276836d2015-08-20 14:54:10 +10001116 nvkm_wr32(device, 0x408030, 0xc0000000);
1117 nvkm_wr32(device, 0x400108, 0x00000008);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001118 trap &= ~0x00000008;
1119 }
1120
1121 if (trap & 0x00000010) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001122 u32 stat = nvkm_rd32(device, 0x405840);
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001123 nvkm_error(subdev, "SHADER %08x, sph: 0x%06x, stage: 0x%02x\n",
1124 stat, stat & 0xffffff, (stat >> 24) & 0x3f);
Ben Skeggs276836d2015-08-20 14:54:10 +10001125 nvkm_wr32(device, 0x405840, 0xc0000000);
1126 nvkm_wr32(device, 0x400108, 0x00000010);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001127 trap &= ~0x00000010;
1128 }
1129
1130 if (trap & 0x00000040) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001131 u32 stat = nvkm_rd32(device, 0x40601c);
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001132
1133 nvkm_snprintbf(error, sizeof(error), gf100_unk6_error,
1134 stat & 0x3fffffff);
1135 nvkm_error(subdev, "UNK6 %08x [%s]\n", stat, error);
1136
Ben Skeggs276836d2015-08-20 14:54:10 +10001137 nvkm_wr32(device, 0x40601c, 0xc0000000);
1138 nvkm_wr32(device, 0x400108, 0x00000040);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001139 trap &= ~0x00000040;
1140 }
1141
1142 if (trap & 0x00000080) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001143 u32 stat = nvkm_rd32(device, 0x404490);
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001144 u32 pc = nvkm_rd32(device, 0x404494);
1145 u32 op = nvkm_rd32(device, 0x40449c);
1146
1147 nvkm_snprintbf(error, sizeof(error), gf100_macro_error,
1148 stat & 0x1fffffff);
1149 nvkm_error(subdev, "MACRO %08x [%s], pc: 0x%03x%s, op: 0x%08x\n",
1150 stat, error, pc & 0x7ff,
1151 (pc & 0x10000000) ? "" : " (invalid)",
1152 op);
1153
Ben Skeggs276836d2015-08-20 14:54:10 +10001154 nvkm_wr32(device, 0x404490, 0xc0000000);
1155 nvkm_wr32(device, 0x400108, 0x00000080);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001156 trap &= ~0x00000080;
1157 }
1158
1159 if (trap & 0x00000100) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001160 u32 stat = nvkm_rd32(device, 0x407020) & 0x3fffffff;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001161
Ilia Mirkincaf2be82016-01-02 17:54:51 -05001162 nvkm_snprintbf(error, sizeof(error), gk104_sked_error, stat);
1163 nvkm_error(subdev, "SKED: %08x [%s]\n", stat, error);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001164
Ben Skeggs109c2f22015-08-20 14:54:13 +10001165 if (stat)
Ben Skeggs276836d2015-08-20 14:54:10 +10001166 nvkm_wr32(device, 0x407020, 0x40000000);
1167 nvkm_wr32(device, 0x400108, 0x00000100);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001168 trap &= ~0x00000100;
1169 }
1170
1171 if (trap & 0x01000000) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001172 u32 stat = nvkm_rd32(device, 0x400118);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001173 for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001174 u32 mask = 0x00000001 << gpc;
1175 if (stat & mask) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001176 gf100_gr_trap_gpc(gr, gpc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001177 nvkm_wr32(device, 0x400118, mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001178 stat &= ~mask;
1179 }
1180 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001181 nvkm_wr32(device, 0x400108, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001182 trap &= ~0x01000000;
1183 }
1184
1185 if (trap & 0x02000000) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001186 for (rop = 0; rop < gr->rop_nr; rop++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001187 u32 statz = nvkm_rd32(device, ROP_UNIT(rop, 0x070));
1188 u32 statc = nvkm_rd32(device, ROP_UNIT(rop, 0x144));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001189 nvkm_error(subdev, "ROP%d %08x %08x\n",
Ben Skeggsc39f4722015-01-13 22:13:14 +10001190 rop, statz, statc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001191 nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1192 nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001193 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001194 nvkm_wr32(device, 0x400108, 0x02000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001195 trap &= ~0x02000000;
1196 }
1197
1198 if (trap) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001199 nvkm_error(subdev, "TRAP UNHANDLED %08x\n", trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001200 nvkm_wr32(device, 0x400108, trap);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001201 }
1202}
1203
1204static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001205gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001206{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001207 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1208 struct nvkm_device *device = subdev->device;
1209 nvkm_error(subdev, "%06x - done %08x\n", base,
1210 nvkm_rd32(device, base + 0x400));
1211 nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1212 nvkm_rd32(device, base + 0x800),
1213 nvkm_rd32(device, base + 0x804),
1214 nvkm_rd32(device, base + 0x808),
1215 nvkm_rd32(device, base + 0x80c));
1216 nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1217 nvkm_rd32(device, base + 0x810),
1218 nvkm_rd32(device, base + 0x814),
1219 nvkm_rd32(device, base + 0x818),
1220 nvkm_rd32(device, base + 0x81c));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001221}
1222
1223void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001224gf100_gr_ctxctl_debug(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001225{
Ben Skeggs276836d2015-08-20 14:54:10 +10001226 struct nvkm_device *device = gr->base.engine.subdev.device;
1227 u32 gpcnr = nvkm_rd32(device, 0x409604) & 0xffff;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001228 u32 gpc;
1229
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001230 gf100_gr_ctxctl_debug_unit(gr, 0x409000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001231 for (gpc = 0; gpc < gpcnr; gpc++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001232 gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001233}
1234
1235static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001236gf100_gr_ctxctl_isr(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001237{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001238 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1239 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +10001240 u32 stat = nvkm_rd32(device, 0x409c18);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001241
1242 if (stat & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001243 u32 code = nvkm_rd32(device, 0x409814);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001244 if (code == E_BAD_FWMTHD) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001245 u32 class = nvkm_rd32(device, 0x409808);
1246 u32 addr = nvkm_rd32(device, 0x40980c);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001247 u32 subc = (addr & 0x00070000) >> 16;
1248 u32 mthd = (addr & 0x00003ffc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001249 u32 data = nvkm_rd32(device, 0x409810);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001250
Ben Skeggs109c2f22015-08-20 14:54:13 +10001251 nvkm_error(subdev, "FECS MTHD subc %d class %04x "
1252 "mthd %04x data %08x\n",
1253 subc, class, mthd, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001254
Ben Skeggs276836d2015-08-20 14:54:10 +10001255 nvkm_wr32(device, 0x409c20, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001256 stat &= ~0x00000001;
1257 } else {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001258 nvkm_error(subdev, "FECS ucode error %d\n", code);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001259 }
1260 }
1261
1262 if (stat & 0x00080000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001263 nvkm_error(subdev, "FECS watchdog timeout\n");
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001264 gf100_gr_ctxctl_debug(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001265 nvkm_wr32(device, 0x409c20, 0x00080000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001266 stat &= ~0x00080000;
1267 }
1268
1269 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001270 nvkm_error(subdev, "FECS %08x\n", stat);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001271 gf100_gr_ctxctl_debug(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001272 nvkm_wr32(device, 0x409c20, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001273 }
1274}
1275
1276static void
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001277gf100_gr_intr(struct nvkm_gr *base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001278{
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001279 struct gf100_gr *gr = gf100_gr(base);
1280 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1281 struct nvkm_device *device = subdev->device;
Ben Skeggsa65955e2015-08-20 14:54:18 +10001282 struct nvkm_fifo_chan *chan;
1283 unsigned long flags;
Ben Skeggs276836d2015-08-20 14:54:10 +10001284 u64 inst = nvkm_rd32(device, 0x409b00) & 0x0fffffff;
1285 u32 stat = nvkm_rd32(device, 0x400100);
1286 u32 addr = nvkm_rd32(device, 0x400704);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001287 u32 mthd = (addr & 0x00003ffc);
1288 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggs276836d2015-08-20 14:54:10 +10001289 u32 data = nvkm_rd32(device, 0x400708);
1290 u32 code = nvkm_rd32(device, 0x400110);
Ben Skeggs91c772e2015-04-13 13:09:28 +10001291 u32 class;
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001292 const char *name = "unknown";
1293 int chid = -1;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001294
Ben Skeggsa65955e2015-08-20 14:54:18 +10001295 chan = nvkm_fifo_chan_inst(device->fifo, (u64)inst << 12, &flags);
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001296 if (chan) {
1297 name = chan->object.client->name;
1298 chid = chan->chid;
1299 }
Ben Skeggsa65955e2015-08-20 14:54:18 +10001300
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001301 if (device->card_type < NV_E0 || subc < 4)
Ben Skeggs276836d2015-08-20 14:54:10 +10001302 class = nvkm_rd32(device, 0x404200 + (subc * 4));
Ben Skeggs91c772e2015-04-13 13:09:28 +10001303 else
1304 class = 0x0000;
1305
Lauri Peltonenc6a7b022015-02-26 13:16:48 +09001306 if (stat & 0x00000001) {
1307 /*
1308 * notifier interrupt, only needed for cyclestats
1309 * can be safely ignored
1310 */
Ben Skeggs276836d2015-08-20 14:54:10 +10001311 nvkm_wr32(device, 0x400100, 0x00000001);
Lauri Peltonenc6a7b022015-02-26 13:16:48 +09001312 stat &= ~0x00000001;
1313 }
1314
Ben Skeggsc39f4722015-01-13 22:13:14 +10001315 if (stat & 0x00000010) {
Ben Skeggsa65955e2015-08-20 14:54:18 +10001316 if (!gf100_gr_mthd_sw(device, class, mthd, data)) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001317 nvkm_error(subdev, "ILLEGAL_MTHD ch %d [%010llx %s] "
1318 "subc %d class %04x mthd %04x data %08x\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001319 chid, inst << 12, name, subc,
1320 class, mthd, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001321 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001322 nvkm_wr32(device, 0x400100, 0x00000010);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001323 stat &= ~0x00000010;
1324 }
1325
1326 if (stat & 0x00000020) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001327 nvkm_error(subdev, "ILLEGAL_CLASS ch %d [%010llx %s] "
1328 "subc %d class %04x mthd %04x data %08x\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001329 chid, inst << 12, name, subc, class, mthd, data);
Ben Skeggs276836d2015-08-20 14:54:10 +10001330 nvkm_wr32(device, 0x400100, 0x00000020);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001331 stat &= ~0x00000020;
1332 }
1333
1334 if (stat & 0x00100000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001335 const struct nvkm_enum *en =
1336 nvkm_enum_find(nv50_data_error_names, code);
1337 nvkm_error(subdev, "DATA_ERROR %08x [%s] ch %d [%010llx %s] "
1338 "subc %d class %04x mthd %04x data %08x\n",
1339 code, en ? en->name : "", chid, inst << 12,
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001340 name, subc, class, mthd, data);
Ben Skeggs276836d2015-08-20 14:54:10 +10001341 nvkm_wr32(device, 0x400100, 0x00100000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001342 stat &= ~0x00100000;
1343 }
1344
1345 if (stat & 0x00200000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001346 nvkm_error(subdev, "TRAP ch %d [%010llx %s]\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001347 chid, inst << 12, name);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001348 gf100_gr_trap_intr(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001349 nvkm_wr32(device, 0x400100, 0x00200000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001350 stat &= ~0x00200000;
1351 }
1352
1353 if (stat & 0x00080000) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001354 gf100_gr_ctxctl_isr(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001355 nvkm_wr32(device, 0x400100, 0x00080000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001356 stat &= ~0x00080000;
1357 }
1358
1359 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001360 nvkm_error(subdev, "intr %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001361 nvkm_wr32(device, 0x400100, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001362 }
1363
Ben Skeggs276836d2015-08-20 14:54:10 +10001364 nvkm_wr32(device, 0x400500, 0x00010001);
Ben Skeggsa65955e2015-08-20 14:54:18 +10001365 nvkm_fifo_chan_put(device->fifo, flags, &chan);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001366}
1367
1368void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001369gf100_gr_init_fw(struct gf100_gr *gr, u32 fuc_base,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001370 struct gf100_gr_fuc *code, struct gf100_gr_fuc *data)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001371{
Ben Skeggs276836d2015-08-20 14:54:10 +10001372 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001373 int i;
1374
Ben Skeggs276836d2015-08-20 14:54:10 +10001375 nvkm_wr32(device, fuc_base + 0x01c0, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001376 for (i = 0; i < data->size / 4; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001377 nvkm_wr32(device, fuc_base + 0x01c4, data->data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001378
Ben Skeggs276836d2015-08-20 14:54:10 +10001379 nvkm_wr32(device, fuc_base + 0x0180, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001380 for (i = 0; i < code->size / 4; i++) {
1381 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001382 nvkm_wr32(device, fuc_base + 0x0188, i >> 6);
1383 nvkm_wr32(device, fuc_base + 0x0184, code->data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001384 }
1385
1386 /* code must be padded to 0x40 words */
1387 for (; i & 0x3f; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001388 nvkm_wr32(device, fuc_base + 0x0184, 0);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001389}
1390
1391static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001392gf100_gr_init_csdata(struct gf100_gr *gr,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001393 const struct gf100_gr_pack *pack,
1394 u32 falcon, u32 starstar, u32 base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001395{
Ben Skeggs276836d2015-08-20 14:54:10 +10001396 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001397 const struct gf100_gr_pack *iter;
1398 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001399 u32 addr = ~0, prev = ~0, xfer = 0;
1400 u32 star, temp;
1401
Ben Skeggs276836d2015-08-20 14:54:10 +10001402 nvkm_wr32(device, falcon + 0x01c0, 0x02000000 + starstar);
1403 star = nvkm_rd32(device, falcon + 0x01c4);
1404 temp = nvkm_rd32(device, falcon + 0x01c4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001405 if (temp > star)
1406 star = temp;
Ben Skeggs276836d2015-08-20 14:54:10 +10001407 nvkm_wr32(device, falcon + 0x01c0, 0x01000000 + star);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001408
1409 pack_for_each_init(init, iter, pack) {
1410 u32 head = init->addr - base;
1411 u32 tail = head + init->count * init->pitch;
1412 while (head < tail) {
1413 if (head != prev + 4 || xfer >= 32) {
1414 if (xfer) {
1415 u32 data = ((--xfer << 26) | addr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001416 nvkm_wr32(device, falcon + 0x01c4, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001417 star += 4;
1418 }
1419 addr = head;
1420 xfer = 0;
1421 }
1422 prev = head;
1423 xfer = xfer + 1;
1424 head = head + init->pitch;
1425 }
1426 }
1427
Ben Skeggs276836d2015-08-20 14:54:10 +10001428 nvkm_wr32(device, falcon + 0x01c4, (--xfer << 26) | addr);
1429 nvkm_wr32(device, falcon + 0x01c0, 0x01000004 + starstar);
1430 nvkm_wr32(device, falcon + 0x01c4, star + 4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001431}
1432
1433int
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001434gf100_gr_init_ctxctl(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001435{
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001436 const struct gf100_grctx_func *grctx = gr->func->grctx;
Ben Skeggs109c2f22015-08-20 14:54:13 +10001437 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1438 struct nvkm_device *device = subdev->device;
Alexandre Courbotc9469aa2016-02-24 14:42:21 +09001439 struct nvkm_secboot *sb = device->secboot;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001440 int i;
1441
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001442 if (gr->firmware) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001443 /* load fuc microcode */
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001444 nvkm_mc_unk260(device->mc, 0);
Alexandre Courbotc9469aa2016-02-24 14:42:21 +09001445
1446 /* securely-managed falcons must be reset using secure boot */
1447 if (nvkm_secboot_is_managed(sb, NVKM_SECBOOT_FALCON_FECS))
1448 nvkm_secboot_reset(sb, NVKM_SECBOOT_FALCON_FECS);
1449 else
1450 gf100_gr_init_fw(gr, 0x409000, &gr->fuc409c,
1451 &gr->fuc409d);
1452 if (nvkm_secboot_is_managed(sb, NVKM_SECBOOT_FALCON_GPCCS))
1453 nvkm_secboot_reset(sb, NVKM_SECBOOT_FALCON_GPCCS);
1454 else
1455 gf100_gr_init_fw(gr, 0x41a000, &gr->fuc41ac,
1456 &gr->fuc41ad);
1457
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001458 nvkm_mc_unk260(device->mc, 1);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001459
1460 /* start both of them running */
Ben Skeggs276836d2015-08-20 14:54:10 +10001461 nvkm_wr32(device, 0x409840, 0xffffffff);
1462 nvkm_wr32(device, 0x41a10c, 0x00000000);
1463 nvkm_wr32(device, 0x40910c, 0x00000000);
Alexandre Courbotc9469aa2016-02-24 14:42:21 +09001464
1465 if (nvkm_secboot_is_managed(sb, NVKM_SECBOOT_FALCON_GPCCS))
1466 nvkm_secboot_start(sb, NVKM_SECBOOT_FALCON_GPCCS);
1467 else
1468 nvkm_wr32(device, 0x41a100, 0x00000002);
1469 if (nvkm_secboot_is_managed(sb, NVKM_SECBOOT_FALCON_FECS))
1470 nvkm_secboot_start(sb, NVKM_SECBOOT_FALCON_FECS);
1471 else
1472 nvkm_wr32(device, 0x409100, 0x00000002);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001473 if (nvkm_msec(device, 2000,
1474 if (nvkm_rd32(device, 0x409800) & 0x00000001)
1475 break;
1476 ) < 0)
1477 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001478
Ben Skeggs276836d2015-08-20 14:54:10 +10001479 nvkm_wr32(device, 0x409840, 0xffffffff);
1480 nvkm_wr32(device, 0x409500, 0x7fffffff);
1481 nvkm_wr32(device, 0x409504, 0x00000021);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001482
Ben Skeggs276836d2015-08-20 14:54:10 +10001483 nvkm_wr32(device, 0x409840, 0xffffffff);
1484 nvkm_wr32(device, 0x409500, 0x00000000);
1485 nvkm_wr32(device, 0x409504, 0x00000010);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001486 if (nvkm_msec(device, 2000,
1487 if ((gr->size = nvkm_rd32(device, 0x409800)))
1488 break;
1489 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001490 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001491
Ben Skeggs276836d2015-08-20 14:54:10 +10001492 nvkm_wr32(device, 0x409840, 0xffffffff);
1493 nvkm_wr32(device, 0x409500, 0x00000000);
1494 nvkm_wr32(device, 0x409504, 0x00000016);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001495 if (nvkm_msec(device, 2000,
1496 if (nvkm_rd32(device, 0x409800))
1497 break;
1498 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001499 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001500
Ben Skeggs276836d2015-08-20 14:54:10 +10001501 nvkm_wr32(device, 0x409840, 0xffffffff);
1502 nvkm_wr32(device, 0x409500, 0x00000000);
1503 nvkm_wr32(device, 0x409504, 0x00000025);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001504 if (nvkm_msec(device, 2000,
1505 if (nvkm_rd32(device, 0x409800))
1506 break;
1507 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001508 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001509
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001510 if (device->chipset >= 0xe0) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001511 nvkm_wr32(device, 0x409800, 0x00000000);
1512 nvkm_wr32(device, 0x409500, 0x00000001);
1513 nvkm_wr32(device, 0x409504, 0x00000030);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001514 if (nvkm_msec(device, 2000,
1515 if (nvkm_rd32(device, 0x409800))
1516 break;
1517 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001518 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001519
Ben Skeggs276836d2015-08-20 14:54:10 +10001520 nvkm_wr32(device, 0x409810, 0xb00095c8);
1521 nvkm_wr32(device, 0x409800, 0x00000000);
1522 nvkm_wr32(device, 0x409500, 0x00000001);
1523 nvkm_wr32(device, 0x409504, 0x00000031);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001524 if (nvkm_msec(device, 2000,
1525 if (nvkm_rd32(device, 0x409800))
1526 break;
1527 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001528 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001529
Ben Skeggs276836d2015-08-20 14:54:10 +10001530 nvkm_wr32(device, 0x409810, 0x00080420);
1531 nvkm_wr32(device, 0x409800, 0x00000000);
1532 nvkm_wr32(device, 0x409500, 0x00000001);
1533 nvkm_wr32(device, 0x409504, 0x00000032);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001534 if (nvkm_msec(device, 2000,
1535 if (nvkm_rd32(device, 0x409800))
1536 break;
1537 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001538 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001539
Ben Skeggs276836d2015-08-20 14:54:10 +10001540 nvkm_wr32(device, 0x409614, 0x00000070);
1541 nvkm_wr32(device, 0x409614, 0x00000770);
1542 nvkm_wr32(device, 0x40802c, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001543 }
1544
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001545 if (gr->data == NULL) {
1546 int ret = gf100_grctx_generate(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001547 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001548 nvkm_error(subdev, "failed to construct context\n");
Ben Skeggsc39f4722015-01-13 22:13:14 +10001549 return ret;
1550 }
1551 }
1552
1553 return 0;
1554 } else
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001555 if (!gr->func->fecs.ucode) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001556 return -ENOSYS;
1557 }
1558
1559 /* load HUB microcode */
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001560 nvkm_mc_unk260(device->mc, 0);
Ben Skeggs276836d2015-08-20 14:54:10 +10001561 nvkm_wr32(device, 0x4091c0, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001562 for (i = 0; i < gr->func->fecs.ucode->data.size / 4; i++)
1563 nvkm_wr32(device, 0x4091c4, gr->func->fecs.ucode->data.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001564
Ben Skeggs276836d2015-08-20 14:54:10 +10001565 nvkm_wr32(device, 0x409180, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001566 for (i = 0; i < gr->func->fecs.ucode->code.size / 4; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001567 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001568 nvkm_wr32(device, 0x409188, i >> 6);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001569 nvkm_wr32(device, 0x409184, gr->func->fecs.ucode->code.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001570 }
1571
1572 /* load GPC microcode */
Ben Skeggs276836d2015-08-20 14:54:10 +10001573 nvkm_wr32(device, 0x41a1c0, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001574 for (i = 0; i < gr->func->gpccs.ucode->data.size / 4; i++)
1575 nvkm_wr32(device, 0x41a1c4, gr->func->gpccs.ucode->data.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001576
Ben Skeggs276836d2015-08-20 14:54:10 +10001577 nvkm_wr32(device, 0x41a180, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001578 for (i = 0; i < gr->func->gpccs.ucode->code.size / 4; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001579 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001580 nvkm_wr32(device, 0x41a188, i >> 6);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001581 nvkm_wr32(device, 0x41a184, gr->func->gpccs.ucode->code.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001582 }
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001583 nvkm_mc_unk260(device->mc, 1);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001584
1585 /* load register lists */
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001586 gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
1587 gf100_gr_init_csdata(gr, grctx->gpc, 0x41a000, 0x000, 0x418000);
1588 gf100_gr_init_csdata(gr, grctx->tpc, 0x41a000, 0x004, 0x419800);
1589 gf100_gr_init_csdata(gr, grctx->ppc, 0x41a000, 0x008, 0x41be00);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001590
1591 /* start HUB ucode running, it'll init the GPCs */
Ben Skeggs276836d2015-08-20 14:54:10 +10001592 nvkm_wr32(device, 0x40910c, 0x00000000);
1593 nvkm_wr32(device, 0x409100, 0x00000002);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001594 if (nvkm_msec(device, 2000,
1595 if (nvkm_rd32(device, 0x409800) & 0x80000000)
1596 break;
1597 ) < 0) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001598 gf100_gr_ctxctl_debug(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001599 return -EBUSY;
1600 }
1601
Ben Skeggs276836d2015-08-20 14:54:10 +10001602 gr->size = nvkm_rd32(device, 0x409804);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001603 if (gr->data == NULL) {
1604 int ret = gf100_grctx_generate(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001605 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001606 nvkm_error(subdev, "failed to construct context\n");
Ben Skeggsc39f4722015-01-13 22:13:14 +10001607 return ret;
1608 }
1609 }
1610
1611 return 0;
1612}
1613
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001614static int
1615gf100_gr_oneinit(struct nvkm_gr *base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001616{
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001617 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggs276836d2015-08-20 14:54:10 +10001618 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggs99c59172016-04-14 10:39:18 +10001619 int i, j;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001620
1621 nvkm_pmu_pgob(device->pmu, false);
1622
Ben Skeggs64cb5a32016-04-14 14:26:18 +10001623 gr->rop_nr = gr->func->rops(gr);
1624 gr->gpc_nr = nvkm_rd32(device, 0x409604) & 0x0000001f;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001625 for (i = 0; i < gr->gpc_nr; i++) {
1626 gr->tpc_nr[i] = nvkm_rd32(device, GPC_UNIT(i, 0x2608));
1627 gr->tpc_total += gr->tpc_nr[i];
1628 gr->ppc_nr[i] = gr->func->ppc_nr;
1629 for (j = 0; j < gr->ppc_nr[i]; j++) {
1630 u8 mask = nvkm_rd32(device, GPC_UNIT(i, 0x0c30 + (j * 4)));
Ben Skeggs2fb2b3c2015-11-23 05:47:19 +10001631 if (mask)
1632 gr->ppc_mask[i] |= (1 << j);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001633 gr->ppc_tpc_nr[i][j] = hweight8(mask);
1634 }
1635 }
1636
1637 /*XXX: these need figuring out... though it might not even matter */
1638 switch (device->chipset) {
1639 case 0xc0:
1640 if (gr->tpc_total == 11) { /* 465, 3/4/4/0, 4 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001641 gr->screen_tile_row_offset = 0x07;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001642 } else
1643 if (gr->tpc_total == 14) { /* 470, 3/3/4/4, 5 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001644 gr->screen_tile_row_offset = 0x05;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001645 } else
1646 if (gr->tpc_total == 15) { /* 480, 3/4/4/4, 6 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001647 gr->screen_tile_row_offset = 0x06;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001648 }
1649 break;
1650 case 0xc3: /* 450, 4/0/0/0, 2 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001651 gr->screen_tile_row_offset = 0x03;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001652 break;
1653 case 0xc4: /* 460, 3/4/0/0, 4 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001654 gr->screen_tile_row_offset = 0x01;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001655 break;
1656 case 0xc1: /* 2/0/0/0, 1 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001657 gr->screen_tile_row_offset = 0x01;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001658 break;
1659 case 0xc8: /* 4/4/3/4, 5 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001660 gr->screen_tile_row_offset = 0x06;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001661 break;
1662 case 0xce: /* 4/4/0/0, 4 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001663 gr->screen_tile_row_offset = 0x03;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001664 break;
1665 case 0xcf: /* 4/0/0/0, 3 */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001666 gr->screen_tile_row_offset = 0x03;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001667 break;
1668 case 0xd7:
1669 case 0xd9: /* 1/0/0/0, 1 */
1670 case 0xea: /* gk20a */
1671 case 0x12b: /* gm20b */
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001672 gr->screen_tile_row_offset = 0x01;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001673 break;
1674 }
1675
1676 return 0;
1677}
1678
1679int
1680gf100_gr_init_(struct nvkm_gr *base)
1681{
1682 struct gf100_gr *gr = gf100_gr(base);
1683 nvkm_pmu_pgob(gr->base.engine.subdev.device->pmu, false);
1684 return gr->func->init(gr);
1685}
1686
1687void
1688gf100_gr_dtor_fw(struct gf100_gr_fuc *fuc)
1689{
1690 kfree(fuc->data);
1691 fuc->data = NULL;
1692}
1693
Alexandre Courbot336c4652016-02-24 14:42:15 +09001694static void
1695gf100_gr_dtor_init(struct gf100_gr_pack *pack)
1696{
1697 vfree(pack);
1698}
1699
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001700void *
1701gf100_gr_dtor(struct nvkm_gr *base)
1702{
1703 struct gf100_gr *gr = gf100_gr(base);
1704
1705 if (gr->func->dtor)
1706 gr->func->dtor(gr);
1707 kfree(gr->data);
1708
1709 gf100_gr_dtor_fw(&gr->fuc409c);
1710 gf100_gr_dtor_fw(&gr->fuc409d);
1711 gf100_gr_dtor_fw(&gr->fuc41ac);
1712 gf100_gr_dtor_fw(&gr->fuc41ad);
1713
Alexandre Courbot336c4652016-02-24 14:42:15 +09001714 gf100_gr_dtor_init(gr->fuc_bundle);
1715 gf100_gr_dtor_init(gr->fuc_method);
1716 gf100_gr_dtor_init(gr->fuc_sw_ctx);
1717 gf100_gr_dtor_init(gr->fuc_sw_nonctx);
1718
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001719 return gr;
1720}
1721
1722static const struct nvkm_gr_func
1723gf100_gr_ = {
1724 .dtor = gf100_gr_dtor,
1725 .oneinit = gf100_gr_oneinit,
1726 .init = gf100_gr_init_,
1727 .intr = gf100_gr_intr,
1728 .units = gf100_gr_units,
1729 .chan_new = gf100_gr_chan_new,
1730 .object_get = gf100_gr_object_get,
1731};
1732
1733int
1734gf100_gr_ctor_fw(struct gf100_gr *gr, const char *fwname,
1735 struct gf100_gr_fuc *fuc)
1736{
1737 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1738 struct nvkm_device *device = subdev->device;
1739 const struct firmware *fw;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001740 int ret;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001741
Alexandre Courbot33bcb4c2016-01-18 15:07:10 +09001742 ret = nvkm_firmware_get(device, fwname, &fw);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001743 if (ret) {
1744 nvkm_error(subdev, "failed to load %s\n", fwname);
1745 return ret;
1746 }
1747
1748 fuc->size = fw->size;
1749 fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
Alexandre Courbot33bcb4c2016-01-18 15:07:10 +09001750 nvkm_firmware_put(fw);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001751 return (fuc->data != NULL) ? 0 : -ENOMEM;
1752}
1753
1754int
1755gf100_gr_ctor(const struct gf100_gr_func *func, struct nvkm_device *device,
1756 int index, struct gf100_gr *gr)
1757{
1758 int ret;
1759
1760 gr->func = func;
1761 gr->firmware = nvkm_boolopt(device->cfgopt, "NvGrUseFW",
1762 func->fecs.ucode == NULL);
1763
Ben Skeggs56d06fa2016-04-08 17:24:40 +10001764 ret = nvkm_gr_ctor(&gf100_gr_, device, index,
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001765 gr->firmware || func->fecs.ucode != NULL,
1766 &gr->base);
1767 if (ret)
1768 return ret;
1769
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001770 return 0;
1771}
1772
1773int
1774gf100_gr_new_(const struct gf100_gr_func *func, struct nvkm_device *device,
1775 int index, struct nvkm_gr **pgr)
1776{
1777 struct gf100_gr *gr;
Alexandre Courbot18cd5bc2016-02-24 14:42:16 +09001778 int ret;
1779
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001780 if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
1781 return -ENOMEM;
1782 *pgr = &gr->base;
Alexandre Courbot18cd5bc2016-02-24 14:42:16 +09001783
1784 ret = gf100_gr_ctor(func, device, index, gr);
1785 if (ret)
1786 return ret;
1787
1788 if (gr->firmware) {
1789 if (gf100_gr_ctor_fw(gr, "fecs_inst", &gr->fuc409c) ||
1790 gf100_gr_ctor_fw(gr, "fecs_data", &gr->fuc409d) ||
1791 gf100_gr_ctor_fw(gr, "gpccs_inst", &gr->fuc41ac) ||
1792 gf100_gr_ctor_fw(gr, "gpccs_data", &gr->fuc41ad))
1793 return -ENODEV;
1794 }
1795
1796 return 0;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001797}
1798
1799int
1800gf100_gr_init(struct gf100_gr *gr)
1801{
1802 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggs99c59172016-04-14 10:39:18 +10001803 struct nvkm_fb *fb = device->fb;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001804 const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001805 u32 data[TPC_MAX / 8] = {};
1806 u8 tpcnr[GPC_MAX];
1807 int gpc, tpc, rop;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001808 int i;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001809
Ben Skeggs276836d2015-08-20 14:54:10 +10001810 nvkm_wr32(device, GPC_BCAST(0x0880), 0x00000000);
1811 nvkm_wr32(device, GPC_BCAST(0x08a4), 0x00000000);
1812 nvkm_wr32(device, GPC_BCAST(0x0888), 0x00000000);
1813 nvkm_wr32(device, GPC_BCAST(0x088c), 0x00000000);
1814 nvkm_wr32(device, GPC_BCAST(0x0890), 0x00000000);
1815 nvkm_wr32(device, GPC_BCAST(0x0894), 0x00000000);
Ben Skeggs99c59172016-04-14 10:39:18 +10001816 nvkm_wr32(device, GPC_BCAST(0x08b4), nvkm_memory_addr(fb->mmu_wr) >> 8);
1817 nvkm_wr32(device, GPC_BCAST(0x08b8), nvkm_memory_addr(fb->mmu_rd) >> 8);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001818
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001819 gf100_gr_mmio(gr, gr->func->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001820
Ben Skeggs28dca902016-04-22 10:05:21 +10001821 nvkm_mask(device, TPC_UNIT(0, 0, 0x05c), 0x00000001, 0x00000001);
1822
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001823 memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
1824 for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001825 do {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001826 gpc = (gpc + 1) % gr->gpc_nr;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001827 } while (!tpcnr[gpc]);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001828 tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001829
1830 data[i / 8] |= tpc << ((i % 8) * 4);
1831 }
1832
Ben Skeggs276836d2015-08-20 14:54:10 +10001833 nvkm_wr32(device, GPC_BCAST(0x0980), data[0]);
1834 nvkm_wr32(device, GPC_BCAST(0x0984), data[1]);
1835 nvkm_wr32(device, GPC_BCAST(0x0988), data[2]);
1836 nvkm_wr32(device, GPC_BCAST(0x098c), data[3]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001837
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001838 for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001839 nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001840 gr->screen_tile_row_offset << 8 | gr->tpc_nr[gpc]);
Ben Skeggs276836d2015-08-20 14:54:10 +10001841 nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
Ben Skeggs5ec3def2016-04-14 14:08:25 +10001842 gr->tpc_total);
Ben Skeggs276836d2015-08-20 14:54:10 +10001843 nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001844 }
1845
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001846 if (device->chipset != 0xd7)
Ben Skeggs276836d2015-08-20 14:54:10 +10001847 nvkm_wr32(device, GPC_BCAST(0x1bd4), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001848 else
Ben Skeggs276836d2015-08-20 14:54:10 +10001849 nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001850
Ben Skeggs276836d2015-08-20 14:54:10 +10001851 nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001852
Ben Skeggs276836d2015-08-20 14:54:10 +10001853 nvkm_wr32(device, 0x400500, 0x00010001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001854
Ben Skeggs276836d2015-08-20 14:54:10 +10001855 nvkm_wr32(device, 0x400100, 0xffffffff);
1856 nvkm_wr32(device, 0x40013c, 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001857
Ben Skeggs276836d2015-08-20 14:54:10 +10001858 nvkm_wr32(device, 0x409c24, 0x000f0000);
1859 nvkm_wr32(device, 0x404000, 0xc0000000);
1860 nvkm_wr32(device, 0x404600, 0xc0000000);
1861 nvkm_wr32(device, 0x408030, 0xc0000000);
1862 nvkm_wr32(device, 0x40601c, 0xc0000000);
1863 nvkm_wr32(device, 0x404490, 0xc0000000);
1864 nvkm_wr32(device, 0x406018, 0xc0000000);
1865 nvkm_wr32(device, 0x405840, 0xc0000000);
1866 nvkm_wr32(device, 0x405844, 0x00ffffff);
1867 nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
1868 nvkm_mask(device, 0x419eb4, 0x00001000, 0x00001000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001869
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001870 for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001871 nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
1872 nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
1873 nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
1874 nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001875 for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001876 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
1877 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
1878 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
1879 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
1880 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
1881 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
1882 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001883 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001884 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
1885 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001886 }
1887
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001888 for (rop = 0; rop < gr->rop_nr; rop++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001889 nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
1890 nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1891 nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
1892 nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001893 }
1894
Ben Skeggs276836d2015-08-20 14:54:10 +10001895 nvkm_wr32(device, 0x400108, 0xffffffff);
1896 nvkm_wr32(device, 0x400138, 0xffffffff);
1897 nvkm_wr32(device, 0x400118, 0xffffffff);
1898 nvkm_wr32(device, 0x400130, 0xffffffff);
1899 nvkm_wr32(device, 0x40011c, 0xffffffff);
1900 nvkm_wr32(device, 0x400134, 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001901
Ben Skeggs276836d2015-08-20 14:54:10 +10001902 nvkm_wr32(device, 0x400054, 0x34ce3464);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001903
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001904 gf100_gr_zbc_init(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001905
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001906 return gf100_gr_init_ctxctl(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001907}
1908
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001909#include "fuc/hubgf100.fuc3.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +10001910
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001911struct gf100_gr_ucode
1912gf100_gr_fecs_ucode = {
1913 .code.data = gf100_grhub_code,
1914 .code.size = sizeof(gf100_grhub_code),
1915 .data.data = gf100_grhub_data,
1916 .data.size = sizeof(gf100_grhub_data),
Ben Skeggsc39f4722015-01-13 22:13:14 +10001917};
1918
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001919#include "fuc/gpcgf100.fuc3.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +10001920
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001921struct gf100_gr_ucode
1922gf100_gr_gpccs_ucode = {
1923 .code.data = gf100_grgpc_code,
1924 .code.size = sizeof(gf100_grgpc_code),
1925 .data.data = gf100_grgpc_data,
1926 .data.size = sizeof(gf100_grgpc_data),
Ben Skeggsc39f4722015-01-13 22:13:14 +10001927};
1928
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001929static const struct gf100_gr_func
1930gf100_gr = {
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001931 .init = gf100_gr_init,
1932 .mmio = gf100_gr_pack_mmio,
1933 .fecs.ucode = &gf100_gr_fecs_ucode,
1934 .gpccs.ucode = &gf100_gr_gpccs_ucode,
Ben Skeggs64cb5a32016-04-14 14:26:18 +10001935 .rops = gf100_gr_rops,
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001936 .grctx = &gf100_grctx,
1937 .sclass = {
1938 { -1, -1, FERMI_TWOD_A },
1939 { -1, -1, FERMI_MEMORY_TO_MEMORY_FORMAT_A },
1940 { -1, -1, FERMI_A, &gf100_fermi },
1941 { -1, -1, FERMI_COMPUTE_A },
1942 {}
1943 }
1944};
1945
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001946int
1947gf100_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
1948{
1949 return gf100_gr_new_(&gf100_gr, device, index, pgr);
1950}