blob: da929bb5b7886e3387cd130ab3b0ee5aac2abb71 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/*
Dave Airliebc54fd12005-06-23 22:46:46 +10002 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110025 */
Dave Airliebc54fd12005-06-23 22:46:46 +100026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#ifndef _I915_DRM_H_
28#define _I915_DRM_H_
29
Kristian Høgsberg1a959162009-12-02 12:13:48 -050030#include "drm.h"
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/* Please note that modifications to all structs defined here are
33 * subject to backwards-compatibility constraints.
34 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Jesse Barnesaa7ffc02010-05-14 15:41:14 -070036#ifdef __KERNEL__
37/* For use by IPS driver */
38extern unsigned long i915_read_mch_val(void);
39extern bool i915_gpu_raise(void);
40extern bool i915_gpu_lower(void);
41extern bool i915_gpu_busy(void);
42extern bool i915_gpu_turbo_disable(void);
43#endif
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/* Each region is a minimum of 16k, and there are at most 255 of them.
46 */
47#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
48 * of chars for next/prev indices */
49#define I915_LOG_MIN_TEX_REGION_SIZE 14
50
51typedef struct _drm_i915_init {
52 enum {
53 I915_INIT_DMA = 0x01,
54 I915_CLEANUP_DMA = 0x02,
55 I915_RESUME_DMA = 0x03
56 } func;
57 unsigned int mmio_offset;
58 int sarea_priv_offset;
59 unsigned int ring_start;
60 unsigned int ring_end;
61 unsigned int ring_size;
62 unsigned int front_offset;
63 unsigned int back_offset;
64 unsigned int depth_offset;
65 unsigned int w;
66 unsigned int h;
67 unsigned int pitch;
68 unsigned int pitch_bits;
69 unsigned int back_pitch;
70 unsigned int depth_pitch;
71 unsigned int cpp;
72 unsigned int chipset;
73} drm_i915_init_t;
74
75typedef struct _drm_i915_sarea {
Dave Airliec60ce622007-07-11 15:27:12 +100076 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 int last_upload; /* last time texture was uploaded */
78 int last_enqueue; /* last time a buffer was enqueued */
79 int last_dispatch; /* age of the most recently dispatched buffer */
80 int ctxOwner; /* last context to upload state */
81 int texAge;
82 int pf_enabled; /* is pageflipping allowed? */
83 int pf_active;
84 int pf_current_page; /* which buffer is being displayed? */
85 int perf_boxes; /* performance boxes to be displayed */
Dave Airliede227f52006-01-25 15:31:43 +110086 int width, height; /* screen size in pixels */
87
88 drm_handle_t front_handle;
89 int front_offset;
90 int front_size;
91
92 drm_handle_t back_handle;
93 int back_offset;
94 int back_size;
95
96 drm_handle_t depth_handle;
97 int depth_offset;
98 int depth_size;
99
100 drm_handle_t tex_handle;
101 int tex_offset;
102 int tex_size;
103 int log_tex_granularity;
104 int pitch;
105 int rotation; /* 0, 90, 180 or 270 */
106 int rotated_offset;
107 int rotated_size;
108 int rotated_pitch;
109 int virtualX, virtualY;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000110
111 unsigned int front_tiled;
112 unsigned int back_tiled;
113 unsigned int depth_tiled;
114 unsigned int rotated_tiled;
115 unsigned int rotated2_tiled;
=?utf-8?q?Michel_D=C3=A4nzer?=376642c2006-10-25 00:09:35 +1000116
Dave Airlieaf6061a2008-05-07 12:15:39 +1000117 int pipeA_x;
118 int pipeA_y;
119 int pipeA_w;
120 int pipeA_h;
121 int pipeB_x;
122 int pipeB_y;
123 int pipeB_w;
124 int pipeB_h;
Dave Airliedfef2452008-12-19 15:07:46 +1000125
126 /* fill out some space for old userspace triple buffer */
127 drm_handle_t unused_handle;
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100128 __u32 unused1, unused2, unused3;
Dave Airliedfef2452008-12-19 15:07:46 +1000129
130 /* buffer object handles for static buffers. May change
131 * over the lifetime of the client.
132 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100133 __u32 front_bo_handle;
134 __u32 back_bo_handle;
135 __u32 unused_bo_handle;
136 __u32 depth_bo_handle;
Dave Airliedfef2452008-12-19 15:07:46 +1000137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138} drm_i915_sarea_t;
139
Dave Airliedfef2452008-12-19 15:07:46 +1000140/* due to userspace building against these headers we need some compat here */
141#define planeA_x pipeA_x
142#define planeA_y pipeA_y
143#define planeA_w pipeA_w
144#define planeA_h pipeA_h
145#define planeB_x pipeB_x
146#define planeB_y pipeB_y
147#define planeB_w pipeB_w
148#define planeB_h pipeB_h
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150/* Flags for perf_boxes
151 */
152#define I915_BOX_RING_EMPTY 0x1
153#define I915_BOX_FLIP 0x2
154#define I915_BOX_WAIT 0x4
155#define I915_BOX_TEXTURE_LOAD 0x8
156#define I915_BOX_LOST_CONTEXT 0x10
157
158/* I915 specific ioctls
159 * The device specific ioctl range is 0x40 to 0x79.
160 */
161#define DRM_I915_INIT 0x00
162#define DRM_I915_FLUSH 0x01
163#define DRM_I915_FLIP 0x02
164#define DRM_I915_BATCHBUFFER 0x03
165#define DRM_I915_IRQ_EMIT 0x04
166#define DRM_I915_IRQ_WAIT 0x05
167#define DRM_I915_GETPARAM 0x06
168#define DRM_I915_SETPARAM 0x07
169#define DRM_I915_ALLOC 0x08
170#define DRM_I915_FREE 0x09
171#define DRM_I915_INIT_HEAP 0x0a
172#define DRM_I915_CMDBUFFER 0x0b
Dave Airliede227f52006-01-25 15:31:43 +1100173#define DRM_I915_DESTROY_HEAP 0x0c
Dave Airlie702880f2006-06-24 17:07:34 +1000174#define DRM_I915_SET_VBLANK_PIPE 0x0d
175#define DRM_I915_GET_VBLANK_PIPE 0x0e
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000176#define DRM_I915_VBLANK_SWAP 0x0f
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000177#define DRM_I915_HWS_ADDR 0x11
Eric Anholt673a3942008-07-30 12:06:12 -0700178#define DRM_I915_GEM_INIT 0x13
179#define DRM_I915_GEM_EXECBUFFER 0x14
180#define DRM_I915_GEM_PIN 0x15
181#define DRM_I915_GEM_UNPIN 0x16
182#define DRM_I915_GEM_BUSY 0x17
183#define DRM_I915_GEM_THROTTLE 0x18
184#define DRM_I915_GEM_ENTERVT 0x19
185#define DRM_I915_GEM_LEAVEVT 0x1a
186#define DRM_I915_GEM_CREATE 0x1b
187#define DRM_I915_GEM_PREAD 0x1c
188#define DRM_I915_GEM_PWRITE 0x1d
189#define DRM_I915_GEM_MMAP 0x1e
190#define DRM_I915_GEM_SET_DOMAIN 0x1f
191#define DRM_I915_GEM_SW_FINISH 0x20
192#define DRM_I915_GEM_SET_TILING 0x21
193#define DRM_I915_GEM_GET_TILING 0x22
Eric Anholt5a125c32008-10-22 21:40:13 -0700194#define DRM_I915_GEM_GET_APERTURE 0x23
Jesse Barnesde151cf2008-11-12 10:03:55 -0800195#define DRM_I915_GEM_MMAP_GTT 0x24
Carl Worth08d7b3d2009-04-29 14:43:54 -0700196#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
Chris Wilson3ef94da2009-09-14 16:50:29 +0100197#define DRM_I915_GEM_MADVISE 0x26
Daniel Vetter02e792f2009-09-15 22:57:34 +0200198#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
199#define DRM_I915_OVERLAY_ATTRS 0x28
Jesse Barnes76446ca2009-12-17 22:05:42 -0500200#define DRM_I915_GEM_EXECBUFFER2 0x29
Jesse Barnes8ea30862012-01-03 08:05:39 -0800201#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
202#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
205#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
Dave Airlieaf6061a2008-05-07 12:15:39 +1000206#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
208#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
209#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
210#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
211#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
212#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
213#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
214#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
215#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
Dave Airliede227f52006-01-25 15:31:43 +1100216#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
Dave Airlie702880f2006-06-24 17:07:34 +1000217#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
218#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
=?utf-8?q?Michel_D=C3=A4nzer?=541f29a2006-10-24 23:38:54 +1000219#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
Dave Airlie1b2f1482010-08-14 20:20:34 +1000220#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
Eric Anholt8d391aa2008-12-17 22:32:14 -0800221#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
222#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
Jesse Barnes76446ca2009-12-17 22:05:42 -0500223#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Eric Anholt673a3942008-07-30 12:06:12 -0700224#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
225#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
226#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
227#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
228#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
229#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
230#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
231#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
232#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
233#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800234#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
Eric Anholt673a3942008-07-30 12:06:12 -0700235#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
236#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
237#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
238#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
Eric Anholt5a125c32008-10-22 21:40:13 -0700239#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
Kristian Høgsberg04b2d212009-11-06 08:39:18 -0500240#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
Chris Wilson3ef94da2009-09-14 16:50:29 +0100241#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
Ole Henrik Jahren842d4522011-07-22 15:56:01 +0200242#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200243#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
Jesse Barnes8ea30862012-01-03 08:05:39 -0800244#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
245#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/* Allow drivers to submit batchbuffers directly to hardware, relying
248 * on the security mechanisms provided by hardware.
249 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800250typedef struct drm_i915_batchbuffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 int start; /* agp offset */
252 int used; /* nr bytes in use */
253 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
254 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
255 int num_cliprects; /* mulitpass with multiple cliprects? */
Dave Airliec60ce622007-07-11 15:27:12 +1000256 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257} drm_i915_batchbuffer_t;
258
259/* As above, but pass a pointer to userspace buffer which can be
260 * validated by the kernel prior to sending to hardware.
261 */
262typedef struct _drm_i915_cmdbuffer {
263 char __user *buf; /* pointer to userspace command buffer */
264 int sz; /* nr bytes in buf */
265 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
266 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
267 int num_cliprects; /* mulitpass with multiple cliprects? */
Dave Airliec60ce622007-07-11 15:27:12 +1000268 struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269} drm_i915_cmdbuffer_t;
270
271/* Userspace can request & wait on irq's:
272 */
273typedef struct drm_i915_irq_emit {
274 int __user *irq_seq;
275} drm_i915_irq_emit_t;
276
277typedef struct drm_i915_irq_wait {
278 int irq_seq;
279} drm_i915_irq_wait_t;
280
281/* Ioctl to query kernel params:
282 */
283#define I915_PARAM_IRQ_ACTIVE 1
284#define I915_PARAM_ALLOW_BATCHBUFFER 2
Dave Airlie0d6aa602006-01-02 20:14:23 +1100285#define I915_PARAM_LAST_DISPATCH 3
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400286#define I915_PARAM_CHIPSET_ID 4
Eric Anholt673a3942008-07-30 12:06:12 -0700287#define I915_PARAM_HAS_GEM 5
Jesse Barnes0f973f22009-01-26 17:10:45 -0800288#define I915_PARAM_NUM_FENCES_AVAIL 6
Daniel Vetter02e792f2009-09-15 22:57:34 +0200289#define I915_PARAM_HAS_OVERLAY 7
Jesse Barnese9560f72009-11-19 10:49:07 -0800290#define I915_PARAM_HAS_PAGEFLIPPING 8
Jesse Barnes76446ca2009-12-17 22:05:42 -0500291#define I915_PARAM_HAS_EXECBUF2 9
Zou Nan haie3a815f2010-05-31 13:58:47 +0800292#define I915_PARAM_HAS_BSD 10
Chris Wilson549f7362010-10-19 11:19:32 +0100293#define I915_PARAM_HAS_BLT 11
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100294#define I915_PARAM_HAS_RELAXED_FENCING 12
295#define I915_PARAM_HAS_COHERENT_RINGS 13
Chris Wilson72bfa192010-12-19 11:42:05 +0000296#define I915_PARAM_HAS_EXEC_CONSTANTS 14
Chris Wilson271d81b2011-03-01 15:24:41 +0000297#define I915_PARAM_HAS_RELAXED_DELTA 15
Eric Anholtae662d32012-01-03 09:23:29 -0800298#define I915_PARAM_HAS_GEN7_SOL_RESET 16
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200299#define I915_PARAM_HAS_LLC 17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301typedef struct drm_i915_getparam {
302 int param;
303 int __user *value;
304} drm_i915_getparam_t;
305
306/* Ioctl to set kernel params:
307 */
308#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
309#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
310#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
Jesse Barnes0f973f22009-01-26 17:10:45 -0800311#define I915_SETPARAM_NUM_USED_FENCES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313typedef struct drm_i915_setparam {
314 int param;
315 int value;
316} drm_i915_setparam_t;
317
318/* A memory manager for regions of shared memory:
319 */
320#define I915_MEM_REGION_AGP 1
321
322typedef struct drm_i915_mem_alloc {
323 int region;
324 int alignment;
325 int size;
326 int __user *region_offset; /* offset from start of fb or agp */
327} drm_i915_mem_alloc_t;
328
329typedef struct drm_i915_mem_free {
330 int region;
331 int region_offset;
332} drm_i915_mem_free_t;
333
334typedef struct drm_i915_mem_init_heap {
335 int region;
336 int size;
337 int start;
338} drm_i915_mem_init_heap_t;
339
Dave Airliede227f52006-01-25 15:31:43 +1100340/* Allow memory manager to be torn down and re-initialized (eg on
341 * rotate):
342 */
343typedef struct drm_i915_mem_destroy_heap {
344 int region;
345} drm_i915_mem_destroy_heap_t;
346
Dave Airlie702880f2006-06-24 17:07:34 +1000347/* Allow X server to configure which pipes to monitor for vblank signals
348 */
349#define DRM_I915_VBLANK_PIPE_A 1
350#define DRM_I915_VBLANK_PIPE_B 2
351
352typedef struct drm_i915_vblank_pipe {
353 int pipe;
354} drm_i915_vblank_pipe_t;
355
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000356/* Schedule buffer swap at given vertical blank:
357 */
358typedef struct drm_i915_vblank_swap {
359 drm_drawable_t drawable;
Dave Airliec60ce622007-07-11 15:27:12 +1000360 enum drm_vblank_seq_type seqtype;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000361 unsigned int sequence;
362} drm_i915_vblank_swap_t;
363
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000364typedef struct drm_i915_hws_addr {
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100365 __u64 addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000366} drm_i915_hws_addr_t;
367
Eric Anholt673a3942008-07-30 12:06:12 -0700368struct drm_i915_gem_init {
369 /**
370 * Beginning offset in the GTT to be managed by the DRM memory
371 * manager.
372 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100373 __u64 gtt_start;
Eric Anholt673a3942008-07-30 12:06:12 -0700374 /**
375 * Ending offset in the GTT to be managed by the DRM memory
376 * manager.
377 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100378 __u64 gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700379};
380
381struct drm_i915_gem_create {
382 /**
383 * Requested size for the object.
384 *
385 * The (page-aligned) allocated size for the object will be returned.
386 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100387 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700388 /**
389 * Returned handle for the object.
390 *
391 * Object handles are nonzero.
392 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100393 __u32 handle;
394 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700395};
396
397struct drm_i915_gem_pread {
398 /** Handle for the object being read. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100399 __u32 handle;
400 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700401 /** Offset into the object to read from */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100402 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700403 /** Length of data to read */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100404 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700405 /**
406 * Pointer to write the data into.
407 *
408 * This is a fixed-size type for 32/64 compatibility.
409 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100410 __u64 data_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700411};
412
413struct drm_i915_gem_pwrite {
414 /** Handle for the object being written to. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100415 __u32 handle;
416 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700417 /** Offset into the object to write to */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100418 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700419 /** Length of data to write */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100420 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700421 /**
422 * Pointer to read the data from.
423 *
424 * This is a fixed-size type for 32/64 compatibility.
425 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100426 __u64 data_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700427};
428
429struct drm_i915_gem_mmap {
430 /** Handle for the object being mapped. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100431 __u32 handle;
432 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700433 /** Offset in the object to map. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100434 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700435 /**
436 * Length of data to map.
437 *
438 * The value will be page-aligned.
439 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100440 __u64 size;
Eric Anholt673a3942008-07-30 12:06:12 -0700441 /**
442 * Returned pointer the data was mapped at.
443 *
444 * This is a fixed-size type for 32/64 compatibility.
445 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100446 __u64 addr_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700447};
448
Jesse Barnesde151cf2008-11-12 10:03:55 -0800449struct drm_i915_gem_mmap_gtt {
450 /** Handle for the object being mapped. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100451 __u32 handle;
452 __u32 pad;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800453 /**
454 * Fake offset to use for subsequent mmap call
455 *
456 * This is a fixed-size type for 32/64 compatibility.
457 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100458 __u64 offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800459};
460
Eric Anholt673a3942008-07-30 12:06:12 -0700461struct drm_i915_gem_set_domain {
462 /** Handle for the object */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100463 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700464
465 /** New read domains */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100466 __u32 read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -0700467
468 /** New write domain */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100469 __u32 write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700470};
471
472struct drm_i915_gem_sw_finish {
473 /** Handle for the object */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100474 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700475};
476
477struct drm_i915_gem_relocation_entry {
478 /**
479 * Handle of the buffer being pointed to by this relocation entry.
480 *
481 * It's appealing to make this be an index into the mm_validate_entry
482 * list to refer to the buffer, but this allows the driver to create
483 * a relocation list for state buffers and not re-write it per
484 * exec using the buffer.
485 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100486 __u32 target_handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700487
488 /**
489 * Value to be added to the offset of the target buffer to make up
490 * the relocation entry.
491 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100492 __u32 delta;
Eric Anholt673a3942008-07-30 12:06:12 -0700493
494 /** Offset in the buffer the relocation entry will be written into */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100495 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700496
497 /**
498 * Offset value of the target buffer that the relocation entry was last
499 * written as.
500 *
501 * If the buffer has the same offset as last time, we can skip syncing
502 * and writing the relocation. This value is written back out by
503 * the execbuffer ioctl when the relocation is written.
504 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100505 __u64 presumed_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
507 /**
508 * Target memory domains read by this operation.
509 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100510 __u32 read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /**
513 * Target memory domains written by this operation.
514 *
515 * Note that only one domain may be written by the whole
516 * execbuffer operation, so that where there are conflicts,
517 * the application will get -EINVAL back.
518 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100519 __u32 write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700520};
521
522/** @{
523 * Intel memory domains
524 *
525 * Most of these just align with the various caches in
526 * the system and are used to flush and invalidate as
527 * objects end up cached in different domains.
528 */
529/** CPU cache */
530#define I915_GEM_DOMAIN_CPU 0x00000001
531/** Render cache, used by 2D and 3D drawing */
532#define I915_GEM_DOMAIN_RENDER 0x00000002
533/** Sampler cache, used by texture engine */
534#define I915_GEM_DOMAIN_SAMPLER 0x00000004
535/** Command queue, used to load batch buffers */
536#define I915_GEM_DOMAIN_COMMAND 0x00000008
537/** Instruction cache, used by shader programs */
538#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
539/** Vertex address cache */
540#define I915_GEM_DOMAIN_VERTEX 0x00000020
541/** GTT domain - aperture and scanout */
542#define I915_GEM_DOMAIN_GTT 0x00000040
543/** @} */
544
545struct drm_i915_gem_exec_object {
546 /**
547 * User's handle for a buffer to be bound into the GTT for this
548 * operation.
549 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100550 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700551
552 /** Number of relocations to be performed on this buffer */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100553 __u32 relocation_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700554 /**
555 * Pointer to array of struct drm_i915_gem_relocation_entry containing
556 * the relocations to be performed in this buffer.
557 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100558 __u64 relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700559
560 /** Required alignment in graphics aperture */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100561 __u64 alignment;
Eric Anholt673a3942008-07-30 12:06:12 -0700562
563 /**
564 * Returned value of the updated offset of the object, for future
565 * presumed_offset writes.
566 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100567 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700568};
569
570struct drm_i915_gem_execbuffer {
571 /**
572 * List of buffers to be validated with their relocations to be
573 * performend on them.
574 *
575 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
576 *
577 * These buffers must be listed in an order such that all relocations
578 * a buffer is performing refer to buffers that have already appeared
579 * in the validate list.
580 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100581 __u64 buffers_ptr;
582 __u32 buffer_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700583
584 /** Offset in the batchbuffer to start execution from. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100585 __u32 batch_start_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700586 /** Bytes used in batchbuffer from batch_start_offset */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100587 __u32 batch_len;
588 __u32 DR1;
589 __u32 DR4;
590 __u32 num_cliprects;
Eric Anholt673a3942008-07-30 12:06:12 -0700591 /** This is a struct drm_clip_rect *cliprects */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100592 __u64 cliprects_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -0700593};
594
Jesse Barnes76446ca2009-12-17 22:05:42 -0500595struct drm_i915_gem_exec_object2 {
596 /**
597 * User's handle for a buffer to be bound into the GTT for this
598 * operation.
599 */
600 __u32 handle;
601
602 /** Number of relocations to be performed on this buffer */
603 __u32 relocation_count;
604 /**
605 * Pointer to array of struct drm_i915_gem_relocation_entry containing
606 * the relocations to be performed in this buffer.
607 */
608 __u64 relocs_ptr;
609
610 /** Required alignment in graphics aperture */
611 __u64 alignment;
612
613 /**
614 * Returned value of the updated offset of the object, for future
615 * presumed_offset writes.
616 */
617 __u64 offset;
618
619#define EXEC_OBJECT_NEEDS_FENCE (1<<0)
620 __u64 flags;
621 __u64 rsvd1;
622 __u64 rsvd2;
623};
624
625struct drm_i915_gem_execbuffer2 {
626 /**
627 * List of gem_exec_object2 structs
628 */
629 __u64 buffers_ptr;
630 __u32 buffer_count;
631
632 /** Offset in the batchbuffer to start execution from. */
633 __u32 batch_start_offset;
634 /** Bytes used in batchbuffer from batch_start_offset */
635 __u32 batch_len;
636 __u32 DR1;
637 __u32 DR4;
638 __u32 num_cliprects;
639 /** This is a struct drm_clip_rect *cliprects */
640 __u64 cliprects_ptr;
Chris Wilson549f7362010-10-19 11:19:32 +0100641#define I915_EXEC_RING_MASK (7<<0)
642#define I915_EXEC_DEFAULT (0<<0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643#define I915_EXEC_RENDER (1<<0)
Chris Wilson549f7362010-10-19 11:19:32 +0100644#define I915_EXEC_BSD (2<<0)
645#define I915_EXEC_BLT (3<<0)
Chris Wilson72bfa192010-12-19 11:42:05 +0000646
647/* Used for switching the constants addressing mode on gen4+ RENDER ring.
648 * Gen6+ only supports relative addressing to dynamic state (default) and
649 * absolute addressing.
650 *
651 * These flags are ignored for the BSD and BLT rings.
652 */
653#define I915_EXEC_CONSTANTS_MASK (3<<6)
654#define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
655#define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
656#define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800657 __u64 flags;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500658 __u64 rsvd1;
659 __u64 rsvd2;
660};
661
Eric Anholtae662d32012-01-03 09:23:29 -0800662/** Resets the SO write offset registers for transform feedback on gen7. */
663#define I915_EXEC_GEN7_SOL_RESET (1<<8)
664
Eric Anholt673a3942008-07-30 12:06:12 -0700665struct drm_i915_gem_pin {
666 /** Handle of the buffer to be pinned. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100667 __u32 handle;
668 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700669
670 /** alignment required within the aperture */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100671 __u64 alignment;
Eric Anholt673a3942008-07-30 12:06:12 -0700672
673 /** Returned GTT offset of the buffer. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100674 __u64 offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700675};
676
677struct drm_i915_gem_unpin {
678 /** Handle of the buffer to be unpinned. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100679 __u32 handle;
680 __u32 pad;
Eric Anholt673a3942008-07-30 12:06:12 -0700681};
682
683struct drm_i915_gem_busy {
684 /** Handle of the buffer to check for busy */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100685 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700686
687 /** Return busy status (1 if busy, 0 if idle) */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100688 __u32 busy;
Eric Anholt673a3942008-07-30 12:06:12 -0700689};
690
691#define I915_TILING_NONE 0
692#define I915_TILING_X 1
693#define I915_TILING_Y 2
694
695#define I915_BIT_6_SWIZZLE_NONE 0
696#define I915_BIT_6_SWIZZLE_9 1
697#define I915_BIT_6_SWIZZLE_9_10 2
698#define I915_BIT_6_SWIZZLE_9_11 3
699#define I915_BIT_6_SWIZZLE_9_10_11 4
700/* Not seen by userland */
701#define I915_BIT_6_SWIZZLE_UNKNOWN 5
Eric Anholt280b7132009-03-12 16:56:27 -0700702/* Seen by userland. */
703#define I915_BIT_6_SWIZZLE_9_17 6
704#define I915_BIT_6_SWIZZLE_9_10_17 7
Eric Anholt673a3942008-07-30 12:06:12 -0700705
706struct drm_i915_gem_set_tiling {
707 /** Handle of the buffer to have its tiling state updated */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100708 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700709
710 /**
711 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
712 * I915_TILING_Y).
713 *
714 * This value is to be set on request, and will be updated by the
715 * kernel on successful return with the actual chosen tiling layout.
716 *
717 * The tiling mode may be demoted to I915_TILING_NONE when the system
718 * has bit 6 swizzling that can't be managed correctly by GEM.
719 *
720 * Buffer contents become undefined when changing tiling_mode.
721 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100722 __u32 tiling_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700723
724 /**
725 * Stride in bytes for the object when in I915_TILING_X or
726 * I915_TILING_Y.
727 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100728 __u32 stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700729
730 /**
731 * Returned address bit 6 swizzling required for CPU access through
732 * mmap mapping.
733 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100734 __u32 swizzle_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700735};
736
737struct drm_i915_gem_get_tiling {
738 /** Handle of the buffer to get tiling state for. */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100739 __u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700740
741 /**
742 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
743 * I915_TILING_Y).
744 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100745 __u32 tiling_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700746
747 /**
748 * Returned address bit 6 swizzling required for CPU access through
749 * mmap mapping.
750 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100751 __u32 swizzle_mode;
Eric Anholt673a3942008-07-30 12:06:12 -0700752};
753
Eric Anholt5a125c32008-10-22 21:40:13 -0700754struct drm_i915_gem_get_aperture {
755 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100756 __u64 aper_size;
Eric Anholt5a125c32008-10-22 21:40:13 -0700757
758 /**
759 * Available space in the aperture used by i915_gem_execbuffer, in
760 * bytes
761 */
Arnd Bergmann1d7f83d2009-02-26 00:51:42 +0100762 __u64 aper_available_size;
Eric Anholt5a125c32008-10-22 21:40:13 -0700763};
764
Carl Worth08d7b3d2009-04-29 14:43:54 -0700765struct drm_i915_get_pipe_from_crtc_id {
766 /** ID of CRTC being requested **/
767 __u32 crtc_id;
768
769 /** pipe of requested CRTC **/
770 __u32 pipe;
771};
772
Chris Wilson3ef94da2009-09-14 16:50:29 +0100773#define I915_MADV_WILLNEED 0
774#define I915_MADV_DONTNEED 1
Chris Wilsonbb6baf72009-09-22 14:24:13 +0100775#define __I915_MADV_PURGED 2 /* internal state */
Chris Wilson3ef94da2009-09-14 16:50:29 +0100776
777struct drm_i915_gem_madvise {
778 /** Handle of the buffer to change the backing store advice */
779 __u32 handle;
780
781 /* Advice: either the buffer will be needed again in the near future,
782 * or wont be and could be discarded under memory pressure.
783 */
784 __u32 madv;
785
786 /** Whether the backing store still exists. */
787 __u32 retained;
788};
789
Daniel Vetter02e792f2009-09-15 22:57:34 +0200790/* flags */
791#define I915_OVERLAY_TYPE_MASK 0xff
792#define I915_OVERLAY_YUV_PLANAR 0x01
793#define I915_OVERLAY_YUV_PACKED 0x02
794#define I915_OVERLAY_RGB 0x03
795
796#define I915_OVERLAY_DEPTH_MASK 0xff00
797#define I915_OVERLAY_RGB24 0x1000
798#define I915_OVERLAY_RGB16 0x2000
799#define I915_OVERLAY_RGB15 0x3000
800#define I915_OVERLAY_YUV422 0x0100
801#define I915_OVERLAY_YUV411 0x0200
802#define I915_OVERLAY_YUV420 0x0300
803#define I915_OVERLAY_YUV410 0x0400
804
805#define I915_OVERLAY_SWAP_MASK 0xff0000
806#define I915_OVERLAY_NO_SWAP 0x000000
807#define I915_OVERLAY_UV_SWAP 0x010000
808#define I915_OVERLAY_Y_SWAP 0x020000
809#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
810
811#define I915_OVERLAY_FLAGS_MASK 0xff000000
812#define I915_OVERLAY_ENABLE 0x01000000
813
814struct drm_intel_overlay_put_image {
815 /* various flags and src format description */
816 __u32 flags;
817 /* source picture description */
818 __u32 bo_handle;
819 /* stride values and offsets are in bytes, buffer relative */
820 __u16 stride_Y; /* stride for packed formats */
821 __u16 stride_UV;
822 __u32 offset_Y; /* offset for packet formats */
823 __u32 offset_U;
824 __u32 offset_V;
825 /* in pixels */
826 __u16 src_width;
827 __u16 src_height;
828 /* to compensate the scaling factors for partially covered surfaces */
829 __u16 src_scan_width;
830 __u16 src_scan_height;
831 /* output crtc description */
832 __u32 crtc_id;
833 __u16 dst_x;
834 __u16 dst_y;
835 __u16 dst_width;
836 __u16 dst_height;
837};
838
839/* flags */
840#define I915_OVERLAY_UPDATE_ATTRS (1<<0)
841#define I915_OVERLAY_UPDATE_GAMMA (1<<1)
842struct drm_intel_overlay_attrs {
843 __u32 flags;
844 __u32 color_key;
845 __s32 brightness;
846 __u32 contrast;
847 __u32 saturation;
848 __u32 gamma0;
849 __u32 gamma1;
850 __u32 gamma2;
851 __u32 gamma3;
852 __u32 gamma4;
853 __u32 gamma5;
854};
855
Jesse Barnes8ea30862012-01-03 08:05:39 -0800856/*
857 * Intel sprite handling
858 *
859 * Color keying works with a min/mask/max tuple. Both source and destination
860 * color keying is allowed.
861 *
862 * Source keying:
863 * Sprite pixels within the min & max values, masked against the color channels
864 * specified in the mask field, will be transparent. All other pixels will
865 * be displayed on top of the primary plane. For RGB surfaces, only the min
866 * and mask fields will be used; ranged compares are not allowed.
867 *
868 * Destination keying:
869 * Primary plane pixels that match the min value, masked against the color
870 * channels specified in the mask field, will be replaced by corresponding
871 * pixels from the sprite plane.
872 *
873 * Note that source & destination keying are exclusive; only one can be
874 * active on a given plane.
875 */
876
877#define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
878#define I915_SET_COLORKEY_DESTINATION (1<<1)
879#define I915_SET_COLORKEY_SOURCE (1<<2)
880struct drm_intel_sprite_colorkey {
881 __u32 plane_id;
882 __u32 min_value;
883 __u32 channel_mask;
884 __u32 max_value;
885 __u32 flags;
886};
887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888#endif /* _I915_DRM_H_ */