blob: 23a345486564b4f64f9e4b46ee27124923e22b6d [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/********* Mailbox door bell *************/
19/* Used for driver communication with the FW.
20 * The software must write this register twice to post any command. First,
21 * it writes the register with hi=1 and the upper bits of the physical address
22 * for the MAILBOX structure. Software must poll the ready bit until this
23 * is acknowledged. Then, sotware writes the register with hi=0 with the lower
24 * bits in the address. It must poll the ready bit until the command is
25 * complete. Upon completion, the MAILBOX will contain a valid completion
26 * queue entry.
27 */
28#define MPU_MAILBOX_DB_OFFSET 0x160
29#define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
30#define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
31
32#define MPU_EP_CONTROL 0
33
34/********** MPU semphore ******************/
Sathya Perlafe6d2a32010-11-21 23:25:50 +000035#define MPU_EP_SEMAPHORE_OFFSET 0xac
36#define MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET 0x400
37#define EP_SEMAPHORE_POST_STAGE_MASK 0x0000FFFF
38#define EP_SEMAPHORE_POST_ERR_MASK 0x1
39#define EP_SEMAPHORE_POST_ERR_SHIFT 31
40
Sathya Perla6b7c5b92009-03-11 23:32:03 -070041/* MPU semphore POST stage values */
42#define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
43#define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
44#define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
45#define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
46
Padmanabh Ratnakar37eed1c2011-03-07 03:08:36 +000047
48/* Lancer SLIPORT_CONTROL SLIPORT_STATUS registers */
49#define SLIPORT_STATUS_OFFSET 0x404
50#define SLIPORT_CONTROL_OFFSET 0x408
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +000051#define SLIPORT_ERROR1_OFFSET 0x40C
52#define SLIPORT_ERROR2_OFFSET 0x410
Padmanabh Ratnakar37eed1c2011-03-07 03:08:36 +000053
54#define SLIPORT_STATUS_ERR_MASK 0x80000000
55#define SLIPORT_STATUS_RN_MASK 0x01000000
56#define SLIPORT_STATUS_RDY_MASK 0x00800000
57
58
59#define SLI_PORT_CONTROL_IP_MASK 0x08000000
60
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061/********* Memory BAR register ************/
62#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
63/* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
64 * Disable" may still globally block interrupts in addition to individual
65 * interrupt masks; a mechanism for the device driver to block all interrupts
66 * atomically without having to arbitrate for the PCI Interrupt Disable bit
67 * with the OS.
68 */
69#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070070
Uwe Kleine-König65155b32010-06-11 12:17:01 +020071/********* Power management (WOL) **********/
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +000072#define PCICFG_PM_CONTROL_OFFSET 0x44
73#define PCICFG_PM_CONTROL_MASK 0x108 /* bits 3 & 8 */
74
Ajit Khaparde7c185272010-07-29 06:16:33 +000075/********* Online Control Registers *******/
76#define PCICFG_ONLINE0 0xB0
77#define PCICFG_ONLINE1 0xB4
78
79/********* UE Status and Mask Registers ***/
80#define PCICFG_UE_STATUS_LOW 0xA0
81#define PCICFG_UE_STATUS_HIGH 0xA4
82#define PCICFG_UE_STATUS_LOW_MASK 0xA8
83#define PCICFG_UE_STATUS_HI_MASK 0xAC
84
Sathya Perlafe6d2a32010-11-21 23:25:50 +000085/******** SLI_INTF ***********************/
86#define SLI_INTF_REG_OFFSET 0x58
87#define SLI_INTF_VALID_MASK 0xE0000000
88#define SLI_INTF_VALID 0xC0000000
89#define SLI_INTF_HINT2_MASK 0x1F000000
90#define SLI_INTF_HINT2_SHIFT 24
91#define SLI_INTF_HINT1_MASK 0x00FF0000
92#define SLI_INTF_HINT1_SHIFT 16
93#define SLI_INTF_FAMILY_MASK 0x00000F00
94#define SLI_INTF_FAMILY_SHIFT 8
95#define SLI_INTF_IF_TYPE_MASK 0x0000F000
96#define SLI_INTF_IF_TYPE_SHIFT 12
97#define SLI_INTF_REV_MASK 0x000000F0
98#define SLI_INTF_REV_SHIFT 4
99#define SLI_INTF_FT_MASK 0x00000001
100
Parav Pandit045508a2012-03-26 14:27:13 +0000101#define SLI_INTF_TYPE_2 2
102#define SLI_INTF_TYPE_3 3
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000103
104/* SLI family */
105#define BE_SLI_FAMILY 0x0
106#define LANCER_A0_SLI_FAMILY 0xA
Parav Pandit045508a2012-03-26 14:27:13 +0000107#define SKYHAWK_SLI_FAMILY 0x2
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000108
Sathya Perlac001c212009-07-01 01:06:07 +0000109/********* ISR0 Register offset **********/
110#define CEV_ISR0_OFFSET 0xC18
111#define CEV_ISR_SIZE 4
112
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700113/********* Event Q door bell *************/
114#define DB_EQ_OFFSET DB_CQ_OFFSET
115#define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000116#define DB_EQ_RING_ID_EXT_MASK 0x3e00 /* bits 9-13 */
117#define DB_EQ_RING_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 placing at 11-15 */
118
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700119/* Clear the interrupt for this eq */
120#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
121/* Must be 1 */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000122#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700123/* Number of event entries processed */
124#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
125/* Rearm bit */
126#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
127
128/********* Compl Q door bell *************/
129#define DB_CQ_OFFSET 0x120
130#define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000131#define DB_CQ_RING_ID_EXT_MASK 0x7C00 /* bits 10-14 */
132#define DB_CQ_RING_ID_EXT_MASK_SHIFT (1) /* qid bits 10-14
133 placing at 11-15 */
134
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700135/* Number of event entries processed */
136#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
137/* Rearm bit */
138#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
139
140/********** TX ULP door bell *************/
141#define DB_TXULP1_OFFSET 0x60
142#define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
143/* Number of tx entries posted */
144#define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
145#define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
146
147/********** RQ(erx) door bell ************/
148#define DB_RQ_OFFSET 0x100
149#define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
150/* Number of rx frags posted */
151#define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
152
Sathya Perla5fb379e2009-06-18 00:02:59 +0000153/********** MCC door bell ************/
154#define DB_MCCQ_OFFSET 0x140
155#define DB_MCCQ_RING_ID_MASK 0x7FF /* bits 0 - 10 */
156/* Number of entries posted */
157#define DB_MCCQ_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
158
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000159/********** SRIOV VF PCICFG OFFSET ********/
160#define SRIOV_VF_PCICFG_OFFSET (4096)
161
Somnath Kotur311fddc2011-03-16 21:22:43 +0000162/********** FAT TABLE ********/
163#define RETRIEVE_FAT 0
164#define QUERY_FAT 1
165
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000166/* Flashrom related descriptors */
167#define IMAGE_TYPE_FIRMWARE 160
168#define IMAGE_TYPE_BOOTCODE 224
169#define IMAGE_TYPE_OPTIONROM 32
170
171#define NUM_FLASHDIR_ENTRIES 32
172
173#define IMG_TYPE_ISCSI_ACTIVE 0
174#define IMG_TYPE_REDBOOT 1
175#define IMG_TYPE_BIOS 2
176#define IMG_TYPE_PXE_BIOS 3
177#define IMG_TYPE_FCOE_BIOS 8
178#define IMG_TYPE_ISCSI_BACKUP 9
179#define IMG_TYPE_FCOE_FW_ACTIVE 10
180#define IMG_TYPE_FCOE_FW_BACKUP 11
Sarveshwar Bandi9fe96932010-03-02 22:37:28 +0000181#define IMG_TYPE_NCSI_FW 13
Sathya Perla306f1342011-08-02 19:57:45 +0000182#define IMG_TYPE_PHY_FW 99
183#define TN_8022 13
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000184
Sathya Perla306f1342011-08-02 19:57:45 +0000185#define ILLEGAL_IOCTL_REQ 2
186#define FLASHROM_OPER_PHY_FLASH 9
187#define FLASHROM_OPER_PHY_SAVE 10
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000188#define FLASHROM_OPER_FLASH 1
189#define FLASHROM_OPER_SAVE 2
190#define FLASHROM_OPER_REPORT 4
191
Sathya Perla306f1342011-08-02 19:57:45 +0000192#define FLASH_IMAGE_MAX_SIZE_g2 (1310720) /* Max firmware image size */
193#define FLASH_BIOS_IMAGE_MAX_SIZE_g2 (262144) /* Max OPTION ROM image sz */
194#define FLASH_REDBOOT_IMAGE_MAX_SIZE_g2 (262144) /* Max Redboot image sz */
195#define FLASH_IMAGE_MAX_SIZE_g3 (2097152) /* Max firmware image size */
196#define FLASH_BIOS_IMAGE_MAX_SIZE_g3 (524288) /* Max OPTION ROM image sz */
197#define FLASH_REDBOOT_IMAGE_MAX_SIZE_g3 (1048576) /* Max Redboot image sz */
198#define FLASH_NCSI_IMAGE_MAX_SIZE_g3 (262144)
199#define FLASH_PHY_FW_IMAGE_MAX_SIZE_g3 262144
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000200
201#define FLASH_NCSI_MAGIC (0x16032009)
202#define FLASH_NCSI_DISABLED (0)
203#define FLASH_NCSI_ENABLED (1)
204
205#define FLASH_NCSI_BITFILE_HDR_OFFSET (0x600000)
206
207/* Offsets for components on Flash. */
208#define FLASH_iSCSI_PRIMARY_IMAGE_START_g2 (1048576)
209#define FLASH_iSCSI_BACKUP_IMAGE_START_g2 (2359296)
210#define FLASH_FCoE_PRIMARY_IMAGE_START_g2 (3670016)
211#define FLASH_FCoE_BACKUP_IMAGE_START_g2 (4980736)
212#define FLASH_iSCSI_BIOS_START_g2 (7340032)
213#define FLASH_PXE_BIOS_START_g2 (7864320)
214#define FLASH_FCoE_BIOS_START_g2 (524288)
215#define FLASH_REDBOOT_START_g2 (0)
216
Sarveshwar Bandi9fe96932010-03-02 22:37:28 +0000217#define FLASH_NCSI_START_g3 (15990784)
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000218#define FLASH_iSCSI_PRIMARY_IMAGE_START_g3 (2097152)
219#define FLASH_iSCSI_BACKUP_IMAGE_START_g3 (4194304)
220#define FLASH_FCoE_PRIMARY_IMAGE_START_g3 (6291456)
221#define FLASH_FCoE_BACKUP_IMAGE_START_g3 (8388608)
222#define FLASH_iSCSI_BIOS_START_g3 (12582912)
223#define FLASH_PXE_BIOS_START_g3 (13107200)
224#define FLASH_FCoE_BIOS_START_g3 (13631488)
225#define FLASH_REDBOOT_START_g3 (262144)
Sathya Perla306f1342011-08-02 19:57:45 +0000226#define FLASH_PHY_FW_START_g3 1310720
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000227
Ajit Khaparde1ef78ab2010-09-03 06:17:10 +0000228/************* Rx Packet Type Encoding **************/
229#define BE_UNICAST_PACKET 0
230#define BE_MULTICAST_PACKET 1
231#define BE_BROADCAST_PACKET 2
232#define BE_RSVD_PACKET 3
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000233
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700234/*
235 * BE descriptors: host memory data structures whose formats
236 * are hardwired in BE silicon.
237 */
238/* Event Queue Descriptor */
239#define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
240#define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
241#define EQ_ENTRY_RES_ID_SHIFT 16
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000242
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700243struct be_eq_entry {
244 u32 evt;
245};
246
247/* TX Queue Descriptor */
248#define ETH_WRB_FRAG_LEN_MASK 0xFFFF
249struct be_eth_wrb {
250 u32 frag_pa_hi; /* dword 0 */
251 u32 frag_pa_lo; /* dword 1 */
252 u32 rsvd0; /* dword 2 */
253 u32 frag_len; /* dword 3: bits 0 - 15 */
254} __packed;
255
256/* Pseudo amap definition for eth_hdr_wrb in which each bit of the
257 * actual structure is defined as a byte : used to calculate
258 * offset/shift/mask of each field */
259struct amap_eth_hdr_wrb {
260 u8 rsvd0[32]; /* dword 0 */
261 u8 rsvd1[32]; /* dword 1 */
262 u8 complete; /* dword 2 */
263 u8 event;
264 u8 crc;
265 u8 forward;
Ajit Khaparde49e4b8472010-06-14 04:56:07 +0000266 u8 lso6;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700267 u8 mgmt;
268 u8 ipcs;
269 u8 udpcs;
270 u8 tcpcs;
271 u8 lso;
272 u8 vlan;
273 u8 gso[2];
274 u8 num_wrb[5];
275 u8 lso_mss[14];
276 u8 len[16]; /* dword 3 */
277 u8 vlan_tag[16];
278} __packed;
279
280struct be_eth_hdr_wrb {
281 u32 dw[4];
282};
283
284/* TX Compl Queue Descriptor */
285
286/* Pseudo amap definition for eth_tx_compl in which each bit of the
287 * actual structure is defined as a byte: used to calculate
288 * offset/shift/mask of each field */
289struct amap_eth_tx_compl {
290 u8 wrb_index[16]; /* dword 0 */
291 u8 ct[2]; /* dword 0 */
292 u8 port[2]; /* dword 0 */
293 u8 rsvd0[8]; /* dword 0 */
294 u8 status[4]; /* dword 0 */
295 u8 user_bytes[16]; /* dword 1 */
296 u8 nwh_bytes[8]; /* dword 1 */
297 u8 lso; /* dword 1 */
298 u8 cast_enc[2]; /* dword 1 */
299 u8 rsvd1[5]; /* dword 1 */
300 u8 rsvd2[32]; /* dword 2 */
301 u8 pkts[16]; /* dword 3 */
302 u8 ringid[11]; /* dword 3 */
303 u8 hash_val[4]; /* dword 3 */
304 u8 valid; /* dword 3 */
305} __packed;
306
307struct be_eth_tx_compl {
308 u32 dw[4];
309};
310
311/* RX Queue Descriptor */
312struct be_eth_rx_d {
313 u32 fragpa_hi;
314 u32 fragpa_lo;
315};
316
317/* RX Compl Queue Descriptor */
318
Sathya Perla2e588f82011-03-11 02:49:26 +0000319/* Pseudo amap definition for BE2 and BE3 legacy mode eth_rx_compl in which
320 * each bit of the actual structure is defined as a byte: used to calculate
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700321 * offset/shift/mask of each field */
Sathya Perla2e588f82011-03-11 02:49:26 +0000322struct amap_eth_rx_compl_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700323 u8 vlan_tag[16]; /* dword 0 */
324 u8 pktsize[14]; /* dword 0 */
325 u8 port; /* dword 0 */
326 u8 ip_opt; /* dword 0 */
327 u8 err; /* dword 1 */
328 u8 rsshp; /* dword 1 */
329 u8 ipf; /* dword 1 */
330 u8 tcpf; /* dword 1 */
331 u8 udpf; /* dword 1 */
332 u8 ipcksm; /* dword 1 */
333 u8 l4_cksm; /* dword 1 */
334 u8 ip_version; /* dword 1 */
335 u8 macdst[6]; /* dword 1 */
336 u8 vtp; /* dword 1 */
337 u8 rsvd0; /* dword 1 */
338 u8 fragndx[10]; /* dword 1 */
339 u8 ct[2]; /* dword 1 */
340 u8 sw; /* dword 1 */
341 u8 numfrags[3]; /* dword 1 */
342 u8 rss_flush; /* dword 2 */
343 u8 cast_enc[2]; /* dword 2 */
Ajit Khaparde84517482009-09-04 03:12:16 +0000344 u8 vtm; /* dword 2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700345 u8 rss_bank; /* dword 2 */
346 u8 rsvd1[23]; /* dword 2 */
347 u8 lro_pkt; /* dword 2 */
348 u8 rsvd2[2]; /* dword 2 */
349 u8 valid; /* dword 2 */
350 u8 rsshash[32]; /* dword 3 */
351} __packed;
352
Sathya Perla2e588f82011-03-11 02:49:26 +0000353/* Pseudo amap definition for BE3 native mode eth_rx_compl in which
354 * each bit of the actual structure is defined as a byte: used to calculate
355 * offset/shift/mask of each field */
356struct amap_eth_rx_compl_v1 {
357 u8 vlan_tag[16]; /* dword 0 */
358 u8 pktsize[14]; /* dword 0 */
359 u8 vtp; /* dword 0 */
360 u8 ip_opt; /* dword 0 */
361 u8 err; /* dword 1 */
362 u8 rsshp; /* dword 1 */
363 u8 ipf; /* dword 1 */
364 u8 tcpf; /* dword 1 */
365 u8 udpf; /* dword 1 */
366 u8 ipcksm; /* dword 1 */
367 u8 l4_cksm; /* dword 1 */
368 u8 ip_version; /* dword 1 */
369 u8 macdst[7]; /* dword 1 */
370 u8 rsvd0; /* dword 1 */
371 u8 fragndx[10]; /* dword 1 */
372 u8 ct[2]; /* dword 1 */
373 u8 sw; /* dword 1 */
374 u8 numfrags[3]; /* dword 1 */
375 u8 rss_flush; /* dword 2 */
376 u8 cast_enc[2]; /* dword 2 */
377 u8 vtm; /* dword 2 */
378 u8 rss_bank; /* dword 2 */
379 u8 port[2]; /* dword 2 */
380 u8 vntagp; /* dword 2 */
381 u8 header_len[8]; /* dword 2 */
382 u8 header_split[2]; /* dword 2 */
383 u8 rsvd1[13]; /* dword 2 */
384 u8 valid; /* dword 2 */
385 u8 rsshash[32]; /* dword 3 */
386} __packed;
387
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388struct be_eth_rx_compl {
389 u32 dw[4];
390};
Ajit Khaparde84517482009-09-04 03:12:16 +0000391
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000392struct mgmt_hba_attribs {
393 u8 flashrom_version_string[32];
394 u8 manufacturer_name[32];
395 u32 supported_modes;
396 u32 rsvd0[3];
397 u8 ncsi_ver_string[12];
398 u32 default_extended_timeout;
399 u8 controller_model_number[32];
400 u8 controller_description[64];
401 u8 controller_serial_number[32];
402 u8 ip_version_string[32];
403 u8 firmware_version_string[32];
404 u8 bios_version_string[32];
405 u8 redboot_version_string[32];
406 u8 driver_version_string[32];
407 u8 fw_on_flash_version_string[32];
408 u32 functionalities_supported;
409 u16 max_cdblength;
410 u8 asic_revision;
411 u8 generational_guid[16];
412 u8 hba_port_count;
413 u16 default_link_down_timeout;
414 u8 iscsi_ver_min_max;
415 u8 multifunction_device;
416 u8 cache_valid;
417 u8 hba_status;
418 u8 max_domains_supported;
419 u8 phy_port;
420 u32 firmware_post_status;
421 u32 hba_mtu[8];
422 u32 rsvd1[4];
423};
424
425struct mgmt_controller_attrib {
426 struct mgmt_hba_attribs hba_attribs;
427 u16 pci_vendor_id;
428 u16 pci_device_id;
429 u16 pci_sub_vendor_id;
430 u16 pci_sub_system_id;
431 u8 pci_bus_number;
432 u8 pci_device_number;
433 u8 pci_function_number;
434 u8 interface_type;
435 u64 unique_identifier;
436 u32 rsvd0[5];
437};
438
Ajit Khaparde84517482009-09-04 03:12:16 +0000439struct controller_id {
440 u32 vendor;
441 u32 device;
442 u32 subvendor;
443 u32 subdevice;
444};
445
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000446struct flash_comp {
447 unsigned long offset;
448 int optype;
449 int size;
450};
451
452struct image_hdr {
453 u32 imageid;
454 u32 imageoffset;
455 u32 imagelength;
456 u32 image_checksum;
457 u8 image_version[32];
458};
459struct flash_file_hdr_g2 {
Ajit Khaparde84517482009-09-04 03:12:16 +0000460 u8 sign[32];
461 u32 cksum;
462 u32 antidote;
463 struct controller_id cont_id;
464 u32 file_len;
465 u32 chunk_num;
466 u32 total_chunks;
467 u32 num_imgs;
468 u8 build[24];
469};
470
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000471struct flash_file_hdr_g3 {
472 u8 sign[52];
473 u8 ufi_version[4];
474 u32 file_len;
475 u32 cksum;
476 u32 antidote;
477 u32 num_imgs;
478 u8 build[24];
479 u8 rsvd[32];
480};
481
Ajit Khaparde84517482009-09-04 03:12:16 +0000482struct flash_section_hdr {
483 u32 format_rev;
484 u32 cksum;
485 u32 antidote;
486 u32 build_no;
487 u8 id_string[64];
488 u32 active_entry_mask;
489 u32 valid_entry_mask;
490 u32 org_content_mask;
491 u32 rsvd0;
492 u32 rsvd1;
493 u32 rsvd2;
494 u32 rsvd3;
495 u32 rsvd4;
496};
497
498struct flash_section_entry {
499 u32 type;
500 u32 offset;
501 u32 pad_size;
502 u32 image_size;
503 u32 cksum;
504 u32 entry_point;
505 u32 rsvd0;
506 u32 rsvd1;
507 u8 ver_data[32];
508};
509
510struct flash_section_info {
511 u8 cookie[32];
512 struct flash_section_hdr fsec_hdr;
513 struct flash_section_entry fsec_entry[32];
514};