blob: fb6d8e88eb05ae860f2f82d99dfcf25dde0b5970 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
30#include <linux/types.h>
31#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/ethtool.h>
36#include <linux/vmalloc.h>
37#include <linux/uaccess.h>
38
39#include "ixgbe.h"
40
41
42#define IXGBE_ALL_RAR_ENTRIES 16
43
Ajit Khaparde29c3a052009-10-13 01:47:33 +000044enum {NETDEV_STATS, IXGBE_STATS};
45
Auke Kok9a799d72007-09-15 14:07:45 -070046struct ixgbe_stats {
47 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070049 int sizeof_stat;
50 int stat_offset;
51};
52
Ajit Khaparde29c3a052009-10-13 01:47:33 +000053#define IXGBE_STAT(m) IXGBE_STATS, \
54 sizeof(((struct ixgbe_adapter *)0)->m), \
55 offsetof(struct ixgbe_adapter, m)
56#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000057 sizeof(((struct rtnl_link_stats64 *)0)->m), \
58 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000059
Auke Kok9a799d72007-09-15 14:07:45 -070060static struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000061 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
62 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
63 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
64 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000065 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
66 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
67 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
68 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070069 {"lsc_int", IXGBE_STAT(lsc_int)},
70 {"tx_busy", IXGBE_STAT(tx_busy)},
71 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000072 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
73 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
74 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
75 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
76 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070077 {"broadcast", IXGBE_STAT(stats.bprc)},
78 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000079 {"collisions", IXGBE_NETDEV_STAT(collisions)},
80 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
81 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
82 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000083 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
84 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000085 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
86 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Eric Dumazet55bad822010-07-23 13:44:21 +000087 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
88 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
89 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
90 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
91 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
92 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070093 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
94 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
95 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
96 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -070097 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
98 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
99 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
100 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700101 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
103 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000104 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Yi Zou6d455222009-05-13 13:12:16 +0000105#ifdef IXGBE_FCOE
106 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
107 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
108 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
109 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
110 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
111 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
112#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700113};
114
115#define IXGBE_QUEUE_STATS_LEN \
Wang Chen454d7c92008-11-12 23:37:49 -0800116 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
117 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
118 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700119#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800120#define IXGBE_PB_STATS_LEN ( \
Wang Chen9d2f4722008-11-21 01:56:07 -0800121 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
Alexander Duyck2f90b862008-11-20 20:52:10 -0800122 IXGBE_FLAG_DCB_ENABLED) ? \
123 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
124 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
125 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
126 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
127 / sizeof(u64) : 0)
128#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
129 IXGBE_PB_STATS_LEN + \
130 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700131
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000132static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
133 "Register test (offline)", "Eeprom test (offline)",
134 "Interrupt test (offline)", "Loopback test (offline)",
135 "Link test (on/offline)"
136};
137#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
138
Auke Kok9a799d72007-09-15 14:07:45 -0700139static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700140 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700141{
142 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800143 struct ixgbe_hw *hw = &adapter->hw;
144 u32 link_speed = 0;
145 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800147 ecmd->supported = SUPPORTED_10000baseT_Full;
148 ecmd->autoneg = AUTONEG_ENABLE;
Auke Kok9a799d72007-09-15 14:07:45 -0700149 ecmd->transceiver = XCVR_EXTERNAL;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000150 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000151 (hw->phy.multispeed_fiber)) {
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800152 ecmd->supported |= (SUPPORTED_1000baseT_Full |
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000153 SUPPORTED_Autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700154
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000155 ecmd->advertising = ADVERTISED_Autoneg;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800156 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
157 ecmd->advertising |= ADVERTISED_10000baseT_Full;
158 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL)
159 ecmd->advertising |= ADVERTISED_1000baseT_Full;
Don Skidmore7c5b832302009-03-31 21:33:02 +0000160 /*
161 * It's possible that phy.autoneg_advertised may not be
162 * set yet. If so display what the default would be -
163 * both 1G and 10G supported.
164 */
165 if (!(ecmd->advertising & (ADVERTISED_1000baseT_Full |
166 ADVERTISED_10000baseT_Full)))
167 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
168 ADVERTISED_1000baseT_Full);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800169
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000170 if (hw->phy.media_type == ixgbe_media_type_copper) {
171 ecmd->supported |= SUPPORTED_TP;
172 ecmd->advertising |= ADVERTISED_TP;
173 ecmd->port = PORT_TP;
174 } else {
175 ecmd->supported |= SUPPORTED_FIBRE;
176 ecmd->advertising |= ADVERTISED_FIBRE;
177 ecmd->port = PORT_FIBRE;
178 }
Don Skidmore1e336d02009-01-26 20:57:51 -0800179 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
180 /* Set as FIBRE until SERDES defined in kernel */
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000181 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800182 ecmd->supported = (SUPPORTED_1000baseT_Full |
183 SUPPORTED_FIBRE);
184 ecmd->advertising = (ADVERTISED_1000baseT_Full |
185 ADVERTISED_FIBRE);
186 ecmd->port = PORT_FIBRE;
187 ecmd->autoneg = AUTONEG_DISABLE;
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000188 } else {
189 ecmd->supported |= (SUPPORTED_1000baseT_Full |
190 SUPPORTED_FIBRE);
191 ecmd->advertising = (ADVERTISED_10000baseT_Full |
192 ADVERTISED_1000baseT_Full |
193 ADVERTISED_FIBRE);
194 ecmd->port = PORT_FIBRE;
Don Skidmore1e336d02009-01-26 20:57:51 -0800195 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800196 } else {
197 ecmd->supported |= SUPPORTED_FIBRE;
198 ecmd->advertising = (ADVERTISED_10000baseT_Full |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700199 ADVERTISED_FIBRE);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800200 ecmd->port = PORT_FIBRE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700201 ecmd->autoneg = AUTONEG_DISABLE;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800202 }
203
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000204 /* Get PHY type */
205 switch (adapter->hw.phy.type) {
206 case ixgbe_phy_tn:
207 case ixgbe_phy_cu_unknown:
208 /* Copper 10G-BASET */
209 ecmd->port = PORT_TP;
210 break;
211 case ixgbe_phy_qt:
212 ecmd->port = PORT_FIBRE;
213 break;
214 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000215 case ixgbe_phy_sfp_passive_tyco:
216 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000217 case ixgbe_phy_sfp_ftl:
218 case ixgbe_phy_sfp_avago:
219 case ixgbe_phy_sfp_intel:
220 case ixgbe_phy_sfp_unknown:
221 switch (adapter->hw.phy.sfp_type) {
222 /* SFP+ devices, further checking needed */
223 case ixgbe_sfp_type_da_cu:
224 case ixgbe_sfp_type_da_cu_core0:
225 case ixgbe_sfp_type_da_cu_core1:
226 ecmd->port = PORT_DA;
227 break;
228 case ixgbe_sfp_type_sr:
229 case ixgbe_sfp_type_lr:
230 case ixgbe_sfp_type_srlr_core0:
231 case ixgbe_sfp_type_srlr_core1:
232 ecmd->port = PORT_FIBRE;
233 break;
234 case ixgbe_sfp_type_not_present:
235 ecmd->port = PORT_NONE;
236 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000237 case ixgbe_sfp_type_1g_cu_core0:
238 case ixgbe_sfp_type_1g_cu_core1:
239 ecmd->port = PORT_TP;
240 ecmd->supported = SUPPORTED_TP;
241 ecmd->advertising = (ADVERTISED_1000baseT_Full |
242 ADVERTISED_TP);
243 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000244 case ixgbe_sfp_type_unknown:
245 default:
246 ecmd->port = PORT_OTHER;
247 break;
248 }
249 break;
250 case ixgbe_phy_xaui:
251 ecmd->port = PORT_NONE;
252 break;
253 case ixgbe_phy_unknown:
254 case ixgbe_phy_generic:
255 case ixgbe_phy_sfp_unsupported:
256 default:
257 ecmd->port = PORT_OTHER;
258 break;
259 }
260
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700261 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800262 if (link_up) {
263 ecmd->speed = (link_speed == IXGBE_LINK_SPEED_10GB_FULL) ?
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700264 SPEED_10000 : SPEED_1000;
Auke Kok9a799d72007-09-15 14:07:45 -0700265 ecmd->duplex = DUPLEX_FULL;
266 } else {
267 ecmd->speed = -1;
268 ecmd->duplex = -1;
269 }
270
Auke Kok9a799d72007-09-15 14:07:45 -0700271 return 0;
272}
273
274static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700275 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700276{
277 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800278 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700279 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000280 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700281
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000282 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000283 (hw->phy.multispeed_fiber)) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700284 /* 10000/copper and 1000/copper must autoneg
285 * this function does not support any duplex forcing, but can
286 * limit the advertising of the adapter to only 10000 or 1000 */
287 if (ecmd->autoneg == AUTONEG_DISABLE)
288 return -EINVAL;
289
290 old = hw->phy.autoneg_advertised;
291 advertised = 0;
292 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
293 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
294
295 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
296 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
297
298 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000299 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700300 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000301 hw->mac.autotry_restart = true;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000302 err = hw->mac.ops.setup_link(hw, advertised, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700303 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000304 e_info(probe, "setup link failed with code %d\n", err);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000305 hw->mac.ops.setup_link(hw, old, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700306 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000307 } else {
308 /* in this case we currently only support 10Gb/FULL */
309 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000310 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000311 (ecmd->speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
312 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700313 }
314
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000315 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700316}
317
318static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700319 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700320{
321 struct ixgbe_adapter *adapter = netdev_priv(netdev);
322 struct ixgbe_hw *hw = &adapter->hw;
323
Don Skidmore71fd5702009-03-31 21:35:05 +0000324 /*
325 * Flow Control Autoneg isn't on if
326 * - we didn't ask for it OR
327 * - it failed, we know this by tx & rx being off
328 */
329 if (hw->fc.disable_fc_autoneg ||
330 (hw->fc.current_mode == ixgbe_fc_none))
331 pause->autoneg = 0;
332 else
333 pause->autoneg = 1;
Auke Kok9a799d72007-09-15 14:07:45 -0700334
Peter P Waskiewicz Jr87569242009-05-17 12:35:36 +0000335#ifdef CONFIG_DCB
336 if (hw->fc.current_mode == ixgbe_fc_pfc) {
337 pause->rx_pause = 0;
338 pause->tx_pause = 0;
339 }
340
341#endif
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800342 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700343 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800344 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700345 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800346 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700347 pause->rx_pause = 1;
348 pause->tx_pause = 1;
349 }
350}
351
352static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700353 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700354{
355 struct ixgbe_adapter *adapter = netdev_priv(netdev);
356 struct ixgbe_hw *hw = &adapter->hw;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000357 struct ixgbe_fc_info fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700358
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000359#ifdef CONFIG_DCB
360 if (adapter->dcb_cfg.pfc_mode_enable ||
361 ((hw->mac.type == ixgbe_mac_82598EB) &&
362 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
363 return -EINVAL;
364
365#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000366
367 fc = hw->fc;
368
Don Skidmore71fd5702009-03-31 21:35:05 +0000369 if (pause->autoneg != AUTONEG_ENABLE)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000370 fc.disable_fc_autoneg = true;
Don Skidmore71fd5702009-03-31 21:35:05 +0000371 else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000372 fc.disable_fc_autoneg = false;
Don Skidmore71fd5702009-03-31 21:35:05 +0000373
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000374 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000375 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700376 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000377 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700378 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000379 fc.requested_mode = ixgbe_fc_tx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700380 else if (!pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000381 fc.requested_mode = ixgbe_fc_none;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800382 else
383 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700384
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000385#ifdef CONFIG_DCB
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000386 adapter->last_lfc_mode = fc.requested_mode;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000387#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000388
389 /* if the thing changed then we'll update and use new autoneg */
390 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
391 hw->fc = fc;
392 if (netif_running(netdev))
393 ixgbe_reinit_locked(adapter);
394 else
395 ixgbe_reset(adapter);
396 }
Auke Kok9a799d72007-09-15 14:07:45 -0700397
398 return 0;
399}
400
401static u32 ixgbe_get_rx_csum(struct net_device *netdev)
402{
403 struct ixgbe_adapter *adapter = netdev_priv(netdev);
404 return (adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED);
405}
406
407static int ixgbe_set_rx_csum(struct net_device *netdev, u32 data)
408{
409 struct ixgbe_adapter *adapter = netdev_priv(netdev);
410 if (data)
411 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
412 else
413 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
414
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800415 if (netif_running(netdev))
416 ixgbe_reinit_locked(adapter);
417 else
Auke Kok9a799d72007-09-15 14:07:45 -0700418 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700419
420 return 0;
421}
422
423static u32 ixgbe_get_tx_csum(struct net_device *netdev)
424{
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -0700425 return (netdev->features & NETIF_F_IP_CSUM) != 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700426}
427
428static int ixgbe_set_tx_csum(struct net_device *netdev, u32 data)
429{
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000430 struct ixgbe_adapter *adapter = netdev_priv(netdev);
431
432 if (data) {
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -0700433 netdev->features |= (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000434 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
435 netdev->features |= NETIF_F_SCTP_CSUM;
436 } else {
Jesse Brandeburg3d3d6d32008-09-11 19:57:17 -0700437 netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000438 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
439 netdev->features &= ~NETIF_F_SCTP_CSUM;
440 }
Auke Kok9a799d72007-09-15 14:07:45 -0700441
442 return 0;
443}
444
445static int ixgbe_set_tso(struct net_device *netdev, u32 data)
446{
Auke Kok9a799d72007-09-15 14:07:45 -0700447 if (data) {
448 netdev->features |= NETIF_F_TSO;
449 netdev->features |= NETIF_F_TSO6;
450 } else {
451 netdev->features &= ~NETIF_F_TSO;
452 netdev->features &= ~NETIF_F_TSO6;
453 }
454 return 0;
455}
456
457static u32 ixgbe_get_msglevel(struct net_device *netdev)
458{
459 struct ixgbe_adapter *adapter = netdev_priv(netdev);
460 return adapter->msg_enable;
461}
462
463static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
464{
465 struct ixgbe_adapter *adapter = netdev_priv(netdev);
466 adapter->msg_enable = data;
467}
468
469static int ixgbe_get_regs_len(struct net_device *netdev)
470{
471#define IXGBE_REGS_LEN 1128
472 return IXGBE_REGS_LEN * sizeof(u32);
473}
474
475#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
476
477static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700478 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700479{
480 struct ixgbe_adapter *adapter = netdev_priv(netdev);
481 struct ixgbe_hw *hw = &adapter->hw;
482 u32 *regs_buff = p;
483 u8 i;
484
485 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
486
487 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
488
489 /* General Registers */
490 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
491 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
492 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
493 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
494 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
495 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
496 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
497 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
498
499 /* NVM Register */
500 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
501 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
502 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
503 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
504 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
505 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
506 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
507 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
508 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
509 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
510
511 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700512 /* don't read EICR because it can clear interrupt causes, instead
513 * read EICS which is a shadow but doesn't clear EICR */
514 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700515 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
516 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
517 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
518 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
519 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
520 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
521 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
522 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
523 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700524 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700525 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
526
527 /* Flow Control */
528 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
529 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
530 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
531 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
532 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
533 for (i = 0; i < 8; i++)
534 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
535 for (i = 0; i < 8; i++)
536 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
537 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
538 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
539
540 /* Receive DMA */
541 for (i = 0; i < 64; i++)
542 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
543 for (i = 0; i < 64; i++)
544 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
545 for (i = 0; i < 64; i++)
546 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
547 for (i = 0; i < 64; i++)
548 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
549 for (i = 0; i < 64; i++)
550 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
551 for (i = 0; i < 64; i++)
552 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
553 for (i = 0; i < 16; i++)
554 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
555 for (i = 0; i < 16; i++)
556 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
557 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
558 for (i = 0; i < 8; i++)
559 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
560 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
561 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
562
563 /* Receive */
564 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
565 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
566 for (i = 0; i < 16; i++)
567 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
568 for (i = 0; i < 16; i++)
569 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700570 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700571 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
572 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
573 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
574 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
575 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
576 for (i = 0; i < 8; i++)
577 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
578 for (i = 0; i < 8; i++)
579 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
580 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
581
582 /* Transmit */
583 for (i = 0; i < 32; i++)
584 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
585 for (i = 0; i < 32; i++)
586 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
587 for (i = 0; i < 32; i++)
588 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
589 for (i = 0; i < 32; i++)
590 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
591 for (i = 0; i < 32; i++)
592 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
593 for (i = 0; i < 32; i++)
594 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
595 for (i = 0; i < 32; i++)
596 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
597 for (i = 0; i < 32; i++)
598 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
599 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
600 for (i = 0; i < 16; i++)
601 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
602 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
603 for (i = 0; i < 8; i++)
604 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
605 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
606
607 /* Wake Up */
608 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
609 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
610 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
611 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
612 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
613 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
614 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
615 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000616 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700617
Auke Kok9a799d72007-09-15 14:07:45 -0700618 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
619 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
620 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
621 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
622 for (i = 0; i < 8; i++)
623 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
624 for (i = 0; i < 8; i++)
625 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
626 for (i = 0; i < 8; i++)
627 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
628 for (i = 0; i < 8; i++)
629 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
630 for (i = 0; i < 8; i++)
631 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
632 for (i = 0; i < 8; i++)
633 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
634
635 /* Statistics */
636 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
637 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
638 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
639 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
640 for (i = 0; i < 8; i++)
641 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
642 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
643 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
644 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
645 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
646 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
647 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
648 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
649 for (i = 0; i < 8; i++)
650 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
651 for (i = 0; i < 8; i++)
652 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
653 for (i = 0; i < 8; i++)
654 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
655 for (i = 0; i < 8; i++)
656 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
657 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
658 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
659 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
660 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
661 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
662 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
663 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
664 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
665 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
666 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
667 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
668 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
669 for (i = 0; i < 8; i++)
670 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
671 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
672 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
673 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
674 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
675 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
676 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
677 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
678 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
679 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
680 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
681 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
682 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
683 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
684 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
685 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
686 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
687 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
688 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
689 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
690 for (i = 0; i < 16; i++)
691 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
692 for (i = 0; i < 16; i++)
693 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
694 for (i = 0; i < 16; i++)
695 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
696 for (i = 0; i < 16; i++)
697 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
698
699 /* MAC */
700 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
701 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
702 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
703 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
704 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
705 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
706 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
707 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
708 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
709 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
710 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
711 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
712 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
713 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
714 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
715 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
716 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
717 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
718 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
719 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
720 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
721 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
722 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
723 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
724 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
725 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
726 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
727 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
728 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
729 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
730 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
731 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
732 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
733
734 /* Diagnostic */
735 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
736 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700737 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700738 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700739 for (i = 0; i < 4; i++)
740 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700741 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
742 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
743 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700744 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700745 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700746 for (i = 0; i < 4; i++)
747 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700748 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
749 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
750 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
751 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
752 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
753 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
754 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
755 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
756 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
757 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
758 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
759 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700760 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700761 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
762 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
763 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
764 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
765 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
766 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
767 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
768 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
769 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
770}
771
772static int ixgbe_get_eeprom_len(struct net_device *netdev)
773{
774 struct ixgbe_adapter *adapter = netdev_priv(netdev);
775 return adapter->hw.eeprom.word_size * 2;
776}
777
778static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700779 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700780{
781 struct ixgbe_adapter *adapter = netdev_priv(netdev);
782 struct ixgbe_hw *hw = &adapter->hw;
783 u16 *eeprom_buff;
784 int first_word, last_word, eeprom_len;
785 int ret_val = 0;
786 u16 i;
787
788 if (eeprom->len == 0)
789 return -EINVAL;
790
791 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
792
793 first_word = eeprom->offset >> 1;
794 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
795 eeprom_len = last_word - first_word + 1;
796
797 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
798 if (!eeprom_buff)
799 return -ENOMEM;
800
801 for (i = 0; i < eeprom_len; i++) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700802 if ((ret_val = hw->eeprom.ops.read(hw, first_word + i,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700803 &eeprom_buff[i])))
Auke Kok9a799d72007-09-15 14:07:45 -0700804 break;
805 }
806
807 /* Device's eeprom is always little-endian, word addressable */
808 for (i = 0; i < eeprom_len; i++)
809 le16_to_cpus(&eeprom_buff[i]);
810
811 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
812 kfree(eeprom_buff);
813
814 return ret_val;
815}
816
817static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700818 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700819{
820 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800821 char firmware_version[32];
Auke Kok9a799d72007-09-15 14:07:45 -0700822
Don Skidmore083fc582010-08-19 13:33:16 +0000823 strncpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
824 strncpy(drvinfo->version, ixgbe_driver_version,
825 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800826
Don Skidmore083fc582010-08-19 13:33:16 +0000827 snprintf(firmware_version, sizeof(firmware_version), "%d.%d-%d",
828 (adapter->eeprom_version & 0xF000) >> 12,
829 (adapter->eeprom_version & 0x0FF0) >> 4,
830 adapter->eeprom_version & 0x000F);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800831
Don Skidmore083fc582010-08-19 13:33:16 +0000832 strncpy(drvinfo->fw_version, firmware_version,
833 sizeof(drvinfo->fw_version));
834 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
835 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700836 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000837 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700838 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
839}
840
841static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700842 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700843{
844 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000845 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
846 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700847
848 ring->rx_max_pending = IXGBE_MAX_RXD;
849 ring->tx_max_pending = IXGBE_MAX_TXD;
850 ring->rx_mini_max_pending = 0;
851 ring->rx_jumbo_max_pending = 0;
852 ring->rx_pending = rx_ring->count;
853 ring->tx_pending = tx_ring->count;
854 ring->rx_mini_pending = 0;
855 ring->rx_jumbo_pending = 0;
856}
857
858static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700859 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700860{
861 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000862 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000863 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700864 u32 new_rx_count, new_tx_count;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000865 bool need_update = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700866
867 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
868 return -EINVAL;
869
870 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
871 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
872 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
873
874 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
875 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
876 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
877
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000878 if ((new_tx_count == adapter->tx_ring[0]->count) &&
879 (new_rx_count == adapter->rx_ring[0]->count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700880 /* nothing to do */
881 return 0;
882 }
883
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800884 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
885 msleep(1);
886
Alexander Duyck759884b2009-10-26 11:32:05 +0000887 if (!netif_running(adapter->netdev)) {
888 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000889 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000890 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000891 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000892 adapter->tx_ring_count = new_tx_count;
893 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000894 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000895 }
896
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000897 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000898 if (!temp_tx_ring) {
899 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000900 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000901 }
902
903 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700904 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000905 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
906 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000907 temp_tx_ring[i].count = new_tx_count;
908 err = ixgbe_setup_tx_resources(adapter,
909 &temp_tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700910 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700911 while (i) {
912 i--;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700913 ixgbe_free_tx_resources(adapter,
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000914 &temp_tx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700915 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000916 goto clear_reset;
Auke Kok9a799d72007-09-15 14:07:45 -0700917 }
Auke Kok9a799d72007-09-15 14:07:45 -0700918 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000919 need_update = true;
Auke Kok9a799d72007-09-15 14:07:45 -0700920 }
921
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000922 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
923 if (!temp_rx_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000924 err = -ENOMEM;
925 goto err_setup;
Peter P Waskiewicz Jrd3fa47212008-12-26 01:36:33 -0800926 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700927
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000928 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700929 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000930 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
931 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000932 temp_rx_ring[i].count = new_rx_count;
933 err = ixgbe_setup_rx_resources(adapter,
934 &temp_rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700935 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700936 while (i) {
937 i--;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700938 ixgbe_free_rx_resources(adapter,
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000939 &temp_rx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700940 }
Auke Kok9a799d72007-09-15 14:07:45 -0700941 goto err_setup;
942 }
Auke Kok9a799d72007-09-15 14:07:45 -0700943 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000944 need_update = true;
945 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700946
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000947 /* if rings need to be updated, here's the place to do it in one shot */
948 if (need_update) {
Alexander Duyck759884b2009-10-26 11:32:05 +0000949 ixgbe_down(adapter);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000950
951 /* tx */
952 if (new_tx_count != adapter->tx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000953 for (i = 0; i < adapter->num_tx_queues; i++) {
954 ixgbe_free_tx_resources(adapter,
955 adapter->tx_ring[i]);
956 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
957 sizeof(struct ixgbe_ring));
958 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000959 adapter->tx_ring_count = new_tx_count;
960 }
961
962 /* rx */
963 if (new_rx_count != adapter->rx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000964 for (i = 0; i < adapter->num_rx_queues; i++) {
965 ixgbe_free_rx_resources(adapter,
966 adapter->rx_ring[i]);
967 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
968 sizeof(struct ixgbe_ring));
969 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000970 adapter->rx_ring_count = new_rx_count;
971 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000972 ixgbe_up(adapter);
Alexander Duyck759884b2009-10-26 11:32:05 +0000973 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000974
975 vfree(temp_rx_ring);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000976err_setup:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000977 vfree(temp_tx_ring);
978clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800979 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -0700980 return err;
981}
982
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700983static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -0700984{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700985 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000986 case ETH_SS_TEST:
987 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700988 case ETH_SS_STATS:
989 return IXGBE_STATS_LEN;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +0000990 case ETH_SS_NTUPLE_FILTERS:
991 return (ETHTOOL_MAX_NTUPLE_LIST_ENTRY *
992 ETHTOOL_MAX_NTUPLE_STRING_PER_ENTRY);
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700993 default:
994 return -EOPNOTSUPP;
995 }
Auke Kok9a799d72007-09-15 14:07:45 -0700996}
997
998static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700999 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001000{
1001 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1002 u64 *queue_stat;
1003 int stat_count = sizeof(struct ixgbe_queue_stats) / sizeof(u64);
Eric Dumazet28172732010-07-07 14:58:56 -07001004 struct rtnl_link_stats64 temp;
1005 const struct rtnl_link_stats64 *net_stats;
Auke Kok9a799d72007-09-15 14:07:45 -07001006 int j, k;
1007 int i;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001008 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001009
1010 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001011 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001012 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001013 switch (ixgbe_gstrings_stats[i].type) {
1014 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001015 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001016 ixgbe_gstrings_stats[i].stat_offset;
1017 break;
1018 case IXGBE_STATS:
1019 p = (char *) adapter +
1020 ixgbe_gstrings_stats[i].stat_offset;
1021 break;
1022 }
1023
Auke Kok9a799d72007-09-15 14:07:45 -07001024 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001025 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001026 }
1027 for (j = 0; j < adapter->num_tx_queues; j++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001028 queue_stat = (u64 *)&adapter->tx_ring[j]->stats;
Auke Kok9a799d72007-09-15 14:07:45 -07001029 for (k = 0; k < stat_count; k++)
1030 data[i + k] = queue_stat[k];
1031 i += k;
1032 }
1033 for (j = 0; j < adapter->num_rx_queues; j++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001034 queue_stat = (u64 *)&adapter->rx_ring[j]->stats;
Auke Kok9a799d72007-09-15 14:07:45 -07001035 for (k = 0; k < stat_count; k++)
1036 data[i + k] = queue_stat[k];
1037 i += k;
1038 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001039 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1040 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1041 data[i++] = adapter->stats.pxontxc[j];
1042 data[i++] = adapter->stats.pxofftxc[j];
1043 }
1044 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1045 data[i++] = adapter->stats.pxonrxc[j];
1046 data[i++] = adapter->stats.pxoffrxc[j];
1047 }
1048 }
Auke Kok9a799d72007-09-15 14:07:45 -07001049}
1050
1051static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001052 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001053{
1054 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001055 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001056 int i;
1057
1058 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001059 case ETH_SS_TEST:
1060 memcpy(data, *ixgbe_gstrings_test,
1061 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1062 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001063 case ETH_SS_STATS:
1064 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1065 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1066 ETH_GSTRING_LEN);
1067 p += ETH_GSTRING_LEN;
1068 }
1069 for (i = 0; i < adapter->num_tx_queues; i++) {
1070 sprintf(p, "tx_queue_%u_packets", i);
1071 p += ETH_GSTRING_LEN;
1072 sprintf(p, "tx_queue_%u_bytes", i);
1073 p += ETH_GSTRING_LEN;
1074 }
1075 for (i = 0; i < adapter->num_rx_queues; i++) {
1076 sprintf(p, "rx_queue_%u_packets", i);
1077 p += ETH_GSTRING_LEN;
1078 sprintf(p, "rx_queue_%u_bytes", i);
1079 p += ETH_GSTRING_LEN;
1080 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001081 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1082 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1083 sprintf(p, "tx_pb_%u_pxon", i);
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001084 p += ETH_GSTRING_LEN;
1085 sprintf(p, "tx_pb_%u_pxoff", i);
1086 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001087 }
1088 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001089 sprintf(p, "rx_pb_%u_pxon", i);
1090 p += ETH_GSTRING_LEN;
1091 sprintf(p, "rx_pb_%u_pxoff", i);
1092 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001093 }
1094 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001095 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001096 break;
1097 }
1098}
1099
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001100static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1101{
1102 struct ixgbe_hw *hw = &adapter->hw;
1103 bool link_up;
1104 u32 link_speed = 0;
1105 *data = 0;
1106
1107 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1108 if (link_up)
1109 return *data;
1110 else
1111 *data = 1;
1112 return *data;
1113}
1114
1115/* ethtool register test data */
1116struct ixgbe_reg_test {
1117 u16 reg;
1118 u8 array_len;
1119 u8 test_type;
1120 u32 mask;
1121 u32 write;
1122};
1123
1124/* In the hardware, registers are laid out either singly, in arrays
1125 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1126 * most tests take place on arrays or single registers (handled
1127 * as a single-element array) and special-case the tables.
1128 * Table tests are always pattern tests.
1129 *
1130 * We also make provision for some required setup steps by specifying
1131 * registers to be written without any read-back testing.
1132 */
1133
1134#define PATTERN_TEST 1
1135#define SET_READ_TEST 2
1136#define WRITE_NO_TEST 3
1137#define TABLE32_TEST 4
1138#define TABLE64_TEST_LO 5
1139#define TABLE64_TEST_HI 6
1140
1141/* default 82599 register test */
1142static struct ixgbe_reg_test reg_test_82599[] = {
1143 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1144 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1145 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1146 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1147 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1148 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1149 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1150 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1151 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1152 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1153 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1154 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1155 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1156 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1157 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1158 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1159 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1160 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1161 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1162 { 0, 0, 0, 0 }
1163};
1164
1165/* default 82598 register test */
1166static struct ixgbe_reg_test reg_test_82598[] = {
1167 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1168 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1169 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1170 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1171 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1172 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1173 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1174 /* Enable all four RX queues before testing. */
1175 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1176 /* RDH is read-only for 82598, only test RDT. */
1177 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1178 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1179 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1180 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1181 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1182 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1183 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1184 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1185 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1186 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1187 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1188 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1189 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1190 { 0, 0, 0, 0 }
1191};
1192
1193#define REG_PATTERN_TEST(R, M, W) \
1194{ \
1195 u32 pat, val, before; \
1196 const u32 _test[] = {0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF}; \
1197 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) { \
1198 before = readl(adapter->hw.hw_addr + R); \
1199 writel((_test[pat] & W), (adapter->hw.hw_addr + R)); \
1200 val = readl(adapter->hw.hw_addr + R); \
1201 if (val != (_test[pat] & W & M)) { \
Emil Tantilov396e7992010-07-01 20:05:12 +00001202 e_err(drv, "pattern test reg %04X failed: got " \
1203 "0x%08X expected 0x%08X\n", \
Emil Tantilov849c4542010-06-03 16:53:41 +00001204 R, val, (_test[pat] & W & M)); \
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001205 *data = R; \
1206 writel(before, adapter->hw.hw_addr + R); \
1207 return 1; \
1208 } \
1209 writel(before, adapter->hw.hw_addr + R); \
1210 } \
1211}
1212
1213#define REG_SET_AND_CHECK(R, M, W) \
1214{ \
1215 u32 val, before; \
1216 before = readl(adapter->hw.hw_addr + R); \
1217 writel((W & M), (adapter->hw.hw_addr + R)); \
1218 val = readl(adapter->hw.hw_addr + R); \
1219 if ((W & M) != (val & M)) { \
Emil Tantilov396e7992010-07-01 20:05:12 +00001220 e_err(drv, "set/check reg %04X test failed: got 0x%08X " \
1221 "expected 0x%08X\n", R, (val & M), (W & M)); \
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001222 *data = R; \
1223 writel(before, (adapter->hw.hw_addr + R)); \
1224 return 1; \
1225 } \
1226 writel(before, (adapter->hw.hw_addr + R)); \
1227}
1228
1229static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1230{
1231 struct ixgbe_reg_test *test;
1232 u32 value, before, after;
1233 u32 i, toggle;
1234
1235 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1236 toggle = 0x7FFFF30F;
1237 test = reg_test_82599;
1238 } else {
1239 toggle = 0x7FFFF3FF;
1240 test = reg_test_82598;
1241 }
1242
1243 /*
1244 * Because the status register is such a special case,
1245 * we handle it separately from the rest of the register
1246 * tests. Some bits are read-only, some toggle, and some
1247 * are writeable on newer MACs.
1248 */
1249 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1250 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1251 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1252 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1253 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001254 e_err(drv, "failed STATUS register test got: 0x%08X "
1255 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001256 *data = 1;
1257 return 1;
1258 }
1259 /* restore previous status */
1260 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1261
1262 /*
1263 * Perform the remainder of the register test, looping through
1264 * the test table until we either fail or reach the null entry.
1265 */
1266 while (test->reg) {
1267 for (i = 0; i < test->array_len; i++) {
1268 switch (test->test_type) {
1269 case PATTERN_TEST:
1270 REG_PATTERN_TEST(test->reg + (i * 0x40),
1271 test->mask,
1272 test->write);
1273 break;
1274 case SET_READ_TEST:
1275 REG_SET_AND_CHECK(test->reg + (i * 0x40),
1276 test->mask,
1277 test->write);
1278 break;
1279 case WRITE_NO_TEST:
1280 writel(test->write,
1281 (adapter->hw.hw_addr + test->reg)
1282 + (i * 0x40));
1283 break;
1284 case TABLE32_TEST:
1285 REG_PATTERN_TEST(test->reg + (i * 4),
1286 test->mask,
1287 test->write);
1288 break;
1289 case TABLE64_TEST_LO:
1290 REG_PATTERN_TEST(test->reg + (i * 8),
1291 test->mask,
1292 test->write);
1293 break;
1294 case TABLE64_TEST_HI:
1295 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1296 test->mask,
1297 test->write);
1298 break;
1299 }
1300 }
1301 test++;
1302 }
1303
1304 *data = 0;
1305 return 0;
1306}
1307
1308static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1309{
1310 struct ixgbe_hw *hw = &adapter->hw;
1311 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1312 *data = 1;
1313 else
1314 *data = 0;
1315 return *data;
1316}
1317
1318static irqreturn_t ixgbe_test_intr(int irq, void *data)
1319{
1320 struct net_device *netdev = (struct net_device *) data;
1321 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1322
1323 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1324
1325 return IRQ_HANDLED;
1326}
1327
1328static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1329{
1330 struct net_device *netdev = adapter->netdev;
1331 u32 mask, i = 0, shared_int = true;
1332 u32 irq = adapter->pdev->irq;
1333
1334 *data = 0;
1335
1336 /* Hook up test interrupt handler just for this test */
1337 if (adapter->msix_entries) {
1338 /* NOTE: we don't test MSI-X interrupts here, yet */
1339 return 0;
1340 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1341 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001342 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001343 netdev)) {
1344 *data = 1;
1345 return -1;
1346 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001347 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001348 netdev->name, netdev)) {
1349 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001350 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001351 netdev->name, netdev)) {
1352 *data = 1;
1353 return -1;
1354 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001355 e_info(hw, "testing %s interrupt\n", shared_int ?
1356 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001357
1358 /* Disable all the interrupts */
1359 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
1360 msleep(10);
1361
1362 /* Test each interrupt */
1363 for (; i < 10; i++) {
1364 /* Interrupt to test */
1365 mask = 1 << i;
1366
1367 if (!shared_int) {
1368 /*
1369 * Disable the interrupts to be reported in
1370 * the cause register and then force the same
1371 * interrupt and see if one gets posted. If
1372 * an interrupt was posted to the bus, the
1373 * test failed.
1374 */
1375 adapter->test_icr = 0;
1376 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1377 ~mask & 0x00007FFF);
1378 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1379 ~mask & 0x00007FFF);
1380 msleep(10);
1381
1382 if (adapter->test_icr & mask) {
1383 *data = 3;
1384 break;
1385 }
1386 }
1387
1388 /*
1389 * Enable the interrupt to be reported in the cause
1390 * register and then force the same interrupt and see
1391 * if one gets posted. If an interrupt was not posted
1392 * to the bus, the test failed.
1393 */
1394 adapter->test_icr = 0;
1395 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1396 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
1397 msleep(10);
1398
1399 if (!(adapter->test_icr &mask)) {
1400 *data = 4;
1401 break;
1402 }
1403
1404 if (!shared_int) {
1405 /*
1406 * Disable the other interrupts to be reported in
1407 * the cause register and then force the other
1408 * interrupts and see if any get posted. If
1409 * an interrupt was posted to the bus, the
1410 * test failed.
1411 */
1412 adapter->test_icr = 0;
1413 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1414 ~mask & 0x00007FFF);
1415 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1416 ~mask & 0x00007FFF);
1417 msleep(10);
1418
1419 if (adapter->test_icr) {
1420 *data = 5;
1421 break;
1422 }
1423 }
1424 }
1425
1426 /* Disable all the interrupts */
1427 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
1428 msleep(10);
1429
1430 /* Unhook test interrupt handler */
1431 free_irq(irq, netdev);
1432
1433 return *data;
1434}
1435
1436static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1437{
1438 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1439 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1440 struct ixgbe_hw *hw = &adapter->hw;
1441 struct pci_dev *pdev = adapter->pdev;
1442 u32 reg_ctl;
1443 int i;
1444
1445 /* shut down the DMA engines now so they can be reinitialized later */
1446
1447 /* first Rx */
1448 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1449 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1450 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
1451 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(0));
1452 reg_ctl &= ~IXGBE_RXDCTL_ENABLE;
1453 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(0), reg_ctl);
1454
1455 /* now Tx */
1456 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(0));
1457 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
1458 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(0), reg_ctl);
1459 if (hw->mac.type == ixgbe_mac_82599EB) {
1460 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1461 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1462 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
1463 }
1464
1465 ixgbe_reset(adapter);
1466
1467 if (tx_ring->desc && tx_ring->tx_buffer_info) {
1468 for (i = 0; i < tx_ring->count; i++) {
1469 struct ixgbe_tx_buffer *buf =
1470 &(tx_ring->tx_buffer_info[i]);
1471 if (buf->dma)
Nick Nunley1b507732010-04-27 13:10:27 +00001472 dma_unmap_single(&pdev->dev, buf->dma,
1473 buf->length, DMA_TO_DEVICE);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001474 if (buf->skb)
1475 dev_kfree_skb(buf->skb);
1476 }
1477 }
1478
1479 if (rx_ring->desc && rx_ring->rx_buffer_info) {
1480 for (i = 0; i < rx_ring->count; i++) {
1481 struct ixgbe_rx_buffer *buf =
1482 &(rx_ring->rx_buffer_info[i]);
1483 if (buf->dma)
Nick Nunley1b507732010-04-27 13:10:27 +00001484 dma_unmap_single(&pdev->dev, buf->dma,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001485 IXGBE_RXBUFFER_2048,
Nick Nunley1b507732010-04-27 13:10:27 +00001486 DMA_FROM_DEVICE);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001487 if (buf->skb)
1488 dev_kfree_skb(buf->skb);
1489 }
1490 }
1491
1492 if (tx_ring->desc) {
Nick Nunley1b507732010-04-27 13:10:27 +00001493 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
1494 tx_ring->dma);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001495 tx_ring->desc = NULL;
1496 }
1497 if (rx_ring->desc) {
Nick Nunley1b507732010-04-27 13:10:27 +00001498 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
1499 rx_ring->dma);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001500 rx_ring->desc = NULL;
1501 }
1502
1503 kfree(tx_ring->tx_buffer_info);
1504 tx_ring->tx_buffer_info = NULL;
1505 kfree(rx_ring->rx_buffer_info);
1506 rx_ring->rx_buffer_info = NULL;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001507}
1508
1509static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1510{
1511 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1512 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1513 struct pci_dev *pdev = adapter->pdev;
1514 u32 rctl, reg_data;
1515 int i, ret_val;
1516
1517 /* Setup Tx descriptor ring and Tx buffers */
1518
1519 if (!tx_ring->count)
1520 tx_ring->count = IXGBE_DEFAULT_TXD;
1521
1522 tx_ring->tx_buffer_info = kcalloc(tx_ring->count,
1523 sizeof(struct ixgbe_tx_buffer),
1524 GFP_KERNEL);
1525 if (!(tx_ring->tx_buffer_info)) {
1526 ret_val = 1;
1527 goto err_nomem;
1528 }
1529
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001530 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001531 tx_ring->size = ALIGN(tx_ring->size, 4096);
Nick Nunley1b507732010-04-27 13:10:27 +00001532 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
1533 &tx_ring->dma, GFP_KERNEL);
1534 if (!(tx_ring->desc)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001535 ret_val = 2;
1536 goto err_nomem;
1537 }
1538 tx_ring->next_to_use = tx_ring->next_to_clean = 0;
1539
1540 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDBAL(0),
1541 ((u64) tx_ring->dma & 0x00000000FFFFFFFF));
1542 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDBAH(0),
1543 ((u64) tx_ring->dma >> 32));
1544 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDLEN(0),
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001545 tx_ring->count * sizeof(union ixgbe_adv_tx_desc));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001546 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDH(0), 0);
1547 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDT(0), 0);
1548
1549 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1550 reg_data |= IXGBE_HLREG0_TXPADEN;
1551 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1552
1553 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1554 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1555 reg_data |= IXGBE_DMATXCTL_TE;
1556 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
1557 }
1558 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_TXDCTL(0));
1559 reg_data |= IXGBE_TXDCTL_ENABLE;
1560 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TXDCTL(0), reg_data);
1561
1562 for (i = 0; i < tx_ring->count; i++) {
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001563 union ixgbe_adv_tx_desc *desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001564 struct sk_buff *skb;
1565 unsigned int size = 1024;
1566
1567 skb = alloc_skb(size, GFP_KERNEL);
1568 if (!skb) {
1569 ret_val = 3;
1570 goto err_nomem;
1571 }
1572 skb_put(skb, size);
1573 tx_ring->tx_buffer_info[i].skb = skb;
1574 tx_ring->tx_buffer_info[i].length = skb->len;
1575 tx_ring->tx_buffer_info[i].dma =
Nick Nunley1b507732010-04-27 13:10:27 +00001576 dma_map_single(&pdev->dev, skb->data, skb->len,
1577 DMA_TO_DEVICE);
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001578 desc->read.buffer_addr =
1579 cpu_to_le64(tx_ring->tx_buffer_info[i].dma);
1580 desc->read.cmd_type_len = cpu_to_le32(skb->len);
1581 desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD_EOP |
1582 IXGBE_TXD_CMD_IFCS |
1583 IXGBE_TXD_CMD_RS);
1584 desc->read.olinfo_status = 0;
1585 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
1586 desc->read.olinfo_status |=
1587 (skb->len << IXGBE_ADVTXD_PAYLEN_SHIFT);
1588
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001589 }
1590
1591 /* Setup Rx Descriptor ring and Rx buffers */
1592
1593 if (!rx_ring->count)
1594 rx_ring->count = IXGBE_DEFAULT_RXD;
1595
1596 rx_ring->rx_buffer_info = kcalloc(rx_ring->count,
1597 sizeof(struct ixgbe_rx_buffer),
1598 GFP_KERNEL);
1599 if (!(rx_ring->rx_buffer_info)) {
1600 ret_val = 4;
1601 goto err_nomem;
1602 }
1603
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001604 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001605 rx_ring->size = ALIGN(rx_ring->size, 4096);
Nick Nunley1b507732010-04-27 13:10:27 +00001606 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
1607 &rx_ring->dma, GFP_KERNEL);
1608 if (!(rx_ring->desc)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001609 ret_val = 5;
1610 goto err_nomem;
1611 }
1612 rx_ring->next_to_use = rx_ring->next_to_clean = 0;
1613
1614 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1615 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
1616 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDBAL(0),
1617 ((u64)rx_ring->dma & 0xFFFFFFFF));
1618 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDBAH(0),
1619 ((u64) rx_ring->dma >> 32));
1620 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDLEN(0), rx_ring->size);
1621 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDH(0), 0);
1622 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDT(0), 0);
1623
1624 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
1625 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
1626 IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_data);
1627
1628 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1629 reg_data &= ~IXGBE_HLREG0_LPBK;
1630 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1631
1632 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_RDRXCTL);
1633#define IXGBE_RDRXCTL_RDMTS_MASK 0x00000003 /* Receive Descriptor Minimum
1634 Threshold Size mask */
1635 reg_data &= ~IXGBE_RDRXCTL_RDMTS_MASK;
1636 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDRXCTL, reg_data);
1637
1638 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_MCSTCTRL);
1639#define IXGBE_MCSTCTRL_MO_MASK 0x00000003 /* Multicast Offset mask */
1640 reg_data &= ~IXGBE_MCSTCTRL_MO_MASK;
1641 reg_data |= adapter->hw.mac.mc_filter_type;
1642 IXGBE_WRITE_REG(&adapter->hw, IXGBE_MCSTCTRL, reg_data);
1643
1644 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_RXDCTL(0));
1645 reg_data |= IXGBE_RXDCTL_ENABLE;
1646 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXDCTL(0), reg_data);
1647 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001648 int j = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001649 u32 k;
1650 for (k = 0; k < 10; k++) {
1651 if (IXGBE_READ_REG(&adapter->hw,
1652 IXGBE_RXDCTL(j)) & IXGBE_RXDCTL_ENABLE)
1653 break;
1654 else
1655 msleep(1);
1656 }
1657 }
1658
1659 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1660 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1661
1662 for (i = 0; i < rx_ring->count; i++) {
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001663 union ixgbe_adv_rx_desc *rx_desc =
1664 IXGBE_RX_DESC_ADV(*rx_ring, i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001665 struct sk_buff *skb;
1666
1667 skb = alloc_skb(IXGBE_RXBUFFER_2048 + NET_IP_ALIGN, GFP_KERNEL);
1668 if (!skb) {
1669 ret_val = 6;
1670 goto err_nomem;
1671 }
1672 skb_reserve(skb, NET_IP_ALIGN);
1673 rx_ring->rx_buffer_info[i].skb = skb;
1674 rx_ring->rx_buffer_info[i].dma =
Nick Nunley1b507732010-04-27 13:10:27 +00001675 dma_map_single(&pdev->dev, skb->data,
1676 IXGBE_RXBUFFER_2048, DMA_FROM_DEVICE);
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001677 rx_desc->read.pkt_addr =
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001678 cpu_to_le64(rx_ring->rx_buffer_info[i].dma);
1679 memset(skb->data, 0x00, skb->len);
1680 }
1681
1682 return 0;
1683
1684err_nomem:
1685 ixgbe_free_desc_rings(adapter);
1686 return ret_val;
1687}
1688
1689static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1690{
1691 struct ixgbe_hw *hw = &adapter->hw;
1692 u32 reg_data;
1693
1694 /* right now we only support MAC loopback in the driver */
1695
1696 /* Setup MAC loopback */
1697 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1698 reg_data |= IXGBE_HLREG0_LPBK;
1699 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1700
1701 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_AUTOC);
1702 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1703 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
1704 IXGBE_WRITE_REG(&adapter->hw, IXGBE_AUTOC, reg_data);
1705
1706 /* Disable Atlas Tx lanes; re-enabled in reset path */
1707 if (hw->mac.type == ixgbe_mac_82598EB) {
1708 u8 atlas;
1709
1710 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1711 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1712 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1713
1714 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1715 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1716 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1717
1718 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1719 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1720 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1721
1722 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1723 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1724 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1725 }
1726
1727 return 0;
1728}
1729
1730static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1731{
1732 u32 reg_data;
1733
1734 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1735 reg_data &= ~IXGBE_HLREG0_LPBK;
1736 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1737}
1738
1739static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1740 unsigned int frame_size)
1741{
1742 memset(skb->data, 0xFF, frame_size);
1743 frame_size &= ~1;
1744 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1745 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1746 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1747}
1748
1749static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1750 unsigned int frame_size)
1751{
1752 frame_size &= ~1;
1753 if (*(skb->data + 3) == 0xFF) {
1754 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1755 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1756 return 0;
1757 }
1758 }
1759 return 13;
1760}
1761
1762static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1763{
1764 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1765 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1766 struct pci_dev *pdev = adapter->pdev;
1767 int i, j, k, l, lc, good_cnt, ret_val = 0;
1768 unsigned long time;
1769
1770 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDT(0), rx_ring->count - 1);
1771
1772 /*
1773 * Calculate the loop count based on the largest descriptor ring
1774 * The idea is to wrap the largest ring a number of times using 64
1775 * send/receive pairs during each loop
1776 */
1777
1778 if (rx_ring->count <= tx_ring->count)
1779 lc = ((tx_ring->count / 64) * 2) + 1;
1780 else
1781 lc = ((rx_ring->count / 64) * 2) + 1;
1782
1783 k = l = 0;
1784 for (j = 0; j <= lc; j++) {
1785 for (i = 0; i < 64; i++) {
1786 ixgbe_create_lbtest_frame(
1787 tx_ring->tx_buffer_info[k].skb,
1788 1024);
Nick Nunley1b507732010-04-27 13:10:27 +00001789 dma_sync_single_for_device(&pdev->dev,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001790 tx_ring->tx_buffer_info[k].dma,
1791 tx_ring->tx_buffer_info[k].length,
Nick Nunley1b507732010-04-27 13:10:27 +00001792 DMA_TO_DEVICE);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001793 if (unlikely(++k == tx_ring->count))
1794 k = 0;
1795 }
1796 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDT(0), k);
1797 msleep(200);
1798 /* set the start time for the receive */
1799 time = jiffies;
1800 good_cnt = 0;
1801 do {
1802 /* receive the sent packets */
Nick Nunley1b507732010-04-27 13:10:27 +00001803 dma_sync_single_for_cpu(&pdev->dev,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001804 rx_ring->rx_buffer_info[l].dma,
1805 IXGBE_RXBUFFER_2048,
Nick Nunley1b507732010-04-27 13:10:27 +00001806 DMA_FROM_DEVICE);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001807 ret_val = ixgbe_check_lbtest_frame(
1808 rx_ring->rx_buffer_info[l].skb, 1024);
1809 if (!ret_val)
1810 good_cnt++;
1811 if (++l == rx_ring->count)
1812 l = 0;
1813 /*
1814 * time + 20 msecs (200 msecs on 2.4) is more than
1815 * enough time to complete the receives, if it's
1816 * exceeded, break and error off
1817 */
1818 } while (good_cnt < 64 && jiffies < (time + 20));
1819 if (good_cnt != 64) {
1820 /* ret_val is the same as mis-compare */
1821 ret_val = 13;
1822 break;
1823 }
1824 if (jiffies >= (time + 20)) {
1825 /* Error code for time out error */
1826 ret_val = 14;
1827 break;
1828 }
1829 }
1830
1831 return ret_val;
1832}
1833
1834static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1835{
1836 *data = ixgbe_setup_desc_rings(adapter);
1837 if (*data)
1838 goto out;
1839 *data = ixgbe_setup_loopback_test(adapter);
1840 if (*data)
1841 goto err_loopback;
1842 *data = ixgbe_run_loopback_test(adapter);
1843 ixgbe_loopback_cleanup(adapter);
1844
1845err_loopback:
1846 ixgbe_free_desc_rings(adapter);
1847out:
1848 return *data;
1849}
1850
1851static void ixgbe_diag_test(struct net_device *netdev,
1852 struct ethtool_test *eth_test, u64 *data)
1853{
1854 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1855 bool if_running = netif_running(netdev);
1856
1857 set_bit(__IXGBE_TESTING, &adapter->state);
1858 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1859 /* Offline tests */
1860
Emil Tantilov396e7992010-07-01 20:05:12 +00001861 e_info(hw, "offline testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001862
1863 /* Link test performed before hardware reset so autoneg doesn't
1864 * interfere with test result */
1865 if (ixgbe_link_test(adapter, &data[4]))
1866 eth_test->flags |= ETH_TEST_FL_FAILED;
1867
Greg Rosee7d481a2010-03-25 17:06:48 +00001868 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1869 int i;
1870 for (i = 0; i < adapter->num_vfs; i++) {
1871 if (adapter->vfinfo[i].clear_to_send) {
1872 netdev_warn(netdev, "%s",
1873 "offline diagnostic is not "
1874 "supported when VFs are "
1875 "present\n");
1876 data[0] = 1;
1877 data[1] = 1;
1878 data[2] = 1;
1879 data[3] = 1;
1880 eth_test->flags |= ETH_TEST_FL_FAILED;
1881 clear_bit(__IXGBE_TESTING,
1882 &adapter->state);
1883 goto skip_ol_tests;
1884 }
1885 }
1886 }
1887
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001888 if (if_running)
1889 /* indicate we're in test mode */
1890 dev_close(netdev);
1891 else
1892 ixgbe_reset(adapter);
1893
Emil Tantilov396e7992010-07-01 20:05:12 +00001894 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001895 if (ixgbe_reg_test(adapter, &data[0]))
1896 eth_test->flags |= ETH_TEST_FL_FAILED;
1897
1898 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001899 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001900 if (ixgbe_eeprom_test(adapter, &data[1]))
1901 eth_test->flags |= ETH_TEST_FL_FAILED;
1902
1903 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001904 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001905 if (ixgbe_intr_test(adapter, &data[2]))
1906 eth_test->flags |= ETH_TEST_FL_FAILED;
1907
Greg Rosebdbec4b2010-01-09 02:27:05 +00001908 /* If SRIOV or VMDq is enabled then skip MAC
1909 * loopback diagnostic. */
1910 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1911 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001912 e_info(hw, "Skip MAC loopback diagnostic in VT "
1913 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00001914 data[3] = 0;
1915 goto skip_loopback;
1916 }
1917
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001918 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001919 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001920 if (ixgbe_loopback_test(adapter, &data[3]))
1921 eth_test->flags |= ETH_TEST_FL_FAILED;
1922
Greg Rosebdbec4b2010-01-09 02:27:05 +00001923skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001924 ixgbe_reset(adapter);
1925
1926 clear_bit(__IXGBE_TESTING, &adapter->state);
1927 if (if_running)
1928 dev_open(netdev);
1929 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00001930 e_info(hw, "online testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001931 /* Online tests */
1932 if (ixgbe_link_test(adapter, &data[4]))
1933 eth_test->flags |= ETH_TEST_FL_FAILED;
1934
1935 /* Online tests aren't run; pass by default */
1936 data[0] = 0;
1937 data[1] = 0;
1938 data[2] = 0;
1939 data[3] = 0;
1940
1941 clear_bit(__IXGBE_TESTING, &adapter->state);
1942 }
Greg Rosee7d481a2010-03-25 17:06:48 +00001943skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001944 msleep_interruptible(4 * 1000);
1945}
Auke Kok9a799d72007-09-15 14:07:45 -07001946
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001947static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1948 struct ethtool_wolinfo *wol)
1949{
1950 struct ixgbe_hw *hw = &adapter->hw;
1951 int retval = 1;
1952
1953 switch(hw->device_id) {
1954 case IXGBE_DEV_ID_82599_KX4:
1955 retval = 0;
1956 break;
1957 default:
1958 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001959 }
1960
1961 return retval;
1962}
1963
Auke Kok9a799d72007-09-15 14:07:45 -07001964static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001965 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07001966{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001967 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1968
1969 wol->supported = WAKE_UCAST | WAKE_MCAST |
1970 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001971 wol->wolopts = 0;
1972
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001973 if (ixgbe_wol_exclusion(adapter, wol) ||
1974 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001975 return;
1976
1977 if (adapter->wol & IXGBE_WUFC_EX)
1978 wol->wolopts |= WAKE_UCAST;
1979 if (adapter->wol & IXGBE_WUFC_MC)
1980 wol->wolopts |= WAKE_MCAST;
1981 if (adapter->wol & IXGBE_WUFC_BC)
1982 wol->wolopts |= WAKE_BCAST;
1983 if (adapter->wol & IXGBE_WUFC_MAG)
1984 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001985}
1986
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001987static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1988{
1989 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1990
1991 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1992 return -EOPNOTSUPP;
1993
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001994 if (ixgbe_wol_exclusion(adapter, wol))
1995 return wol->wolopts ? -EOPNOTSUPP : 0;
1996
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001997 adapter->wol = 0;
1998
1999 if (wol->wolopts & WAKE_UCAST)
2000 adapter->wol |= IXGBE_WUFC_EX;
2001 if (wol->wolopts & WAKE_MCAST)
2002 adapter->wol |= IXGBE_WUFC_MC;
2003 if (wol->wolopts & WAKE_BCAST)
2004 adapter->wol |= IXGBE_WUFC_BC;
2005 if (wol->wolopts & WAKE_MAGIC)
2006 adapter->wol |= IXGBE_WUFC_MAG;
2007
2008 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2009
2010 return 0;
2011}
2012
Auke Kok9a799d72007-09-15 14:07:45 -07002013static int ixgbe_nway_reset(struct net_device *netdev)
2014{
2015 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2016
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002017 if (netif_running(netdev))
2018 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002019
2020 return 0;
2021}
2022
2023static int ixgbe_phys_id(struct net_device *netdev, u32 data)
2024{
2025 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002026 struct ixgbe_hw *hw = &adapter->hw;
2027 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
Auke Kok9a799d72007-09-15 14:07:45 -07002028 u32 i;
2029
2030 if (!data || data > 300)
2031 data = 300;
2032
2033 for (i = 0; i < (data * 1000); i += 400) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002034 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Auke Kok9a799d72007-09-15 14:07:45 -07002035 msleep_interruptible(200);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002036 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
Auke Kok9a799d72007-09-15 14:07:45 -07002037 msleep_interruptible(200);
2038 }
2039
2040 /* Restore LED settings */
2041 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, led_reg);
2042
2043 return 0;
2044}
2045
2046static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002047 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002048{
2049 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2050
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002051 ec->tx_max_coalesced_frames_irq = adapter->tx_ring[0]->work_limit;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002052
2053 /* only valid if in constant ITR mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002054 switch (adapter->rx_itr_setting) {
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002055 case 0:
2056 /* throttling disabled */
2057 ec->rx_coalesce_usecs = 0;
2058 break;
2059 case 1:
2060 /* dynamic ITR mode */
2061 ec->rx_coalesce_usecs = 1;
2062 break;
2063 default:
2064 /* fixed interrupt rate mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002065 ec->rx_coalesce_usecs = 1000000/adapter->rx_eitr_param;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002066 break;
2067 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002068
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002069 /* if in mixed tx/rx queues per vector mode, report only rx settings */
2070 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count)
2071 return 0;
2072
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002073 /* only valid if in constant ITR mode */
2074 switch (adapter->tx_itr_setting) {
2075 case 0:
2076 /* throttling disabled */
2077 ec->tx_coalesce_usecs = 0;
2078 break;
2079 case 1:
2080 /* dynamic ITR mode */
2081 ec->tx_coalesce_usecs = 1;
2082 break;
2083 default:
2084 ec->tx_coalesce_usecs = 1000000/adapter->tx_eitr_param;
2085 break;
2086 }
2087
Auke Kok9a799d72007-09-15 14:07:45 -07002088 return 0;
2089}
2090
2091static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002092 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002093{
2094 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002095 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002096 int i;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002097 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002098
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002099 /* don't accept tx specific changes if we've got mixed RxTx vectors */
2100 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count
2101 && ec->tx_coalesce_usecs)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002102 return -EINVAL;
2103
Auke Kok9a799d72007-09-15 14:07:45 -07002104 if (ec->tx_max_coalesced_frames_irq)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002105 adapter->tx_ring[0]->work_limit = ec->tx_max_coalesced_frames_irq;
Auke Kok9a799d72007-09-15 14:07:45 -07002106
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002107 if (ec->rx_coalesce_usecs > 1) {
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002108 u32 max_int;
2109 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
2110 max_int = IXGBE_MAX_RSC_INT_RATE;
2111 else
2112 max_int = IXGBE_MAX_INT_RATE;
2113
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002114 /* check the limits */
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002115 if ((1000000/ec->rx_coalesce_usecs > max_int) ||
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002116 (1000000/ec->rx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2117 return -EINVAL;
2118
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002119 /* store the value in ints/second */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002120 adapter->rx_eitr_param = 1000000/ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002121
2122 /* static value of interrupt rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002123 adapter->rx_itr_setting = adapter->rx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002124 /* clear the lower bit as its used for dynamic state */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002125 adapter->rx_itr_setting &= ~1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002126 } else if (ec->rx_coalesce_usecs == 1) {
2127 /* 1 means dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002128 adapter->rx_eitr_param = 20000;
2129 adapter->rx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002130 } else {
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002131 /*
2132 * any other value means disable eitr, which is best
2133 * served by setting the interrupt rate very high
2134 */
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002135 adapter->rx_eitr_param = IXGBE_MAX_INT_RATE;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002136 adapter->rx_itr_setting = 0;
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002137
2138 /*
2139 * if hardware RSC is enabled, disable it when
2140 * setting low latency mode, to avoid errata, assuming
2141 * that when the user set low latency mode they want
2142 * it at the cost of anything else
2143 */
2144 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2145 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
Andy Gospodarek28c8e472010-06-11 12:47:03 +00002146 if (netdev->features & NETIF_F_LRO) {
2147 netdev->features &= ~NETIF_F_LRO;
Emil Tantilov396e7992010-07-01 20:05:12 +00002148 e_info(probe, "rx-usecs set to 0, "
2149 "disabling RSC\n");
Andy Gospodarek28c8e472010-06-11 12:47:03 +00002150 }
Jesse Brandeburgef021192010-04-27 01:37:41 +00002151 need_reset = true;
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002152 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002153 }
2154
2155 if (ec->tx_coalesce_usecs > 1) {
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002156 /*
2157 * don't have to worry about max_int as above because
2158 * tx vectors don't do hardware RSC (an rx function)
2159 */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002160 /* check the limits */
2161 if ((1000000/ec->tx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2162 (1000000/ec->tx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2163 return -EINVAL;
2164
2165 /* store the value in ints/second */
2166 adapter->tx_eitr_param = 1000000/ec->tx_coalesce_usecs;
2167
2168 /* static value of interrupt rate */
2169 adapter->tx_itr_setting = adapter->tx_eitr_param;
2170
2171 /* clear the lower bit as its used for dynamic state */
2172 adapter->tx_itr_setting &= ~1;
2173 } else if (ec->tx_coalesce_usecs == 1) {
2174 /* 1 means dynamic mode */
2175 adapter->tx_eitr_param = 10000;
2176 adapter->tx_itr_setting = 1;
2177 } else {
2178 adapter->tx_eitr_param = IXGBE_MAX_INT_RATE;
2179 adapter->tx_itr_setting = 0;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002180 }
2181
Don Skidmore237057a2009-08-11 13:18:14 +00002182 /* MSI/MSIx Interrupt Mode */
2183 if (adapter->flags &
2184 (IXGBE_FLAG_MSIX_ENABLED | IXGBE_FLAG_MSI_ENABLED)) {
2185 int num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2186 for (i = 0; i < num_vectors; i++) {
2187 q_vector = adapter->q_vector[i];
2188 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002189 /* tx only */
2190 q_vector->eitr = adapter->tx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002191 else
2192 /* rx only or mixed */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002193 q_vector->eitr = adapter->rx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002194 ixgbe_write_eitr(q_vector);
2195 }
2196 /* Legacy Interrupt Mode */
2197 } else {
2198 q_vector = adapter->q_vector[0];
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002199 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002200 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002201 }
2202
Jesse Brandeburgef021192010-04-27 01:37:41 +00002203 /*
2204 * do reset here at the end to make sure EITR==0 case is handled
2205 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2206 * also locks in RSC enable/disable which requires reset
2207 */
2208 if (need_reset) {
2209 if (netif_running(netdev))
2210 ixgbe_reinit_locked(adapter);
2211 else
2212 ixgbe_reset(adapter);
2213 }
2214
Auke Kok9a799d72007-09-15 14:07:45 -07002215 return 0;
2216}
2217
Alexander Duyckf8212f92009-04-27 22:42:37 +00002218static int ixgbe_set_flags(struct net_device *netdev, u32 data)
2219{
2220 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002221 bool need_reset = false;
Ben Hutchings1437ce32010-06-30 02:44:32 +00002222 int rc;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002223
Ben Hutchings1437ce32010-06-30 02:44:32 +00002224 rc = ethtool_op_set_flags(netdev, data, ETH_FLAG_LRO | ETH_FLAG_NTUPLE);
2225 if (rc)
2226 return rc;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002227
Alexander Duyckf8212f92009-04-27 22:42:37 +00002228 /* if state changes we need to update adapter->flags and reset */
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002229 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) {
2230 /*
2231 * cast both to bool and verify if they are set the same
2232 * but only enable RSC if itr is non-zero, as
2233 * itr=0 and RSC are mutually exclusive
2234 */
2235 if (((!!(data & ETH_FLAG_LRO)) !=
2236 (!!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))) &&
2237 adapter->rx_itr_setting) {
2238 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
2239 switch (adapter->hw.mac.type) {
2240 case ixgbe_mac_82599EB:
2241 need_reset = true;
2242 break;
2243 default:
2244 break;
2245 }
2246 } else if (!adapter->rx_itr_setting) {
Stanislaw Gruszka0a17d8c2010-07-01 13:58:25 +00002247 netdev->features &= ~NETIF_F_LRO;
Andy Gospodarek28c8e472010-06-11 12:47:03 +00002248 if (data & ETH_FLAG_LRO)
Emil Tantilov396e7992010-07-01 20:05:12 +00002249 e_info(probe, "rx-usecs set to 0, "
2250 "LRO/RSC cannot be enabled.\n");
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00002251 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002252 }
2253
2254 /*
2255 * Check if Flow Director n-tuple support was enabled or disabled. If
2256 * the state changed, we need to reset.
2257 */
2258 if ((adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) &&
2259 (!(data & ETH_FLAG_NTUPLE))) {
2260 /* turn off Flow Director perfect, set hash and reset */
2261 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
2262 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
2263 need_reset = true;
2264 } else if ((!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) &&
2265 (data & ETH_FLAG_NTUPLE)) {
2266 /* turn off Flow Director hash, enable perfect and reset */
2267 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
2268 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
2269 need_reset = true;
2270 } else {
2271 /* no state change */
2272 }
2273
2274 if (need_reset) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00002275 if (netif_running(netdev))
2276 ixgbe_reinit_locked(adapter);
2277 else
2278 ixgbe_reset(adapter);
2279 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00002280
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002281 return 0;
2282}
2283
2284static int ixgbe_set_rx_ntuple(struct net_device *dev,
2285 struct ethtool_rx_ntuple *cmd)
2286{
2287 struct ixgbe_adapter *adapter = netdev_priv(dev);
2288 struct ethtool_rx_ntuple_flow_spec fs = cmd->fs;
2289 struct ixgbe_atr_input input_struct;
2290 struct ixgbe_atr_input_masks input_masks;
2291 int target_queue;
2292
2293 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2294 return -EOPNOTSUPP;
2295
2296 /*
2297 * Don't allow programming if the action is a queue greater than
2298 * the number of online Tx queues.
2299 */
2300 if ((fs.action >= adapter->num_tx_queues) ||
2301 (fs.action < ETHTOOL_RXNTUPLE_ACTION_DROP))
2302 return -EINVAL;
2303
2304 memset(&input_struct, 0, sizeof(struct ixgbe_atr_input));
2305 memset(&input_masks, 0, sizeof(struct ixgbe_atr_input_masks));
2306
2307 input_masks.src_ip_mask = fs.m_u.tcp_ip4_spec.ip4src;
2308 input_masks.dst_ip_mask = fs.m_u.tcp_ip4_spec.ip4dst;
2309 input_masks.src_port_mask = fs.m_u.tcp_ip4_spec.psrc;
2310 input_masks.dst_port_mask = fs.m_u.tcp_ip4_spec.pdst;
2311 input_masks.vlan_id_mask = fs.vlan_tag_mask;
2312 /* only use the lowest 2 bytes for flex bytes */
2313 input_masks.data_mask = (fs.data_mask & 0xffff);
2314
2315 switch (fs.flow_type) {
2316 case TCP_V4_FLOW:
2317 ixgbe_atr_set_l4type_82599(&input_struct, IXGBE_ATR_L4TYPE_TCP);
2318 break;
2319 case UDP_V4_FLOW:
2320 ixgbe_atr_set_l4type_82599(&input_struct, IXGBE_ATR_L4TYPE_UDP);
2321 break;
2322 case SCTP_V4_FLOW:
2323 ixgbe_atr_set_l4type_82599(&input_struct, IXGBE_ATR_L4TYPE_SCTP);
2324 break;
2325 default:
2326 return -1;
2327 }
2328
2329 /* Mask bits from the inputs based on user-supplied mask */
2330 ixgbe_atr_set_src_ipv4_82599(&input_struct,
2331 (fs.h_u.tcp_ip4_spec.ip4src & ~fs.m_u.tcp_ip4_spec.ip4src));
2332 ixgbe_atr_set_dst_ipv4_82599(&input_struct,
2333 (fs.h_u.tcp_ip4_spec.ip4dst & ~fs.m_u.tcp_ip4_spec.ip4dst));
2334 /* 82599 expects these to be byte-swapped for perfect filtering */
2335 ixgbe_atr_set_src_port_82599(&input_struct,
2336 ((ntohs(fs.h_u.tcp_ip4_spec.psrc)) & ~fs.m_u.tcp_ip4_spec.psrc));
2337 ixgbe_atr_set_dst_port_82599(&input_struct,
2338 ((ntohs(fs.h_u.tcp_ip4_spec.pdst)) & ~fs.m_u.tcp_ip4_spec.pdst));
2339
2340 /* VLAN and Flex bytes are either completely masked or not */
2341 if (!fs.vlan_tag_mask)
2342 ixgbe_atr_set_vlan_id_82599(&input_struct, fs.vlan_tag);
2343
2344 if (!input_masks.data_mask)
2345 /* make sure we only use the first 2 bytes of user data */
2346 ixgbe_atr_set_flex_byte_82599(&input_struct,
2347 (fs.data & 0xffff));
2348
2349 /* determine if we need to drop or route the packet */
2350 if (fs.action == ETHTOOL_RXNTUPLE_ACTION_DROP)
2351 target_queue = MAX_RX_QUEUES - 1;
2352 else
2353 target_queue = fs.action;
2354
2355 spin_lock(&adapter->fdir_perfect_lock);
2356 ixgbe_fdir_add_perfect_filter_82599(&adapter->hw, &input_struct,
2357 &input_masks, 0, target_queue);
2358 spin_unlock(&adapter->fdir_perfect_lock);
2359
2360 return 0;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002361}
Auke Kok9a799d72007-09-15 14:07:45 -07002362
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002363static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002364 .get_settings = ixgbe_get_settings,
2365 .set_settings = ixgbe_set_settings,
2366 .get_drvinfo = ixgbe_get_drvinfo,
2367 .get_regs_len = ixgbe_get_regs_len,
2368 .get_regs = ixgbe_get_regs,
2369 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002370 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002371 .nway_reset = ixgbe_nway_reset,
2372 .get_link = ethtool_op_get_link,
2373 .get_eeprom_len = ixgbe_get_eeprom_len,
2374 .get_eeprom = ixgbe_get_eeprom,
2375 .get_ringparam = ixgbe_get_ringparam,
2376 .set_ringparam = ixgbe_set_ringparam,
2377 .get_pauseparam = ixgbe_get_pauseparam,
2378 .set_pauseparam = ixgbe_set_pauseparam,
2379 .get_rx_csum = ixgbe_get_rx_csum,
2380 .set_rx_csum = ixgbe_set_rx_csum,
2381 .get_tx_csum = ixgbe_get_tx_csum,
2382 .set_tx_csum = ixgbe_set_tx_csum,
2383 .get_sg = ethtool_op_get_sg,
2384 .set_sg = ethtool_op_set_sg,
2385 .get_msglevel = ixgbe_get_msglevel,
2386 .set_msglevel = ixgbe_set_msglevel,
2387 .get_tso = ethtool_op_get_tso,
2388 .set_tso = ixgbe_set_tso,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002389 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07002390 .get_strings = ixgbe_get_strings,
2391 .phys_id = ixgbe_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002392 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07002393 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2394 .get_coalesce = ixgbe_get_coalesce,
2395 .set_coalesce = ixgbe_set_coalesce,
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002396 .get_flags = ethtool_op_get_flags,
Alexander Duyckf8212f92009-04-27 22:42:37 +00002397 .set_flags = ixgbe_set_flags,
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00002398 .set_rx_ntuple = ixgbe_set_rx_ntuple,
Auke Kok9a799d72007-09-15 14:07:45 -07002399};
2400
2401void ixgbe_set_ethtool_ops(struct net_device *netdev)
2402{
2403 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
2404}