blob: 49da9f497b908b676d9ec0c22c8646817bf1f52b [file] [log] [blame]
Jacob Panaf2730f2010-02-12 10:31:47 -08001/*
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -07002 * intel-mid.h: Intel MID specific setup code
Jacob Panaf2730f2010-02-12 10:31:47 -08003 *
4 * (C) Copyright 2009 Intel Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; version 2
9 * of the License.
10 */
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -070011#ifndef _ASM_X86_INTEL_MID_H
12#define _ASM_X86_INTEL_MID_H
Feng Tangc20b5c32010-09-13 15:08:55 +080013
14#include <linux/sfi.h>
Andy Shevchenko5823d082016-06-14 21:29:45 +030015#include <linux/pci.h>
David Cohen40a96d52013-10-17 15:35:36 -070016#include <linux/platform_device.h>
Feng Tangc20b5c32010-09-13 15:08:55 +080017
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070018extern int intel_mid_pci_init(void);
Andy Shevchenko5823d082016-06-14 21:29:45 +030019extern int intel_mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state);
Lukas Wunnere8a6123e2016-10-23 13:55:34 +020020extern pci_power_t intel_mid_pci_get_power_state(struct pci_dev *pdev);
Andy Shevchenko5823d082016-06-14 21:29:45 +030021
Andy Shevchenkobda7b072016-09-07 15:39:55 +030022extern void intel_mid_pwr_power_off(void);
23
Andy Shevchenko5823d082016-06-14 21:29:45 +030024#define INTEL_MID_PWR_LSS_OFFSET 4
25#define INTEL_MID_PWR_LSS_TYPE (1 << 7)
26
27extern int intel_mid_pwr_get_lss_id(struct pci_dev *pdev);
28
David Cohen40a96d52013-10-17 15:35:36 -070029extern int get_gpio_by_name(const char *name);
30extern void intel_scu_device_register(struct platform_device *pdev);
Feng Tang73092822010-11-10 17:29:00 +000031extern int __init sfi_parse_mrtc(struct sfi_table_header *table);
Kuppuswamy Sathyanarayananaeedb372013-10-17 15:35:33 -070032extern int __init sfi_parse_mtmr(struct sfi_table_header *table);
Feng Tang73092822010-11-10 17:29:00 +000033extern int sfi_mrtc_num;
34extern struct sfi_rtc_table_entry sfi_mrtc_array[];
Jacob Panaf2730f2010-02-12 10:31:47 -080035
Jacob Pana0c173b2010-05-19 12:01:24 -070036/*
Kuppuswamy Sathyanarayanan49c72a02013-10-17 15:35:32 -070037 * Here defines the array of devices platform data that IAFW would export
38 * through SFI "DEVS" table, we use name and type to match the device and
39 * its platform data.
40 */
41struct devs_id {
42 char name[SFI_NAME_LEN + 1];
43 u8 type;
44 u8 delay;
45 void *(*get_platform_data)(void *info);
46 /* Custom handler for devices */
47 void (*device_handler)(struct sfi_device_table_entry *pentry,
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +030048 struct devs_id *dev);
Kuppuswamy Sathyanarayanan49c72a02013-10-17 15:35:32 -070049};
50
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +030051#define sfi_device(i) \
52 static const struct devs_id *const __intel_mid_sfi_##i##_dev __used \
David Cohen40a96d52013-10-17 15:35:36 -070053 __attribute__((__section__(".x86_intel_mid_dev.init"))) = &i
54
Andy Shevchenko05f310e2016-07-12 14:16:32 +030055/**
56* struct mid_sd_board_info - template for SD device creation
57* @name: identifies the driver
58* @bus_num: board-specific identifier for a given SD controller
59* @max_clk: the maximum frequency device supports
60* @platform_data: the particular data stored there is driver-specific
61*/
62struct mid_sd_board_info {
63 char name[SFI_NAME_LEN];
64 int bus_num;
65 unsigned short addr;
66 u32 max_clk;
67 void *platform_data;
68};
69
Kuppuswamy Sathyanarayanan49c72a02013-10-17 15:35:32 -070070/*
Jacob Pana0c173b2010-05-19 12:01:24 -070071 * Medfield is the follow-up of Moorestown, it combines two chip solution into
72 * one. Other than that it also added always-on and constant tsc and lapic
73 * timers. Medfield is the platform name, and the chip name is called Penwell
74 * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
75 * identified via MSRs.
76 */
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070077enum intel_mid_cpu_type {
Alan Cox1a8359e2012-01-26 17:33:30 +000078 /* 1 was Moorestown */
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070079 INTEL_MID_CPU_CHIP_PENWELL = 2,
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -080080 INTEL_MID_CPU_CHIP_CLOVERVIEW,
David Cohenbc20aa482013-12-16 12:07:38 -080081 INTEL_MID_CPU_CHIP_TANGIER,
Jacob Pana0c173b2010-05-19 12:01:24 -070082};
83
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -070084extern enum intel_mid_cpu_type __intel_mid_cpu_chip;
Mathias Nyman35d47692011-11-15 14:46:52 -080085
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -080086/**
87 * struct intel_mid_ops - Interface between intel-mid & sub archs
88 * @arch_setup: arch_setup function to re-initialize platform
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +030089 * structures (x86_init, x86_platform_init)
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -080090 *
91 * This structure can be extended if any new interface is required
92 * between intel-mid & its sub arch files.
93 */
94struct intel_mid_ops {
95 void (*arch_setup)(void);
96};
97
98/* Helper API's for INTEL_MID_OPS_INIT */
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +030099#define DECLARE_INTEL_MID_OPS_INIT(cpuname, cpuid) \
100 [cpuid] = get_##cpuname##_ops
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -0800101
102/* Maximum number of CPU ops */
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300103#define MAX_CPU_OPS(a) (sizeof(a)/sizeof(void *))
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -0800104
105/*
106 * For every new cpu addition, a weak get_<cpuname>_ops() function needs be
107 * declared in arch/x86/platform/intel_mid/intel_mid_weak_decls.h.
108 */
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300109#define INTEL_MID_OPS_INIT { \
110 DECLARE_INTEL_MID_OPS_INIT(penwell, INTEL_MID_CPU_CHIP_PENWELL), \
111 DECLARE_INTEL_MID_OPS_INIT(cloverview, INTEL_MID_CPU_CHIP_CLOVERVIEW), \
112 DECLARE_INTEL_MID_OPS_INIT(tangier, INTEL_MID_CPU_CHIP_TANGIER) \
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -0800113};
114
Mathias Nyman35d47692011-11-15 14:46:52 -0800115#ifdef CONFIG_X86_INTEL_MID
116
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700117static inline enum intel_mid_cpu_type intel_mid_identify_cpu(void)
H. Peter Anvina75af582010-05-19 13:40:14 -0700118{
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700119 return __intel_mid_cpu_chip;
H. Peter Anvina75af582010-05-19 13:40:14 -0700120}
121
David Cohen40a96d52013-10-17 15:35:36 -0700122static inline bool intel_mid_has_msic(void)
123{
124 return (intel_mid_identify_cpu() == INTEL_MID_CPU_CHIP_PENWELL);
125}
126
Mathias Nyman35d47692011-11-15 14:46:52 -0800127#else /* !CONFIG_X86_INTEL_MID */
128
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300129#define intel_mid_identify_cpu() 0
130#define intel_mid_has_msic() 0
Mathias Nyman35d47692011-11-15 14:46:52 -0800131
132#endif /* !CONFIG_X86_INTEL_MID */
133
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700134enum intel_mid_timer_options {
135 INTEL_MID_TIMER_DEFAULT,
136 INTEL_MID_TIMER_APBT_ONLY,
137 INTEL_MID_TIMER_LAPIC_APBT,
Jacob Pana0c173b2010-05-19 12:01:24 -0700138};
139
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700140extern enum intel_mid_timer_options intel_mid_timer_options;
H. Peter Anvin14671382010-05-19 14:37:40 -0700141
Dirk Brandewie0a915322011-11-10 13:42:53 +0000142/*
143 * Penwell uses spread spectrum clock, so the freq number is not exactly
144 * the same as reported by MSR based on SDM.
145 */
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300146#define FSB_FREQ_83SKU 83200
147#define FSB_FREQ_100SKU 99840
148#define FSB_FREQ_133SKU 133000
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -0800149
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300150#define FSB_FREQ_167SKU 167000
151#define FSB_FREQ_200SKU 200000
152#define FSB_FREQ_267SKU 267000
153#define FSB_FREQ_333SKU 333000
154#define FSB_FREQ_400SKU 400000
Kuppuswamy Sathyanarayanan85611e32013-12-16 12:07:37 -0800155
156/* Bus Select SoC Fuse value */
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300157#define BSEL_SOC_FUSE_MASK 0x7
158/* FSB 133MHz */
159#define BSEL_SOC_FUSE_001 0x1
160/* FSB 100MHz */
161#define BSEL_SOC_FUSE_101 0x5
162/* FSB 83MHz */
163#define BSEL_SOC_FUSE_111 0x7
Dirk Brandewie0a915322011-11-10 13:42:53 +0000164
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300165#define SFI_MTMR_MAX_NUM 8
166#define SFI_MRTC_MAX 8
Jacob Pan16ab5392010-02-12 03:08:30 -0800167
Feng Tang1da4b1c2010-11-09 11:22:58 +0000168extern void intel_scu_devices_create(void);
169extern void intel_scu_devices_destroy(void);
170
Feng Tang73092822010-11-10 17:29:00 +0000171/* VRTC timer */
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300172#define MRST_VRTC_MAP_SZ 1024
173/* #define MRST_VRTC_PGOFFSET 0xc00 */
Feng Tang73092822010-11-10 17:29:00 +0000174
Kuppuswamy Sathyanarayanan712b6aa2013-10-17 15:35:29 -0700175extern void intel_mid_rtc_init(void);
Feng Tang73092822010-11-10 17:29:00 +0000176
Andy Shevchenko06a3fcc2016-06-15 15:04:20 +0300177/* The offset for the mapping of global gpio pin to irq */
178#define INTEL_MID_IRQ_OFFSET 0x100
David Cohen40a96d52013-10-17 15:35:36 -0700179
Kuppuswamy Sathyanarayanan05454c22013-10-17 15:35:27 -0700180#endif /* _ASM_X86_INTEL_MID_H */