blob: c2a8511e855a344d515afe9a3daba8c74736f2b5 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggsa0b25632011-11-21 16:41:48 +100039#include "nouveau_gpio.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100040#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100041#include "nv50_display.h"
42
Ben Skeggs6ee73862009-12-11 19:24:15 +100043static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100044static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100045
46static int nouveau_init_engine_ptrs(struct drm_device *dev)
47{
48 struct drm_nouveau_private *dev_priv = dev->dev_private;
49 struct nouveau_engine *engine = &dev_priv->engine;
50
51 switch (dev_priv->chipset & 0xf0) {
52 case 0x00:
53 engine->instmem.init = nv04_instmem_init;
54 engine->instmem.takedown = nv04_instmem_takedown;
55 engine->instmem.suspend = nv04_instmem_suspend;
56 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100057 engine->instmem.get = nv04_instmem_get;
58 engine->instmem.put = nv04_instmem_put;
59 engine->instmem.map = nv04_instmem_map;
60 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100061 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100062 engine->mc.init = nv04_mc_init;
63 engine->mc.takedown = nv04_mc_takedown;
64 engine->timer.init = nv04_timer_init;
65 engine->timer.read = nv04_timer_read;
66 engine->timer.takedown = nv04_timer_takedown;
67 engine->fb.init = nv04_fb_init;
68 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100069 engine->fifo.channels = 16;
70 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100071 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100072 engine->fifo.disable = nv04_fifo_disable;
73 engine->fifo.enable = nv04_fifo_enable;
74 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010075 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100076 engine->fifo.channel_id = nv04_fifo_channel_id;
77 engine->fifo.create_context = nv04_fifo_create_context;
78 engine->fifo.destroy_context = nv04_fifo_destroy_context;
79 engine->fifo.load_context = nv04_fifo_load_context;
80 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020081 engine->display.early_init = nv04_display_early_init;
82 engine->display.late_takedown = nv04_display_late_takedown;
83 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020084 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +100085 engine->display.init = nv04_display_init;
86 engine->display.fini = nv04_display_fini;
Ben Skeggs36f13172011-10-27 10:24:12 +100087 engine->pm.clocks_get = nv04_pm_clocks_get;
88 engine->pm.clocks_pre = nv04_pm_clocks_pre;
89 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs7ad2d312011-12-11 00:30:05 +100090 engine->vram.init = nv04_fb_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +100091 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100092 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100093 break;
94 case 0x10:
95 engine->instmem.init = nv04_instmem_init;
96 engine->instmem.takedown = nv04_instmem_takedown;
97 engine->instmem.suspend = nv04_instmem_suspend;
98 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100099 engine->instmem.get = nv04_instmem_get;
100 engine->instmem.put = nv04_instmem_put;
101 engine->instmem.map = nv04_instmem_map;
102 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000103 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000104 engine->mc.init = nv04_mc_init;
105 engine->mc.takedown = nv04_mc_takedown;
106 engine->timer.init = nv04_timer_init;
107 engine->timer.read = nv04_timer_read;
108 engine->timer.takedown = nv04_timer_takedown;
109 engine->fb.init = nv10_fb_init;
110 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200111 engine->fb.init_tile_region = nv10_fb_init_tile_region;
112 engine->fb.set_tile_region = nv10_fb_set_tile_region;
113 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000114 engine->fifo.channels = 32;
115 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000116 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->fifo.disable = nv04_fifo_disable;
118 engine->fifo.enable = nv04_fifo_enable;
119 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100120 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000121 engine->fifo.channel_id = nv10_fifo_channel_id;
122 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200123 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.load_context = nv10_fifo_load_context;
125 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200126 engine->display.early_init = nv04_display_early_init;
127 engine->display.late_takedown = nv04_display_late_takedown;
128 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200129 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000130 engine->display.init = nv04_display_init;
131 engine->display.fini = nv04_display_fini;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000132 engine->gpio.drive = nv10_gpio_drive;
133 engine->gpio.sense = nv10_gpio_sense;
Ben Skeggs36f13172011-10-27 10:24:12 +1000134 engine->pm.clocks_get = nv04_pm_clocks_get;
135 engine->pm.clocks_pre = nv04_pm_clocks_pre;
136 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs7ad2d312011-12-11 00:30:05 +1000137 if (dev_priv->chipset == 0x1a ||
138 dev_priv->chipset == 0x1f)
139 engine->vram.init = nv1a_fb_vram_init;
140 else
141 engine->vram.init = nv10_fb_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000142 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000143 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 break;
145 case 0x20:
146 engine->instmem.init = nv04_instmem_init;
147 engine->instmem.takedown = nv04_instmem_takedown;
148 engine->instmem.suspend = nv04_instmem_suspend;
149 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000150 engine->instmem.get = nv04_instmem_get;
151 engine->instmem.put = nv04_instmem_put;
152 engine->instmem.map = nv04_instmem_map;
153 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000154 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000155 engine->mc.init = nv04_mc_init;
156 engine->mc.takedown = nv04_mc_takedown;
157 engine->timer.init = nv04_timer_init;
158 engine->timer.read = nv04_timer_read;
159 engine->timer.takedown = nv04_timer_takedown;
Ben Skeggsd81c19e2011-12-12 22:51:33 +1000160 engine->fb.init = nv20_fb_init;
161 engine->fb.takedown = nv20_fb_takedown;
162 engine->fb.init_tile_region = nv20_fb_init_tile_region;
163 engine->fb.set_tile_region = nv20_fb_set_tile_region;
164 engine->fb.free_tile_region = nv20_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000165 engine->fifo.channels = 32;
166 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000167 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168 engine->fifo.disable = nv04_fifo_disable;
169 engine->fifo.enable = nv04_fifo_enable;
170 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100171 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000172 engine->fifo.channel_id = nv10_fifo_channel_id;
173 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200174 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175 engine->fifo.load_context = nv10_fifo_load_context;
176 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200177 engine->display.early_init = nv04_display_early_init;
178 engine->display.late_takedown = nv04_display_late_takedown;
179 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200180 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000181 engine->display.init = nv04_display_init;
182 engine->display.fini = nv04_display_fini;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000183 engine->gpio.drive = nv10_gpio_drive;
184 engine->gpio.sense = nv10_gpio_sense;
Ben Skeggs36f13172011-10-27 10:24:12 +1000185 engine->pm.clocks_get = nv04_pm_clocks_get;
186 engine->pm.clocks_pre = nv04_pm_clocks_pre;
187 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggsd81c19e2011-12-12 22:51:33 +1000188 engine->vram.init = nv20_fb_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000189 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000190 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 break;
192 case 0x30:
193 engine->instmem.init = nv04_instmem_init;
194 engine->instmem.takedown = nv04_instmem_takedown;
195 engine->instmem.suspend = nv04_instmem_suspend;
196 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000197 engine->instmem.get = nv04_instmem_get;
198 engine->instmem.put = nv04_instmem_put;
199 engine->instmem.map = nv04_instmem_map;
200 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000201 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202 engine->mc.init = nv04_mc_init;
203 engine->mc.takedown = nv04_mc_takedown;
204 engine->timer.init = nv04_timer_init;
205 engine->timer.read = nv04_timer_read;
206 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200207 engine->fb.init = nv30_fb_init;
208 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200209 engine->fb.init_tile_region = nv30_fb_init_tile_region;
210 engine->fb.set_tile_region = nv10_fb_set_tile_region;
211 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212 engine->fifo.channels = 32;
213 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000214 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.disable = nv04_fifo_disable;
216 engine->fifo.enable = nv04_fifo_enable;
217 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100218 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219 engine->fifo.channel_id = nv10_fifo_channel_id;
220 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200221 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.load_context = nv10_fifo_load_context;
223 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200224 engine->display.early_init = nv04_display_early_init;
225 engine->display.late_takedown = nv04_display_late_takedown;
226 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200227 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000228 engine->display.init = nv04_display_init;
229 engine->display.fini = nv04_display_fini;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000230 engine->gpio.drive = nv10_gpio_drive;
231 engine->gpio.sense = nv10_gpio_sense;
Ben Skeggs36f13172011-10-27 10:24:12 +1000232 engine->pm.clocks_get = nv04_pm_clocks_get;
233 engine->pm.clocks_pre = nv04_pm_clocks_pre;
234 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs442b6262010-09-16 16:25:26 +1000235 engine->pm.voltage_get = nouveau_voltage_gpio_get;
236 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsd81c19e2011-12-12 22:51:33 +1000237 engine->vram.init = nv20_fb_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000238 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000239 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000240 break;
241 case 0x40:
242 case 0x60:
243 engine->instmem.init = nv04_instmem_init;
244 engine->instmem.takedown = nv04_instmem_takedown;
245 engine->instmem.suspend = nv04_instmem_suspend;
246 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000247 engine->instmem.get = nv04_instmem_get;
248 engine->instmem.put = nv04_instmem_put;
249 engine->instmem.map = nv04_instmem_map;
250 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000251 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000252 engine->mc.init = nv40_mc_init;
253 engine->mc.takedown = nv40_mc_takedown;
254 engine->timer.init = nv04_timer_init;
255 engine->timer.read = nv04_timer_read;
256 engine->timer.takedown = nv04_timer_takedown;
257 engine->fb.init = nv40_fb_init;
258 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200259 engine->fb.init_tile_region = nv30_fb_init_tile_region;
260 engine->fb.set_tile_region = nv40_fb_set_tile_region;
261 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000262 engine->fifo.channels = 32;
263 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000264 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000265 engine->fifo.disable = nv04_fifo_disable;
266 engine->fifo.enable = nv04_fifo_enable;
267 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100268 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000269 engine->fifo.channel_id = nv10_fifo_channel_id;
270 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200271 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000272 engine->fifo.load_context = nv40_fifo_load_context;
273 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200274 engine->display.early_init = nv04_display_early_init;
275 engine->display.late_takedown = nv04_display_late_takedown;
276 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200277 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000278 engine->display.init = nv04_display_init;
279 engine->display.fini = nv04_display_fini;
Ben Skeggs47e5d5c2011-11-22 13:49:22 +1000280 engine->gpio.init = nv10_gpio_init;
281 engine->gpio.fini = nv10_gpio_fini;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000282 engine->gpio.drive = nv10_gpio_drive;
283 engine->gpio.sense = nv10_gpio_sense;
Ben Skeggs47e5d5c2011-11-22 13:49:22 +1000284 engine->gpio.irq_enable = nv10_gpio_irq_enable;
Ben Skeggs1262a202011-07-18 15:15:34 +1000285 engine->pm.clocks_get = nv40_pm_clocks_get;
286 engine->pm.clocks_pre = nv40_pm_clocks_pre;
287 engine->pm.clocks_set = nv40_pm_clocks_set;
Ben Skeggs442b6262010-09-16 16:25:26 +1000288 engine->pm.voltage_get = nouveau_voltage_gpio_get;
289 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200290 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs69346182011-09-17 02:11:39 +1000291 engine->pm.pwm_get = nv40_pm_pwm_get;
292 engine->pm.pwm_set = nv40_pm_pwm_set;
Ben Skeggsff92a6c2011-12-12 23:03:14 +1000293 engine->vram.init = nv40_fb_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000294 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000295 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296 break;
297 case 0x50:
298 case 0x80: /* gotta love NVIDIA's consistency.. */
299 case 0x90:
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000300 case 0xa0:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000301 engine->instmem.init = nv50_instmem_init;
302 engine->instmem.takedown = nv50_instmem_takedown;
303 engine->instmem.suspend = nv50_instmem_suspend;
304 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000305 engine->instmem.get = nv50_instmem_get;
306 engine->instmem.put = nv50_instmem_put;
307 engine->instmem.map = nv50_instmem_map;
308 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000309 if (dev_priv->chipset == 0x50)
310 engine->instmem.flush = nv50_instmem_flush;
311 else
312 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000313 engine->mc.init = nv50_mc_init;
314 engine->mc.takedown = nv50_mc_takedown;
315 engine->timer.init = nv04_timer_init;
316 engine->timer.read = nv04_timer_read;
317 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000318 engine->fb.init = nv50_fb_init;
319 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000320 engine->fifo.channels = 128;
321 engine->fifo.init = nv50_fifo_init;
322 engine->fifo.takedown = nv50_fifo_takedown;
323 engine->fifo.disable = nv04_fifo_disable;
324 engine->fifo.enable = nv04_fifo_enable;
325 engine->fifo.reassign = nv04_fifo_reassign;
326 engine->fifo.channel_id = nv50_fifo_channel_id;
327 engine->fifo.create_context = nv50_fifo_create_context;
328 engine->fifo.destroy_context = nv50_fifo_destroy_context;
329 engine->fifo.load_context = nv50_fifo_load_context;
330 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000331 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200332 engine->display.early_init = nv50_display_early_init;
333 engine->display.late_takedown = nv50_display_late_takedown;
334 engine->display.create = nv50_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200335 engine->display.destroy = nv50_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000336 engine->display.init = nv50_display_init;
337 engine->display.fini = nv50_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000338 engine->gpio.init = nv50_gpio_init;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000339 engine->gpio.fini = nv50_gpio_fini;
340 engine->gpio.drive = nv50_gpio_drive;
341 engine->gpio.sense = nv50_gpio_sense;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000342 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000343 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000344 case 0x84:
345 case 0x86:
346 case 0x92:
347 case 0x94:
348 case 0x96:
349 case 0x98:
350 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000351 case 0xaa:
352 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000353 case 0x50:
Ben Skeggsf3fbaf32011-10-26 09:11:02 +1000354 engine->pm.clocks_get = nv50_pm_clocks_get;
355 engine->pm.clocks_pre = nv50_pm_clocks_pre;
356 engine->pm.clocks_set = nv50_pm_clocks_set;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000357 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000358 default:
Ben Skeggsca94a712011-06-17 15:38:48 +1000359 engine->pm.clocks_get = nva3_pm_clocks_get;
360 engine->pm.clocks_pre = nva3_pm_clocks_pre;
361 engine->pm.clocks_set = nva3_pm_clocks_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000362 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000363 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000364 engine->pm.voltage_get = nouveau_voltage_gpio_get;
365 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200366 if (dev_priv->chipset >= 0x84)
367 engine->pm.temp_get = nv84_temp_get;
368 else
369 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs5a4267a2011-09-17 02:01:24 +1000370 engine->pm.pwm_get = nv50_pm_pwm_get;
371 engine->pm.pwm_set = nv50_pm_pwm_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000372 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000373 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000374 engine->vram.get = nv50_vram_new;
375 engine->vram.put = nv50_vram_del;
376 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000378 case 0xc0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000379 engine->instmem.init = nvc0_instmem_init;
380 engine->instmem.takedown = nvc0_instmem_takedown;
381 engine->instmem.suspend = nvc0_instmem_suspend;
382 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000383 engine->instmem.get = nv50_instmem_get;
384 engine->instmem.put = nv50_instmem_put;
385 engine->instmem.map = nv50_instmem_map;
386 engine->instmem.unmap = nv50_instmem_unmap;
387 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000388 engine->mc.init = nv50_mc_init;
389 engine->mc.takedown = nv50_mc_takedown;
390 engine->timer.init = nv04_timer_init;
391 engine->timer.read = nv04_timer_read;
392 engine->timer.takedown = nv04_timer_takedown;
393 engine->fb.init = nvc0_fb_init;
394 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000395 engine->fifo.channels = 128;
396 engine->fifo.init = nvc0_fifo_init;
397 engine->fifo.takedown = nvc0_fifo_takedown;
398 engine->fifo.disable = nvc0_fifo_disable;
399 engine->fifo.enable = nvc0_fifo_enable;
400 engine->fifo.reassign = nvc0_fifo_reassign;
401 engine->fifo.channel_id = nvc0_fifo_channel_id;
402 engine->fifo.create_context = nvc0_fifo_create_context;
403 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
404 engine->fifo.load_context = nvc0_fifo_load_context;
405 engine->fifo.unload_context = nvc0_fifo_unload_context;
406 engine->display.early_init = nv50_display_early_init;
407 engine->display.late_takedown = nv50_display_late_takedown;
408 engine->display.create = nv50_display_create;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000409 engine->display.destroy = nv50_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000410 engine->display.init = nv50_display_init;
411 engine->display.fini = nv50_display_fini;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000412 engine->gpio.init = nv50_gpio_init;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000413 engine->gpio.fini = nv50_gpio_fini;
414 engine->gpio.drive = nv50_gpio_drive;
415 engine->gpio.sense = nv50_gpio_sense;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000416 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000417 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000418 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000419 engine->vram.get = nvc0_vram_new;
420 engine->vram.put = nv50_vram_del;
421 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200422 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs354d0782011-06-19 01:44:36 +1000423 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs045da4e2011-10-29 00:22:49 +1000424 engine->pm.clocks_pre = nvc0_pm_clocks_pre;
425 engine->pm.clocks_set = nvc0_pm_clocks_set;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000426 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000427 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs5a4267a2011-09-17 02:01:24 +1000428 engine->pm.pwm_get = nv50_pm_pwm_get;
429 engine->pm.pwm_set = nv50_pm_pwm_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000430 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000431 case 0xd0:
432 engine->instmem.init = nvc0_instmem_init;
433 engine->instmem.takedown = nvc0_instmem_takedown;
434 engine->instmem.suspend = nvc0_instmem_suspend;
435 engine->instmem.resume = nvc0_instmem_resume;
436 engine->instmem.get = nv50_instmem_get;
437 engine->instmem.put = nv50_instmem_put;
438 engine->instmem.map = nv50_instmem_map;
439 engine->instmem.unmap = nv50_instmem_unmap;
440 engine->instmem.flush = nv84_instmem_flush;
441 engine->mc.init = nv50_mc_init;
442 engine->mc.takedown = nv50_mc_takedown;
443 engine->timer.init = nv04_timer_init;
444 engine->timer.read = nv04_timer_read;
445 engine->timer.takedown = nv04_timer_takedown;
446 engine->fb.init = nvc0_fb_init;
447 engine->fb.takedown = nvc0_fb_takedown;
448 engine->fifo.channels = 128;
449 engine->fifo.init = nvc0_fifo_init;
450 engine->fifo.takedown = nvc0_fifo_takedown;
451 engine->fifo.disable = nvc0_fifo_disable;
452 engine->fifo.enable = nvc0_fifo_enable;
453 engine->fifo.reassign = nvc0_fifo_reassign;
454 engine->fifo.channel_id = nvc0_fifo_channel_id;
455 engine->fifo.create_context = nvc0_fifo_create_context;
456 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
457 engine->fifo.load_context = nvc0_fifo_load_context;
458 engine->fifo.unload_context = nvc0_fifo_unload_context;
459 engine->display.early_init = nouveau_stub_init;
460 engine->display.late_takedown = nouveau_stub_takedown;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000461 engine->display.create = nvd0_display_create;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000462 engine->display.destroy = nvd0_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000463 engine->display.init = nvd0_display_init;
464 engine->display.fini = nvd0_display_fini;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000465 engine->gpio.init = nv50_gpio_init;
Ben Skeggsa0b25632011-11-21 16:41:48 +1000466 engine->gpio.fini = nv50_gpio_fini;
467 engine->gpio.drive = nvd0_gpio_drive;
468 engine->gpio.sense = nvd0_gpio_sense;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000469 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000470 engine->vram.init = nvc0_vram_init;
471 engine->vram.takedown = nv50_vram_fini;
472 engine->vram.get = nvc0_vram_new;
473 engine->vram.put = nv50_vram_del;
474 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres61091832011-10-22 01:40:40 +0200475 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs4784e4a2011-07-04 14:06:07 +1000476 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs045da4e2011-10-29 00:22:49 +1000477 engine->pm.clocks_pre = nvc0_pm_clocks_pre;
478 engine->pm.clocks_set = nvc0_pm_clocks_set;
Ben Skeggs4784e4a2011-07-04 14:06:07 +1000479 engine->pm.voltage_get = nouveau_voltage_gpio_get;
480 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000481 break;
Ben Skeggs68455a42012-03-04 14:47:55 +1000482 case 0xe0:
483 engine->instmem.init = nvc0_instmem_init;
484 engine->instmem.takedown = nvc0_instmem_takedown;
485 engine->instmem.suspend = nvc0_instmem_suspend;
486 engine->instmem.resume = nvc0_instmem_resume;
487 engine->instmem.get = nv50_instmem_get;
488 engine->instmem.put = nv50_instmem_put;
489 engine->instmem.map = nv50_instmem_map;
490 engine->instmem.unmap = nv50_instmem_unmap;
491 engine->instmem.flush = nv84_instmem_flush;
492 engine->mc.init = nv50_mc_init;
493 engine->mc.takedown = nv50_mc_takedown;
494 engine->timer.init = nv04_timer_init;
495 engine->timer.read = nv04_timer_read;
496 engine->timer.takedown = nv04_timer_takedown;
497 engine->fb.init = nvc0_fb_init;
498 engine->fb.takedown = nvc0_fb_takedown;
499 engine->fifo.channels = 0;
500 engine->fifo.init = nouveau_stub_init;
501 engine->fifo.takedown = nouveau_stub_takedown;
502 engine->fifo.disable = nvc0_fifo_disable;
503 engine->fifo.enable = nvc0_fifo_enable;
504 engine->fifo.reassign = nvc0_fifo_reassign;
505 engine->fifo.unload_context = nouveau_stub_init;
506 engine->display.early_init = nouveau_stub_init;
507 engine->display.late_takedown = nouveau_stub_takedown;
508 engine->display.create = nvd0_display_create;
509 engine->display.destroy = nvd0_display_destroy;
510 engine->display.init = nvd0_display_init;
511 engine->display.fini = nvd0_display_fini;
512 engine->gpio.init = nv50_gpio_init;
513 engine->gpio.fini = nv50_gpio_fini;
514 engine->gpio.drive = nvd0_gpio_drive;
515 engine->gpio.sense = nvd0_gpio_sense;
516 engine->gpio.irq_enable = nv50_gpio_irq_enable;
517 engine->vram.init = nvc0_vram_init;
518 engine->vram.takedown = nv50_vram_fini;
519 engine->vram.get = nvc0_vram_new;
520 engine->vram.put = nv50_vram_del;
521 engine->vram.flags_valid = nvc0_vram_flags_valid;
522 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000523 default:
524 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
525 return 1;
526 }
527
Ben Skeggs03bc9672011-07-04 13:14:05 +1000528 /* headless mode */
529 if (nouveau_modeset == 2) {
530 engine->display.early_init = nouveau_stub_init;
531 engine->display.late_takedown = nouveau_stub_takedown;
532 engine->display.create = nouveau_stub_init;
533 engine->display.init = nouveau_stub_init;
534 engine->display.destroy = nouveau_stub_takedown;
535 }
536
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537 return 0;
538}
539
540static unsigned int
541nouveau_vga_set_decode(void *priv, bool state)
542{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000543 struct drm_device *dev = priv;
544 struct drm_nouveau_private *dev_priv = dev->dev_private;
545
546 if (dev_priv->chipset >= 0x40)
547 nv_wr32(dev, 0x88054, state);
548 else
549 nv_wr32(dev, 0x1854, state);
550
Ben Skeggs6ee73862009-12-11 19:24:15 +1000551 if (state)
552 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
553 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
554 else
555 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
556}
557
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000558static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
559 enum vga_switcheroo_state state)
560{
Dave Airliefbf81762010-06-01 09:09:06 +1000561 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000562 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
563 if (state == VGA_SWITCHEROO_ON) {
564 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000565 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000566 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000567 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000568 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000569 } else {
570 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000571 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000572 drm_kms_helper_poll_disable(dev);
Peter Lekensteynd0992302011-12-17 12:54:04 +0100573 nouveau_switcheroo_optimus_dsm();
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000574 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000575 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000576 }
577}
578
Dave Airlie8d608aa2010-12-07 08:57:57 +1000579static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
580{
581 struct drm_device *dev = pci_get_drvdata(pdev);
582 nouveau_fbcon_output_poll_changed(dev);
583}
584
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000585static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
586{
587 struct drm_device *dev = pci_get_drvdata(pdev);
588 bool can_switch;
589
590 spin_lock(&dev->count_lock);
591 can_switch = (dev->open_count == 0);
592 spin_unlock(&dev->count_lock);
593 return can_switch;
594}
595
Ben Skeggs48aca132012-03-18 00:40:41 +1000596static void
597nouveau_card_channel_fini(struct drm_device *dev)
598{
599 struct drm_nouveau_private *dev_priv = dev->dev_private;
600
601 if (dev_priv->channel)
602 nouveau_channel_put_unlocked(&dev_priv->channel);
603}
604
605static int
606nouveau_card_channel_init(struct drm_device *dev)
607{
608 struct drm_nouveau_private *dev_priv = dev->dev_private;
609 struct nouveau_channel *chan;
610 int ret, oclass;
611
612 ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
613 dev_priv->channel = chan;
614 if (ret)
615 return ret;
616
617 mutex_unlock(&dev_priv->channel->mutex);
618
619 if (dev_priv->card_type <= NV_50) {
620 if (dev_priv->card_type < NV_50)
621 oclass = 0x0039;
622 else
623 oclass = 0x5039;
624
625 ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
626 if (ret)
627 goto error;
628
629 ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
630 &chan->m2mf_ntfy);
631 if (ret)
632 goto error;
633
634 ret = RING_SPACE(chan, 6);
635 if (ret)
636 goto error;
637
638 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
639 OUT_RING (chan, NvM2MF);
640 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
641 OUT_RING (chan, NvNotify0);
642 OUT_RING (chan, chan->vram_handle);
643 OUT_RING (chan, chan->gart_handle);
644 } else
Ben Skeggs4a206ff2012-03-27 14:41:04 +1000645 if (dev_priv->card_type <= NV_D0) {
Ben Skeggs48aca132012-03-18 00:40:41 +1000646 ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
647 if (ret)
648 goto error;
649
650 ret = RING_SPACE(chan, 2);
651 if (ret)
652 goto error;
653
654 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0000, 1);
655 OUT_RING (chan, 0x00009039);
656 }
657
658 FIRE_RING (chan);
659error:
660 if (ret)
661 nouveau_card_channel_fini(dev);
662 return ret;
663}
664
Ben Skeggs6ee73862009-12-11 19:24:15 +1000665int
666nouveau_card_init(struct drm_device *dev)
667{
668 struct drm_nouveau_private *dev_priv = dev->dev_private;
669 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000670 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000671
Ben Skeggs6ee73862009-12-11 19:24:15 +1000672 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000673 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000674 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000675 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000676
677 /* Initialise internal driver API hooks */
678 ret = nouveau_init_engine_ptrs(dev);
679 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000680 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000681 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000682 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200683 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100684 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000685 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000686
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200687 /* Make the CRTCs and I2C buses accessible */
688 ret = engine->display.early_init(dev);
689 if (ret)
690 goto out;
691
Ben Skeggs6ee73862009-12-11 19:24:15 +1000692 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000693 ret = nouveau_bios_init(dev);
694 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200695 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000696
Ben Skeggs4c5df492011-10-28 10:59:45 +1000697 /* workaround an odd issue on nvc1 by disabling the device's
698 * nosnoop capability. hopefully won't cause issues until a
699 * better fix is found - assuming there is one...
700 */
701 if (dev_priv->chipset == 0xc1) {
702 nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
703 }
704
Ben Skeggs668b6c02011-12-15 10:43:03 +1000705 /* PMC */
706 ret = engine->mc.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000707 if (ret)
708 goto out_bios;
709
Ben Skeggs668b6c02011-12-15 10:43:03 +1000710 /* PTIMER */
711 ret = engine->timer.init(dev);
712 if (ret)
713 goto out_mc;
714
715 /* PFB */
716 ret = engine->fb.init(dev);
717 if (ret)
718 goto out_timer;
719
720 ret = engine->vram.init(dev);
721 if (ret)
722 goto out_fb;
723
724 /* PGPIO */
725 ret = nouveau_gpio_create(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000726 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000727 goto out_vram;
728
Ben Skeggs668b6c02011-12-15 10:43:03 +1000729 ret = nouveau_gpuobj_init(dev);
730 if (ret)
731 goto out_gpio;
732
Ben Skeggsfbd28952010-09-01 15:24:34 +1000733 ret = engine->instmem.init(dev);
734 if (ret)
735 goto out_gpuobj;
736
Ben Skeggs24f246a2011-06-10 13:36:08 +1000737 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000738 if (ret)
739 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000740
Ben Skeggs24f246a2011-06-10 13:36:08 +1000741 ret = nouveau_mem_gart_init(dev);
742 if (ret)
743 goto out_ttmvram;
744
Ben Skeggsaba99a82011-05-25 14:48:50 +1000745 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000746 switch (dev_priv->card_type) {
747 case NV_04:
748 nv04_graph_create(dev);
749 break;
750 case NV_10:
751 nv10_graph_create(dev);
752 break;
753 case NV_20:
754 case NV_30:
755 nv20_graph_create(dev);
756 break;
757 case NV_40:
758 nv40_graph_create(dev);
759 break;
760 case NV_50:
761 nv50_graph_create(dev);
762 break;
763 case NV_C0:
Ben Skeggs06784092011-07-11 15:57:54 +1000764 case NV_D0:
Ben Skeggs18b54c42011-05-25 15:22:33 +1000765 nvc0_graph_create(dev);
766 break;
767 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000768 break;
769 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000770
Ben Skeggs18b54c42011-05-25 15:22:33 +1000771 switch (dev_priv->chipset) {
772 case 0x84:
773 case 0x86:
774 case 0x92:
775 case 0x94:
776 case 0x96:
777 case 0xa0:
778 nv84_crypt_create(dev);
779 break;
Ben Skeggs8f27c542011-08-11 14:58:06 +1000780 case 0x98:
781 case 0xaa:
782 case 0xac:
783 nv98_crypt_create(dev);
784 break;
Ben Skeggs18b54c42011-05-25 15:22:33 +1000785 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000786
Ben Skeggs18b54c42011-05-25 15:22:33 +1000787 switch (dev_priv->card_type) {
788 case NV_50:
789 switch (dev_priv->chipset) {
790 case 0xa3:
791 case 0xa5:
792 case 0xa8:
793 case 0xaf:
794 nva3_copy_create(dev);
795 break;
796 }
797 break;
798 case NV_C0:
799 nvc0_copy_create(dev, 0);
800 nvc0_copy_create(dev, 1);
801 break;
802 default:
803 break;
804 }
805
Ben Skeggs8f27c542011-08-11 14:58:06 +1000806 if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
807 nv84_bsp_create(dev);
808 nv84_vp_create(dev);
809 nv98_ppp_create(dev);
810 } else
811 if (dev_priv->chipset >= 0x84) {
812 nv50_mpeg_create(dev);
813 nv84_bsp_create(dev);
814 nv84_vp_create(dev);
815 } else
816 if (dev_priv->chipset >= 0x50) {
817 nv50_mpeg_create(dev);
818 } else
Ben Skeggs52d07332011-06-23 16:44:05 +1000819 if (dev_priv->card_type == NV_40 ||
820 dev_priv->chipset == 0x31 ||
821 dev_priv->chipset == 0x34 ||
Ben Skeggs8f27c542011-08-11 14:58:06 +1000822 dev_priv->chipset == 0x36) {
Ben Skeggs323dcac2011-06-23 16:21:21 +1000823 nv31_mpeg_create(dev);
Ben Skeggs8f27c542011-08-11 14:58:06 +1000824 }
Ben Skeggs18b54c42011-05-25 15:22:33 +1000825
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000826 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
827 if (dev_priv->eng[e]) {
828 ret = dev_priv->eng[e]->init(dev, e);
829 if (ret)
830 goto out_engine;
831 }
832 }
833
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000834 /* PFIFO */
835 ret = engine->fifo.init(dev);
836 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000837 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000838 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000839
Ben Skeggs1575b362011-07-04 11:55:39 +1000840 ret = nouveau_irq_init(dev);
841 if (ret)
842 goto out_fifo;
843
Ben Skeggs27d50302011-10-06 12:46:40 +1000844 ret = nouveau_display_create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000845 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000846 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000847
Ben Skeggs10b461e2011-08-02 19:29:37 +1000848 nouveau_backlight_init(dev);
Ben Skeggs7d3a7662012-02-01 15:17:07 +1000849 nouveau_pm_init(dev);
Ben Skeggs10b461e2011-08-02 19:29:37 +1000850
Ben Skeggs48aca132012-03-18 00:40:41 +1000851 ret = nouveau_fence_init(dev);
852 if (ret)
853 goto out_pm;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200854
Ben Skeggsc61205b2012-03-23 09:10:22 +1000855 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Ben Skeggs48aca132012-03-18 00:40:41 +1000856 ret = nouveau_card_channel_init(dev);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200857 if (ret)
858 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000859 }
860
Ben Skeggs1575b362011-07-04 11:55:39 +1000861 if (dev->mode_config.num_crtc) {
Ben Skeggsf62b27d2011-11-09 15:18:47 +1000862 ret = nouveau_display_init(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000863 if (ret)
864 goto out_chan;
865
866 nouveau_fbcon_init(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000867 }
868
Ben Skeggs6ee73862009-12-11 19:24:15 +1000869 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000870
Ben Skeggs1575b362011-07-04 11:55:39 +1000871out_chan:
Ben Skeggs48aca132012-03-18 00:40:41 +1000872 nouveau_card_channel_fini(dev);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200873out_fence:
874 nouveau_fence_fini(dev);
Ben Skeggs7d3a7662012-02-01 15:17:07 +1000875out_pm:
876 nouveau_pm_fini(dev);
Ben Skeggs10b461e2011-08-02 19:29:37 +1000877 nouveau_backlight_exit(dev);
Ben Skeggs27d50302011-10-06 12:46:40 +1000878 nouveau_display_destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000879out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000880 nouveau_irq_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000881out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000882 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000883 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000884out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000885 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000886 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000887 if (!dev_priv->eng[e])
888 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000889 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000890 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000891 }
892 }
Ben Skeggsfbd28952010-09-01 15:24:34 +1000893 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000894out_ttmvram:
895 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000896out_instmem:
897 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000898out_gpuobj:
899 nouveau_gpuobj_takedown(dev);
Ben Skeggs668b6c02011-12-15 10:43:03 +1000900out_gpio:
901 nouveau_gpio_destroy(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000902out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000903 engine->vram.takedown(dev);
Ben Skeggs668b6c02011-12-15 10:43:03 +1000904out_fb:
905 engine->fb.takedown(dev);
906out_timer:
907 engine->timer.takedown(dev);
908out_mc:
909 engine->mc.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000910out_bios:
911 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200912out_display_early:
913 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000914out:
915 vga_client_register(dev->pdev, NULL, NULL, NULL);
916 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000917}
918
919static void nouveau_card_takedown(struct drm_device *dev)
920{
921 struct drm_nouveau_private *dev_priv = dev->dev_private;
922 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000923 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000924
Ben Skeggs1575b362011-07-04 11:55:39 +1000925 if (dev->mode_config.num_crtc) {
Ben Skeggs1575b362011-07-04 11:55:39 +1000926 nouveau_fbcon_fini(dev);
Ben Skeggsf62b27d2011-11-09 15:18:47 +1000927 nouveau_display_fini(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000928 }
Ben Skeggs06b75e32011-06-08 18:29:12 +1000929
Ben Skeggs48aca132012-03-18 00:40:41 +1000930 nouveau_card_channel_fini(dev);
931 nouveau_fence_fini(dev);
Ben Skeggs7d3a7662012-02-01 15:17:07 +1000932 nouveau_pm_fini(dev);
Ben Skeggs10b461e2011-08-02 19:29:37 +1000933 nouveau_backlight_exit(dev);
Ben Skeggs27d50302011-10-06 12:46:40 +1000934 nouveau_display_destroy(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000935
Ben Skeggsaba99a82011-05-25 14:48:50 +1000936 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000937 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000938 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
939 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000940 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000941 dev_priv->eng[e]->destroy(dev,e );
942 }
943 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000944 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000945
Jimmy Rentz97666102011-04-17 16:15:09 -0400946 if (dev_priv->vga_ram) {
947 nouveau_bo_unpin(dev_priv->vga_ram);
948 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
949 }
950
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000951 mutex_lock(&dev->struct_mutex);
952 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
953 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
954 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000955 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000956 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000957
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000958 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000959 nouveau_gpuobj_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000960
Ben Skeggs668b6c02011-12-15 10:43:03 +1000961 nouveau_gpio_destroy(dev);
962 engine->vram.takedown(dev);
963 engine->fb.takedown(dev);
964 engine->timer.takedown(dev);
965 engine->mc.takedown(dev);
966
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000967 nouveau_bios_takedown(dev);
Ben Skeggs668b6c02011-12-15 10:43:03 +1000968 engine->display.late_takedown(dev);
969
970 nouveau_irq_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000971
972 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000973}
974
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000975int
976nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
977{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000978 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000979 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000980 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000981
982 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
983 if (unlikely(!fpriv))
984 return -ENOMEM;
985
986 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000987 INIT_LIST_HEAD(&fpriv->channels);
988
Ben Skeggse41f26e2011-06-07 15:35:37 +1000989 if (dev_priv->card_type == NV_50) {
990 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
991 &fpriv->vm);
992 if (ret) {
993 kfree(fpriv);
994 return ret;
995 }
996 } else
997 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000998 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
999 &fpriv->vm);
1000 if (ret) {
1001 kfree(fpriv);
1002 return ret;
1003 }
Ben Skeggse41f26e2011-06-07 15:35:37 +10001004 }
Ben Skeggsfe32b162011-06-03 10:07:08 +10001005
Ben Skeggs3f0a68d2011-05-31 11:11:28 +10001006 file_priv->driver_priv = fpriv;
1007 return 0;
1008}
1009
Ben Skeggs6ee73862009-12-11 19:24:15 +10001010/* here a client dies, release the stuff that was allocated for its
1011 * file_priv */
1012void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
1013{
1014 nouveau_channel_cleanup(dev, file_priv);
1015}
1016
Ben Skeggs3f0a68d2011-05-31 11:11:28 +10001017void
1018nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
1019{
1020 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +10001021 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +10001022 kfree(fpriv);
1023}
1024
Ben Skeggs6ee73862009-12-11 19:24:15 +10001025/* first module load, setup the mmio/fb mapping */
1026/* KMS: we need mmio at load time, not when the first drm client opens. */
1027int nouveau_firstopen(struct drm_device *dev)
1028{
1029 return 0;
1030}
1031
1032/* if we have an OF card, copy vbios to RAMIN */
1033static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
1034{
1035#if defined(__powerpc__)
1036 int size, i;
1037 const uint32_t *bios;
1038 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
1039 if (!dn) {
1040 NV_INFO(dev, "Unable to get the OF node\n");
1041 return;
1042 }
1043
1044 bios = of_get_property(dn, "NVDA,BMP", &size);
1045 if (bios) {
1046 for (i = 0; i < size; i += 4)
1047 nv_wi32(dev, i, bios[i/4]);
1048 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
1049 } else {
1050 NV_INFO(dev, "Unable to get the OF bios\n");
1051 }
1052#endif
1053}
1054
Marcin Slusarz06415c52010-05-16 17:29:56 +02001055static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
1056{
1057 struct pci_dev *pdev = dev->pdev;
1058 struct apertures_struct *aper = alloc_apertures(3);
1059 if (!aper)
1060 return NULL;
1061
1062 aper->ranges[0].base = pci_resource_start(pdev, 1);
1063 aper->ranges[0].size = pci_resource_len(pdev, 1);
1064 aper->count = 1;
1065
1066 if (pci_resource_len(pdev, 2)) {
1067 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
1068 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
1069 aper->count++;
1070 }
1071
1072 if (pci_resource_len(pdev, 3)) {
1073 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
1074 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
1075 aper->count++;
1076 }
1077
1078 return aper;
1079}
1080
1081static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
1082{
1083 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +02001084 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001085 dev_priv->apertures = nouveau_get_apertures(dev);
1086 if (!dev_priv->apertures)
1087 return -ENOMEM;
1088
Marcin Slusarz3b9676e2010-05-16 17:33:09 +02001089#ifdef CONFIG_X86
1090 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1091#endif
Emil Velikovf2129492011-03-19 23:31:52 +00001092
Marcin Slusarz3b9676e2010-05-16 17:33:09 +02001093 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +02001094 return 0;
1095}
1096
Ben Skeggs6ee73862009-12-11 19:24:15 +10001097int nouveau_load(struct drm_device *dev, unsigned long flags)
1098{
1099 struct drm_nouveau_private *dev_priv;
Ben Skeggs68455a42012-03-04 14:47:55 +10001100 unsigned long long offset, length;
Ben Skeggs2f5394c2012-03-12 15:55:43 +10001101 uint32_t reg0 = ~0, strap;
Ben Skeggscd0b0722010-06-01 15:56:22 +10001102 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103
1104 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001105 if (!dev_priv) {
1106 ret = -ENOMEM;
1107 goto err_out;
1108 }
Ben Skeggs6ee73862009-12-11 19:24:15 +10001109 dev->dev_private = dev_priv;
1110 dev_priv->dev = dev;
1111
Dave Airlie466e69b2011-12-19 11:15:29 +00001112 pci_set_master(dev->pdev);
1113
Ben Skeggs6ee73862009-12-11 19:24:15 +10001114 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001115
1116 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
1117 dev->pci_vendor, dev->pci_device, dev->pdev->class);
1118
Ben Skeggs2f5394c2012-03-12 15:55:43 +10001119 /* first up, map the start of mmio and determine the chipset */
1120 dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
1121 if (dev_priv->mmio) {
1122#ifdef __BIG_ENDIAN
1123 /* put the card into big-endian mode if it's not */
1124 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
1125 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
1126 DRM_MEMORYBARRIER();
1127#endif
1128
1129 /* determine chipset and derive architecture from it */
1130 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
1131 if ((reg0 & 0x0f000000) > 0) {
1132 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
1133 switch (dev_priv->chipset & 0xf0) {
1134 case 0x10:
1135 case 0x20:
1136 case 0x30:
1137 dev_priv->card_type = dev_priv->chipset & 0xf0;
1138 break;
1139 case 0x40:
1140 case 0x60:
1141 dev_priv->card_type = NV_40;
1142 break;
1143 case 0x50:
1144 case 0x80:
1145 case 0x90:
1146 case 0xa0:
1147 dev_priv->card_type = NV_50;
1148 break;
1149 case 0xc0:
1150 dev_priv->card_type = NV_C0;
1151 break;
1152 case 0xd0:
1153 dev_priv->card_type = NV_D0;
1154 break;
Ben Skeggs68455a42012-03-04 14:47:55 +10001155 case 0xe0:
1156 dev_priv->card_type = NV_E0;
1157 break;
Ben Skeggs2f5394c2012-03-12 15:55:43 +10001158 default:
1159 break;
1160 }
1161 } else
1162 if ((reg0 & 0xff00fff0) == 0x20004000) {
1163 if (reg0 & 0x00f00000)
1164 dev_priv->chipset = 0x05;
1165 else
1166 dev_priv->chipset = 0x04;
1167 dev_priv->card_type = NV_04;
1168 }
1169
1170 iounmap(dev_priv->mmio);
1171 }
1172
1173 if (!dev_priv->card_type) {
1174 NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
1175 ret = -EINVAL;
1176 goto err_priv;
1177 }
1178
1179 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1180 dev_priv->card_type, reg0);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001181
Ben Skeggs68455a42012-03-04 14:47:55 +10001182 /* map the mmio regs, limiting the amount to preserve vmap space */
1183 offset = pci_resource_start(dev->pdev, 0);
1184 length = pci_resource_len(dev->pdev, 0);
1185 if (dev_priv->card_type < NV_E0)
1186 length = min(length, (unsigned long long)0x00800000);
1187
1188 dev_priv->mmio = ioremap(offset, length);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001189 if (!dev_priv->mmio) {
1190 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
1191 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001192 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +01001193 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001194 }
Ben Skeggs68455a42012-03-04 14:47:55 +10001195 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001196
Ben Skeggsf2cbe462011-07-21 15:39:06 +10001197 /* determine frequency of timing crystal */
1198 strap = nv_rd32(dev, 0x101000);
1199 if ( dev_priv->chipset < 0x17 ||
1200 (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
1201 strap &= 0x00000040;
1202 else
1203 strap &= 0x00400040;
1204
1205 switch (strap) {
1206 case 0x00000000: dev_priv->crystal = 13500; break;
1207 case 0x00000040: dev_priv->crystal = 14318; break;
1208 case 0x00400000: dev_priv->crystal = 27000; break;
1209 case 0x00400040: dev_priv->crystal = 25000; break;
1210 }
1211
1212 NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
1213
Ben Skeggsaba99a82011-05-25 14:48:50 +10001214 /* Determine whether we'll attempt acceleration or not, some
1215 * cards are disabled by default here due to them being known
1216 * non-functional, or never been tested due to lack of hw.
1217 */
1218 dev_priv->noaccel = !!nouveau_noaccel;
1219 if (nouveau_noaccel == -1) {
1220 switch (dev_priv->chipset) {
Ben Skeggs06784092011-07-11 15:57:54 +10001221 case 0xd9: /* known broken */
Ben Skeggsad830d22011-05-27 16:18:10 +10001222 NV_INFO(dev, "acceleration disabled by default, pass "
1223 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001224 dev_priv->noaccel = true;
1225 break;
1226 default:
1227 dev_priv->noaccel = false;
1228 break;
1229 }
1230 }
1231
Ben Skeggscd0b0722010-06-01 15:56:22 +10001232 ret = nouveau_remove_conflicting_drivers(dev);
1233 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001234 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001235
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001236 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001237 if (dev_priv->card_type >= NV_40) {
1238 int ramin_bar = 2;
1239 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1240 ramin_bar = 3;
1241
1242 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001243 dev_priv->ramin =
1244 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001245 dev_priv->ramin_size);
1246 if (!dev_priv->ramin) {
Marcin Slusarzff920bf2011-08-22 23:28:56 +02001247 NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001248 ret = -ENOMEM;
1249 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001250 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001251 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001252 dev_priv->ramin_size = 1 * 1024 * 1024;
Ben Skeggs68455a42012-03-04 14:47:55 +10001253 dev_priv->ramin = ioremap(offset + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001254 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001255 if (!dev_priv->ramin) {
1256 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001257 ret = -ENOMEM;
1258 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001259 }
1260 }
1261
1262 nouveau_OF_copy_vbios_to_ramin(dev);
1263
1264 /* Special flags */
1265 if (dev->pci_device == 0x01a0)
1266 dev_priv->flags |= NV_NFORCE;
1267 else if (dev->pci_device == 0x01f0)
1268 dev_priv->flags |= NV_NFORCE2;
1269
1270 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001271 ret = nouveau_card_init(dev);
1272 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001273 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001274
1275 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001276
1277err_ramin:
1278 iounmap(dev_priv->ramin);
1279err_mmio:
1280 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001281err_priv:
1282 kfree(dev_priv);
1283 dev->dev_private = NULL;
1284err_out:
1285 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001286}
1287
Ben Skeggs6ee73862009-12-11 19:24:15 +10001288void nouveau_lastclose(struct drm_device *dev)
1289{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001290 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001291}
1292
1293int nouveau_unload(struct drm_device *dev)
1294{
1295 struct drm_nouveau_private *dev_priv = dev->dev_private;
1296
Ben Skeggscd0b0722010-06-01 15:56:22 +10001297 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001298
1299 iounmap(dev_priv->mmio);
1300 iounmap(dev_priv->ramin);
1301
1302 kfree(dev_priv);
1303 dev->dev_private = NULL;
1304 return 0;
1305}
1306
Ben Skeggs6ee73862009-12-11 19:24:15 +10001307int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1308 struct drm_file *file_priv)
1309{
1310 struct drm_nouveau_private *dev_priv = dev->dev_private;
1311 struct drm_nouveau_getparam *getparam = data;
1312
Ben Skeggs6ee73862009-12-11 19:24:15 +10001313 switch (getparam->param) {
1314 case NOUVEAU_GETPARAM_CHIPSET_ID:
1315 getparam->value = dev_priv->chipset;
1316 break;
1317 case NOUVEAU_GETPARAM_PCI_VENDOR:
1318 getparam->value = dev->pci_vendor;
1319 break;
1320 case NOUVEAU_GETPARAM_PCI_DEVICE:
1321 getparam->value = dev->pci_device;
1322 break;
1323 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001324 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001325 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001326 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001327 getparam->value = NV_PCIE;
1328 else
1329 getparam->value = NV_PCI;
1330 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001331 case NOUVEAU_GETPARAM_FB_SIZE:
1332 getparam->value = dev_priv->fb_available_size;
1333 break;
1334 case NOUVEAU_GETPARAM_AGP_SIZE:
1335 getparam->value = dev_priv->gart_info.aper_size;
1336 break;
1337 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001338 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001339 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001340 case NOUVEAU_GETPARAM_PTIMER_TIME:
1341 getparam->value = dev_priv->engine.timer.read(dev);
1342 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001343 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1344 getparam->value = 1;
1345 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001346 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggs3376ee32011-11-12 14:28:12 +10001347 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001348 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001349 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1350 /* NV40 and NV50 versions are quite different, but register
1351 * address is the same. User is supposed to know the card
1352 * family anyway... */
1353 if (dev_priv->chipset >= 0x40) {
1354 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1355 break;
1356 }
1357 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001358 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001359 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001360 return -EINVAL;
1361 }
1362
1363 return 0;
1364}
1365
1366int
1367nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1368 struct drm_file *file_priv)
1369{
1370 struct drm_nouveau_setparam *setparam = data;
1371
Ben Skeggs6ee73862009-12-11 19:24:15 +10001372 switch (setparam->param) {
1373 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001374 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001375 return -EINVAL;
1376 }
1377
1378 return 0;
1379}
1380
1381/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001382bool
1383nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1384 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001385{
1386 struct drm_nouveau_private *dev_priv = dev->dev_private;
1387 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1388 uint64_t start = ptimer->read(dev);
1389
1390 do {
1391 if ((nv_rd32(dev, reg) & mask) == val)
1392 return true;
1393 } while (ptimer->read(dev) - start < timeout);
1394
1395 return false;
1396}
1397
Ben Skeggs12fb9522010-11-19 14:32:56 +10001398/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1399bool
1400nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1401 uint32_t reg, uint32_t mask, uint32_t val)
1402{
1403 struct drm_nouveau_private *dev_priv = dev->dev_private;
1404 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1405 uint64_t start = ptimer->read(dev);
1406
1407 do {
1408 if ((nv_rd32(dev, reg) & mask) != val)
1409 return true;
1410 } while (ptimer->read(dev) - start < timeout);
1411
1412 return false;
1413}
1414
Ben Skeggs78e29332011-06-18 16:27:24 +10001415/* Wait until cond(data) == true, up until timeout has hit */
1416bool
1417nouveau_wait_cb(struct drm_device *dev, u64 timeout,
1418 bool (*cond)(void *), void *data)
1419{
1420 struct drm_nouveau_private *dev_priv = dev->dev_private;
1421 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1422 u64 start = ptimer->read(dev);
1423
1424 do {
1425 if (cond(data) == true)
1426 return true;
1427 } while (ptimer->read(dev) - start < timeout);
1428
1429 return false;
1430}
1431
Ben Skeggs6ee73862009-12-11 19:24:15 +10001432/* Waits for PGRAPH to go completely idle */
1433bool nouveau_wait_for_idle(struct drm_device *dev)
1434{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001435 struct drm_nouveau_private *dev_priv = dev->dev_private;
1436 uint32_t mask = ~0;
1437
1438 if (dev_priv->card_type == NV_40)
1439 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1440
1441 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001442 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1443 nv_rd32(dev, NV04_PGRAPH_STATUS));
1444 return false;
1445 }
1446
1447 return true;
1448}
1449