blob: 5372d3699e089971c33cea76c2fe3ff08a209940 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * PCI Bus Class Devices
47 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040048static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070049 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040050 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070051 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -070054 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040056 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070057 ret = type?
Rusty Russell29c01772008-12-13 21:20:25 +103058 cpulist_scnprintf(buf, PAGE_SIZE-2, &cpumask) :
59 cpumask_scnprintf(buf, PAGE_SIZE-2, &cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070060 buf[ret++] = '\n';
61 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 return ret;
63}
Mike Travis39106dc2008-04-08 11:43:03 -070064
65static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
66 struct device_attribute *attr,
67 char *buf)
68{
69 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
70}
71
72static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
73 struct device_attribute *attr,
74 char *buf)
75{
76 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
77}
78
79DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
80DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
91 kfree(pci_bus);
92}
93
94static struct class pcibus_class = {
95 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040096 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070097};
98
99static int __init pcibus_class_init(void)
100{
101 return class_register(&pcibus_class);
102}
103postcore_initcall(pcibus_class_init);
104
105/*
106 * Translate the low bits of the PCI base
107 * to the resource type
108 */
109static inline unsigned int pci_calc_resource_flags(unsigned int flags)
110{
111 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
112 return IORESOURCE_IO;
113
114 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
115 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
116
117 return IORESOURCE_MEM;
118}
119
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400120static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800121{
122 u64 size = mask & maxbase; /* Find the significant bits */
123 if (!size)
124 return 0;
125
126 /* Get the lowest of them to find the decode size, and
127 from that the extent. */
128 size = (size & ~(size-1)) - 1;
129
130 /* base == maxbase can be valid only if the BAR has
131 already been programmed with all 1s. */
132 if (base == maxbase && ((base | size) & mask) != mask)
133 return 0;
134
135 return size;
136}
137
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400138static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800139{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
141 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
142 return pci_bar_io;
143 }
144
145 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
146
Peter Chubbe3545972008-10-13 11:49:04 +1100147 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400148 return pci_bar_mem64;
149 return pci_bar_mem32;
150}
151
Yu Zhao0b400c72008-11-22 02:40:40 +0800152/**
153 * pci_read_base - read a PCI BAR
154 * @dev: the PCI device
155 * @type: type of the BAR
156 * @res: resource buffer to be filled in
157 * @pos: BAR position in the config space
158 *
159 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400160 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800161int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162 struct resource *res, unsigned int pos)
163{
164 u32 l, sz, mask;
165
166 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
167
168 res->name = pci_name(dev);
169
170 pci_read_config_dword(dev, pos, &l);
171 pci_write_config_dword(dev, pos, mask);
172 pci_read_config_dword(dev, pos, &sz);
173 pci_write_config_dword(dev, pos, l);
174
175 /*
176 * All bits set in sz means the device isn't working properly.
177 * If the BAR isn't implemented, all bits must be 0. If it's a
178 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
179 * 1 must be clear.
180 */
181 if (!sz || sz == 0xffffffff)
182 goto fail;
183
184 /*
185 * I don't know how l can have all bits set. Copied from old code.
186 * Maybe it fixes a bug on some ancient platform.
187 */
188 if (l == 0xffffffff)
189 l = 0;
190
191 if (type == pci_bar_unknown) {
192 type = decode_bar(res, l);
193 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
194 if (type == pci_bar_io) {
195 l &= PCI_BASE_ADDRESS_IO_MASK;
196 mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
197 } else {
198 l &= PCI_BASE_ADDRESS_MEM_MASK;
199 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
200 }
201 } else {
202 res->flags |= (l & IORESOURCE_ROM_ENABLE);
203 l &= PCI_ROM_ADDRESS_MASK;
204 mask = (u32)PCI_ROM_ADDRESS_MASK;
205 }
206
207 if (type == pci_bar_mem64) {
208 u64 l64 = l;
209 u64 sz64 = sz;
210 u64 mask64 = mask | (u64)~0 << 32;
211
212 pci_read_config_dword(dev, pos + 4, &l);
213 pci_write_config_dword(dev, pos + 4, ~0);
214 pci_read_config_dword(dev, pos + 4, &sz);
215 pci_write_config_dword(dev, pos + 4, l);
216
217 l64 |= ((u64)l << 32);
218 sz64 |= ((u64)sz << 32);
219
220 sz64 = pci_size(l64, sz64, mask64);
221
222 if (!sz64)
223 goto fail;
224
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400225 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
227 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400228 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 /* Address above 32-bit boundary; disable the BAR */
230 pci_write_config_dword(dev, pos, 0);
231 pci_write_config_dword(dev, pos + 4, 0);
232 res->start = 0;
233 res->end = sz64;
234 } else {
235 res->start = l64;
236 res->end = l64 + sz64;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200237 dev_printk(KERN_DEBUG, &dev->dev,
238 "reg %x 64bit mmio: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400239 }
240 } else {
241 sz = pci_size(l, sz, mask);
242
243 if (!sz)
244 goto fail;
245
246 res->start = l;
247 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200248
249 dev_printk(KERN_DEBUG, &dev->dev, "reg %x %s: %pR\n", pos,
250 (res->flags & IORESOURCE_IO) ? "io port" : "32bit mmio",
251 res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 }
253
254 out:
255 return (type == pci_bar_mem64) ? 1 : 0;
256 fail:
257 res->flags = 0;
258 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800259}
260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
262{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400263 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400265 for (pos = 0; pos < howmany; pos++) {
266 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400268 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400274 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
275 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
276 IORESOURCE_SIZEALIGN;
277 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 }
279}
280
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100281void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282{
283 struct pci_dev *dev = child->self;
284 u8 io_base_lo, io_limit_lo;
285 u16 mem_base_lo, mem_limit_lo;
286 unsigned long base, limit;
287 struct resource *res;
288 int i;
289
290 if (!dev) /* It's a host bus, nothing to read */
291 return;
292
293 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600294 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400295 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
296 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 }
298
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 res = child->resource[0];
300 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
301 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
302 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
303 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
304
305 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
306 u16 io_base_hi, io_limit_hi;
307 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
308 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
309 base |= (io_base_hi << 16);
310 limit |= (io_limit_hi << 16);
311 }
312
313 if (base <= limit) {
314 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500315 if (!res->start)
316 res->start = base;
317 if (!res->end)
318 res->end = limit + 0xfff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200319 dev_printk(KERN_DEBUG, &dev->dev, "bridge io port: %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 }
321
322 res = child->resource[1];
323 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
324 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
325 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
326 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
327 if (base <= limit) {
328 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
329 res->start = base;
330 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200331 dev_printk(KERN_DEBUG, &dev->dev, "bridge 32bit mmio: %pR\n",
332 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 }
334
335 res = child->resource[2];
336 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
337 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
338 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
339 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
340
341 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
342 u32 mem_base_hi, mem_limit_hi;
343 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
344 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
345
346 /*
347 * Some bridges set the base > limit by default, and some
348 * (broken) BIOSes do not initialize them. If we find
349 * this, just assume they are not being used.
350 */
351 if (mem_base_hi <= mem_limit_hi) {
352#if BITS_PER_LONG == 64
353 base |= ((long) mem_base_hi) << 32;
354 limit |= ((long) mem_limit_hi) << 32;
355#else
356 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600357 dev_err(&dev->dev, "can't handle 64-bit "
358 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 return;
360 }
361#endif
362 }
363 }
364 if (base <= limit) {
365 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
366 res->start = base;
367 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200368 dev_printk(KERN_DEBUG, &dev->dev, "bridge %sbit mmio pref: %pR\n",
369 (res->flags & PCI_PREF_RANGE_TYPE_64) ? "64" : "32",
370 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
372}
373
Sam Ravnborg96bde062007-03-26 21:53:30 -0800374static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 struct pci_bus *b;
377
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100378 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 INIT_LIST_HEAD(&b->node);
381 INIT_LIST_HEAD(&b->children);
382 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600383 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 }
385 return b;
386}
387
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700388static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
389 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
391 struct pci_bus *child;
392 int i;
393
394 /*
395 * Allocate a new bus, and inherit stuff from the parent..
396 */
397 child = pci_alloc_bus();
398 if (!child)
399 return NULL;
400
401 child->self = bridge;
402 child->parent = parent;
403 child->ops = parent->ops;
404 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200405 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 child->bridge = get_device(&bridge->dev);
407
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400408 /* initialize some portions of the bus device, but don't register it
409 * now as the parent is not properly set up yet. This device will get
410 * registered later in pci_bus_add_devices()
411 */
412 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100413 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 /*
416 * Set up the primary, secondary and subordinate
417 * bus numbers.
418 */
419 child->number = child->secondary = busnr;
420 child->primary = parent->secondary;
421 child->subordinate = 0xff;
422
423 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800424 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
426 child->resource[i]->name = child->name;
427 }
428 bridge->subordinate = child;
429
430 return child;
431}
432
Sam Ravnborg451124a2008-02-02 22:33:43 +0100433struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434{
435 struct pci_bus *child;
436
437 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700438 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800439 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800441 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 return child;
444}
445
Sam Ravnborg96bde062007-03-26 21:53:30 -0800446static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700447{
448 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700449
450 /* Attempts to fix that up are really dangerous unless
451 we're going to re-assign all bus numbers. */
452 if (!pcibios_assign_all_busses())
453 return;
454
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700455 while (parent->parent && parent->subordinate < max) {
456 parent->subordinate = max;
457 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
458 parent = parent->parent;
459 }
460}
461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462/*
463 * If it's a bridge, configure it and scan the bus behind it.
464 * For CardBus bridges, we don't scan behind as the devices will
465 * be handled by the bridge driver itself.
466 *
467 * We need to process bridges in two passes -- first we scan those
468 * already configured by the BIOS and after we are done with all of
469 * them, we proceed to assigning numbers to the remaining buses in
470 * order to avoid overlaps between old and new bus numbers.
471 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100472int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
474 struct pci_bus *child;
475 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100476 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100478 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
481
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600482 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
483 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100485 /* Check if setup is sensible at all */
486 if (!pass &&
487 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
488 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
489 broken = 1;
490 }
491
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 /* Disable MasterAbortMode during probing to avoid reporting
493 of bus errors (in some architectures) */
494 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
495 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
496 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
497
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100498 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 unsigned int cmax, busnr;
500 /*
501 * Bus already configured by firmware, process it in the first
502 * pass and just note the configuration.
503 */
504 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000505 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 busnr = (buses >> 8) & 0xFF;
507
508 /*
509 * If we already got to this bus through a different bridge,
510 * ignore it. This can happen with the i450NX chipset.
511 */
512 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600513 dev_info(&dev->dev, "bus %04x:%02x already known\n",
514 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000515 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 }
517
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700518 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000520 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 child->primary = buses & 0xFF;
522 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700523 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525 cmax = pci_scan_child_bus(child);
526 if (cmax > max)
527 max = cmax;
528 if (child->subordinate > max)
529 max = child->subordinate;
530 } else {
531 /*
532 * We need to assign a number to this bus which we always
533 * do in the second pass.
534 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700535 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100536 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700537 /* Temporarily disable forwarding of the
538 configuration cycles on all bridges in
539 this bus segment to avoid possible
540 conflicts in the second pass between two
541 bridges programmed with overlapping
542 bus ranges. */
543 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
544 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000545 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700546 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
548 /* Clear errors */
549 pci_write_config_word(dev, PCI_STATUS, 0xffff);
550
Rajesh Shahcc574502005-04-28 00:25:47 -0700551 /* Prevent assigning a bus number that already exists.
552 * This can happen when a bridge is hot-plugged */
553 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000554 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700555 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 buses = (buses & 0xff000000)
557 | ((unsigned int)(child->primary) << 0)
558 | ((unsigned int)(child->secondary) << 8)
559 | ((unsigned int)(child->subordinate) << 16);
560
561 /*
562 * yenta.c forces a secondary latency timer of 176.
563 * Copy that behaviour here.
564 */
565 if (is_cardbus) {
566 buses &= ~0xff000000;
567 buses |= CARDBUS_LATENCY_TIMER << 24;
568 }
569
570 /*
571 * We need to blast all three values with a single write.
572 */
573 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
574
575 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700576 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700577 /*
578 * Adjust subordinate busnr in parent buses.
579 * We do this before scanning for children because
580 * some devices may not be detected if the bios
581 * was lazy.
582 */
583 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 /* Now we can scan all subordinate buses... */
585 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800586 /*
587 * now fix it up again since we have found
588 * the real value of max.
589 */
590 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 } else {
592 /*
593 * For CardBus bridges, we leave 4 bus numbers
594 * as cards with a PCI-to-PCI bridge can be
595 * inserted later.
596 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100597 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
598 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700599 if (pci_find_bus(pci_domain_nr(bus),
600 max+i+1))
601 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100602 while (parent->parent) {
603 if ((!pcibios_assign_all_busses()) &&
604 (parent->subordinate > max) &&
605 (parent->subordinate <= max+i)) {
606 j = 1;
607 }
608 parent = parent->parent;
609 }
610 if (j) {
611 /*
612 * Often, there are two cardbus bridges
613 * -- try to leave one valid bus number
614 * for each one.
615 */
616 i /= 2;
617 break;
618 }
619 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700620 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700621 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 }
623 /*
624 * Set the subordinate bus number to its real value.
625 */
626 child->subordinate = max;
627 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
628 }
629
Gary Hadecb3576f2008-02-08 14:00:52 -0800630 sprintf(child->name,
631 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
632 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200634 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100635 while (bus->parent) {
636 if ((child->subordinate > bus->subordinate) ||
637 (child->number > bus->subordinate) ||
638 (child->number < bus->number) ||
639 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800640 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200641 "hidden behind%s bridge #%02x (-#%02x)\n",
642 child->number, child->subordinate,
643 (bus->number > child->subordinate &&
644 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800645 "wholly" : "partially",
646 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200647 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100648 }
649 bus = bus->parent;
650 }
651
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000652out:
653 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
654
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 return max;
656}
657
658/*
659 * Read interrupt line and base address registers.
660 * The architecture-dependent code can tweak these, of course.
661 */
662static void pci_read_irq(struct pci_dev *dev)
663{
664 unsigned char irq;
665
666 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800667 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 if (irq)
669 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
670 dev->irq = irq;
671}
672
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200673#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675/**
676 * pci_setup_device - fill in class and map information of a device
677 * @dev: the device structure to fill
678 *
679 * Initialize the device structure with information about the device's
680 * vendor,class,memory and IO-space addresses,IRQ lines etc.
681 * Called at initialisation of the PCI subsystem and by CardBus services.
682 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
683 * or CardBus).
684 */
685static int pci_setup_device(struct pci_dev * dev)
686{
687 u32 class;
688
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700689 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
690 dev->bus->number, PCI_SLOT(dev->devfn),
691 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
693 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700694 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 class >>= 8; /* upper 3 bytes */
696 dev->class = class;
697 class >>= 8;
698
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600699 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 dev->vendor, dev->device, class, dev->hdr_type);
701
702 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700703 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705 /* Early fixups, before probing the BARs */
706 pci_fixup_device(pci_fixup_early, dev);
707 class = dev->class >> 8;
708
709 switch (dev->hdr_type) { /* header type */
710 case PCI_HEADER_TYPE_NORMAL: /* standard header */
711 if (class == PCI_CLASS_BRIDGE_PCI)
712 goto bad;
713 pci_read_irq(dev);
714 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
715 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
716 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100717
718 /*
719 * Do the ugly legacy mode stuff here rather than broken chip
720 * quirk code. Legacy mode ATA controllers have fixed
721 * addresses. These are not always echoed in BAR0-3, and
722 * BAR0-3 in a few cases contain junk!
723 */
724 if (class == PCI_CLASS_STORAGE_IDE) {
725 u8 progif;
726 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
727 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800728 dev->resource[0].start = 0x1F0;
729 dev->resource[0].end = 0x1F7;
730 dev->resource[0].flags = LEGACY_IO_RESOURCE;
731 dev->resource[1].start = 0x3F6;
732 dev->resource[1].end = 0x3F6;
733 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100734 }
735 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800736 dev->resource[2].start = 0x170;
737 dev->resource[2].end = 0x177;
738 dev->resource[2].flags = LEGACY_IO_RESOURCE;
739 dev->resource[3].start = 0x376;
740 dev->resource[3].end = 0x376;
741 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100742 }
743 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 break;
745
746 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
747 if (class != PCI_CLASS_BRIDGE_PCI)
748 goto bad;
749 /* The PCI-to-PCI bridge spec requires that subtractive
750 decoding (i.e. transparent) bridge must have programming
751 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800752 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 dev->transparent = ((dev->class & 0xff) == 1);
754 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
755 break;
756
757 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
758 if (class != PCI_CLASS_BRIDGE_CARDBUS)
759 goto bad;
760 pci_read_irq(dev);
761 pci_read_bases(dev, 1, 0);
762 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
763 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
764 break;
765
766 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600767 dev_err(&dev->dev, "unknown header type %02x, "
768 "ignoring device\n", dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return -1;
770
771 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600772 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
773 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 dev->class = PCI_CLASS_NOT_DEFINED;
775 }
776
777 /* We found a fine healthy device, go go go... */
778 return 0;
779}
780
Zhao, Yu201de562008-10-13 19:49:55 +0800781static void pci_release_capabilities(struct pci_dev *dev)
782{
783 pci_vpd_release(dev);
784}
785
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786/**
787 * pci_release_dev - free a pci device structure when all users of it are finished.
788 * @dev: device that's been disconnected
789 *
790 * Will be called only by the device core when all users of this pci device are
791 * done.
792 */
793static void pci_release_dev(struct device *dev)
794{
795 struct pci_dev *pci_dev;
796
797 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800798 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 kfree(pci_dev);
800}
801
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700802static void set_pcie_port_type(struct pci_dev *pdev)
803{
804 int pos;
805 u16 reg16;
806
807 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
808 if (!pos)
809 return;
810 pdev->is_pcie = 1;
811 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
812 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
813}
814
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815/**
816 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700817 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 *
819 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
820 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
821 * access it. Maybe we don't have a way to generate extended config space
822 * accesses, or the device is behind a reverse Express bridge. So we try
823 * reading the dword at 0x100 which must either be 0 or a valid extended
824 * capability header.
825 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700826int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800829 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Zhao, Yu557848c2008-10-13 19:18:07 +0800831 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 goto fail;
833 if (status == 0xffffffff)
834 goto fail;
835
836 return PCI_CFG_SPACE_EXP_SIZE;
837
838 fail:
839 return PCI_CFG_SPACE_SIZE;
840}
841
Yinghai Lu57741a72008-02-15 01:32:50 -0800842int pci_cfg_space_size(struct pci_dev *dev)
843{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700844 int pos;
845 u32 status;
846
847 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
848 if (!pos) {
849 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
850 if (!pos)
851 goto fail;
852
853 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
854 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
855 goto fail;
856 }
857
858 return pci_cfg_space_size_ext(dev);
859
860 fail:
861 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800862}
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864static void pci_release_bus_bridge_dev(struct device *dev)
865{
866 kfree(dev);
867}
868
Michael Ellerman65891212007-04-05 17:19:08 +1000869struct pci_dev *alloc_pci_dev(void)
870{
871 struct pci_dev *dev;
872
873 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
874 if (!dev)
875 return NULL;
876
Michael Ellerman65891212007-04-05 17:19:08 +1000877 INIT_LIST_HEAD(&dev->bus_list);
878
879 return dev;
880}
881EXPORT_SYMBOL(alloc_pci_dev);
882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883/*
884 * Read the config data for a PCI device, sanity-check it
885 * and fill in the dev structure...
886 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700887static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
889 struct pci_dev *dev;
Alex Chiangcef354d2008-09-02 09:40:51 -0600890 struct pci_slot *slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 u32 l;
892 u8 hdr_type;
893 int delay = 1;
894
895 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
896 return NULL;
897
898 /* some broken boards return 0 or ~0 if a slot is empty: */
899 if (l == 0xffffffff || l == 0x00000000 ||
900 l == 0x0000ffff || l == 0xffff0000)
901 return NULL;
902
903 /* Configuration request Retry Status */
904 while (l == 0xffff0001) {
905 msleep(delay);
906 delay *= 2;
907 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
908 return NULL;
909 /* Card hasn't responded in 60 seconds? Must be stuck. */
910 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600911 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 "responding\n", pci_domain_nr(bus),
913 bus->number, PCI_SLOT(devfn),
914 PCI_FUNC(devfn));
915 return NULL;
916 }
917 }
918
919 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
920 return NULL;
921
Michael Ellermanbab41e92007-04-05 17:19:09 +1000922 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 if (!dev)
924 return NULL;
925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 dev->bus = bus;
927 dev->sysdata = bus->sysdata;
928 dev->dev.parent = bus->bridge;
929 dev->dev.bus = &pci_bus_type;
930 dev->devfn = devfn;
931 dev->hdr_type = hdr_type & 0x7f;
932 dev->multifunction = !!(hdr_type & 0x80);
933 dev->vendor = l & 0xffff;
934 dev->device = (l >> 16) & 0xffff;
935 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700936 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700937 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Alex Chiangcef354d2008-09-02 09:40:51 -0600939 list_for_each_entry(slot, &bus->slots, list)
940 if (PCI_SLOT(devfn) == slot->number)
941 dev->slot = slot;
942
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
944 set this higher, assuming the system even supports it. */
945 dev->dma_mask = 0xffffffff;
946 if (pci_setup_device(dev) < 0) {
947 kfree(dev);
948 return NULL;
949 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000950
951 return dev;
952}
953
Zhao, Yu201de562008-10-13 19:49:55 +0800954static void pci_init_capabilities(struct pci_dev *dev)
955{
956 /* MSI/MSI-X list */
957 pci_msi_init_pci_dev(dev);
958
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100959 /* Buffers for saving PCIe and PCI-X capabilities */
960 pci_allocate_cap_save_buffers(dev);
961
Zhao, Yu201de562008-10-13 19:49:55 +0800962 /* Power Management */
963 pci_pm_init(dev);
964
965 /* Vital Product Data */
966 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +0800967
968 /* Alternative Routing-ID Forwarding */
969 pci_enable_ari(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800970}
971
Sam Ravnborg96bde062007-03-26 21:53:30 -0800972void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000973{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 device_initialize(&dev->dev);
975 dev->dev.release = pci_release_dev;
976 pci_dev_get(dev);
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800979 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 dev->dev.coherent_dma_mask = 0xffffffffull;
981
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800982 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -0800983 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 /* Fix up broken headers */
986 pci_fixup_device(pci_fixup_header, dev);
987
Zhao, Yu201de562008-10-13 19:49:55 +0800988 /* Initialize various capabilities */
989 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 /*
992 * Add the device to our list of discovered devices
993 * and the bus list for fixup functions, etc.
994 */
Zhang Yanmind71374d2006-06-02 12:35:43 +0800995 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800997 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000998}
999
Sam Ravnborg451124a2008-02-02 22:33:43 +01001000struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001001{
1002 struct pci_dev *dev;
1003
1004 dev = pci_scan_device(bus, devfn);
1005 if (!dev)
1006 return NULL;
1007
1008 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 return dev;
1011}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001012EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014/**
1015 * pci_scan_slot - scan a PCI slot on a bus for devices.
1016 * @bus: PCI bus to scan
1017 * @devfn: slot number to scan (must have zero function.)
1018 *
1019 * Scan a PCI slot on the specified PCI bus for devices, adding
1020 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001021 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001023int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024{
1025 int func, nr = 0;
1026 int scan_all_fns;
1027
1028 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1029
1030 for (func = 0; func < 8; func++, devfn++) {
1031 struct pci_dev *dev;
1032
1033 dev = pci_scan_single_device(bus, devfn);
1034 if (dev) {
1035 nr++;
1036
1037 /*
1038 * If this is a single function device,
1039 * don't scan past the first function.
1040 */
1041 if (!dev->multifunction) {
1042 if (func > 0) {
1043 dev->multifunction = 1;
1044 } else {
1045 break;
1046 }
1047 }
1048 } else {
1049 if (func == 0 && !scan_all_fns)
1050 break;
1051 }
1052 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001053
Shaohua Li149e1632008-07-23 10:32:31 +08001054 /* only one slot has pcie device */
1055 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001056 pcie_aspm_init_link_state(bus->self);
1057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 return nr;
1059}
1060
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001061unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 unsigned int devfn, pass, max = bus->secondary;
1064 struct pci_dev *dev;
1065
1066 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1067
1068 /* Go find them, Rover! */
1069 for (devfn = 0; devfn < 0x100; devfn += 8)
1070 pci_scan_slot(bus, devfn);
1071
1072 /*
1073 * After performing arch-dependent fixup of the bus, look behind
1074 * all PCI-to-PCI bridges on this bus.
1075 */
1076 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1077 pcibios_fixup_bus(bus);
1078 for (pass=0; pass < 2; pass++)
1079 list_for_each_entry(dev, &bus->devices, bus_list) {
1080 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1081 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1082 max = pci_scan_bridge(bus, dev, max, pass);
1083 }
1084
1085 /*
1086 * We've scanned the bus and so we know all about what's on
1087 * the other side of any bridges that may be on this bus plus
1088 * any devices.
1089 *
1090 * Return how far we've got finding sub-buses.
1091 */
1092 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1093 pci_domain_nr(bus), bus->number, max);
1094 return max;
1095}
1096
Yinghai Lu30a18d62008-02-19 03:21:20 -08001097void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1098{
1099}
1100
Sam Ravnborg96bde062007-03-26 21:53:30 -08001101struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001102 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
1104 int error;
1105 struct pci_bus *b;
1106 struct device *dev;
1107
1108 b = pci_alloc_bus();
1109 if (!b)
1110 return NULL;
1111
1112 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1113 if (!dev){
1114 kfree(b);
1115 return NULL;
1116 }
1117
1118 b->sysdata = sysdata;
1119 b->ops = ops;
1120
1121 if (pci_find_bus(pci_domain_nr(b), bus)) {
1122 /* If we already got to this bus through a different bridge, ignore it */
1123 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1124 goto err_out;
1125 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001126
1127 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001129 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
1131 memset(dev, 0, sizeof(*dev));
1132 dev->parent = parent;
1133 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001134 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 error = device_register(dev);
1136 if (error)
1137 goto dev_reg_err;
1138 b->bridge = get_device(dev);
1139
Yinghai Lu0d358f22008-02-19 03:20:41 -08001140 if (!parent)
1141 set_dev_node(b->bridge, pcibus_to_node(b));
1142
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001143 b->dev.class = &pcibus_class;
1144 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001145 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001146 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 if (error)
1148 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001149 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001151 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
1153 /* Create legacy_io and legacy_mem files for this bus */
1154 pci_create_legacy_files(b);
1155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 b->number = b->secondary = bus;
1157 b->resource[0] = &ioport_resource;
1158 b->resource[1] = &iomem_resource;
1159
Yinghai Lu30a18d62008-02-19 03:21:20 -08001160 set_pci_bus_resources_arch_default(b);
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 return b;
1163
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001164dev_create_file_err:
1165 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166class_dev_reg_err:
1167 device_unregister(dev);
1168dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001169 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001171 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172err_out:
1173 kfree(dev);
1174 kfree(b);
1175 return NULL;
1176}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001177
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001178struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001179 int bus, struct pci_ops *ops, void *sysdata)
1180{
1181 struct pci_bus *b;
1182
1183 b = pci_create_bus(parent, bus, ops, sysdata);
1184 if (b)
1185 b->subordinate = pci_scan_child_bus(b);
1186 return b;
1187}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188EXPORT_SYMBOL(pci_scan_bus_parented);
1189
1190#ifdef CONFIG_HOTPLUG
1191EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192EXPORT_SYMBOL(pci_scan_slot);
1193EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1195#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001196
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001197static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001198{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001199 const struct pci_dev *a = to_pci_dev(d_a);
1200 const struct pci_dev *b = to_pci_dev(d_b);
1201
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001202 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1203 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1204
1205 if (a->bus->number < b->bus->number) return -1;
1206 else if (a->bus->number > b->bus->number) return 1;
1207
1208 if (a->devfn < b->devfn) return -1;
1209 else if (a->devfn > b->devfn) return 1;
1210
1211 return 0;
1212}
1213
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001214void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001215{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001216 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001217}