blob: 4562827b7e22c360652e5d6f9bff397cce4a800d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
55 */
56static void pci_create_legacy_files(struct pci_bus *b)
57{
Eric Sesterhennf5afe802006-02-28 15:34:49 +010058 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 GFP_ATOMIC);
60 if (b->legacy_io) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 b->legacy_io->attr.name = "legacy_io";
62 b->legacy_io->size = 0xffff;
63 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 b->legacy_io->read = pci_read_legacy_io;
65 b->legacy_io->write = pci_write_legacy_io;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040066 device_create_bin_file(&b->dev, b->legacy_io);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68 /* Allocated above after the legacy_io struct */
69 b->legacy_mem = b->legacy_io + 1;
70 b->legacy_mem->attr.name = "legacy_mem";
71 b->legacy_mem->size = 1024*1024;
72 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 b->legacy_mem->mmap = pci_mmap_legacy_mem;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040074 device_create_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 }
76}
77
78void pci_remove_legacy_files(struct pci_bus *b)
79{
80 if (b->legacy_io) {
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040081 device_remove_bin_file(&b->dev, b->legacy_io);
82 device_remove_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 kfree(b->legacy_io); /* both are allocated here */
84 }
85}
86#else /* !HAVE_PCI_LEGACY */
87static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
88void pci_remove_legacy_files(struct pci_bus *bus) { return; }
89#endif /* HAVE_PCI_LEGACY */
90
91/*
92 * PCI Bus Class Devices
93 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040094static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070095 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040096 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070097 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -0700100 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400102 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -0700103 ret = type?
104 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
105 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
106 buf[ret++] = '\n';
107 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 return ret;
109}
Mike Travis39106dc2008-04-08 11:43:03 -0700110
111static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
112 struct device_attribute *attr,
113 char *buf)
114{
115 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
116}
117
118static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
119 struct device_attribute *attr,
120 char *buf)
121{
122 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
123}
124
125DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
126DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * PCI Bus Class
130 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400131static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400133 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135 if (pci_bus->bridge)
136 put_device(pci_bus->bridge);
137 kfree(pci_bus);
138}
139
140static struct class pcibus_class = {
141 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400142 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143};
144
145static int __init pcibus_class_init(void)
146{
147 return class_register(&pcibus_class);
148}
149postcore_initcall(pcibus_class_init);
150
151/*
152 * Translate the low bits of the PCI base
153 * to the resource type
154 */
155static inline unsigned int pci_calc_resource_flags(unsigned int flags)
156{
157 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
158 return IORESOURCE_IO;
159
160 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
161 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
162
163 return IORESOURCE_MEM;
164}
165
166/*
167 * Find the extent of a PCI decode..
168 */
Olof Johanssonf797f9c2005-06-13 15:52:27 -0700169static u32 pci_size(u32 base, u32 maxbase, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
171 u32 size = mask & maxbase; /* Find the significant bits */
172 if (!size)
173 return 0;
174
175 /* Get the lowest of them to find the decode size, and
176 from that the extent. */
177 size = (size & ~(size-1)) - 1;
178
179 /* base == maxbase can be valid only if the BAR has
180 already been programmed with all 1s. */
181 if (base == maxbase && ((base | size) & mask) != mask)
182 return 0;
183
184 return size;
185}
186
Yinghai Lu07eddf32006-11-29 13:53:10 -0800187static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
188{
189 u64 size = mask & maxbase; /* Find the significant bits */
190 if (!size)
191 return 0;
192
193 /* Get the lowest of them to find the decode size, and
194 from that the extent. */
195 size = (size & ~(size-1)) - 1;
196
197 /* base == maxbase can be valid only if the BAR has
198 already been programmed with all 1s. */
199 if (base == maxbase && ((base | size) & mask) != mask)
200 return 0;
201
202 return size;
203}
204
205static inline int is_64bit_memory(u32 mask)
206{
207 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
208 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
209 return 1;
210 return 0;
211}
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
214{
215 unsigned int pos, reg, next;
216 u32 l, sz;
217 struct resource *res;
218
219 for(pos=0; pos<howmany; pos = next) {
Yinghai Lu07eddf32006-11-29 13:53:10 -0800220 u64 l64;
221 u64 sz64;
222 u32 raw_sz;
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 next = pos+1;
225 res = &dev->resource[pos];
226 res->name = pci_name(dev);
227 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
228 pci_read_config_dword(dev, reg, &l);
229 pci_write_config_dword(dev, reg, ~0);
230 pci_read_config_dword(dev, reg, &sz);
231 pci_write_config_dword(dev, reg, l);
232 if (!sz || sz == 0xffffffff)
233 continue;
234 if (l == 0xffffffff)
235 l = 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800236 raw_sz = sz;
237 if ((l & PCI_BASE_ADDRESS_SPACE) ==
238 PCI_BASE_ADDRESS_SPACE_MEMORY) {
Amos Waterland3c6de922005-09-22 00:48:19 -0700239 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800240 /*
241 * For 64bit prefetchable memory sz could be 0, if the
242 * real size is bigger than 4G, so we need to check
243 * szhi for that.
244 */
245 if (!is_64bit_memory(l) && !sz)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 continue;
247 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
248 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
249 } else {
250 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
251 if (!sz)
252 continue;
253 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
254 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
255 }
256 res->end = res->start + (unsigned long) sz;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400257 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800258 if (is_64bit_memory(l)) {
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700259 u32 szhi, lhi;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800260
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700261 pci_read_config_dword(dev, reg+4, &lhi);
262 pci_write_config_dword(dev, reg+4, ~0);
263 pci_read_config_dword(dev, reg+4, &szhi);
264 pci_write_config_dword(dev, reg+4, lhi);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800265 sz64 = ((u64)szhi << 32) | raw_sz;
266 l64 = ((u64)lhi << 32) | l;
267 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 next++;
269#if BITS_PER_LONG == 64
Yinghai Lu07eddf32006-11-29 13:53:10 -0800270 if (!sz64) {
271 res->start = 0;
272 res->end = 0;
273 res->flags = 0;
274 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 }
Yinghai Lu07eddf32006-11-29 13:53:10 -0800276 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
277 res->end = res->start + sz64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278#else
Yinghai Lu07eddf32006-11-29 13:53:10 -0800279 if (sz64 > 0x100000000ULL) {
280 printk(KERN_ERR "PCI: Unable to handle 64-bit "
281 "BAR for device %s\n", pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 res->start = 0;
283 res->flags = 0;
Bjorn Helgaasea285022006-06-09 11:28:29 -0700284 } else if (lhi) {
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700285 /* 64-bit wide address, treat as disabled */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800286 pci_write_config_dword(dev, reg,
287 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700288 pci_write_config_dword(dev, reg+4, 0);
289 res->start = 0;
290 res->end = sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 }
292#endif
293 }
294 }
295 if (rom) {
296 dev->rom_base_reg = rom;
297 res = &dev->resource[PCI_ROM_RESOURCE];
298 res->name = pci_name(dev);
299 pci_read_config_dword(dev, rom, &l);
300 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
301 pci_read_config_dword(dev, rom, &sz);
302 pci_write_config_dword(dev, rom, l);
303 if (l == 0xffffffff)
304 l = 0;
305 if (sz && sz != 0xffffffff) {
Amos Waterland3c6de922005-09-22 00:48:19 -0700306 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 if (sz) {
308 res->flags = (l & IORESOURCE_ROM_ENABLE) |
Gary Hadebb446092007-12-11 17:09:13 -0800309 IORESOURCE_MEM | IORESOURCE_PREFETCH |
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400310 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
311 IORESOURCE_SIZEALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 res->start = l & PCI_ROM_ADDRESS_MASK;
313 res->end = res->start + (unsigned long) sz;
314 }
315 }
316 }
317}
318
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100319void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 struct pci_dev *dev = child->self;
322 u8 io_base_lo, io_limit_lo;
323 u16 mem_base_lo, mem_limit_lo;
324 unsigned long base, limit;
325 struct resource *res;
326 int i;
327
328 if (!dev) /* It's a host bus, nothing to read */
329 return;
330
331 if (dev->transparent) {
332 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400333 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
334 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
336
337 for(i=0; i<3; i++)
338 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
339
340 res = child->resource[0];
341 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
342 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
343 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
344 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
345
346 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
347 u16 io_base_hi, io_limit_hi;
348 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
349 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
350 base |= (io_base_hi << 16);
351 limit |= (io_limit_hi << 16);
352 }
353
354 if (base <= limit) {
355 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500356 if (!res->start)
357 res->start = base;
358 if (!res->end)
359 res->end = limit + 0xfff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 }
361
362 res = child->resource[1];
363 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
364 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
365 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
366 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
367 if (base <= limit) {
368 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
369 res->start = base;
370 res->end = limit + 0xfffff;
371 }
372
373 res = child->resource[2];
374 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
375 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
376 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
377 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
378
379 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
380 u32 mem_base_hi, mem_limit_hi;
381 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
382 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
383
384 /*
385 * Some bridges set the base > limit by default, and some
386 * (broken) BIOSes do not initialize them. If we find
387 * this, just assume they are not being used.
388 */
389 if (mem_base_hi <= mem_limit_hi) {
390#if BITS_PER_LONG == 64
391 base |= ((long) mem_base_hi) << 32;
392 limit |= ((long) mem_limit_hi) << 32;
393#else
394 if (mem_base_hi || mem_limit_hi) {
395 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
396 return;
397 }
398#endif
399 }
400 }
401 if (base <= limit) {
402 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
403 res->start = base;
404 res->end = limit + 0xfffff;
405 }
406}
407
Sam Ravnborg96bde062007-03-26 21:53:30 -0800408static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
410 struct pci_bus *b;
411
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100412 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 INIT_LIST_HEAD(&b->node);
415 INIT_LIST_HEAD(&b->children);
416 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600417 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 }
419 return b;
420}
421
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700422static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
423 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
425 struct pci_bus *child;
426 int i;
427
428 /*
429 * Allocate a new bus, and inherit stuff from the parent..
430 */
431 child = pci_alloc_bus();
432 if (!child)
433 return NULL;
434
435 child->self = bridge;
436 child->parent = parent;
437 child->ops = parent->ops;
438 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200439 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 child->bridge = get_device(&bridge->dev);
441
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400442 /* initialize some portions of the bus device, but don't register it
443 * now as the parent is not properly set up yet. This device will get
444 * registered later in pci_bus_add_devices()
445 */
446 child->dev.class = &pcibus_class;
447 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 /*
450 * Set up the primary, secondary and subordinate
451 * bus numbers.
452 */
453 child->number = child->secondary = busnr;
454 child->primary = parent->secondary;
455 child->subordinate = 0xff;
456
457 /* Set up default resource pointers and names.. */
458 for (i = 0; i < 4; i++) {
459 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
460 child->resource[i]->name = child->name;
461 }
462 bridge->subordinate = child;
463
464 return child;
465}
466
Sam Ravnborg451124a2008-02-02 22:33:43 +0100467struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468{
469 struct pci_bus *child;
470
471 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700472 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800473 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800475 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 return child;
478}
479
Sam Ravnborg96bde062007-03-26 21:53:30 -0800480static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700481{
482 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700483
484 /* Attempts to fix that up are really dangerous unless
485 we're going to re-assign all bus numbers. */
486 if (!pcibios_assign_all_busses())
487 return;
488
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700489 while (parent->parent && parent->subordinate < max) {
490 parent->subordinate = max;
491 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
492 parent = parent->parent;
493 }
494}
495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496/*
497 * If it's a bridge, configure it and scan the bus behind it.
498 * For CardBus bridges, we don't scan behind as the devices will
499 * be handled by the bridge driver itself.
500 *
501 * We need to process bridges in two passes -- first we scan those
502 * already configured by the BIOS and after we are done with all of
503 * them, we proceed to assigning numbers to the remaining buses in
504 * order to avoid overlaps between old and new bus numbers.
505 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100506int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
508 struct pci_bus *child;
509 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100510 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 u16 bctl;
512
513 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
514
515 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
516 pci_name(dev), buses & 0xffffff, pass);
517
518 /* Disable MasterAbortMode during probing to avoid reporting
519 of bus errors (in some architectures) */
520 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
521 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
522 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
525 unsigned int cmax, busnr;
526 /*
527 * Bus already configured by firmware, process it in the first
528 * pass and just note the configuration.
529 */
530 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000531 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 busnr = (buses >> 8) & 0xFF;
533
534 /*
535 * If we already got to this bus through a different bridge,
536 * ignore it. This can happen with the i450NX chipset.
537 */
538 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
539 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
540 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000541 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
543
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700544 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000546 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 child->primary = buses & 0xFF;
548 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700549 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
551 cmax = pci_scan_child_bus(child);
552 if (cmax > max)
553 max = cmax;
554 if (child->subordinate > max)
555 max = child->subordinate;
556 } else {
557 /*
558 * We need to assign a number to this bus which we always
559 * do in the second pass.
560 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700561 if (!pass) {
562 if (pcibios_assign_all_busses())
563 /* Temporarily disable forwarding of the
564 configuration cycles on all bridges in
565 this bus segment to avoid possible
566 conflicts in the second pass between two
567 bridges programmed with overlapping
568 bus ranges. */
569 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
570 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000571 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 /* Clear errors */
575 pci_write_config_word(dev, PCI_STATUS, 0xffff);
576
Rajesh Shahcc574502005-04-28 00:25:47 -0700577 /* Prevent assigning a bus number that already exists.
578 * This can happen when a bridge is hot-plugged */
579 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000580 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700581 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 buses = (buses & 0xff000000)
583 | ((unsigned int)(child->primary) << 0)
584 | ((unsigned int)(child->secondary) << 8)
585 | ((unsigned int)(child->subordinate) << 16);
586
587 /*
588 * yenta.c forces a secondary latency timer of 176.
589 * Copy that behaviour here.
590 */
591 if (is_cardbus) {
592 buses &= ~0xff000000;
593 buses |= CARDBUS_LATENCY_TIMER << 24;
594 }
595
596 /*
597 * We need to blast all three values with a single write.
598 */
599 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
600
601 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700602 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700603 /*
604 * Adjust subordinate busnr in parent buses.
605 * We do this before scanning for children because
606 * some devices may not be detected if the bios
607 * was lazy.
608 */
609 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 /* Now we can scan all subordinate buses... */
611 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800612 /*
613 * now fix it up again since we have found
614 * the real value of max.
615 */
616 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 } else {
618 /*
619 * For CardBus bridges, we leave 4 bus numbers
620 * as cards with a PCI-to-PCI bridge can be
621 * inserted later.
622 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100623 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
624 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700625 if (pci_find_bus(pci_domain_nr(bus),
626 max+i+1))
627 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100628 while (parent->parent) {
629 if ((!pcibios_assign_all_busses()) &&
630 (parent->subordinate > max) &&
631 (parent->subordinate <= max+i)) {
632 j = 1;
633 }
634 parent = parent->parent;
635 }
636 if (j) {
637 /*
638 * Often, there are two cardbus bridges
639 * -- try to leave one valid bus number
640 * for each one.
641 */
642 i /= 2;
643 break;
644 }
645 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700646 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700647 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 }
649 /*
650 * Set the subordinate bus number to its real value.
651 */
652 child->subordinate = max;
653 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
654 }
655
Gary Hadecb3576f2008-02-08 14:00:52 -0800656 sprintf(child->name,
657 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
658 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200660 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100661 while (bus->parent) {
662 if ((child->subordinate > bus->subordinate) ||
663 (child->number > bus->subordinate) ||
664 (child->number < bus->number) ||
665 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800666 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200667 "hidden behind%s bridge #%02x (-#%02x)\n",
668 child->number, child->subordinate,
669 (bus->number > child->subordinate &&
670 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800671 "wholly" : "partially",
672 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200673 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100674 }
675 bus = bus->parent;
676 }
677
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000678out:
679 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 return max;
682}
683
684/*
685 * Read interrupt line and base address registers.
686 * The architecture-dependent code can tweak these, of course.
687 */
688static void pci_read_irq(struct pci_dev *dev)
689{
690 unsigned char irq;
691
692 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800693 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 if (irq)
695 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
696 dev->irq = irq;
697}
698
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200699#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701/**
702 * pci_setup_device - fill in class and map information of a device
703 * @dev: the device structure to fill
704 *
705 * Initialize the device structure with information about the device's
706 * vendor,class,memory and IO-space addresses,IRQ lines etc.
707 * Called at initialisation of the PCI subsystem and by CardBus services.
708 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
709 * or CardBus).
710 */
711static int pci_setup_device(struct pci_dev * dev)
712{
713 u32 class;
714
715 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
716 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
717
718 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700719 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 class >>= 8; /* upper 3 bytes */
721 dev->class = class;
722 class >>= 8;
723
724 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
725 dev->vendor, dev->device, class, dev->hdr_type);
726
727 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700728 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
730 /* Early fixups, before probing the BARs */
731 pci_fixup_device(pci_fixup_early, dev);
732 class = dev->class >> 8;
733
734 switch (dev->hdr_type) { /* header type */
735 case PCI_HEADER_TYPE_NORMAL: /* standard header */
736 if (class == PCI_CLASS_BRIDGE_PCI)
737 goto bad;
738 pci_read_irq(dev);
739 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
740 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
741 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100742
743 /*
744 * Do the ugly legacy mode stuff here rather than broken chip
745 * quirk code. Legacy mode ATA controllers have fixed
746 * addresses. These are not always echoed in BAR0-3, and
747 * BAR0-3 in a few cases contain junk!
748 */
749 if (class == PCI_CLASS_STORAGE_IDE) {
750 u8 progif;
751 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
752 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800753 dev->resource[0].start = 0x1F0;
754 dev->resource[0].end = 0x1F7;
755 dev->resource[0].flags = LEGACY_IO_RESOURCE;
756 dev->resource[1].start = 0x3F6;
757 dev->resource[1].end = 0x3F6;
758 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100759 }
760 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800761 dev->resource[2].start = 0x170;
762 dev->resource[2].end = 0x177;
763 dev->resource[2].flags = LEGACY_IO_RESOURCE;
764 dev->resource[3].start = 0x376;
765 dev->resource[3].end = 0x376;
766 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100767 }
768 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 break;
770
771 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
772 if (class != PCI_CLASS_BRIDGE_PCI)
773 goto bad;
774 /* The PCI-to-PCI bridge spec requires that subtractive
775 decoding (i.e. transparent) bridge must have programming
776 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800777 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 dev->transparent = ((dev->class & 0xff) == 1);
779 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
780 break;
781
782 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
783 if (class != PCI_CLASS_BRIDGE_CARDBUS)
784 goto bad;
785 pci_read_irq(dev);
786 pci_read_bases(dev, 1, 0);
787 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
788 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
789 break;
790
791 default: /* unknown header */
792 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
793 pci_name(dev), dev->hdr_type);
794 return -1;
795
796 bad:
797 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
798 pci_name(dev), class, dev->hdr_type);
799 dev->class = PCI_CLASS_NOT_DEFINED;
800 }
801
802 /* We found a fine healthy device, go go go... */
803 return 0;
804}
805
806/**
807 * pci_release_dev - free a pci device structure when all users of it are finished.
808 * @dev: device that's been disconnected
809 *
810 * Will be called only by the device core when all users of this pci device are
811 * done.
812 */
813static void pci_release_dev(struct device *dev)
814{
815 struct pci_dev *pci_dev;
816
817 pci_dev = to_pci_dev(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +0000818 pci_vpd_release(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 kfree(pci_dev);
820}
821
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700822static void set_pcie_port_type(struct pci_dev *pdev)
823{
824 int pos;
825 u16 reg16;
826
827 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
828 if (!pos)
829 return;
830 pdev->is_pcie = 1;
831 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
832 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
833}
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835/**
836 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700837 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 *
839 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
840 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
841 * access it. Maybe we don't have a way to generate extended config space
842 * accesses, or the device is behind a reverse Express bridge. So we try
843 * reading the dword at 0x100 which must either be 0 or a valid extended
844 * capability header.
845 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700846int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 u32 status;
849
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
851 goto fail;
852 if (status == 0xffffffff)
853 goto fail;
854
855 return PCI_CFG_SPACE_EXP_SIZE;
856
857 fail:
858 return PCI_CFG_SPACE_SIZE;
859}
860
Zhao Yakui49db1392008-05-13 11:15:05 +0800861/**
862 * pci_disable_pme - Disable the PME function of PCI device
863 * @dev: PCI device affected
864 * -EINVAL is returned if PCI device doesn't support PME.
865 * Zero is returned if the PME is supported and can be disabled.
866 */
867static int pci_disable_pme(struct pci_dev *dev)
868{
869 int pm;
870 u16 value;
871
872 /* find PCI PM capability in list */
873 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
874
875 /* If device doesn't support PM Capabilities, it means that PME is
876 * not supported.
877 */
878 if (!pm)
879 return -EINVAL;
880 /* Check device's ability to generate PME# */
881 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
882
883 value &= PCI_PM_CAP_PME_MASK;
884 /* Check if it can generate PME# */
885 if (!value) {
886 /*
887 * If it is zero, it means that PME is still unsupported
888 * although there exists the PM capability.
889 */
890 return -EINVAL;
891 }
892
893 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
894
895 /* Clear PME_Status by writing 1 to it */
896 value |= PCI_PM_CTRL_PME_STATUS ;
897 /* Disable PME enable bit */
898 value &= ~PCI_PM_CTRL_PME_ENABLE;
899 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
900
901 return 0;
902}
903
Yinghai Lu57741a72008-02-15 01:32:50 -0800904int pci_cfg_space_size(struct pci_dev *dev)
905{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700906 int pos;
907 u32 status;
908
909 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
910 if (!pos) {
911 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
912 if (!pos)
913 goto fail;
914
915 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
916 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
917 goto fail;
918 }
919
920 return pci_cfg_space_size_ext(dev);
921
922 fail:
923 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800924}
925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926static void pci_release_bus_bridge_dev(struct device *dev)
927{
928 kfree(dev);
929}
930
Michael Ellerman65891212007-04-05 17:19:08 +1000931struct pci_dev *alloc_pci_dev(void)
932{
933 struct pci_dev *dev;
934
935 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
936 if (!dev)
937 return NULL;
938
Michael Ellerman65891212007-04-05 17:19:08 +1000939 INIT_LIST_HEAD(&dev->bus_list);
940
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000941 pci_msi_init_pci_dev(dev);
942
Michael Ellerman65891212007-04-05 17:19:08 +1000943 return dev;
944}
945EXPORT_SYMBOL(alloc_pci_dev);
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947/*
948 * Read the config data for a PCI device, sanity-check it
949 * and fill in the dev structure...
950 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700951static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
953 struct pci_dev *dev;
954 u32 l;
955 u8 hdr_type;
956 int delay = 1;
957
958 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
959 return NULL;
960
961 /* some broken boards return 0 or ~0 if a slot is empty: */
962 if (l == 0xffffffff || l == 0x00000000 ||
963 l == 0x0000ffff || l == 0xffff0000)
964 return NULL;
965
966 /* Configuration request Retry Status */
967 while (l == 0xffff0001) {
968 msleep(delay);
969 delay *= 2;
970 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
971 return NULL;
972 /* Card hasn't responded in 60 seconds? Must be stuck. */
973 if (delay > 60 * 1000) {
974 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
975 "responding\n", pci_domain_nr(bus),
976 bus->number, PCI_SLOT(devfn),
977 PCI_FUNC(devfn));
978 return NULL;
979 }
980 }
981
982 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
983 return NULL;
984
Michael Ellermanbab41e92007-04-05 17:19:09 +1000985 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 if (!dev)
987 return NULL;
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 dev->bus = bus;
990 dev->sysdata = bus->sysdata;
991 dev->dev.parent = bus->bridge;
992 dev->dev.bus = &pci_bus_type;
993 dev->devfn = devfn;
994 dev->hdr_type = hdr_type & 0x7f;
995 dev->multifunction = !!(hdr_type & 0x80);
996 dev->vendor = l & 0xffff;
997 dev->device = (l >> 16) & 0xffff;
998 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700999 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -07001000 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
1002 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1003 set this higher, assuming the system even supports it. */
1004 dev->dma_mask = 0xffffffff;
1005 if (pci_setup_device(dev) < 0) {
1006 kfree(dev);
1007 return NULL;
1008 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001009
Ben Hutchings94e61082008-03-05 16:52:39 +00001010 pci_vpd_pci22_init(dev);
Zhao Yakui49db1392008-05-13 11:15:05 +08001011 pci_disable_pme(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +00001012
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001013 return dev;
1014}
1015
Sam Ravnborg96bde062007-03-26 21:53:30 -08001016void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001017{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 device_initialize(&dev->dev);
1019 dev->dev.release = pci_release_dev;
1020 pci_dev_get(dev);
1021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001023 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 dev->dev.coherent_dma_mask = 0xffffffffull;
1025
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001026 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001027 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 /* Fix up broken headers */
1030 pci_fixup_device(pci_fixup_header, dev);
1031
1032 /*
1033 * Add the device to our list of discovered devices
1034 * and the bus list for fixup functions, etc.
1035 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001036 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001038 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001039}
1040
Sam Ravnborg451124a2008-02-02 22:33:43 +01001041struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001042{
1043 struct pci_dev *dev;
1044
1045 dev = pci_scan_device(bus, devfn);
1046 if (!dev)
1047 return NULL;
1048
1049 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
1051 return dev;
1052}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001053EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
1055/**
1056 * pci_scan_slot - scan a PCI slot on a bus for devices.
1057 * @bus: PCI bus to scan
1058 * @devfn: slot number to scan (must have zero function.)
1059 *
1060 * Scan a PCI slot on the specified PCI bus for devices, adding
1061 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001062 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001064int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065{
1066 int func, nr = 0;
1067 int scan_all_fns;
1068
1069 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1070
1071 for (func = 0; func < 8; func++, devfn++) {
1072 struct pci_dev *dev;
1073
1074 dev = pci_scan_single_device(bus, devfn);
1075 if (dev) {
1076 nr++;
1077
1078 /*
1079 * If this is a single function device,
1080 * don't scan past the first function.
1081 */
1082 if (!dev->multifunction) {
1083 if (func > 0) {
1084 dev->multifunction = 1;
1085 } else {
1086 break;
1087 }
1088 }
1089 } else {
1090 if (func == 0 && !scan_all_fns)
1091 break;
1092 }
1093 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001094
1095 if (bus->self)
1096 pcie_aspm_init_link_state(bus->self);
1097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 return nr;
1099}
1100
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001101unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
1103 unsigned int devfn, pass, max = bus->secondary;
1104 struct pci_dev *dev;
1105
1106 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1107
1108 /* Go find them, Rover! */
1109 for (devfn = 0; devfn < 0x100; devfn += 8)
1110 pci_scan_slot(bus, devfn);
1111
1112 /*
1113 * After performing arch-dependent fixup of the bus, look behind
1114 * all PCI-to-PCI bridges on this bus.
1115 */
1116 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1117 pcibios_fixup_bus(bus);
1118 for (pass=0; pass < 2; pass++)
1119 list_for_each_entry(dev, &bus->devices, bus_list) {
1120 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1121 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1122 max = pci_scan_bridge(bus, dev, max, pass);
1123 }
1124
1125 /*
1126 * We've scanned the bus and so we know all about what's on
1127 * the other side of any bridges that may be on this bus plus
1128 * any devices.
1129 *
1130 * Return how far we've got finding sub-buses.
1131 */
1132 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1133 pci_domain_nr(bus), bus->number, max);
1134 return max;
1135}
1136
Yinghai Lu30a18d62008-02-19 03:21:20 -08001137void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1138{
1139}
1140
Sam Ravnborg96bde062007-03-26 21:53:30 -08001141struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001142 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143{
1144 int error;
1145 struct pci_bus *b;
1146 struct device *dev;
1147
1148 b = pci_alloc_bus();
1149 if (!b)
1150 return NULL;
1151
1152 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1153 if (!dev){
1154 kfree(b);
1155 return NULL;
1156 }
1157
1158 b->sysdata = sysdata;
1159 b->ops = ops;
1160
1161 if (pci_find_bus(pci_domain_nr(b), bus)) {
1162 /* If we already got to this bus through a different bridge, ignore it */
1163 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1164 goto err_out;
1165 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001166
1167 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001169 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
1171 memset(dev, 0, sizeof(*dev));
1172 dev->parent = parent;
1173 dev->release = pci_release_bus_bridge_dev;
1174 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1175 error = device_register(dev);
1176 if (error)
1177 goto dev_reg_err;
1178 b->bridge = get_device(dev);
1179
Yinghai Lu0d358f22008-02-19 03:20:41 -08001180 if (!parent)
1181 set_dev_node(b->bridge, pcibus_to_node(b));
1182
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001183 b->dev.class = &pcibus_class;
1184 b->dev.parent = b->bridge;
1185 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1186 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 if (error)
1188 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001189 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001191 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 /* Create legacy_io and legacy_mem files for this bus */
1194 pci_create_legacy_files(b);
1195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 b->number = b->secondary = bus;
1197 b->resource[0] = &ioport_resource;
1198 b->resource[1] = &iomem_resource;
1199
Yinghai Lu30a18d62008-02-19 03:21:20 -08001200 set_pci_bus_resources_arch_default(b);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 return b;
1203
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001204dev_create_file_err:
1205 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206class_dev_reg_err:
1207 device_unregister(dev);
1208dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001209 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001211 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212err_out:
1213 kfree(dev);
1214 kfree(b);
1215 return NULL;
1216}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001217
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001218struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001219 int bus, struct pci_ops *ops, void *sysdata)
1220{
1221 struct pci_bus *b;
1222
1223 b = pci_create_bus(parent, bus, ops, sysdata);
1224 if (b)
1225 b->subordinate = pci_scan_child_bus(b);
1226 return b;
1227}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228EXPORT_SYMBOL(pci_scan_bus_parented);
1229
1230#ifdef CONFIG_HOTPLUG
1231EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232EXPORT_SYMBOL(pci_scan_slot);
1233EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1235#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001236
1237static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1238{
1239 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1240 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1241
1242 if (a->bus->number < b->bus->number) return -1;
1243 else if (a->bus->number > b->bus->number) return 1;
1244
1245 if (a->devfn < b->devfn) return -1;
1246 else if (a->devfn > b->devfn) return 1;
1247
1248 return 0;
1249}
1250
1251/*
1252 * Yes, this forcably breaks the klist abstraction temporarily. It
1253 * just wants to sort the klist, not change reference counts and
1254 * take/drop locks rapidly in the process. It does all this while
1255 * holding the lock for the list, so objects can't otherwise be
1256 * added/removed while we're swizzling.
1257 */
1258static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1259{
1260 struct list_head *pos;
1261 struct klist_node *n;
1262 struct device *dev;
1263 struct pci_dev *b;
1264
1265 list_for_each(pos, list) {
1266 n = container_of(pos, struct klist_node, n_node);
1267 dev = container_of(n, struct device, knode_bus);
1268 b = to_pci_dev(dev);
1269 if (pci_sort_bf_cmp(a, b) <= 0) {
1270 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1271 return;
1272 }
1273 }
1274 list_move_tail(&a->dev.knode_bus.n_node, list);
1275}
1276
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001277void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001278{
1279 LIST_HEAD(sorted_devices);
1280 struct list_head *pos, *tmp;
1281 struct klist_node *n;
1282 struct device *dev;
1283 struct pci_dev *pdev;
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001284 struct klist *device_klist;
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001285
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001286 device_klist = bus_get_device_klist(&pci_bus_type);
1287
1288 spin_lock(&device_klist->k_lock);
1289 list_for_each_safe(pos, tmp, &device_klist->k_list) {
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001290 n = container_of(pos, struct klist_node, n_node);
1291 dev = container_of(n, struct device, knode_bus);
1292 pdev = to_pci_dev(dev);
1293 pci_insertion_sort_klist(pdev, &sorted_devices);
1294 }
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001295 list_splice(&sorted_devices, &device_klist->k_list);
1296 spin_unlock(&device_klist->k_lock);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001297}