blob: 5ad0ec1f0e29f750eee5c70889df5427d7413556 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010018#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070019#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/mm.h>
23#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070024#include <linux/slab.h>
Andy Shevchenkobb32baf2014-11-05 18:34:48 +020025#include <linux/pm_runtime.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070026
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
Andy Shevchenkodd5720b2014-02-12 11:16:17 +020036 * The driver has been tested with the Atmel AT32AP7000, which does not
37 * support descriptor writeback.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 */
39
Viresh Kumar327e6972012-02-01 16:12:26 +053040#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053041 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
42 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020043 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020044 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053045 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020046 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053047 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000048 \
Viresh Kumar327e6972012-02-01 16:12:26 +053049 (DWC_CTLL_DST_MSIZE(_dmsize) \
50 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000051 | DWC_CTLL_LLP_D_EN \
52 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020053 | DWC_CTLL_DMS(_dwc->dst_master) \
54 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000055 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070056
57/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070058 * Number of descriptors to allocate for each channel. This should be
59 * made configurable somehow; preferably, the clients (at least the
60 * ones using slave transfers) should be able to give us a hint.
61 */
62#define NR_DESCS_PER_CHANNEL 64
63
Andy Shevchenko029a40e2015-01-02 16:17:24 +020064/* The set of bus widths supported by the DMA controller */
65#define DW_DMA_BUSWIDTHS \
66 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
67 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
68 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
69 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
70
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070071/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070072
Dan Williams41d5e592009-01-06 11:38:21 -070073static struct device *chan2dev(struct dma_chan *chan)
74{
75 return &chan->dev->device;
76}
Dan Williams41d5e592009-01-06 11:38:21 -070077
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070078static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
79{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +030080 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070081}
82
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070083static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
84{
85 struct dw_desc *desc, *_desc;
86 struct dw_desc *ret = NULL;
87 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053088 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089
Viresh Kumar69cea5a2011-04-15 16:03:35 +053090 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070091 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +030092 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070093 if (async_tx_test_ack(&desc->txd)) {
94 list_del(&desc->desc_node);
95 ret = desc;
96 break;
97 }
Dan Williams41d5e592009-01-06 11:38:21 -070098 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530100 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700101
Dan Williams41d5e592009-01-06 11:38:21 -0700102 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700103
104 return ret;
105}
106
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107/*
108 * Move a descriptor, including any children, to the free list.
109 * `desc' must not be on any lists.
110 */
111static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
112{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530113 unsigned long flags;
114
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 if (desc) {
116 struct dw_desc *child;
117
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530118 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700119 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700120 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700121 "moving child desc %p to freelist\n",
122 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700123 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700124 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700125 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530126 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700127 }
128}
129
Viresh Kumar61e183f2011-11-17 16:01:29 +0530130static void dwc_initialize(struct dw_dma_chan *dwc)
131{
132 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
133 struct dw_dma_slave *dws = dwc->chan.private;
134 u32 cfghi = DWC_CFGH_FIFO_MODE;
135 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
136
137 if (dwc->initialized == true)
138 return;
139
Arnd Bergmannf7760762013-03-26 16:53:57 +0200140 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530141 /*
142 * We need controller-specific data to set up slave
143 * transfers.
144 */
145 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
146
Andy Shevchenko7e1e2f22014-08-19 20:29:14 +0300147 cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
148 cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300149 } else {
Andy Shevchenko89500522014-08-19 20:29:15 +0300150 cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
151 cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530152 }
153
154 channel_writel(dwc, CFG_LO, cfglo);
155 channel_writel(dwc, CFG_HI, cfghi);
156
157 /* Enable interrupts */
158 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530159 channel_set_bit(dw, MASK.ERROR, dwc->mask);
160
161 dwc->initialized = true;
162}
163
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700164/*----------------------------------------------------------------------*/
165
Andy Shevchenko39416672015-09-28 18:57:04 +0300166static inline unsigned int dwc_fast_ffs(unsigned long long v)
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300167{
168 /*
169 * We can be a lot more clever here, but this should take care
170 * of the most common optimization.
171 */
172 if (!(v & 7))
173 return 3;
174 else if (!(v & 3))
175 return 2;
176 else if (!(v & 1))
177 return 1;
178 return 0;
179}
180
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300181static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300182{
183 dev_err(chan2dev(&dwc->chan),
184 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
185 channel_readl(dwc, SAR),
186 channel_readl(dwc, DAR),
187 channel_readl(dwc, LLP),
188 channel_readl(dwc, CTL_HI),
189 channel_readl(dwc, CTL_LO));
190}
191
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300192static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
193{
194 channel_clear_bit(dw, CH_EN, dwc->mask);
195 while (dma_readl(dw, CH_EN) & dwc->mask)
196 cpu_relax();
197}
198
Andy Shevchenko1d455432012-06-19 13:34:03 +0300199/*----------------------------------------------------------------------*/
200
Andy Shevchenkofed25742012-09-21 15:05:49 +0300201/* Perform single block transfer */
202static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
203 struct dw_desc *desc)
204{
205 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
206 u32 ctllo;
207
Andy Shevchenko1d566f12014-01-13 14:04:48 +0200208 /*
209 * Software emulation of LLP mode relies on interrupts to continue
210 * multi block transfer.
211 */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300212 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
213
214 channel_writel(dwc, SAR, desc->lli.sar);
215 channel_writel(dwc, DAR, desc->lli.dar);
216 channel_writel(dwc, CTL_LO, ctllo);
217 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
218 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200219
220 /* Move pointer to next descriptor */
221 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300222}
223
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700224/* Called with dwc->lock held and bh disabled */
225static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
226{
227 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300228 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700229
230 /* ASSERT: channel is idle */
231 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700232 dev_err(chan2dev(&dwc->chan),
Jarkko Nikula550da642015-03-10 11:37:23 +0200233 "%s: BUG: Attempted to start non-idle channel\n",
234 __func__);
Andy Shevchenko1d455432012-06-19 13:34:03 +0300235 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700236
237 /* The tasklet will hopefully advance the queue... */
238 return;
239 }
240
Andy Shevchenkofed25742012-09-21 15:05:49 +0300241 if (dwc->nollp) {
242 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
243 &dwc->flags);
244 if (was_soft_llp) {
245 dev_err(chan2dev(&dwc->chan),
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200246 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
Andy Shevchenkofed25742012-09-21 15:05:49 +0300247 return;
248 }
249
250 dwc_initialize(dwc);
251
Andy Shevchenko4702d522013-01-25 11:48:03 +0200252 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200253 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300254
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200255 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300256 dwc_do_single_block(dwc, first);
257
258 return;
259 }
260
Viresh Kumar61e183f2011-11-17 16:01:29 +0530261 dwc_initialize(dwc);
262
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700263 channel_writel(dwc, LLP, first->txd.phys);
264 channel_writel(dwc, CTL_LO,
265 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
266 channel_writel(dwc, CTL_HI, 0);
267 channel_set_bit(dw, CH_EN, dwc->mask);
268}
269
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300270static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
271{
Andy Shevchenkocba15612014-06-18 12:15:37 +0300272 struct dw_desc *desc;
273
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300274 if (list_empty(&dwc->queue))
275 return;
276
277 list_move(dwc->queue.next, &dwc->active_list);
Andy Shevchenkocba15612014-06-18 12:15:37 +0300278 desc = dwc_first_active(dwc);
279 dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
280 dwc_dostart(dwc, desc);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300281}
282
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700283/*----------------------------------------------------------------------*/
284
285static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530286dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
287 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700288{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530289 dma_async_tx_callback callback = NULL;
290 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700291 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530292 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530293 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700294
Dan Williams41d5e592009-01-06 11:38:21 -0700295 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700296
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530297 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000298 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530299 if (callback_required) {
300 callback = txd->callback;
301 param = txd->callback_param;
302 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700303
Viresh Kumare5180762011-03-03 15:47:20 +0530304 /* async_tx_ack */
305 list_for_each_entry(child, &desc->tx_list, desc_node)
306 async_tx_ack(&child->txd);
307 async_tx_ack(&desc->txd);
308
Dan Williamse0bd0f82009-09-08 17:53:02 -0700309 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700310 list_move(&desc->desc_node, &dwc->free_list);
311
Dan Williamsd38a8c62013-10-18 19:35:23 +0200312 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530313 spin_unlock_irqrestore(&dwc->lock, flags);
314
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200315 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700316 callback(param);
317}
318
319static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
320{
321 struct dw_desc *desc, *_desc;
322 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530323 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700324
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530325 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700326 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700327 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700328 "BUG: XFER bit set, but channel not idle!\n");
329
330 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300331 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700332 }
333
334 /*
335 * Submit queued descriptors ASAP, i.e. before we go through
336 * the completed ones.
337 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700338 list_splice_init(&dwc->active_list, &list);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300339 dwc_dostart_first_queued(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700340
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530341 spin_unlock_irqrestore(&dwc->lock, flags);
342
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700343 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530344 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700345}
346
Andy Shevchenko4702d522013-01-25 11:48:03 +0200347/* Returns how many bytes were already received from source */
348static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
349{
350 u32 ctlhi = channel_readl(dwc, CTL_HI);
351 u32 ctllo = channel_readl(dwc, CTL_LO);
352
353 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
354}
355
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700356static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
357{
358 dma_addr_t llp;
359 struct dw_desc *desc, *_desc;
360 struct dw_desc *child;
361 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530362 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700363
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530364 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700365 llp = channel_readl(dwc, LLP);
366 status_xfer = dma_readl(dw, RAW.XFER);
367
368 if (status_xfer & dwc->mask) {
369 /* Everything we've submitted is done */
370 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200371
372 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200373 struct list_head *head, *active = dwc->tx_node_active;
374
375 /*
376 * We are inside first active descriptor.
377 * Otherwise something is really wrong.
378 */
379 desc = dwc_first_active(dwc);
380
381 head = &desc->tx_list;
382 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200383 /* Update desc to reflect last sent one */
384 if (active != head->next)
385 desc = to_dw_desc(active->prev);
386
387 dwc->residue -= desc->len;
388
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200389 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200390
391 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200392 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200393
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200394 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200395 return;
396 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200397
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200398 /* We are done here */
399 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
400 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200401
402 dwc->residue = 0;
403
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530404 spin_unlock_irqrestore(&dwc->lock, flags);
405
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700406 dwc_complete_all(dw, dwc);
407 return;
408 }
409
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530410 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200411 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000413 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530414 }
Jamie Iles087809f2011-01-21 14:11:52 +0000415
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200416 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
417 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700418 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700419 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700420 }
421
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200422 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700423
424 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200425 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200426 dwc->residue = desc->total_len;
427
Andy Shevchenko75c61222013-03-26 16:53:54 +0200428 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 if (desc->txd.phys == llp) {
430 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530432 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530433
Andy Shevchenko75c61222013-03-26 16:53:54 +0200434 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530435 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700436 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200437 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530438 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700439 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530440 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700441
Andy Shevchenko4702d522013-01-25 11:48:03 +0200442 dwc->residue -= desc->len;
443 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530444 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200446 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530447 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530449 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200450 dwc->residue -= child->len;
451 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700452
453 /*
454 * No descriptors so far seem to be in progress, i.e.
455 * this one must be done.
456 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530457 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530458 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530459 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700460 }
461
Dan Williams41d5e592009-01-06 11:38:21 -0700462 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700463 "BUG: All descriptors done, but channel not idle!\n");
464
465 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300466 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700467
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300468 dwc_dostart_first_queued(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530469 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700470}
471
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300472static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700473{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300474 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
475 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476}
477
478static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
479{
480 struct dw_desc *bad_desc;
481 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530482 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700483
484 dwc_scan_descriptors(dw, dwc);
485
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530486 spin_lock_irqsave(&dwc->lock, flags);
487
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700488 /*
489 * The descriptor currently at the head of the active list is
490 * borked. Since we don't have any way to report errors, we'll
491 * just have to scream loudly and try to carry on.
492 */
493 bad_desc = dwc_first_active(dwc);
494 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530495 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700496
497 /* Clear the error flag and try to restart the controller */
498 dma_writel(dw, CLEAR.ERROR, dwc->mask);
499 if (!list_empty(&dwc->active_list))
500 dwc_dostart(dwc, dwc_first_active(dwc));
501
502 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300503 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700504 * when someone submits a bad physical address in a
505 * descriptor, we should consider ourselves lucky that the
506 * controller flagged an error instead of scribbling over
507 * random memory locations.
508 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300509 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
510 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700511 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700512 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700513 dwc_dump_lli(dwc, &child->lli);
514
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530515 spin_unlock_irqrestore(&dwc->lock, flags);
516
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700517 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530518 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700519}
520
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200521/* --------------------- Cyclic DMA API extensions -------------------- */
522
Denis Efremov8004cbb2013-05-09 13:19:40 +0400523dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200524{
525 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
526 return channel_readl(dwc, SAR);
527}
528EXPORT_SYMBOL(dw_dma_get_src_addr);
529
Denis Efremov8004cbb2013-05-09 13:19:40 +0400530dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200531{
532 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
533 return channel_readl(dwc, DAR);
534}
535EXPORT_SYMBOL(dw_dma_get_dst_addr);
536
Andy Shevchenko75c61222013-03-26 16:53:54 +0200537/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200538static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000539 u32 status_block, u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200540{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530541 unsigned long flags;
542
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000543 if (status_block & dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200544 void (*callback)(void *param);
545 void *callback_param;
546
547 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
548 channel_readl(dwc, LLP));
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000549 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200550
551 callback = dwc->cdesc->period_callback;
552 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530553
554 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200555 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200556 }
557
558 /*
559 * Error and transfer complete are highly unlikely, and will most
560 * likely be due to a configuration error by the user.
561 */
562 if (unlikely(status_err & dwc->mask) ||
563 unlikely(status_xfer & dwc->mask)) {
564 int i;
565
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200566 dev_err(chan2dev(&dwc->chan),
567 "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
568 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530569
570 spin_lock_irqsave(&dwc->lock, flags);
571
Andy Shevchenko1d455432012-06-19 13:34:03 +0300572 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200573
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300574 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200575
Andy Shevchenko75c61222013-03-26 16:53:54 +0200576 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200577 channel_writel(dwc, LLP, 0);
578 channel_writel(dwc, CTL_LO, 0);
579 channel_writel(dwc, CTL_HI, 0);
580
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000581 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200582 dma_writel(dw, CLEAR.ERROR, dwc->mask);
583 dma_writel(dw, CLEAR.XFER, dwc->mask);
584
585 for (i = 0; i < dwc->cdesc->periods; i++)
586 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530587
588 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200589 }
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +0200590
591 /* Re-enable interrupts */
592 channel_set_bit(dw, MASK.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200593}
594
595/* ------------------------------------------------------------------------- */
596
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700597static void dw_dma_tasklet(unsigned long data)
598{
599 struct dw_dma *dw = (struct dw_dma *)data;
600 struct dw_dma_chan *dwc;
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000601 u32 status_block;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700602 u32 status_xfer;
603 u32 status_err;
604 int i;
605
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000606 status_block = dma_readl(dw, RAW.BLOCK);
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700607 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700608 status_err = dma_readl(dw, RAW.ERROR);
609
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300610 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700611
612 for (i = 0; i < dw->dma.chancnt; i++) {
613 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200614 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000615 dwc_handle_cyclic(dw, dwc, status_block, status_err,
616 status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200617 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200619 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700621 }
622
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +0200623 /* Re-enable interrupts */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700625 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
626}
627
628static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
629{
630 struct dw_dma *dw = dev_id;
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200631 u32 status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700632
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200633 /* Check if we have any interrupt from the DMAC which is not in use */
634 if (!dw->in_use)
635 return IRQ_NONE;
636
637 status = dma_readl(dw, STATUS_INT);
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300638 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
639
640 /* Check if we have any interrupt from the DMAC */
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200641 if (!status)
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300642 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700643
644 /*
645 * Just disable the interrupts. We'll turn them back on in the
646 * softirq handler.
647 */
648 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000649 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700650 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
651
652 status = dma_readl(dw, STATUS_INT);
653 if (status) {
654 dev_err(dw->dma.dev,
655 "BUG: Unexpected interrupts pending: 0x%x\n",
656 status);
657
658 /* Try to recover */
659 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000660 channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700661 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
662 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
663 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
664 }
665
666 tasklet_schedule(&dw->tasklet);
667
668 return IRQ_HANDLED;
669}
670
671/*----------------------------------------------------------------------*/
672
673static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
674{
675 struct dw_desc *desc = txd_to_dw_desc(tx);
676 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
677 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530678 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700679
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530680 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000681 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700682
683 /*
684 * REVISIT: We should attempt to chain as many descriptors as
685 * possible, perhaps even appending to those already submitted
686 * for DMA. But this is hard to do in a race-free manner.
687 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700688
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +0300689 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
690 list_add_tail(&desc->desc_node, &dwc->queue);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700691
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530692 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700693
694 return cookie;
695}
696
697static struct dma_async_tx_descriptor *
698dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
699 size_t len, unsigned long flags)
700{
701 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200702 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700703 struct dw_desc *desc;
704 struct dw_desc *first;
705 struct dw_desc *prev;
706 size_t xfer_count;
707 size_t offset;
708 unsigned int src_width;
709 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300710 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700711 u32 ctllo;
712
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300713 dev_vdbg(chan2dev(chan),
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200714 "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
715 &dest, &src, len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700716
717 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300718 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700719 return NULL;
720 }
721
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200722 dwc->direction = DMA_MEM_TO_MEM;
723
Arnd Bergmannf7760762013-03-26 16:53:57 +0200724 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
725 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300726
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300727 src_width = dst_width = min_t(unsigned int, data_width,
Andy Shevchenko39416672015-09-28 18:57:04 +0300728 dwc_fast_ffs(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700729
Viresh Kumar327e6972012-02-01 16:12:26 +0530730 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700731 | DWC_CTLL_DST_WIDTH(dst_width)
732 | DWC_CTLL_SRC_WIDTH(src_width)
733 | DWC_CTLL_DST_INC
734 | DWC_CTLL_SRC_INC
735 | DWC_CTLL_FC_M2M;
736 prev = first = NULL;
737
738 for (offset = 0; offset < len; offset += xfer_count << src_width) {
739 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300740 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741
742 desc = dwc_desc_get(dwc);
743 if (!desc)
744 goto err_desc_get;
745
746 desc->lli.sar = src + offset;
747 desc->lli.dar = dest + offset;
748 desc->lli.ctllo = ctllo;
749 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200750 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700751
752 if (!first) {
753 first = desc;
754 } else {
755 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700756 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700757 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700758 }
759 prev = desc;
760 }
761
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700762 if (flags & DMA_PREP_INTERRUPT)
763 /* Trigger interrupt after last block */
764 prev->lli.ctllo |= DWC_CTLL_INT_EN;
765
766 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700767 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200768 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700769
770 return &first->txd;
771
772err_desc_get:
773 dwc_desc_put(dwc, first);
774 return NULL;
775}
776
777static struct dma_async_tx_descriptor *
778dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530779 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500780 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700781{
782 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200783 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530784 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700785 struct dw_desc *prev;
786 struct dw_desc *first;
787 u32 ctllo;
788 dma_addr_t reg;
789 unsigned int reg_width;
790 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300791 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792 unsigned int i;
793 struct scatterlist *sg;
794 size_t total_len = 0;
795
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300796 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700797
Andy Shevchenko495aea42013-01-10 11:11:41 +0200798 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700799 return NULL;
800
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200801 dwc->direction = direction;
802
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700803 prev = first = NULL;
804
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700805 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530806 case DMA_MEM_TO_DEV:
Andy Shevchenko39416672015-09-28 18:57:04 +0300807 reg_width = __ffs(sconfig->dst_addr_width);
Viresh Kumar327e6972012-02-01 16:12:26 +0530808 reg = sconfig->dst_addr;
809 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700810 | DWC_CTLL_DST_WIDTH(reg_width)
811 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530812 | DWC_CTLL_SRC_INC);
813
814 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
815 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
816
Arnd Bergmannf7760762013-03-26 16:53:57 +0200817 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300818
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819 for_each_sg(sgl, sg, sg_len, i) {
820 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530821 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200823 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700824 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530825
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300826 mem_width = min_t(unsigned int,
Andy Shevchenko39416672015-09-28 18:57:04 +0300827 data_width, dwc_fast_ffs(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700828
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530829slave_sg_todev_fill_desc:
830 desc = dwc_desc_get(dwc);
Jarkko Nikulab2607222015-03-10 11:37:24 +0200831 if (!desc)
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530832 goto err_desc_get;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530833
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700834 desc->lli.sar = mem;
835 desc->lli.dar = reg;
836 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300837 if ((len >> mem_width) > dwc->block_size) {
838 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530839 mem += dlen;
840 len -= dlen;
841 } else {
842 dlen = len;
843 len = 0;
844 }
845
846 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200847 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700848
849 if (!first) {
850 first = desc;
851 } else {
852 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700853 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700854 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700855 }
856 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530857 total_len += dlen;
858
859 if (len)
860 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 }
862 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530863 case DMA_DEV_TO_MEM:
Andy Shevchenko39416672015-09-28 18:57:04 +0300864 reg_width = __ffs(sconfig->src_addr_width);
Viresh Kumar327e6972012-02-01 16:12:26 +0530865 reg = sconfig->src_addr;
866 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700867 | DWC_CTLL_SRC_WIDTH(reg_width)
868 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530869 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700870
Viresh Kumar327e6972012-02-01 16:12:26 +0530871 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
872 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
873
Arnd Bergmannf7760762013-03-26 16:53:57 +0200874 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300875
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700876 for_each_sg(sgl, sg, sg_len, i) {
877 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530878 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700879
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200880 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700881 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530882
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300883 mem_width = min_t(unsigned int,
Andy Shevchenko39416672015-09-28 18:57:04 +0300884 data_width, dwc_fast_ffs(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530886slave_sg_fromdev_fill_desc:
887 desc = dwc_desc_get(dwc);
Jarkko Nikulab2607222015-03-10 11:37:24 +0200888 if (!desc)
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530889 goto err_desc_get;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530890
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700891 desc->lli.sar = reg;
892 desc->lli.dar = mem;
893 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300894 if ((len >> reg_width) > dwc->block_size) {
895 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530896 mem += dlen;
897 len -= dlen;
898 } else {
899 dlen = len;
900 len = 0;
901 }
902 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200903 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700904
905 if (!first) {
906 first = desc;
907 } else {
908 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700909 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700910 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700911 }
912 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530913 total_len += dlen;
914
915 if (len)
916 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700917 }
918 break;
919 default:
920 return NULL;
921 }
922
923 if (flags & DMA_PREP_INTERRUPT)
924 /* Trigger interrupt after last block */
925 prev->lli.ctllo |= DWC_CTLL_INT_EN;
926
927 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200928 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700929
930 return &first->txd;
931
932err_desc_get:
Jarkko Nikulab2607222015-03-10 11:37:24 +0200933 dev_err(chan2dev(chan),
934 "not enough descriptors available. Direction %d\n", direction);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700935 dwc_desc_put(dwc, first);
936 return NULL;
937}
938
Andy Shevchenko4d130de2014-08-19 20:29:16 +0300939bool dw_dma_filter(struct dma_chan *chan, void *param)
940{
941 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
942 struct dw_dma_slave *dws = param;
943
944 if (!dws || dws->dma_dev != chan->device->dev)
945 return false;
946
947 /* We have to copy data since dws can be temporary storage */
948
949 dwc->src_id = dws->src_id;
950 dwc->dst_id = dws->dst_id;
951
952 dwc->src_master = dws->src_master;
953 dwc->dst_master = dws->dst_master;
954
955 return true;
956}
957EXPORT_SYMBOL_GPL(dw_dma_filter);
958
Viresh Kumar327e6972012-02-01 16:12:26 +0530959/*
960 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
961 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
962 *
963 * NOTE: burst size 2 is not supported by controller.
964 *
965 * This can be done by finding least significant bit set: n & (n - 1)
966 */
967static inline void convert_burst(u32 *maxburst)
968{
969 if (*maxburst > 1)
970 *maxburst = fls(*maxburst) - 2;
971 else
972 *maxburst = 0;
973}
974
Maxime Riparda4b0d342014-11-17 14:42:12 +0100975static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
Viresh Kumar327e6972012-02-01 16:12:26 +0530976{
977 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
978
Andy Shevchenko495aea42013-01-10 11:11:41 +0200979 /* Check if chan will be configured for slave transfers */
980 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530981 return -EINVAL;
982
983 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200984 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530985
986 convert_burst(&dwc->dma_sconfig.src_maxburst);
987 convert_burst(&dwc->dma_sconfig.dst_maxburst);
988
989 return 0;
990}
991
Maxime Riparda4b0d342014-11-17 14:42:12 +0100992static int dwc_pause(struct dma_chan *chan)
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200993{
Maxime Riparda4b0d342014-11-17 14:42:12 +0100994 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
995 unsigned long flags;
996 unsigned int count = 20; /* timeout iterations */
997 u32 cfglo;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200998
Maxime Riparda4b0d342014-11-17 14:42:12 +0100999 spin_lock_irqsave(&dwc->lock, flags);
1000
1001 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001002 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +02001003 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
1004 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001005
1006 dwc->paused = true;
Maxime Riparda4b0d342014-11-17 14:42:12 +01001007
1008 spin_unlock_irqrestore(&dwc->lock, flags);
1009
1010 return 0;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001011}
1012
1013static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1014{
1015 u32 cfglo = channel_readl(dwc, CFG_LO);
1016
1017 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1018
1019 dwc->paused = false;
1020}
1021
Maxime Riparda4b0d342014-11-17 14:42:12 +01001022static int dwc_resume(struct dma_chan *chan)
1023{
1024 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1025 unsigned long flags;
1026
1027 if (!dwc->paused)
1028 return 0;
1029
1030 spin_lock_irqsave(&dwc->lock, flags);
1031
1032 dwc_chan_resume(dwc);
1033
1034 spin_unlock_irqrestore(&dwc->lock, flags);
1035
1036 return 0;
1037}
1038
1039static int dwc_terminate_all(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001040{
1041 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1042 struct dw_dma *dw = to_dw_dma(chan->device);
1043 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301044 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001045 LIST_HEAD(list);
1046
Maxime Riparda4b0d342014-11-17 14:42:12 +01001047 spin_lock_irqsave(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001048
Maxime Riparda4b0d342014-11-17 14:42:12 +01001049 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001050
Maxime Riparda4b0d342014-11-17 14:42:12 +01001051 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001052
Maxime Riparda4b0d342014-11-17 14:42:12 +01001053 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001054
Maxime Riparda4b0d342014-11-17 14:42:12 +01001055 /* active_list entries will end up before queued entries */
1056 list_splice_init(&dwc->queue, &list);
1057 list_splice_init(&dwc->active_list, &list);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001058
Maxime Riparda4b0d342014-11-17 14:42:12 +01001059 spin_unlock_irqrestore(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001060
Maxime Riparda4b0d342014-11-17 14:42:12 +01001061 /* Flush all pending and queued descriptors */
1062 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1063 dwc_descriptor_complete(dwc, desc, false);
Linus Walleijc3635c72010-03-26 16:44:01 -07001064
Linus Walleijc3635c72010-03-26 16:44:01 -07001065 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001066}
1067
Andy Shevchenko4702d522013-01-25 11:48:03 +02001068static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1069{
1070 unsigned long flags;
1071 u32 residue;
1072
1073 spin_lock_irqsave(&dwc->lock, flags);
1074
1075 residue = dwc->residue;
1076 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1077 residue -= dwc_get_sent(dwc);
1078
1079 spin_unlock_irqrestore(&dwc->lock, flags);
1080 return residue;
1081}
1082
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001084dwc_tx_status(struct dma_chan *chan,
1085 dma_cookie_t cookie,
1086 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001087{
1088 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001089 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001090
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001091 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301092 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001093 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001094
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001095 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001096
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001097 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301098 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001099 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001100
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001101 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001102 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001103
1104 return ret;
1105}
1106
1107static void dwc_issue_pending(struct dma_chan *chan)
1108{
1109 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001110 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001111
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001112 spin_lock_irqsave(&dwc->lock, flags);
1113 if (list_empty(&dwc->active_list))
1114 dwc_dostart_first_queued(dwc);
1115 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116}
1117
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001118/*----------------------------------------------------------------------*/
1119
1120static void dw_dma_off(struct dw_dma *dw)
1121{
1122 int i;
1123
1124 dma_writel(dw, CFG, 0);
1125
1126 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001127 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001128 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1129 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1130 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1131
1132 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1133 cpu_relax();
1134
1135 for (i = 0; i < dw->dma.chancnt; i++)
1136 dw->chan[i].initialized = false;
1137}
1138
1139static void dw_dma_on(struct dw_dma *dw)
1140{
1141 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1142}
1143
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001144static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001145{
1146 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1147 struct dw_dma *dw = to_dw_dma(chan->device);
1148 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001149 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301150 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001151
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001152 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001153
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001154 /* ASSERT: channel is idle */
1155 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001156 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001157 return -EIO;
1158 }
1159
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001160 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001162 /*
1163 * NOTE: some controllers may have additional features that we
1164 * need to initialize here, like "scatter-gather" (which
1165 * doesn't mean what you think it means), and status writeback.
1166 */
1167
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001168 /* Enable controller here if needed */
1169 if (!dw->in_use)
1170 dw_dma_on(dw);
1171 dw->in_use |= dwc->mask;
1172
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301173 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001174 i = dwc->descs_allocated;
1175 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001176 dma_addr_t phys;
1177
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301178 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001179
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001180 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001181 if (!desc)
1182 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001183
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001184 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001185
Dan Williamse0bd0f82009-09-08 17:53:02 -07001186 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001187 dma_async_tx_descriptor_init(&desc->txd, chan);
1188 desc->txd.tx_submit = dwc_tx_submit;
1189 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001190 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001191
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001192 dwc_desc_put(dwc, desc);
1193
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301194 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001195 i = ++dwc->descs_allocated;
1196 }
1197
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301198 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001199
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001200 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001201
1202 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001203
1204err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001205 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1206
1207 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001208}
1209
1210static void dwc_free_chan_resources(struct dma_chan *chan)
1211{
1212 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1213 struct dw_dma *dw = to_dw_dma(chan->device);
1214 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301215 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001216 LIST_HEAD(list);
1217
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001218 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001219 dwc->descs_allocated);
1220
1221 /* ASSERT: channel is idle */
1222 BUG_ON(!list_empty(&dwc->active_list));
1223 BUG_ON(!list_empty(&dwc->queue));
1224 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1225
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301226 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001227 list_splice_init(&dwc->free_list, &list);
1228 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301229 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001230
1231 /* Disable interrupts */
1232 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001233 channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001234 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1235
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301236 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001237
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001238 /* Disable controller in case it was a last user */
1239 dw->in_use &= ~dwc->mask;
1240 if (!dw->in_use)
1241 dw_dma_off(dw);
1242
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001243 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001244 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001245 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001246 }
1247
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001248 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001249}
1250
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001251/* --------------------- Cyclic DMA API extensions -------------------- */
1252
1253/**
1254 * dw_dma_cyclic_start - start the cyclic DMA transfer
1255 * @chan: the DMA channel to start
1256 *
1257 * Must be called with soft interrupts disabled. Returns zero on success or
1258 * -errno on failure.
1259 */
1260int dw_dma_cyclic_start(struct dma_chan *chan)
1261{
1262 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +02001263 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301264 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001265
1266 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1267 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1268 return -ENODEV;
1269 }
1270
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301271 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +02001272
1273 /* Enable interrupts to perform cyclic transfer */
1274 channel_set_bit(dw, MASK.BLOCK, dwc->mask);
1275
Mans Rullgarddf3bb8a2016-01-11 13:04:28 +00001276 dwc_dostart(dwc, dwc->cdesc->desc[0]);
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +02001277
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301278 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001279
1280 return 0;
1281}
1282EXPORT_SYMBOL(dw_dma_cyclic_start);
1283
1284/**
1285 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1286 * @chan: the DMA channel to stop
1287 *
1288 * Must be called with soft interrupts disabled.
1289 */
1290void dw_dma_cyclic_stop(struct dma_chan *chan)
1291{
1292 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1293 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301294 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001295
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301296 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001297
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001298 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001299
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301300 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001301}
1302EXPORT_SYMBOL(dw_dma_cyclic_stop);
1303
1304/**
1305 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1306 * @chan: the DMA channel to prepare
1307 * @buf_addr: physical DMA address where the buffer starts
1308 * @buf_len: total number of bytes for the entire buffer
1309 * @period_len: number of bytes for each period
1310 * @direction: transfer direction, to or from device
1311 *
1312 * Must be called before trying to start the transfer. Returns a valid struct
1313 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1314 */
1315struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1316 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301317 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001318{
1319 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301320 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001321 struct dw_cyclic_desc *cdesc;
1322 struct dw_cyclic_desc *retval = NULL;
1323 struct dw_desc *desc;
1324 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001325 unsigned long was_cyclic;
1326 unsigned int reg_width;
1327 unsigned int periods;
1328 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301329 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001330
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301331 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001332 if (dwc->nollp) {
1333 spin_unlock_irqrestore(&dwc->lock, flags);
1334 dev_dbg(chan2dev(&dwc->chan),
1335 "channel doesn't support LLP transfers\n");
1336 return ERR_PTR(-EINVAL);
1337 }
1338
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001339 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301340 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001341 dev_dbg(chan2dev(&dwc->chan),
1342 "queue and/or active list are not empty\n");
1343 return ERR_PTR(-EBUSY);
1344 }
1345
1346 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301347 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001348 if (was_cyclic) {
1349 dev_dbg(chan2dev(&dwc->chan),
1350 "channel already prepared for cyclic DMA\n");
1351 return ERR_PTR(-EBUSY);
1352 }
1353
1354 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301355
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001356 if (unlikely(!is_slave_direction(direction)))
1357 goto out_err;
1358
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001359 dwc->direction = direction;
1360
Viresh Kumar327e6972012-02-01 16:12:26 +05301361 if (direction == DMA_MEM_TO_DEV)
1362 reg_width = __ffs(sconfig->dst_addr_width);
1363 else
1364 reg_width = __ffs(sconfig->src_addr_width);
1365
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001366 periods = buf_len / period_len;
1367
1368 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001369 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001370 goto out_err;
1371 if (unlikely(period_len & ((1 << reg_width) - 1)))
1372 goto out_err;
1373 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1374 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001375
1376 retval = ERR_PTR(-ENOMEM);
1377
1378 if (periods > NR_DESCS_PER_CHANNEL)
1379 goto out_err;
1380
1381 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1382 if (!cdesc)
1383 goto out_err;
1384
1385 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1386 if (!cdesc->desc)
1387 goto out_err_alloc;
1388
1389 for (i = 0; i < periods; i++) {
1390 desc = dwc_desc_get(dwc);
1391 if (!desc)
1392 goto out_err_desc_get;
1393
1394 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301395 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301396 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001397 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301398 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001399 | DWC_CTLL_DST_WIDTH(reg_width)
1400 | DWC_CTLL_SRC_WIDTH(reg_width)
1401 | DWC_CTLL_DST_FIX
1402 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001403 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301404
1405 desc->lli.ctllo |= sconfig->device_fc ?
1406 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1407 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1408
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001409 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301410 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001411 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301412 desc->lli.sar = sconfig->src_addr;
1413 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001414 | DWC_CTLL_SRC_WIDTH(reg_width)
1415 | DWC_CTLL_DST_WIDTH(reg_width)
1416 | DWC_CTLL_DST_INC
1417 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001418 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301419
1420 desc->lli.ctllo |= sconfig->device_fc ?
1421 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1422 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1423
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001424 break;
1425 default:
1426 break;
1427 }
1428
1429 desc->lli.ctlhi = (period_len >> reg_width);
1430 cdesc->desc[i] = desc;
1431
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001432 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001433 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001434
1435 last = desc;
1436 }
1437
Andy Shevchenko75c61222013-03-26 16:53:54 +02001438 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001439 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001440
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +02001441 dev_dbg(chan2dev(&dwc->chan),
1442 "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1443 &buf_addr, buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001444
1445 cdesc->periods = periods;
1446 dwc->cdesc = cdesc;
1447
1448 return cdesc;
1449
1450out_err_desc_get:
1451 while (i--)
1452 dwc_desc_put(dwc, cdesc->desc[i]);
1453out_err_alloc:
1454 kfree(cdesc);
1455out_err:
1456 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1457 return (struct dw_cyclic_desc *)retval;
1458}
1459EXPORT_SYMBOL(dw_dma_cyclic_prep);
1460
1461/**
1462 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1463 * @chan: the DMA channel to free
1464 */
1465void dw_dma_cyclic_free(struct dma_chan *chan)
1466{
1467 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1468 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1469 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1470 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301471 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001472
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001473 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001474
1475 if (!cdesc)
1476 return;
1477
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301478 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001479
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001480 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001481
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001482 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001483 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1484 dma_writel(dw, CLEAR.XFER, dwc->mask);
1485
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301486 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001487
1488 for (i = 0; i < cdesc->periods; i++)
1489 dwc_desc_put(dwc, cdesc->desc[i]);
1490
1491 kfree(cdesc->desc);
1492 kfree(cdesc);
1493
1494 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1495}
1496EXPORT_SYMBOL(dw_dma_cyclic_free);
1497
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001498/*----------------------------------------------------------------------*/
1499
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001500int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301501{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001502 struct dw_dma *dw;
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001503 bool autocfg = false;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001504 unsigned int dw_params;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001505 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001506 int err;
1507 int i;
1508
Andy Shevchenko000871c2014-03-05 15:48:12 +02001509 dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1510 if (!dw)
1511 return -ENOMEM;
1512
1513 dw->regs = chip->regs;
1514 chip->dw = dw;
1515
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001516 pm_runtime_get_sync(chip->dev);
1517
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001518 if (!pdata) {
1519 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1520 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001521
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001522 autocfg = dw_params >> DW_PARAMS_EN & 1;
1523 if (!autocfg) {
1524 err = -EINVAL;
1525 goto err_pdata;
1526 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001527
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001528 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001529 if (!pdata) {
1530 err = -ENOMEM;
1531 goto err_pdata;
1532 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001533
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001534 /* Get hardware configuration parameters */
1535 pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
1536 pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1537 for (i = 0; i < pdata->nr_masters; i++) {
1538 pdata->data_width[i] =
1539 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1540 }
1541 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1542
Andy Shevchenko123de542013-01-09 10:17:01 +02001543 /* Fill platform data with the default values */
1544 pdata->is_private = true;
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001545 pdata->is_memcpy = true;
Andy Shevchenko123de542013-01-09 10:17:01 +02001546 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1547 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001548 } else if (pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001549 err = -EINVAL;
1550 goto err_pdata;
1551 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001552
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001553 dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
Andy Shevchenko000871c2014-03-05 15:48:12 +02001554 GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001555 if (!dw->chan) {
1556 err = -ENOMEM;
1557 goto err_pdata;
1558 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001559
Andy Shevchenko75c61222013-03-26 16:53:54 +02001560 /* Get hardware configuration parameters */
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001561 dw->nr_masters = pdata->nr_masters;
1562 for (i = 0; i < dw->nr_masters; i++)
1563 dw->data_width[i] = pdata->data_width[i];
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001564
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001565 /* Calculate all channel mask before DMA setup */
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001566 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001567
Andy Shevchenko75c61222013-03-26 16:53:54 +02001568 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001569 dw_dma_off(dw);
1570
Andy Shevchenko75c61222013-03-26 16:53:54 +02001571 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001572 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001573 sizeof(struct dw_desc), 4, 0);
1574 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001575 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001576 err = -ENOMEM;
1577 goto err_pdata;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001578 }
1579
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001580 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1581
Andy Shevchenko97977f72014-05-07 10:56:24 +03001582 err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1583 "dw_dmac", dw);
1584 if (err)
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001585 goto err_pdata;
Andy Shevchenko97977f72014-05-07 10:56:24 +03001586
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001587 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001588 for (i = 0; i < pdata->nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001589 struct dw_dma_chan *dwc = &dw->chan[i];
1590
1591 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001592 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301593 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1594 list_add_tail(&dwc->chan.device_node,
1595 &dw->dma.channels);
1596 else
1597 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001598
Viresh Kumar93317e82011-03-03 15:47:22 +05301599 /* 7 is highest priority & 0 is lowest. */
1600 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001601 dwc->priority = pdata->nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301602 else
1603 dwc->priority = i;
1604
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001605 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1606 spin_lock_init(&dwc->lock);
1607 dwc->mask = 1 << i;
1608
1609 INIT_LIST_HEAD(&dwc->active_list);
1610 INIT_LIST_HEAD(&dwc->queue);
1611 INIT_LIST_HEAD(&dwc->free_list);
1612
1613 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001614
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001615 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001616
Andy Shevchenko75c61222013-03-26 16:53:54 +02001617 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001618 if (autocfg) {
1619 unsigned int dwc_params;
Andy Shevchenko6bea0f62015-09-28 18:57:03 +03001620 unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001621 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001622
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001623 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001624
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001625 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1626 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001627
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001628 /*
1629 * Decode maximum block size for given channel. The
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001630 * stored 4 bit value represents blocks from 0x00 for 3
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001631 * up to 0x0a for 4095.
1632 */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001633 dwc->block_size =
1634 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001635 dwc->nollp =
1636 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1637 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001638 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001639
1640 /* Check if channel supports multi block transfer */
1641 channel_writel(dwc, LLP, 0xfffffffc);
1642 dwc->nollp =
1643 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1644 channel_writel(dwc, LLP, 0);
1645 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001646 }
1647
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001648 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001649 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001650 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001651 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1652 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1653 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1654
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001655 /* Set capabilities */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001656 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001657 if (pdata->is_private)
1658 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001659 if (pdata->is_memcpy)
1660 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1661
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001662 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001663 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1664 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1665
1666 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001667 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Andy Shevchenko029a40e2015-01-02 16:17:24 +02001668
Maxime Riparda4b0d342014-11-17 14:42:12 +01001669 dw->dma.device_config = dwc_config;
1670 dw->dma.device_pause = dwc_pause;
1671 dw->dma.device_resume = dwc_resume;
1672 dw->dma.device_terminate_all = dwc_terminate_all;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001673
Linus Walleij07934482010-03-26 16:50:49 -07001674 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001675 dw->dma.device_issue_pending = dwc_issue_pending;
1676
Andy Shevchenko029a40e2015-01-02 16:17:24 +02001677 /* DMA capabilities */
1678 dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
1679 dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
1680 dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
1681 BIT(DMA_MEM_TO_MEM);
1682 dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1683
Andy Shevchenko12229342014-05-08 12:01:50 +03001684 err = dma_async_device_register(&dw->dma);
1685 if (err)
1686 goto err_dma_register;
1687
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001688 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001689 pdata->nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001690
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001691 pm_runtime_put_sync_suspend(chip->dev);
1692
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001693 return 0;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001694
Andy Shevchenko12229342014-05-08 12:01:50 +03001695err_dma_register:
1696 free_irq(chip->irq, dw);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001697err_pdata:
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001698 pm_runtime_put_sync_suspend(chip->dev);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001699 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001700}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001701EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001702
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001703int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001704{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001705 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001706 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001707
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001708 pm_runtime_get_sync(chip->dev);
1709
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001710 dw_dma_off(dw);
1711 dma_async_device_unregister(&dw->dma);
1712
Andy Shevchenko97977f72014-05-07 10:56:24 +03001713 free_irq(chip->irq, dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001714 tasklet_kill(&dw->tasklet);
1715
1716 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1717 chan.device_node) {
1718 list_del(&dwc->chan.device_node);
1719 channel_clear_bit(dw, CH_EN, dwc->mask);
1720 }
1721
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001722 pm_runtime_put_sync_suspend(chip->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001723 return 0;
1724}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001725EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001726
Andy Shevchenko2540f742014-09-23 17:18:13 +03001727int dw_dma_disable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001728{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001729 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001730
Andy Shevchenko6168d562012-10-18 17:34:10 +03001731 dw_dma_off(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001732 return 0;
1733}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001734EXPORT_SYMBOL_GPL(dw_dma_disable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001735
Andy Shevchenko2540f742014-09-23 17:18:13 +03001736int dw_dma_enable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001737{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001738 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001739
Andy Shevchenko7a83c042014-09-23 17:18:12 +03001740 dw_dma_on(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001741 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001742}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001743EXPORT_SYMBOL_GPL(dw_dma_enable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001744
1745MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001746MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001747MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumarda899472015-07-17 16:23:50 -07001748MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");