blob: 5ddf5e4c12229b0d05a838553a17cae5fb45a514 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020018#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010019#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070020#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/mm.h>
24#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070025#include <linux/slab.h>
26
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
Andy Shevchenkodd5720b2014-02-12 11:16:17 +020036 * The driver has been tested with the Atmel AT32AP7000, which does not
37 * support descriptor writeback.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 */
39
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +030040static inline bool is_request_line_unset(struct dw_dma_chan *dwc)
41{
42 return dwc->request_line == (typeof(dwc->request_line))~0;
43}
44
Arnd Bergmannf7760762013-03-26 16:53:57 +020045static inline void dwc_set_masters(struct dw_dma_chan *dwc)
Andy Shevchenko5be10f32013-01-17 10:03:01 +020046{
Arnd Bergmannf7760762013-03-26 16:53:57 +020047 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
48 struct dw_dma_slave *dws = dwc->chan.private;
49 unsigned char mmax = dw->nr_masters - 1;
Andy Shevchenko5be10f32013-01-17 10:03:01 +020050
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +030051 if (!is_request_line_unset(dwc))
52 return;
53
54 dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
55 dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
Andy Shevchenko5be10f32013-01-17 10:03:01 +020056}
57
Viresh Kumar327e6972012-02-01 16:12:26 +053058#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053059 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
60 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020061 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020062 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053063 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020064 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053065 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 \
Viresh Kumar327e6972012-02-01 16:12:26 +053067 (DWC_CTLL_DST_MSIZE(_dmsize) \
68 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000069 | DWC_CTLL_LLP_D_EN \
70 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020071 | DWC_CTLL_DMS(_dwc->dst_master) \
72 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000073 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070074
75/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070076 * Number of descriptors to allocate for each channel. This should be
77 * made configurable somehow; preferably, the clients (at least the
78 * ones using slave transfers) should be able to give us a hint.
79 */
80#define NR_DESCS_PER_CHANNEL 64
81
82/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070083
Dan Williams41d5e592009-01-06 11:38:21 -070084static struct device *chan2dev(struct dma_chan *chan)
85{
86 return &chan->dev->device;
87}
Dan Williams41d5e592009-01-06 11:38:21 -070088
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
90{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +030091 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070092}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
95{
96 struct dw_desc *desc, *_desc;
97 struct dw_desc *ret = NULL;
98 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053099 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530101 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700102 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300103 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700104 if (async_tx_test_ack(&desc->txd)) {
105 list_del(&desc->desc_node);
106 ret = desc;
107 break;
108 }
Dan Williams41d5e592009-01-06 11:38:21 -0700109 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700110 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530111 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700112
Dan Williams41d5e592009-01-06 11:38:21 -0700113 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114
115 return ret;
116}
117
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700118/*
119 * Move a descriptor, including any children, to the free list.
120 * `desc' must not be on any lists.
121 */
122static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
123{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530124 unsigned long flags;
125
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700126 if (desc) {
127 struct dw_desc *child;
128
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530129 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700130 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 "moving child desc %p to freelist\n",
133 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700134 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700135 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700136 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530137 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700138 }
139}
140
Viresh Kumar61e183f2011-11-17 16:01:29 +0530141static void dwc_initialize(struct dw_dma_chan *dwc)
142{
143 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
144 struct dw_dma_slave *dws = dwc->chan.private;
145 u32 cfghi = DWC_CFGH_FIFO_MODE;
146 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
147
148 if (dwc->initialized == true)
149 return;
150
Arnd Bergmannf7760762013-03-26 16:53:57 +0200151 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530152 /*
153 * We need controller-specific data to set up slave
154 * transfers.
155 */
156 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
157
158 cfghi = dws->cfg_hi;
159 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300160 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200161 if (dwc->direction == DMA_MEM_TO_DEV)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200162 cfghi = DWC_CFGH_DST_PER(dwc->request_line);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200163 else if (dwc->direction == DMA_DEV_TO_MEM)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200164 cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530165 }
166
167 channel_writel(dwc, CFG_LO, cfglo);
168 channel_writel(dwc, CFG_HI, cfghi);
169
170 /* Enable interrupts */
171 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530172 channel_set_bit(dw, MASK.ERROR, dwc->mask);
173
174 dwc->initialized = true;
175}
176
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700177/*----------------------------------------------------------------------*/
178
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300179static inline unsigned int dwc_fast_fls(unsigned long long v)
180{
181 /*
182 * We can be a lot more clever here, but this should take care
183 * of the most common optimization.
184 */
185 if (!(v & 7))
186 return 3;
187 else if (!(v & 3))
188 return 2;
189 else if (!(v & 1))
190 return 1;
191 return 0;
192}
193
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300194static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300195{
196 dev_err(chan2dev(&dwc->chan),
197 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
198 channel_readl(dwc, SAR),
199 channel_readl(dwc, DAR),
200 channel_readl(dwc, LLP),
201 channel_readl(dwc, CTL_HI),
202 channel_readl(dwc, CTL_LO));
203}
204
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300205static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
206{
207 channel_clear_bit(dw, CH_EN, dwc->mask);
208 while (dma_readl(dw, CH_EN) & dwc->mask)
209 cpu_relax();
210}
211
Andy Shevchenko1d455432012-06-19 13:34:03 +0300212/*----------------------------------------------------------------------*/
213
Andy Shevchenkofed25742012-09-21 15:05:49 +0300214/* Perform single block transfer */
215static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
216 struct dw_desc *desc)
217{
218 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
219 u32 ctllo;
220
Andy Shevchenko1d566f12014-01-13 14:04:48 +0200221 /*
222 * Software emulation of LLP mode relies on interrupts to continue
223 * multi block transfer.
224 */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300225 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
226
227 channel_writel(dwc, SAR, desc->lli.sar);
228 channel_writel(dwc, DAR, desc->lli.dar);
229 channel_writel(dwc, CTL_LO, ctllo);
230 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
231 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200232
233 /* Move pointer to next descriptor */
234 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300235}
236
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700237/* Called with dwc->lock held and bh disabled */
238static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
239{
240 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300241 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700242
243 /* ASSERT: channel is idle */
244 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700245 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700246 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300247 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700248
249 /* The tasklet will hopefully advance the queue... */
250 return;
251 }
252
Andy Shevchenkofed25742012-09-21 15:05:49 +0300253 if (dwc->nollp) {
254 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
255 &dwc->flags);
256 if (was_soft_llp) {
257 dev_err(chan2dev(&dwc->chan),
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200258 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
Andy Shevchenkofed25742012-09-21 15:05:49 +0300259 return;
260 }
261
262 dwc_initialize(dwc);
263
Andy Shevchenko4702d522013-01-25 11:48:03 +0200264 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200265 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300266
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200267 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300268 dwc_do_single_block(dwc, first);
269
270 return;
271 }
272
Viresh Kumar61e183f2011-11-17 16:01:29 +0530273 dwc_initialize(dwc);
274
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700275 channel_writel(dwc, LLP, first->txd.phys);
276 channel_writel(dwc, CTL_LO,
277 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
278 channel_writel(dwc, CTL_HI, 0);
279 channel_set_bit(dw, CH_EN, dwc->mask);
280}
281
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300282static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
283{
284 if (list_empty(&dwc->queue))
285 return;
286
287 list_move(dwc->queue.next, &dwc->active_list);
288 dwc_dostart(dwc, dwc_first_active(dwc));
289}
290
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700291/*----------------------------------------------------------------------*/
292
293static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530294dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
295 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700296{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530297 dma_async_tx_callback callback = NULL;
298 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700299 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530300 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530301 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700302
Dan Williams41d5e592009-01-06 11:38:21 -0700303 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700304
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530305 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000306 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530307 if (callback_required) {
308 callback = txd->callback;
309 param = txd->callback_param;
310 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311
Viresh Kumare5180762011-03-03 15:47:20 +0530312 /* async_tx_ack */
313 list_for_each_entry(child, &desc->tx_list, desc_node)
314 async_tx_ack(&child->txd);
315 async_tx_ack(&desc->txd);
316
Dan Williamse0bd0f82009-09-08 17:53:02 -0700317 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700318 list_move(&desc->desc_node, &dwc->free_list);
319
Dan Williamsd38a8c62013-10-18 19:35:23 +0200320 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530321 spin_unlock_irqrestore(&dwc->lock, flags);
322
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200323 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700324 callback(param);
325}
326
327static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
328{
329 struct dw_desc *desc, *_desc;
330 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530331 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700332
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530333 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700334 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700335 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700336 "BUG: XFER bit set, but channel not idle!\n");
337
338 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300339 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700340 }
341
342 /*
343 * Submit queued descriptors ASAP, i.e. before we go through
344 * the completed ones.
345 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700346 list_splice_init(&dwc->active_list, &list);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300347 dwc_dostart_first_queued(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700348
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530349 spin_unlock_irqrestore(&dwc->lock, flags);
350
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530352 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700353}
354
Andy Shevchenko4702d522013-01-25 11:48:03 +0200355/* Returns how many bytes were already received from source */
356static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
357{
358 u32 ctlhi = channel_readl(dwc, CTL_HI);
359 u32 ctllo = channel_readl(dwc, CTL_LO);
360
361 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
362}
363
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
365{
366 dma_addr_t llp;
367 struct dw_desc *desc, *_desc;
368 struct dw_desc *child;
369 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530370 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700371
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530372 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700373 llp = channel_readl(dwc, LLP);
374 status_xfer = dma_readl(dw, RAW.XFER);
375
376 if (status_xfer & dwc->mask) {
377 /* Everything we've submitted is done */
378 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200379
380 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200381 struct list_head *head, *active = dwc->tx_node_active;
382
383 /*
384 * We are inside first active descriptor.
385 * Otherwise something is really wrong.
386 */
387 desc = dwc_first_active(dwc);
388
389 head = &desc->tx_list;
390 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200391 /* Update desc to reflect last sent one */
392 if (active != head->next)
393 desc = to_dw_desc(active->prev);
394
395 dwc->residue -= desc->len;
396
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200397 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200398
399 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200400 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200401
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200402 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200403 return;
404 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200405
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200406 /* We are done here */
407 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
408 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200409
410 dwc->residue = 0;
411
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 spin_unlock_irqrestore(&dwc->lock, flags);
413
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700414 dwc_complete_all(dw, dwc);
415 return;
416 }
417
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530418 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200419 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530420 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000421 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530422 }
Jamie Iles087809f2011-01-21 14:11:52 +0000423
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200424 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
425 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700427 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428 }
429
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200430 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431
432 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200433 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200434 dwc->residue = desc->total_len;
435
Andy Shevchenko75c61222013-03-26 16:53:54 +0200436 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530437 if (desc->txd.phys == llp) {
438 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700439 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530440 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530441
Andy Shevchenko75c61222013-03-26 16:53:54 +0200442 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530443 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700444 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200445 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530446 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700447 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530448 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700449
Andy Shevchenko4702d522013-01-25 11:48:03 +0200450 dwc->residue -= desc->len;
451 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530452 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700453 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200454 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530455 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700456 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530457 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200458 dwc->residue -= child->len;
459 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700460
461 /*
462 * No descriptors so far seem to be in progress, i.e.
463 * this one must be done.
464 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530465 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530466 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530467 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700468 }
469
Dan Williams41d5e592009-01-06 11:38:21 -0700470 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700471 "BUG: All descriptors done, but channel not idle!\n");
472
473 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300474 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700475
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300476 dwc_dostart_first_queued(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530477 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700478}
479
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300480static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700481{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300482 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
483 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484}
485
486static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
487{
488 struct dw_desc *bad_desc;
489 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530490 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700491
492 dwc_scan_descriptors(dw, dwc);
493
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530494 spin_lock_irqsave(&dwc->lock, flags);
495
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700496 /*
497 * The descriptor currently at the head of the active list is
498 * borked. Since we don't have any way to report errors, we'll
499 * just have to scream loudly and try to carry on.
500 */
501 bad_desc = dwc_first_active(dwc);
502 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530503 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700504
505 /* Clear the error flag and try to restart the controller */
506 dma_writel(dw, CLEAR.ERROR, dwc->mask);
507 if (!list_empty(&dwc->active_list))
508 dwc_dostart(dwc, dwc_first_active(dwc));
509
510 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300511 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700512 * when someone submits a bad physical address in a
513 * descriptor, we should consider ourselves lucky that the
514 * controller flagged an error instead of scribbling over
515 * random memory locations.
516 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300517 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
518 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700519 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700520 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700521 dwc_dump_lli(dwc, &child->lli);
522
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530523 spin_unlock_irqrestore(&dwc->lock, flags);
524
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700525 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530526 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700527}
528
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200529/* --------------------- Cyclic DMA API extensions -------------------- */
530
Denis Efremov8004cbb2013-05-09 13:19:40 +0400531dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532{
533 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
534 return channel_readl(dwc, SAR);
535}
536EXPORT_SYMBOL(dw_dma_get_src_addr);
537
Denis Efremov8004cbb2013-05-09 13:19:40 +0400538dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200539{
540 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
541 return channel_readl(dwc, DAR);
542}
543EXPORT_SYMBOL(dw_dma_get_dst_addr);
544
Andy Shevchenko75c61222013-03-26 16:53:54 +0200545/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200546static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530547 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200548{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530549 unsigned long flags;
550
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530551 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200552 void (*callback)(void *param);
553 void *callback_param;
554
555 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
556 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200557
558 callback = dwc->cdesc->period_callback;
559 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530560
561 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200562 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200563 }
564
565 /*
566 * Error and transfer complete are highly unlikely, and will most
567 * likely be due to a configuration error by the user.
568 */
569 if (unlikely(status_err & dwc->mask) ||
570 unlikely(status_xfer & dwc->mask)) {
571 int i;
572
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200573 dev_err(chan2dev(&dwc->chan),
574 "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
575 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530576
577 spin_lock_irqsave(&dwc->lock, flags);
578
Andy Shevchenko1d455432012-06-19 13:34:03 +0300579 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200580
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300581 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200582
Andy Shevchenko75c61222013-03-26 16:53:54 +0200583 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200584 channel_writel(dwc, LLP, 0);
585 channel_writel(dwc, CTL_LO, 0);
586 channel_writel(dwc, CTL_HI, 0);
587
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200588 dma_writel(dw, CLEAR.ERROR, dwc->mask);
589 dma_writel(dw, CLEAR.XFER, dwc->mask);
590
591 for (i = 0; i < dwc->cdesc->periods; i++)
592 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530593
594 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200595 }
596}
597
598/* ------------------------------------------------------------------------- */
599
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700600static void dw_dma_tasklet(unsigned long data)
601{
602 struct dw_dma *dw = (struct dw_dma *)data;
603 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700604 u32 status_xfer;
605 u32 status_err;
606 int i;
607
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700608 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609 status_err = dma_readl(dw, RAW.ERROR);
610
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300611 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700612
613 for (i = 0; i < dw->dma.chancnt; i++) {
614 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200615 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530616 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200617 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200619 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700621 }
622
623 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530624 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700625 */
626 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700627 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
628}
629
630static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
631{
632 struct dw_dma *dw = dev_id;
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300633 u32 status = dma_readl(dw, STATUS_INT);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700634
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300635 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
636
637 /* Check if we have any interrupt from the DMAC */
638 if (!status)
639 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700640
641 /*
642 * Just disable the interrupts. We'll turn them back on in the
643 * softirq handler.
644 */
645 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700646 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
647
648 status = dma_readl(dw, STATUS_INT);
649 if (status) {
650 dev_err(dw->dma.dev,
651 "BUG: Unexpected interrupts pending: 0x%x\n",
652 status);
653
654 /* Try to recover */
655 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700656 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
657 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
658 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
659 }
660
661 tasklet_schedule(&dw->tasklet);
662
663 return IRQ_HANDLED;
664}
665
666/*----------------------------------------------------------------------*/
667
668static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
669{
670 struct dw_desc *desc = txd_to_dw_desc(tx);
671 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
672 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530673 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700674
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530675 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000676 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700677
678 /*
679 * REVISIT: We should attempt to chain as many descriptors as
680 * possible, perhaps even appending to those already submitted
681 * for DMA. But this is hard to do in a race-free manner.
682 */
683 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300684 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700685 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700686 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530687 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700688 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300689 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700690 desc->txd.cookie);
691
692 list_add_tail(&desc->desc_node, &dwc->queue);
693 }
694
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530695 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700696
697 return cookie;
698}
699
700static struct dma_async_tx_descriptor *
701dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
702 size_t len, unsigned long flags)
703{
704 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200705 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700706 struct dw_desc *desc;
707 struct dw_desc *first;
708 struct dw_desc *prev;
709 size_t xfer_count;
710 size_t offset;
711 unsigned int src_width;
712 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300713 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700714 u32 ctllo;
715
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300716 dev_vdbg(chan2dev(chan),
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200717 "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
718 &dest, &src, len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700719
720 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300721 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700722 return NULL;
723 }
724
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200725 dwc->direction = DMA_MEM_TO_MEM;
726
Arnd Bergmannf7760762013-03-26 16:53:57 +0200727 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
728 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300729
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300730 src_width = dst_width = min_t(unsigned int, data_width,
731 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700732
Viresh Kumar327e6972012-02-01 16:12:26 +0530733 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700734 | DWC_CTLL_DST_WIDTH(dst_width)
735 | DWC_CTLL_SRC_WIDTH(src_width)
736 | DWC_CTLL_DST_INC
737 | DWC_CTLL_SRC_INC
738 | DWC_CTLL_FC_M2M;
739 prev = first = NULL;
740
741 for (offset = 0; offset < len; offset += xfer_count << src_width) {
742 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300743 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700744
745 desc = dwc_desc_get(dwc);
746 if (!desc)
747 goto err_desc_get;
748
749 desc->lli.sar = src + offset;
750 desc->lli.dar = dest + offset;
751 desc->lli.ctllo = ctllo;
752 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200753 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700754
755 if (!first) {
756 first = desc;
757 } else {
758 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700759 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700760 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700761 }
762 prev = desc;
763 }
764
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700765 if (flags & DMA_PREP_INTERRUPT)
766 /* Trigger interrupt after last block */
767 prev->lli.ctllo |= DWC_CTLL_INT_EN;
768
769 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700770 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200771 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700772
773 return &first->txd;
774
775err_desc_get:
776 dwc_desc_put(dwc, first);
777 return NULL;
778}
779
780static struct dma_async_tx_descriptor *
781dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530782 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500783 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700784{
785 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200786 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530787 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700788 struct dw_desc *prev;
789 struct dw_desc *first;
790 u32 ctllo;
791 dma_addr_t reg;
792 unsigned int reg_width;
793 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300794 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795 unsigned int i;
796 struct scatterlist *sg;
797 size_t total_len = 0;
798
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300799 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700800
Andy Shevchenko495aea42013-01-10 11:11:41 +0200801 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700802 return NULL;
803
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200804 dwc->direction = direction;
805
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 prev = first = NULL;
807
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530809 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530810 reg_width = __fls(sconfig->dst_addr_width);
811 reg = sconfig->dst_addr;
812 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700813 | DWC_CTLL_DST_WIDTH(reg_width)
814 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530815 | DWC_CTLL_SRC_INC);
816
817 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
818 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
819
Arnd Bergmannf7760762013-03-26 16:53:57 +0200820 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300821
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 for_each_sg(sgl, sg, sg_len, i) {
823 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530824 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700825
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200826 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700827 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530828
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300829 mem_width = min_t(unsigned int,
830 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700831
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530832slave_sg_todev_fill_desc:
833 desc = dwc_desc_get(dwc);
834 if (!desc) {
835 dev_err(chan2dev(chan),
836 "not enough descriptors available\n");
837 goto err_desc_get;
838 }
839
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700840 desc->lli.sar = mem;
841 desc->lli.dar = reg;
842 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300843 if ((len >> mem_width) > dwc->block_size) {
844 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530845 mem += dlen;
846 len -= dlen;
847 } else {
848 dlen = len;
849 len = 0;
850 }
851
852 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200853 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700854
855 if (!first) {
856 first = desc;
857 } else {
858 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700859 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700860 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 }
862 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530863 total_len += dlen;
864
865 if (len)
866 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700867 }
868 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530869 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530870 reg_width = __fls(sconfig->src_addr_width);
871 reg = sconfig->src_addr;
872 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700873 | DWC_CTLL_SRC_WIDTH(reg_width)
874 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530875 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700876
Viresh Kumar327e6972012-02-01 16:12:26 +0530877 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
878 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
879
Arnd Bergmannf7760762013-03-26 16:53:57 +0200880 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300881
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700882 for_each_sg(sgl, sg, sg_len, i) {
883 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530884 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200886 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700887 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530888
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300889 mem_width = min_t(unsigned int,
890 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700891
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530892slave_sg_fromdev_fill_desc:
893 desc = dwc_desc_get(dwc);
894 if (!desc) {
895 dev_err(chan2dev(chan),
896 "not enough descriptors available\n");
897 goto err_desc_get;
898 }
899
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700900 desc->lli.sar = reg;
901 desc->lli.dar = mem;
902 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300903 if ((len >> reg_width) > dwc->block_size) {
904 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530905 mem += dlen;
906 len -= dlen;
907 } else {
908 dlen = len;
909 len = 0;
910 }
911 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200912 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700913
914 if (!first) {
915 first = desc;
916 } else {
917 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700918 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700919 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700920 }
921 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530922 total_len += dlen;
923
924 if (len)
925 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700926 }
927 break;
928 default:
929 return NULL;
930 }
931
932 if (flags & DMA_PREP_INTERRUPT)
933 /* Trigger interrupt after last block */
934 prev->lli.ctllo |= DWC_CTLL_INT_EN;
935
936 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200937 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700938
939 return &first->txd;
940
941err_desc_get:
942 dwc_desc_put(dwc, first);
943 return NULL;
944}
945
Viresh Kumar327e6972012-02-01 16:12:26 +0530946/*
947 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
948 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
949 *
950 * NOTE: burst size 2 is not supported by controller.
951 *
952 * This can be done by finding least significant bit set: n & (n - 1)
953 */
954static inline void convert_burst(u32 *maxburst)
955{
956 if (*maxburst > 1)
957 *maxburst = fls(*maxburst) - 2;
958 else
959 *maxburst = 0;
960}
961
962static int
963set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
964{
965 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
966
Andy Shevchenko495aea42013-01-10 11:11:41 +0200967 /* Check if chan will be configured for slave transfers */
968 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530969 return -EINVAL;
970
971 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200972 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530973
Arnd Bergmannf7760762013-03-26 16:53:57 +0200974 /* Take the request line from slave_id member */
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +0300975 if (is_request_line_unset(dwc))
Arnd Bergmannf7760762013-03-26 16:53:57 +0200976 dwc->request_line = sconfig->slave_id;
977
Viresh Kumar327e6972012-02-01 16:12:26 +0530978 convert_burst(&dwc->dma_sconfig.src_maxburst);
979 convert_burst(&dwc->dma_sconfig.dst_maxburst);
980
981 return 0;
982}
983
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200984static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
985{
986 u32 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200987 unsigned int count = 20; /* timeout iterations */
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200988
989 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200990 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
991 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200992
993 dwc->paused = true;
994}
995
996static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
997{
998 u32 cfglo = channel_readl(dwc, CFG_LO);
999
1000 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1001
1002 dwc->paused = false;
1003}
1004
Linus Walleij05827632010-05-17 16:30:42 -07001005static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1006 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001007{
1008 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1009 struct dw_dma *dw = to_dw_dma(chan->device);
1010 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301011 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001012 LIST_HEAD(list);
1013
Linus Walleija7c57cf2011-04-19 08:31:32 +08001014 if (cmd == DMA_PAUSE) {
1015 spin_lock_irqsave(&dwc->lock, flags);
1016
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001017 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001018
Linus Walleija7c57cf2011-04-19 08:31:32 +08001019 spin_unlock_irqrestore(&dwc->lock, flags);
1020 } else if (cmd == DMA_RESUME) {
1021 if (!dwc->paused)
1022 return 0;
1023
1024 spin_lock_irqsave(&dwc->lock, flags);
1025
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001026 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001027
1028 spin_unlock_irqrestore(&dwc->lock, flags);
1029 } else if (cmd == DMA_TERMINATE_ALL) {
1030 spin_lock_irqsave(&dwc->lock, flags);
1031
Andy Shevchenkofed25742012-09-21 15:05:49 +03001032 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1033
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001034 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001035
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001036 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001037
1038 /* active_list entries will end up before queued entries */
1039 list_splice_init(&dwc->queue, &list);
1040 list_splice_init(&dwc->active_list, &list);
1041
1042 spin_unlock_irqrestore(&dwc->lock, flags);
1043
1044 /* Flush all pending and queued descriptors */
1045 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1046 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301047 } else if (cmd == DMA_SLAVE_CONFIG) {
1048 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1049 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001050 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301051 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001052
Linus Walleijc3635c72010-03-26 16:44:01 -07001053 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001054}
1055
Andy Shevchenko4702d522013-01-25 11:48:03 +02001056static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1057{
1058 unsigned long flags;
1059 u32 residue;
1060
1061 spin_lock_irqsave(&dwc->lock, flags);
1062
1063 residue = dwc->residue;
1064 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1065 residue -= dwc_get_sent(dwc);
1066
1067 spin_unlock_irqrestore(&dwc->lock, flags);
1068 return residue;
1069}
1070
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001072dwc_tx_status(struct dma_chan *chan,
1073 dma_cookie_t cookie,
1074 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075{
1076 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001077 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001078
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001079 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301080 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001081 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001082
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001083 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001085 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301086 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001087 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001089 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001090 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001091
1092 return ret;
1093}
1094
1095static void dwc_issue_pending(struct dma_chan *chan)
1096{
1097 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1098
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001099 if (!list_empty(&dwc->queue))
1100 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101}
1102
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001103static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001104{
1105 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1106 struct dw_dma *dw = to_dw_dma(chan->device);
1107 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001108 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301109 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001111 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001112
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 /* ASSERT: channel is idle */
1114 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001115 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116 return -EIO;
1117 }
1118
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001119 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001121 /*
1122 * NOTE: some controllers may have additional features that we
1123 * need to initialize here, like "scatter-gather" (which
1124 * doesn't mean what you think it means), and status writeback.
1125 */
1126
Arnd Bergmannf7760762013-03-26 16:53:57 +02001127 dwc_set_masters(dwc);
1128
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301129 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001130 i = dwc->descs_allocated;
1131 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001132 dma_addr_t phys;
1133
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301134 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001135
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001136 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001137 if (!desc)
1138 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001139
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001140 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001141
Dan Williamse0bd0f82009-09-08 17:53:02 -07001142 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001143 dma_async_tx_descriptor_init(&desc->txd, chan);
1144 desc->txd.tx_submit = dwc_tx_submit;
1145 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001146 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001147
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001148 dwc_desc_put(dwc, desc);
1149
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301150 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001151 i = ++dwc->descs_allocated;
1152 }
1153
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301154 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001155
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001156 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001157
1158 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001159
1160err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001161 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1162
1163 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001164}
1165
1166static void dwc_free_chan_resources(struct dma_chan *chan)
1167{
1168 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1169 struct dw_dma *dw = to_dw_dma(chan->device);
1170 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301171 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001172 LIST_HEAD(list);
1173
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001174 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001175 dwc->descs_allocated);
1176
1177 /* ASSERT: channel is idle */
1178 BUG_ON(!list_empty(&dwc->active_list));
1179 BUG_ON(!list_empty(&dwc->queue));
1180 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1181
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301182 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001183 list_splice_init(&dwc->free_list, &list);
1184 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301185 dwc->initialized = false;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001186 dwc->request_line = ~0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001187
1188 /* Disable interrupts */
1189 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001190 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1191
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301192 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001193
1194 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001195 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001196 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001197 }
1198
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001199 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001200}
1201
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001202/* --------------------- Cyclic DMA API extensions -------------------- */
1203
1204/**
1205 * dw_dma_cyclic_start - start the cyclic DMA transfer
1206 * @chan: the DMA channel to start
1207 *
1208 * Must be called with soft interrupts disabled. Returns zero on success or
1209 * -errno on failure.
1210 */
1211int dw_dma_cyclic_start(struct dma_chan *chan)
1212{
1213 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1214 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301215 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001216
1217 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1218 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1219 return -ENODEV;
1220 }
1221
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301222 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001223
Andy Shevchenko75c61222013-03-26 16:53:54 +02001224 /* Assert channel is idle */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001225 if (dma_readl(dw, CH_EN) & dwc->mask) {
1226 dev_err(chan2dev(&dwc->chan),
1227 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001228 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301229 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001230 return -EBUSY;
1231 }
1232
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001233 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1234 dma_writel(dw, CLEAR.XFER, dwc->mask);
1235
Andy Shevchenko75c61222013-03-26 16:53:54 +02001236 /* Setup DMAC channel registers */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001237 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1238 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1239 channel_writel(dwc, CTL_HI, 0);
1240
1241 channel_set_bit(dw, CH_EN, dwc->mask);
1242
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301243 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001244
1245 return 0;
1246}
1247EXPORT_SYMBOL(dw_dma_cyclic_start);
1248
1249/**
1250 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1251 * @chan: the DMA channel to stop
1252 *
1253 * Must be called with soft interrupts disabled.
1254 */
1255void dw_dma_cyclic_stop(struct dma_chan *chan)
1256{
1257 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1258 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301259 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001260
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301261 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001263 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001264
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301265 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001266}
1267EXPORT_SYMBOL(dw_dma_cyclic_stop);
1268
1269/**
1270 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1271 * @chan: the DMA channel to prepare
1272 * @buf_addr: physical DMA address where the buffer starts
1273 * @buf_len: total number of bytes for the entire buffer
1274 * @period_len: number of bytes for each period
1275 * @direction: transfer direction, to or from device
1276 *
1277 * Must be called before trying to start the transfer. Returns a valid struct
1278 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1279 */
1280struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1281 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301282 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001283{
1284 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301285 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001286 struct dw_cyclic_desc *cdesc;
1287 struct dw_cyclic_desc *retval = NULL;
1288 struct dw_desc *desc;
1289 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001290 unsigned long was_cyclic;
1291 unsigned int reg_width;
1292 unsigned int periods;
1293 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301294 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001295
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301296 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001297 if (dwc->nollp) {
1298 spin_unlock_irqrestore(&dwc->lock, flags);
1299 dev_dbg(chan2dev(&dwc->chan),
1300 "channel doesn't support LLP transfers\n");
1301 return ERR_PTR(-EINVAL);
1302 }
1303
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001304 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301305 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001306 dev_dbg(chan2dev(&dwc->chan),
1307 "queue and/or active list are not empty\n");
1308 return ERR_PTR(-EBUSY);
1309 }
1310
1311 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301312 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001313 if (was_cyclic) {
1314 dev_dbg(chan2dev(&dwc->chan),
1315 "channel already prepared for cyclic DMA\n");
1316 return ERR_PTR(-EBUSY);
1317 }
1318
1319 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301320
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001321 if (unlikely(!is_slave_direction(direction)))
1322 goto out_err;
1323
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001324 dwc->direction = direction;
1325
Viresh Kumar327e6972012-02-01 16:12:26 +05301326 if (direction == DMA_MEM_TO_DEV)
1327 reg_width = __ffs(sconfig->dst_addr_width);
1328 else
1329 reg_width = __ffs(sconfig->src_addr_width);
1330
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001331 periods = buf_len / period_len;
1332
1333 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001334 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001335 goto out_err;
1336 if (unlikely(period_len & ((1 << reg_width) - 1)))
1337 goto out_err;
1338 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1339 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001340
1341 retval = ERR_PTR(-ENOMEM);
1342
1343 if (periods > NR_DESCS_PER_CHANNEL)
1344 goto out_err;
1345
1346 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1347 if (!cdesc)
1348 goto out_err;
1349
1350 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1351 if (!cdesc->desc)
1352 goto out_err_alloc;
1353
1354 for (i = 0; i < periods; i++) {
1355 desc = dwc_desc_get(dwc);
1356 if (!desc)
1357 goto out_err_desc_get;
1358
1359 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301360 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301361 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001362 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301363 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001364 | DWC_CTLL_DST_WIDTH(reg_width)
1365 | DWC_CTLL_SRC_WIDTH(reg_width)
1366 | DWC_CTLL_DST_FIX
1367 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001368 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301369
1370 desc->lli.ctllo |= sconfig->device_fc ?
1371 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1372 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1373
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001374 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301375 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001376 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301377 desc->lli.sar = sconfig->src_addr;
1378 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001379 | DWC_CTLL_SRC_WIDTH(reg_width)
1380 | DWC_CTLL_DST_WIDTH(reg_width)
1381 | DWC_CTLL_DST_INC
1382 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001383 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301384
1385 desc->lli.ctllo |= sconfig->device_fc ?
1386 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1387 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1388
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001389 break;
1390 default:
1391 break;
1392 }
1393
1394 desc->lli.ctlhi = (period_len >> reg_width);
1395 cdesc->desc[i] = desc;
1396
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001397 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001398 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001399
1400 last = desc;
1401 }
1402
Andy Shevchenko75c61222013-03-26 16:53:54 +02001403 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001404 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001405
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +02001406 dev_dbg(chan2dev(&dwc->chan),
1407 "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1408 &buf_addr, buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001409
1410 cdesc->periods = periods;
1411 dwc->cdesc = cdesc;
1412
1413 return cdesc;
1414
1415out_err_desc_get:
1416 while (i--)
1417 dwc_desc_put(dwc, cdesc->desc[i]);
1418out_err_alloc:
1419 kfree(cdesc);
1420out_err:
1421 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1422 return (struct dw_cyclic_desc *)retval;
1423}
1424EXPORT_SYMBOL(dw_dma_cyclic_prep);
1425
1426/**
1427 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1428 * @chan: the DMA channel to free
1429 */
1430void dw_dma_cyclic_free(struct dma_chan *chan)
1431{
1432 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1433 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1434 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1435 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301436 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001437
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001438 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001439
1440 if (!cdesc)
1441 return;
1442
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301443 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001444
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001445 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001446
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001447 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1448 dma_writel(dw, CLEAR.XFER, dwc->mask);
1449
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301450 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001451
1452 for (i = 0; i < cdesc->periods; i++)
1453 dwc_desc_put(dwc, cdesc->desc[i]);
1454
1455 kfree(cdesc->desc);
1456 kfree(cdesc);
1457
1458 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1459}
1460EXPORT_SYMBOL(dw_dma_cyclic_free);
1461
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001462/*----------------------------------------------------------------------*/
1463
1464static void dw_dma_off(struct dw_dma *dw)
1465{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301466 int i;
1467
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001468 dma_writel(dw, CFG, 0);
1469
1470 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001471 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1472 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1473 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1474
1475 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1476 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301477
1478 for (i = 0; i < dw->dma.chancnt; i++)
1479 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001480}
1481
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001482int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301483{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001484 struct dw_dma *dw;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001485 bool autocfg;
1486 unsigned int dw_params;
1487 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001488 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001489 int err;
1490 int i;
1491
Andy Shevchenko000871c2014-03-05 15:48:12 +02001492 dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1493 if (!dw)
1494 return -ENOMEM;
1495
1496 dw->regs = chip->regs;
1497 chip->dw = dw;
1498
Andy Shevchenkod2f78e92014-05-08 12:01:48 +03001499 dw->clk = devm_clk_get(chip->dev, "hclk");
1500 if (IS_ERR(dw->clk))
1501 return PTR_ERR(dw->clk);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001502 err = clk_prepare_enable(dw->clk);
1503 if (err)
1504 return err;
Andy Shevchenkod2f78e92014-05-08 12:01:48 +03001505
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001506 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001507 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1508
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001509 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko123de542013-01-09 10:17:01 +02001510
1511 if (!pdata && autocfg) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001512 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001513 if (!pdata) {
1514 err = -ENOMEM;
1515 goto err_pdata;
1516 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001517
1518 /* Fill platform data with the default values */
1519 pdata->is_private = true;
1520 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1521 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001522 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1523 err = -EINVAL;
1524 goto err_pdata;
1525 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001526
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001527 if (autocfg)
1528 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1529 else
1530 nr_channels = pdata->nr_channels;
1531
Andy Shevchenko000871c2014-03-05 15:48:12 +02001532 dw->chan = devm_kcalloc(chip->dev, nr_channels, sizeof(*dw->chan),
1533 GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001534 if (!dw->chan) {
1535 err = -ENOMEM;
1536 goto err_pdata;
1537 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001538
Andy Shevchenko75c61222013-03-26 16:53:54 +02001539 /* Get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001540 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001541 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1542
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001543 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1544 for (i = 0; i < dw->nr_masters; i++) {
1545 dw->data_width[i] =
1546 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1547 }
1548 } else {
1549 dw->nr_masters = pdata->nr_masters;
1550 memcpy(dw->data_width, pdata->data_width, 4);
1551 }
1552
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001553 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001554 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001555
Andy Shevchenko75c61222013-03-26 16:53:54 +02001556 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001557 dw_dma_off(dw);
1558
Andy Shevchenko75c61222013-03-26 16:53:54 +02001559 /* Disable BLOCK interrupts as well */
Andy Shevchenko236b1062012-06-19 13:34:07 +03001560 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1561
Andy Shevchenko75c61222013-03-26 16:53:54 +02001562 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001563 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001564 sizeof(struct dw_desc), 4, 0);
1565 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001566 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001567 err = -ENOMEM;
1568 goto err_pdata;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001569 }
1570
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001571 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1572
Andy Shevchenko97977f72014-05-07 10:56:24 +03001573 err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1574 "dw_dmac", dw);
1575 if (err)
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001576 goto err_pdata;
Andy Shevchenko97977f72014-05-07 10:56:24 +03001577
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001578 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001579 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001580 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001581 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001582
1583 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001584 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301585 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1586 list_add_tail(&dwc->chan.device_node,
1587 &dw->dma.channels);
1588 else
1589 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001590
Viresh Kumar93317e82011-03-03 15:47:22 +05301591 /* 7 is highest priority & 0 is lowest. */
1592 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001593 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301594 else
1595 dwc->priority = i;
1596
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001597 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1598 spin_lock_init(&dwc->lock);
1599 dwc->mask = 1 << i;
1600
1601 INIT_LIST_HEAD(&dwc->active_list);
1602 INIT_LIST_HEAD(&dwc->queue);
1603 INIT_LIST_HEAD(&dwc->free_list);
1604
1605 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001606
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001607 dwc->direction = DMA_TRANS_NONE;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001608 dwc->request_line = ~0;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001609
Andy Shevchenko75c61222013-03-26 16:53:54 +02001610 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001611 if (autocfg) {
1612 unsigned int dwc_params;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001613 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001614
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001615 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001616
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001617 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1618 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001619
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001620 /*
1621 * Decode maximum block size for given channel. The
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001622 * stored 4 bit value represents blocks from 0x00 for 3
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001623 * up to 0x0a for 4095.
1624 */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001625 dwc->block_size =
1626 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001627 dwc->nollp =
1628 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1629 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001630 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001631
1632 /* Check if channel supports multi block transfer */
1633 channel_writel(dwc, LLP, 0xfffffffc);
1634 dwc->nollp =
1635 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1636 channel_writel(dwc, LLP, 0);
1637 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001638 }
1639
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001640 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001641 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001642 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001643 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1644 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1645 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1646
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001647 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1648 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001649 if (pdata->is_private)
1650 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001651 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001652 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1653 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1654
1655 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1656
1657 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001658 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001659
Linus Walleij07934482010-03-26 16:50:49 -07001660 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001661 dw->dma.device_issue_pending = dwc_issue_pending;
1662
1663 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1664
Andy Shevchenko12229342014-05-08 12:01:50 +03001665 err = dma_async_device_register(&dw->dma);
1666 if (err)
1667 goto err_dma_register;
1668
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001669 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001670 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001671
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001672 return 0;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001673
Andy Shevchenko12229342014-05-08 12:01:50 +03001674err_dma_register:
1675 free_irq(chip->irq, dw);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001676err_pdata:
1677 clk_disable_unprepare(dw->clk);
1678 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001679}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001680EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001681
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001682int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001683{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001684 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001685 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001686
1687 dw_dma_off(dw);
1688 dma_async_device_unregister(&dw->dma);
1689
Andy Shevchenko97977f72014-05-07 10:56:24 +03001690 free_irq(chip->irq, dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001691 tasklet_kill(&dw->tasklet);
1692
1693 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1694 chan.device_node) {
1695 list_del(&dwc->chan.device_node);
1696 channel_clear_bit(dw, CH_EN, dwc->mask);
1697 }
1698
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001699 clk_disable_unprepare(dw->clk);
1700
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001701 return 0;
1702}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001703EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001704
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001705void dw_dma_shutdown(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001706{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001707 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001708
Andy Shevchenko6168d562012-10-18 17:34:10 +03001709 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301710 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001711}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001712EXPORT_SYMBOL_GPL(dw_dma_shutdown);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001713
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001714#ifdef CONFIG_PM_SLEEP
1715
1716int dw_dma_suspend(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001717{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001718 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001719
Andy Shevchenko6168d562012-10-18 17:34:10 +03001720 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301721 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301722
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001723 return 0;
1724}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001725EXPORT_SYMBOL_GPL(dw_dma_suspend);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001726
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001727int dw_dma_resume(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001728{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001729 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001730
Viresh Kumar30755282012-04-17 17:10:07 +05301731 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001732 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001733
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001734 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001735}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001736EXPORT_SYMBOL_GPL(dw_dma_resume);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001737
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001738#endif /* CONFIG_PM_SLEEP */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001739
1740MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001741MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001742MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001743MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");