blob: 70e1df6fc8250b800541e2c4789edf3c3120ee06 [file] [log] [blame]
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001/*
2 * Copyright (c) 2014 Samsung Electronics Co., Ltd.
3 * Author: Chanwoo Choi <cw00.choi@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * Common Clock Framework support for Exynos5443 SoC.
10 */
11
Chanwoo Choi96bd6222015-02-02 23:23:56 +090012#include <linux/clk-provider.h>
13#include <linux/of.h>
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +020014#include <linux/of_address.h>
Chanwoo Choi96bd6222015-02-02 23:23:56 +090015
16#include <dt-bindings/clock/exynos5433.h>
17
18#include "clk.h"
19#include "clk-pll.h"
20
21/*
22 * Register offset definitions for CMU_TOP
23 */
24#define ISP_PLL_LOCK 0x0000
25#define AUD_PLL_LOCK 0x0004
26#define ISP_PLL_CON0 0x0100
27#define ISP_PLL_CON1 0x0104
28#define ISP_PLL_FREQ_DET 0x0108
29#define AUD_PLL_CON0 0x0110
30#define AUD_PLL_CON1 0x0114
31#define AUD_PLL_CON2 0x0118
32#define AUD_PLL_FREQ_DET 0x011c
33#define MUX_SEL_TOP0 0x0200
34#define MUX_SEL_TOP1 0x0204
35#define MUX_SEL_TOP2 0x0208
36#define MUX_SEL_TOP3 0x020c
37#define MUX_SEL_TOP4 0x0210
38#define MUX_SEL_TOP_MSCL 0x0220
39#define MUX_SEL_TOP_CAM1 0x0224
40#define MUX_SEL_TOP_DISP 0x0228
41#define MUX_SEL_TOP_FSYS0 0x0230
42#define MUX_SEL_TOP_FSYS1 0x0234
43#define MUX_SEL_TOP_PERIC0 0x0238
44#define MUX_SEL_TOP_PERIC1 0x023c
45#define MUX_ENABLE_TOP0 0x0300
46#define MUX_ENABLE_TOP1 0x0304
47#define MUX_ENABLE_TOP2 0x0308
48#define MUX_ENABLE_TOP3 0x030c
49#define MUX_ENABLE_TOP4 0x0310
50#define MUX_ENABLE_TOP_MSCL 0x0320
51#define MUX_ENABLE_TOP_CAM1 0x0324
52#define MUX_ENABLE_TOP_DISP 0x0328
53#define MUX_ENABLE_TOP_FSYS0 0x0330
54#define MUX_ENABLE_TOP_FSYS1 0x0334
55#define MUX_ENABLE_TOP_PERIC0 0x0338
56#define MUX_ENABLE_TOP_PERIC1 0x033c
57#define MUX_STAT_TOP0 0x0400
58#define MUX_STAT_TOP1 0x0404
59#define MUX_STAT_TOP2 0x0408
60#define MUX_STAT_TOP3 0x040c
61#define MUX_STAT_TOP4 0x0410
62#define MUX_STAT_TOP_MSCL 0x0420
63#define MUX_STAT_TOP_CAM1 0x0424
64#define MUX_STAT_TOP_FSYS0 0x0430
65#define MUX_STAT_TOP_FSYS1 0x0434
66#define MUX_STAT_TOP_PERIC0 0x0438
67#define MUX_STAT_TOP_PERIC1 0x043c
68#define DIV_TOP0 0x0600
69#define DIV_TOP1 0x0604
70#define DIV_TOP2 0x0608
71#define DIV_TOP3 0x060c
72#define DIV_TOP4 0x0610
73#define DIV_TOP_MSCL 0x0618
74#define DIV_TOP_CAM10 0x061c
75#define DIV_TOP_CAM11 0x0620
76#define DIV_TOP_FSYS0 0x062c
77#define DIV_TOP_FSYS1 0x0630
78#define DIV_TOP_FSYS2 0x0634
79#define DIV_TOP_PERIC0 0x0638
80#define DIV_TOP_PERIC1 0x063c
81#define DIV_TOP_PERIC2 0x0640
82#define DIV_TOP_PERIC3 0x0644
83#define DIV_TOP_PERIC4 0x0648
84#define DIV_TOP_PLL_FREQ_DET 0x064c
85#define DIV_STAT_TOP0 0x0700
86#define DIV_STAT_TOP1 0x0704
87#define DIV_STAT_TOP2 0x0708
88#define DIV_STAT_TOP3 0x070c
89#define DIV_STAT_TOP4 0x0710
90#define DIV_STAT_TOP_MSCL 0x0718
91#define DIV_STAT_TOP_CAM10 0x071c
92#define DIV_STAT_TOP_CAM11 0x0720
93#define DIV_STAT_TOP_FSYS0 0x072c
94#define DIV_STAT_TOP_FSYS1 0x0730
95#define DIV_STAT_TOP_FSYS2 0x0734
96#define DIV_STAT_TOP_PERIC0 0x0738
97#define DIV_STAT_TOP_PERIC1 0x073c
98#define DIV_STAT_TOP_PERIC2 0x0740
99#define DIV_STAT_TOP_PERIC3 0x0744
100#define DIV_STAT_TOP_PLL_FREQ_DET 0x074c
101#define ENABLE_ACLK_TOP 0x0800
102#define ENABLE_SCLK_TOP 0x0a00
103#define ENABLE_SCLK_TOP_MSCL 0x0a04
104#define ENABLE_SCLK_TOP_CAM1 0x0a08
105#define ENABLE_SCLK_TOP_DISP 0x0a0c
106#define ENABLE_SCLK_TOP_FSYS 0x0a10
107#define ENABLE_SCLK_TOP_PERIC 0x0a14
108#define ENABLE_IP_TOP 0x0b00
109#define ENABLE_CMU_TOP 0x0c00
110#define ENABLE_CMU_TOP_DIV_STAT 0x0c04
111
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200112static const unsigned long top_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900113 ISP_PLL_LOCK,
114 AUD_PLL_LOCK,
115 ISP_PLL_CON0,
116 ISP_PLL_CON1,
117 ISP_PLL_FREQ_DET,
118 AUD_PLL_CON0,
119 AUD_PLL_CON1,
120 AUD_PLL_CON2,
121 AUD_PLL_FREQ_DET,
122 MUX_SEL_TOP0,
123 MUX_SEL_TOP1,
124 MUX_SEL_TOP2,
125 MUX_SEL_TOP3,
126 MUX_SEL_TOP4,
127 MUX_SEL_TOP_MSCL,
128 MUX_SEL_TOP_CAM1,
129 MUX_SEL_TOP_DISP,
130 MUX_SEL_TOP_FSYS0,
131 MUX_SEL_TOP_FSYS1,
132 MUX_SEL_TOP_PERIC0,
133 MUX_SEL_TOP_PERIC1,
134 MUX_ENABLE_TOP0,
135 MUX_ENABLE_TOP1,
136 MUX_ENABLE_TOP2,
137 MUX_ENABLE_TOP3,
138 MUX_ENABLE_TOP4,
139 MUX_ENABLE_TOP_MSCL,
140 MUX_ENABLE_TOP_CAM1,
141 MUX_ENABLE_TOP_DISP,
142 MUX_ENABLE_TOP_FSYS0,
143 MUX_ENABLE_TOP_FSYS1,
144 MUX_ENABLE_TOP_PERIC0,
145 MUX_ENABLE_TOP_PERIC1,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900146 DIV_TOP0,
147 DIV_TOP1,
148 DIV_TOP2,
149 DIV_TOP3,
150 DIV_TOP4,
151 DIV_TOP_MSCL,
152 DIV_TOP_CAM10,
153 DIV_TOP_CAM11,
154 DIV_TOP_FSYS0,
155 DIV_TOP_FSYS1,
156 DIV_TOP_FSYS2,
157 DIV_TOP_PERIC0,
158 DIV_TOP_PERIC1,
159 DIV_TOP_PERIC2,
160 DIV_TOP_PERIC3,
161 DIV_TOP_PERIC4,
162 DIV_TOP_PLL_FREQ_DET,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900163 ENABLE_ACLK_TOP,
164 ENABLE_SCLK_TOP,
165 ENABLE_SCLK_TOP_MSCL,
166 ENABLE_SCLK_TOP_CAM1,
167 ENABLE_SCLK_TOP_DISP,
168 ENABLE_SCLK_TOP_FSYS,
169 ENABLE_SCLK_TOP_PERIC,
170 ENABLE_IP_TOP,
171 ENABLE_CMU_TOP,
172 ENABLE_CMU_TOP_DIV_STAT,
173};
174
175/* list of all parent clock list */
176PNAME(mout_aud_pll_p) = { "oscclk", "fout_aud_pll", };
177PNAME(mout_isp_pll_p) = { "oscclk", "fout_isp_pll", };
178PNAME(mout_aud_pll_user_p) = { "oscclk", "mout_aud_pll", };
179PNAME(mout_mphy_pll_user_p) = { "oscclk", "sclk_mphy_pll", };
180PNAME(mout_mfc_pll_user_p) = { "oscclk", "sclk_mfc_pll", };
181PNAME(mout_bus_pll_user_p) = { "oscclk", "sclk_bus_pll", };
182PNAME(mout_bus_pll_user_t_p) = { "oscclk", "mout_bus_pll_user", };
Chanwoo Choi23236492015-02-02 23:23:57 +0900183PNAME(mout_mphy_pll_user_t_p) = { "oscclk", "mout_mphy_pll_user", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900184
185PNAME(mout_bus_mfc_pll_user_p) = { "mout_bus_pll_user", "mout_mfc_pll_user",};
186PNAME(mout_mfc_bus_pll_user_p) = { "mout_mfc_pll_user", "mout_bus_pll_user",};
187PNAME(mout_aclk_cam1_552_b_p) = { "mout_aclk_cam1_552_a",
188 "mout_mfc_pll_user", };
189PNAME(mout_aclk_cam1_552_a_p) = { "mout_isp_pll", "mout_bus_pll_user", };
190
Chanwoo Choi23236492015-02-02 23:23:57 +0900191PNAME(mout_aclk_mfc_400_c_p) = { "mout_aclk_mfc_400_b",
192 "mout_mphy_pll_user", };
193PNAME(mout_aclk_mfc_400_b_p) = { "mout_aclk_mfc_400_a",
194 "mout_bus_pll_user", };
195PNAME(mout_aclk_mfc_400_a_p) = { "mout_mfc_pll_user", "mout_isp_pll", };
196
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900197PNAME(mout_bus_mphy_pll_user_p) = { "mout_bus_pll_user",
198 "mout_mphy_pll_user", };
199PNAME(mout_aclk_mscl_b_p) = { "mout_aclk_mscl_400_a",
200 "mout_mphy_pll_user", };
201PNAME(mout_aclk_g2d_400_b_p) = { "mout_aclk_g2d_400_a",
202 "mout_mphy_pll_user", };
203
204PNAME(mout_sclk_jpeg_c_p) = { "mout_sclk_jpeg_b", "mout_mphy_pll_user",};
205PNAME(mout_sclk_jpeg_b_p) = { "mout_sclk_jpeg_a", "mout_mfc_pll_user", };
206
207PNAME(mout_sclk_mmc2_b_p) = { "mout_sclk_mmc2_a", "mout_mfc_pll_user",};
208PNAME(mout_sclk_mmc1_b_p) = { "mout_sclk_mmc1_a", "mout_mfc_pll_user",};
209PNAME(mout_sclk_mmc0_d_p) = { "mout_sclk_mmc0_c", "mout_isp_pll", };
210PNAME(mout_sclk_mmc0_c_p) = { "mout_sclk_mmc0_b", "mout_mphy_pll_user",};
211PNAME(mout_sclk_mmc0_b_p) = { "mout_sclk_mmc0_a", "mout_mfc_pll_user", };
212
Chanwoo Choi23236492015-02-02 23:23:57 +0900213PNAME(mout_sclk_spdif_p) = { "sclk_audio0", "sclk_audio1",
214 "oscclk", "ioclk_spdif_extclk", };
215PNAME(mout_sclk_audio1_p) = { "ioclk_audiocdclk1", "oscclk",
216 "mout_aud_pll_user_t",};
217PNAME(mout_sclk_audio0_p) = { "ioclk_audiocdclk0", "oscclk",
218 "mout_aud_pll_user_t",};
219
Chanwoo Choi2a1808a2015-02-02 23:24:02 +0900220PNAME(mout_sclk_hdmi_spdif_p) = { "sclk_audio1", "ioclk_spdif_extclk", };
221
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200222static const struct samsung_fixed_factor_clock top_fixed_factor_clks[] __initconst = {
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +0900223 FFACTOR(0, "oscclk_efuse_common", "oscclk", 1, 1, 0),
224};
225
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200226static const struct samsung_fixed_rate_clock top_fixed_clks[] __initconst = {
Chanwoo Choi23236492015-02-02 23:23:57 +0900227 /* Xi2s{0|1}CDCLK input clock for I2S/PCM */
Stephen Boyd728f2882016-03-01 10:59:58 -0800228 FRATE(0, "ioclk_audiocdclk1", NULL, 0, 100000000),
229 FRATE(0, "ioclk_audiocdclk0", NULL, 0, 100000000),
Chanwoo Choi23236492015-02-02 23:23:57 +0900230 /* Xi2s1SDI input clock for SPDIF */
Stephen Boyd728f2882016-03-01 10:59:58 -0800231 FRATE(0, "ioclk_spdif_extclk", NULL, 0, 100000000),
Chanwoo Choid0f5de62015-02-02 23:23:58 +0900232 /* XspiCLK[4:0] input clock for SPI */
Stephen Boyd728f2882016-03-01 10:59:58 -0800233 FRATE(0, "ioclk_spi4_clk_in", NULL, 0, 50000000),
234 FRATE(0, "ioclk_spi3_clk_in", NULL, 0, 50000000),
235 FRATE(0, "ioclk_spi2_clk_in", NULL, 0, 50000000),
236 FRATE(0, "ioclk_spi1_clk_in", NULL, 0, 50000000),
237 FRATE(0, "ioclk_spi0_clk_in", NULL, 0, 50000000),
Chanwoo Choid0f5de62015-02-02 23:23:58 +0900238 /* Xi2s1SCLK input clock for I2S1_BCLK */
Stephen Boyd728f2882016-03-01 10:59:58 -0800239 FRATE(0, "ioclk_i2s1_bclk_in", NULL, 0, 12288000),
Chanwoo Choi23236492015-02-02 23:23:57 +0900240};
241
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200242static const struct samsung_mux_clock top_mux_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900243 /* MUX_SEL_TOP0 */
244 MUX(CLK_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p, MUX_SEL_TOP0,
245 4, 1),
246 MUX(CLK_MOUT_ISP_PLL, "mout_isp_pll", mout_isp_pll_p, MUX_SEL_TOP0,
247 0, 1),
248
249 /* MUX_SEL_TOP1 */
250 MUX(CLK_MOUT_AUD_PLL_USER_T, "mout_aud_pll_user_t",
251 mout_aud_pll_user_p, MUX_SEL_TOP1, 12, 1),
252 MUX(CLK_MOUT_MPHY_PLL_USER, "mout_mphy_pll_user", mout_mphy_pll_user_p,
253 MUX_SEL_TOP1, 8, 1),
254 MUX(CLK_MOUT_MFC_PLL_USER, "mout_mfc_pll_user", mout_mfc_pll_user_p,
255 MUX_SEL_TOP1, 4, 1),
256 MUX(CLK_MOUT_BUS_PLL_USER, "mout_bus_pll_user", mout_bus_pll_user_p,
257 MUX_SEL_TOP1, 0, 1),
258
259 /* MUX_SEL_TOP2 */
260 MUX(CLK_MOUT_ACLK_HEVC_400, "mout_aclk_hevc_400",
261 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 28, 1),
262 MUX(CLK_MOUT_ACLK_CAM1_333, "mout_aclk_cam1_333",
263 mout_mfc_bus_pll_user_p, MUX_SEL_TOP2, 16, 1),
264 MUX(CLK_MOUT_ACLK_CAM1_552_B, "mout_aclk_cam1_552_b",
265 mout_aclk_cam1_552_b_p, MUX_SEL_TOP2, 12, 1),
266 MUX(CLK_MOUT_ACLK_CAM1_552_A, "mout_aclk_cam1_552_a",
267 mout_aclk_cam1_552_a_p, MUX_SEL_TOP2, 8, 1),
268 MUX(CLK_MOUT_ACLK_ISP_DIS_400, "mout_aclk_isp_dis_400",
269 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 4, 1),
270 MUX(CLK_MOUT_ACLK_ISP_400, "mout_aclk_isp_400",
271 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 0, 1),
272
273 /* MUX_SEL_TOP3 */
274 MUX(CLK_MOUT_ACLK_BUS0_400, "mout_aclk_bus0_400",
275 mout_bus_mphy_pll_user_p, MUX_SEL_TOP3, 20, 1),
276 MUX(CLK_MOUT_ACLK_MSCL_400_B, "mout_aclk_mscl_400_b",
277 mout_aclk_mscl_b_p, MUX_SEL_TOP3, 16, 1),
278 MUX(CLK_MOUT_ACLK_MSCL_400_A, "mout_aclk_mscl_400_a",
279 mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 12, 1),
280 MUX(CLK_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
281 mout_mfc_bus_pll_user_p, MUX_SEL_TOP3, 8, 1),
282 MUX(CLK_MOUT_ACLK_G2D_400_B, "mout_aclk_g2d_400_b",
283 mout_aclk_g2d_400_b_p, MUX_SEL_TOP3, 4, 1),
284 MUX(CLK_MOUT_ACLK_G2D_400_A, "mout_aclk_g2d_400_a",
285 mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 0, 1),
286
Chanwoo Choi23236492015-02-02 23:23:57 +0900287 /* MUX_SEL_TOP4 */
288 MUX(CLK_MOUT_ACLK_MFC_400_C, "mout_aclk_mfc_400_c",
289 mout_aclk_mfc_400_c_p, MUX_SEL_TOP4, 8, 1),
290 MUX(CLK_MOUT_ACLK_MFC_400_B, "mout_aclk_mfc_400_b",
291 mout_aclk_mfc_400_b_p, MUX_SEL_TOP4, 4, 1),
292 MUX(CLK_MOUT_ACLK_MFC_400_A, "mout_aclk_mfc_400_a",
293 mout_aclk_mfc_400_a_p, MUX_SEL_TOP4, 0, 1),
294
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900295 /* MUX_SEL_TOP_MSCL */
296 MUX(CLK_MOUT_SCLK_JPEG_C, "mout_sclk_jpeg_c", mout_sclk_jpeg_c_p,
297 MUX_SEL_TOP_MSCL, 8, 1),
298 MUX(CLK_MOUT_SCLK_JPEG_B, "mout_sclk_jpeg_b", mout_sclk_jpeg_b_p,
299 MUX_SEL_TOP_MSCL, 4, 1),
300 MUX(CLK_MOUT_SCLK_JPEG_A, "mout_sclk_jpeg_a", mout_bus_pll_user_t_p,
301 MUX_SEL_TOP_MSCL, 0, 1),
302
Chanwoo Choi23236492015-02-02 23:23:57 +0900303 /* MUX_SEL_TOP_CAM1 */
304 MUX(CLK_MOUT_SCLK_ISP_SENSOR2, "mout_sclk_isp_sensor2",
305 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 24, 1),
306 MUX(CLK_MOUT_SCLK_ISP_SENSOR1, "mout_sclk_isp_sensor1",
307 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 20, 1),
308 MUX(CLK_MOUT_SCLK_ISP_SENSOR0, "mout_sclk_isp_sensor0",
309 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 16, 1),
310 MUX(CLK_MOUT_SCLK_ISP_UART, "mout_sclk_isp_uart",
311 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 8, 1),
312 MUX(CLK_MOUT_SCLK_ISP_SPI1, "mout_sclk_isp_spi1",
313 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 4, 1),
314 MUX(CLK_MOUT_SCLK_ISP_SPI0, "mout_sclk_isp_spi0",
315 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 0, 1),
316
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900317 /* MUX_SEL_TOP_FSYS0 */
318 MUX(CLK_MOUT_SCLK_MMC2_B, "mout_sclk_mmc2_b", mout_sclk_mmc2_b_p,
319 MUX_SEL_TOP_FSYS0, 28, 1),
320 MUX(CLK_MOUT_SCLK_MMC2_A, "mout_sclk_mmc2_a", mout_bus_pll_user_t_p,
321 MUX_SEL_TOP_FSYS0, 24, 1),
322 MUX(CLK_MOUT_SCLK_MMC1_B, "mout_sclk_mmc1_b", mout_sclk_mmc1_b_p,
323 MUX_SEL_TOP_FSYS0, 20, 1),
324 MUX(CLK_MOUT_SCLK_MMC1_A, "mout_sclk_mmc1_a", mout_bus_pll_user_t_p,
325 MUX_SEL_TOP_FSYS0, 16, 1),
326 MUX(CLK_MOUT_SCLK_MMC0_D, "mout_sclk_mmc0_d", mout_sclk_mmc0_d_p,
327 MUX_SEL_TOP_FSYS0, 12, 1),
328 MUX(CLK_MOUT_SCLK_MMC0_C, "mout_sclk_mmc0_c", mout_sclk_mmc0_c_p,
329 MUX_SEL_TOP_FSYS0, 8, 1),
330 MUX(CLK_MOUT_SCLK_MMC0_B, "mout_sclk_mmc0_b", mout_sclk_mmc0_b_p,
331 MUX_SEL_TOP_FSYS0, 4, 1),
332 MUX(CLK_MOUT_SCLK_MMC0_A, "mout_sclk_mmc0_a", mout_bus_pll_user_t_p,
333 MUX_SEL_TOP_FSYS0, 0, 1),
334
Chanwoo Choi23236492015-02-02 23:23:57 +0900335 /* MUX_SEL_TOP_FSYS1 */
336 MUX(CLK_MOUT_SCLK_PCIE_100, "mout_sclk_pcie_100", mout_bus_pll_user_t_p,
337 MUX_SEL_TOP_FSYS1, 12, 1),
338 MUX(CLK_MOUT_SCLK_UFSUNIPRO, "mout_sclk_ufsunipro",
339 mout_mphy_pll_user_t_p, MUX_SEL_TOP_FSYS1, 8, 1),
340 MUX(CLK_MOUT_SCLK_USBHOST30, "mout_sclk_usbhost30",
341 mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 4, 1),
342 MUX(CLK_MOUT_SCLK_USBDRD30, "mout_sclk_usbdrd30",
343 mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 0, 1),
344
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900345 /* MUX_SEL_TOP_PERIC0 */
346 MUX(CLK_MOUT_SCLK_SPI4, "mout_sclk_spi4", mout_bus_pll_user_t_p,
347 MUX_SEL_TOP_PERIC0, 28, 1),
348 MUX(CLK_MOUT_SCLK_SPI3, "mout_sclk_spi3", mout_bus_pll_user_t_p,
349 MUX_SEL_TOP_PERIC0, 24, 1),
350 MUX(CLK_MOUT_SCLK_UART2, "mout_sclk_uart2", mout_bus_pll_user_t_p,
351 MUX_SEL_TOP_PERIC0, 20, 1),
352 MUX(CLK_MOUT_SCLK_UART1, "mout_sclk_uart1", mout_bus_pll_user_t_p,
353 MUX_SEL_TOP_PERIC0, 16, 1),
354 MUX(CLK_MOUT_SCLK_UART0, "mout_sclk_uart0", mout_bus_pll_user_t_p,
355 MUX_SEL_TOP_PERIC0, 12, 1),
356 MUX(CLK_MOUT_SCLK_SPI2, "mout_sclk_spi2", mout_bus_pll_user_t_p,
357 MUX_SEL_TOP_PERIC0, 8, 1),
358 MUX(CLK_MOUT_SCLK_SPI1, "mout_sclk_spi1", mout_bus_pll_user_t_p,
359 MUX_SEL_TOP_PERIC0, 4, 1),
360 MUX(CLK_MOUT_SCLK_SPI0, "mout_sclk_spi0", mout_bus_pll_user_t_p,
361 MUX_SEL_TOP_PERIC0, 0, 1),
Chanwoo Choi23236492015-02-02 23:23:57 +0900362
363 /* MUX_SEL_TOP_PERIC1 */
364 MUX(CLK_MOUT_SCLK_SLIMBUS, "mout_sclk_slimbus", mout_aud_pll_user_p,
365 MUX_SEL_TOP_PERIC1, 16, 1),
366 MUX(CLK_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
367 MUX_SEL_TOP_PERIC1, 12, 2),
368 MUX(CLK_MOUT_SCLK_AUDIO1, "mout_sclk_audio1", mout_sclk_audio1_p,
369 MUX_SEL_TOP_PERIC1, 4, 2),
370 MUX(CLK_MOUT_SCLK_AUDIO0, "mout_sclk_audio0", mout_sclk_audio0_p,
371 MUX_SEL_TOP_PERIC1, 0, 2),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +0900372
373 /* MUX_SEL_TOP_DISP */
374 MUX(CLK_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
375 mout_sclk_hdmi_spdif_p, MUX_SEL_TOP_DISP, 0, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900376};
377
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200378static const struct samsung_div_clock top_div_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900379 /* DIV_TOP0 */
Chanwoo Choia5958a92015-02-03 09:13:56 +0900380 DIV(CLK_DIV_ACLK_CAM1_333, "div_aclk_cam1_333", "mout_aclk_cam1_333",
381 DIV_TOP0, 28, 3),
382 DIV(CLK_DIV_ACLK_CAM1_400, "div_aclk_cam1_400", "mout_bus_pll_user",
383 DIV_TOP0, 24, 3),
384 DIV(CLK_DIV_ACLK_CAM1_552, "div_aclk_cam1_552", "mout_aclk_cam1_552_b",
385 DIV_TOP0, 20, 3),
Chanwoo Choi6958f222015-02-03 09:13:55 +0900386 DIV(CLK_DIV_ACLK_CAM0_333, "div_aclk_cam0_333", "mout_mfc_pll_user",
387 DIV_TOP0, 16, 3),
388 DIV(CLK_DIV_ACLK_CAM0_400, "div_aclk_cam0_400", "mout_bus_pll_user",
389 DIV_TOP0, 12, 3),
390 DIV(CLK_DIV_ACLK_CAM0_552, "div_aclk_cam0_552", "mout_isp_pll",
391 DIV_TOP0, 8, 3),
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900392 DIV(CLK_DIV_ACLK_ISP_DIS_400, "div_aclk_isp_dis_400",
393 "mout_aclk_isp_dis_400", DIV_TOP0, 4, 4),
394 DIV(CLK_DIV_ACLK_ISP_400, "div_aclk_isp_400",
395 "mout_aclk_isp_400", DIV_TOP0, 0, 4),
396
Chanwoo Choia29308d2015-02-02 23:24:00 +0900397 /* DIV_TOP1 */
398 DIV(CLK_DIV_ACLK_GSCL_111, "div_aclk_gscl_111", "mout_aclk_gscl_333",
399 DIV_TOP1, 28, 3),
400 DIV(CLK_DIV_ACLK_GSCL_333, "div_aclk_gscl_333", "mout_aclk_gscl_333",
401 DIV_TOP1, 24, 3),
402 DIV(CLK_DIV_ACLK_HEVC_400, "div_aclk_hevc_400", "mout_aclk_hevc_400",
403 DIV_TOP1, 20, 3),
404 DIV(CLK_DIV_ACLK_MFC_400, "div_aclk_mfc_400", "mout_aclk_mfc_400_c",
405 DIV_TOP1, 12, 3),
406 DIV(CLK_DIV_ACLK_G2D_266, "div_aclk_g2d_266", "mout_bus_pll_user",
407 DIV_TOP1, 8, 3),
408 DIV(CLK_DIV_ACLK_G2D_400, "div_aclk_g2d_400", "mout_aclk_g2d_400_b",
409 DIV_TOP1, 0, 3),
410
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900411 /* DIV_TOP2 */
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900412 DIV(CLK_DIV_ACLK_MSCL_400, "div_aclk_mscl_400", "mout_aclk_mscl_400_b",
413 DIV_TOP2, 4, 3),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900414 DIV(CLK_DIV_ACLK_FSYS_200, "div_aclk_fsys_200", "mout_bus_pll_user",
415 DIV_TOP2, 0, 3),
416
417 /* DIV_TOP3 */
418 DIV(CLK_DIV_ACLK_IMEM_SSSX_266, "div_aclk_imem_sssx_266",
419 "mout_bus_pll_user", DIV_TOP3, 24, 3),
420 DIV(CLK_DIV_ACLK_IMEM_200, "div_aclk_imem_200",
421 "mout_bus_pll_user", DIV_TOP3, 20, 3),
422 DIV(CLK_DIV_ACLK_IMEM_266, "div_aclk_imem_266",
423 "mout_bus_pll_user", DIV_TOP3, 16, 3),
424 DIV(CLK_DIV_ACLK_PERIC_66_B, "div_aclk_peric_66_b",
425 "div_aclk_peric_66_a", DIV_TOP3, 12, 3),
426 DIV(CLK_DIV_ACLK_PERIC_66_A, "div_aclk_peric_66_a",
427 "mout_bus_pll_user", DIV_TOP3, 8, 3),
428 DIV(CLK_DIV_ACLK_PERIS_66_B, "div_aclk_peris_66_b",
429 "div_aclk_peris_66_a", DIV_TOP3, 4, 3),
430 DIV(CLK_DIV_ACLK_PERIS_66_A, "div_aclk_peris_66_a",
431 "mout_bus_pll_user", DIV_TOP3, 0, 3),
432
Chanwoo Choi5785d6e2015-02-02 23:24:04 +0900433 /* DIV_TOP4 */
434 DIV(CLK_DIV_ACLK_G3D_400, "div_aclk_g3d_400", "mout_bus_pll_user",
435 DIV_TOP4, 8, 3),
436 DIV(CLK_DIV_ACLK_BUS0_400, "div_aclk_bus0_400", "mout_aclk_bus0_400",
437 DIV_TOP4, 4, 3),
438 DIV(CLK_DIV_ACLK_BUS1_400, "div_aclk_bus1_400", "mout_bus_pll_user",
439 DIV_TOP4, 0, 3),
440
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900441 /* DIV_TOP_MSCL */
442 DIV(CLK_DIV_SCLK_JPEG, "div_sclk_jpeg", "mout_sclk_jpeg_c",
443 DIV_TOP_MSCL, 0, 4),
444
Chanwoo Choia5958a92015-02-03 09:13:56 +0900445 /* DIV_TOP_CAM10 */
446 DIV(CLK_DIV_SCLK_ISP_UART, "div_sclk_isp_uart", "mout_sclk_isp_uart",
447 DIV_TOP_CAM10, 24, 5),
448 DIV(CLK_DIV_SCLK_ISP_SPI1_B, "div_sclk_isp_spi1_b",
449 "div_sclk_isp_spi1_a", DIV_TOP_CAM10, 16, 8),
450 DIV(CLK_DIV_SCLK_ISP_SPI1_A, "div_sclk_isp_spi1_a",
451 "mout_sclk_isp_spi1", DIV_TOP_CAM10, 12, 4),
452 DIV(CLK_DIV_SCLK_ISP_SPI0_B, "div_sclk_isp_spi0_b",
453 "div_sclk_isp_spi0_a", DIV_TOP_CAM10, 4, 8),
454 DIV(CLK_DIV_SCLK_ISP_SPI0_A, "div_sclk_isp_spi0_a",
455 "mout_sclk_isp_spi0", DIV_TOP_CAM10, 0, 4),
456
457 /* DIV_TOP_CAM11 */
458 DIV(CLK_DIV_SCLK_ISP_SENSOR2_B, "div_sclk_isp_sensor2_b",
459 "div_sclk_isp_sensor2_a", DIV_TOP_CAM11, 20, 4),
460 DIV(CLK_DIV_SCLK_ISP_SENSOR2_A, "div_sclk_isp_sensor2_a",
461 "mout_sclk_isp_sensor2", DIV_TOP_CAM11, 16, 4),
462 DIV(CLK_DIV_SCLK_ISP_SENSOR1_B, "div_sclk_isp_sensor1_b",
463 "div_sclk_isp_sensor1_a", DIV_TOP_CAM11, 12, 4),
464 DIV(CLK_DIV_SCLK_ISP_SENSOR1_A, "div_sclk_isp_sensor1_a",
465 "mout_sclk_isp_sensor1", DIV_TOP_CAM11, 8, 4),
466 DIV(CLK_DIV_SCLK_ISP_SENSOR0_B, "div_sclk_isp_sensor0_b",
Marek Szyprowskif190a872015-07-21 14:37:57 +0200467 "div_sclk_isp_sensor0_a", DIV_TOP_CAM11, 4, 4),
Chanwoo Choia5958a92015-02-03 09:13:56 +0900468 DIV(CLK_DIV_SCLK_ISP_SENSOR0_A, "div_sclk_isp_sensor0_a",
Marek Szyprowskif190a872015-07-21 14:37:57 +0200469 "mout_sclk_isp_sensor0", DIV_TOP_CAM11, 0, 4),
Chanwoo Choia5958a92015-02-03 09:13:56 +0900470
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900471 /* DIV_TOP_FSYS0 */
472 DIV(CLK_DIV_SCLK_MMC1_B, "div_sclk_mmc1_b", "div_sclk_mmc1_a",
473 DIV_TOP_FSYS0, 16, 8),
474 DIV(CLK_DIV_SCLK_MMC1_A, "div_sclk_mmc1_a", "mout_sclk_mmc1_b",
475 DIV_TOP_FSYS0, 12, 4),
476 DIV_F(CLK_DIV_SCLK_MMC0_B, "div_sclk_mmc0_b", "div_sclk_mmc0_a",
477 DIV_TOP_FSYS0, 4, 8, CLK_SET_RATE_PARENT, 0),
478 DIV_F(CLK_DIV_SCLK_MMC0_A, "div_sclk_mmc0_a", "mout_sclk_mmc0_d",
479 DIV_TOP_FSYS0, 0, 4, CLK_SET_RATE_PARENT, 0),
480
481 /* DIV_TOP_FSYS1 */
482 DIV(CLK_DIV_SCLK_MMC2_B, "div_sclk_mmc2_b", "div_sclk_mmc2_a",
483 DIV_TOP_FSYS1, 4, 8),
484 DIV(CLK_DIV_SCLK_MMC2_A, "div_sclk_mmc2_a", "mout_sclk_mmc2_b",
485 DIV_TOP_FSYS1, 0, 4),
486
Chanwoo Choi4b801352015-02-02 23:24:05 +0900487 /* DIV_TOP_FSYS2 */
488 DIV(CLK_DIV_SCLK_PCIE_100, "div_sclk_pcie_100", "mout_sclk_pcie_100",
489 DIV_TOP_FSYS2, 12, 3),
490 DIV(CLK_DIV_SCLK_USBHOST30, "div_sclk_usbhost30",
491 "mout_sclk_usbhost30", DIV_TOP_FSYS2, 8, 4),
492 DIV(CLK_DIV_SCLK_UFSUNIPRO, "div_sclk_ufsunipro",
493 "mout_sclk_ufsunipro", DIV_TOP_FSYS2, 4, 4),
494 DIV(CLK_DIV_SCLK_USBDRD30, "div_sclk_usbdrd30", "mout_sclk_usbdrd30",
495 DIV_TOP_FSYS2, 0, 4),
496
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900497 /* DIV_TOP_PERIC0 */
498 DIV(CLK_DIV_SCLK_SPI1_B, "div_sclk_spi1_b", "div_sclk_spi1_a",
499 DIV_TOP_PERIC0, 16, 8),
500 DIV(CLK_DIV_SCLK_SPI1_A, "div_sclk_spi1_a", "mout_sclk_spi1",
501 DIV_TOP_PERIC0, 12, 4),
502 DIV(CLK_DIV_SCLK_SPI0_B, "div_sclk_spi0_b", "div_sclk_spi0_a",
503 DIV_TOP_PERIC0, 4, 8),
504 DIV(CLK_DIV_SCLK_SPI0_A, "div_sclk_spi0_a", "mout_sclk_spi0",
505 DIV_TOP_PERIC0, 0, 4),
506
507 /* DIV_TOP_PERIC1 */
508 DIV(CLK_DIV_SCLK_SPI2_B, "div_sclk_spi2_b", "div_sclk_spi2_a",
509 DIV_TOP_PERIC1, 4, 8),
510 DIV(CLK_DIV_SCLK_SPI2_A, "div_sclk_spi2_a", "mout_sclk_spi2",
511 DIV_TOP_PERIC1, 0, 4),
512
513 /* DIV_TOP_PERIC2 */
514 DIV(CLK_DIV_SCLK_UART2, "div_sclk_uart2", "mout_sclk_uart2",
515 DIV_TOP_PERIC2, 8, 4),
516 DIV(CLK_DIV_SCLK_UART1, "div_sclk_uart1", "mout_sclk_uart0",
517 DIV_TOP_PERIC2, 4, 4),
518 DIV(CLK_DIV_SCLK_UART0, "div_sclk_uart0", "mout_sclk_uart1",
519 DIV_TOP_PERIC2, 0, 4),
520
Chanwoo Choi23236492015-02-02 23:23:57 +0900521 /* DIV_TOP_PERIC3 */
522 DIV(CLK_DIV_SCLK_I2S1, "div_sclk_i2s1", "sclk_audio1",
523 DIV_TOP_PERIC3, 16, 6),
524 DIV(CLK_DIV_SCLK_PCM1, "div_sclk_pcm1", "sclk_audio1",
525 DIV_TOP_PERIC3, 8, 8),
526 DIV(CLK_DIV_SCLK_AUDIO1, "div_sclk_audio1", "mout_sclk_audio1",
527 DIV_TOP_PERIC3, 4, 4),
528 DIV(CLK_DIV_SCLK_AUDIO0, "div_sclk_audio0", "mout_sclk_audio0",
529 DIV_TOP_PERIC3, 0, 4),
530
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900531 /* DIV_TOP_PERIC4 */
532 DIV(CLK_DIV_SCLK_SPI4_B, "div_sclk_spi4_b", "div_sclk_spi4_a",
533 DIV_TOP_PERIC4, 16, 8),
534 DIV(CLK_DIV_SCLK_SPI4_A, "div_sclk_spi4_a", "mout_sclk_spi4",
535 DIV_TOP_PERIC4, 12, 4),
536 DIV(CLK_DIV_SCLK_SPI3_B, "div_sclk_spi3_b", "div_sclk_spi3_a",
537 DIV_TOP_PERIC4, 4, 8),
538 DIV(CLK_DIV_SCLK_SPI3_A, "div_sclk_spi3_a", "mout_sclk_spi3",
539 DIV_TOP_PERIC4, 0, 4),
540};
541
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200542static const struct samsung_gate_clock top_gate_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900543 /* ENABLE_ACLK_TOP */
Chanwoo Choi5785d6e2015-02-02 23:24:04 +0900544 GATE(CLK_ACLK_G3D_400, "aclk_g3d_400", "div_aclk_g3d_400",
545 ENABLE_ACLK_TOP, 30, 0, 0),
546 GATE(CLK_ACLK_IMEM_SSX_266, "aclk_imem_ssx_266",
547 "div_aclk_imem_sssx_266", ENABLE_ACLK_TOP,
548 29, CLK_IGNORE_UNUSED, 0),
549 GATE(CLK_ACLK_BUS0_400, "aclk_bus0_400", "div_aclk_bus0_400",
550 ENABLE_ACLK_TOP, 26,
551 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
552 GATE(CLK_ACLK_BUS1_400, "aclk_bus1_400", "div_aclk_bus1_400",
553 ENABLE_ACLK_TOP, 25,
554 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
555 GATE(CLK_ACLK_IMEM_200, "aclk_imem_200", "div_aclk_imem_266",
556 ENABLE_ACLK_TOP, 24,
557 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
558 GATE(CLK_ACLK_IMEM_266, "aclk_imem_266", "div_aclk_imem_200",
559 ENABLE_ACLK_TOP, 23,
560 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900561 GATE(CLK_ACLK_PERIC_66, "aclk_peric_66", "div_aclk_peric_66_b",
562 ENABLE_ACLK_TOP, 22,
563 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
564 GATE(CLK_ACLK_PERIS_66, "aclk_peris_66", "div_aclk_peris_66_b",
565 ENABLE_ACLK_TOP, 21,
566 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900567 GATE(CLK_ACLK_MSCL_400, "aclk_mscl_400", "div_aclk_mscl_400",
568 ENABLE_ACLK_TOP, 19,
569 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900570 GATE(CLK_ACLK_FSYS_200, "aclk_fsys_200", "div_aclk_fsys_200",
571 ENABLE_ACLK_TOP, 18,
572 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +0900573 GATE(CLK_ACLK_GSCL_111, "aclk_gscl_111", "div_aclk_gscl_111",
574 ENABLE_ACLK_TOP, 15,
575 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
576 GATE(CLK_ACLK_GSCL_333, "aclk_gscl_333", "div_aclk_gscl_333",
577 ENABLE_ACLK_TOP, 14,
578 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choia5958a92015-02-03 09:13:56 +0900579 GATE(CLK_ACLK_CAM1_333, "aclk_cam1_333", "div_aclk_cam1_333",
580 ENABLE_ACLK_TOP, 13,
581 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
582 GATE(CLK_ACLK_CAM1_400, "aclk_cam1_400", "div_aclk_cam1_400",
583 ENABLE_ACLK_TOP, 12,
584 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
585 GATE(CLK_ACLK_CAM1_552, "aclk_cam1_552", "div_aclk_cam1_552",
586 ENABLE_ACLK_TOP, 11,
587 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi6958f222015-02-03 09:13:55 +0900588 GATE(CLK_ACLK_CAM0_333, "aclk_cam0_333", "div_aclk_cam0_333",
589 ENABLE_ACLK_TOP, 10,
590 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
591 GATE(CLK_ACLK_CAM0_400, "aclk_cam0_400", "div_aclk_cam0_400",
592 ENABLE_ACLK_TOP, 9,
593 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
594 GATE(CLK_ACLK_CAM0_552, "aclk_cam0_552", "div_aclk_cam0_552",
595 ENABLE_ACLK_TOP, 8,
596 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900597 GATE(CLK_ACLK_ISP_DIS_400, "aclk_isp_dis_400", "div_aclk_isp_dis_400",
598 ENABLE_ACLK_TOP, 7,
599 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
600 GATE(CLK_ACLK_ISP_400, "aclk_isp_400", "div_aclk_isp_400",
601 ENABLE_ACLK_TOP, 6,
602 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi45e58aa2015-02-03 09:13:53 +0900603 GATE(CLK_ACLK_HEVC_400, "aclk_hevc_400", "div_aclk_hevc_400",
604 ENABLE_ACLK_TOP, 5,
605 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi9910b6b2015-02-03 09:13:52 +0900606 GATE(CLK_ACLK_MFC_400, "aclk_mfc_400", "div_aclk_mfc_400",
607 ENABLE_ACLK_TOP, 3,
608 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choia29308d2015-02-02 23:24:00 +0900609 GATE(CLK_ACLK_G2D_266, "aclk_g2d_266", "div_aclk_g2d_266",
610 ENABLE_ACLK_TOP, 2,
611 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
612 GATE(CLK_ACLK_G2D_400, "aclk_g2d_400", "div_aclk_g2d_400",
613 ENABLE_ACLK_TOP, 0,
614 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900615
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900616 /* ENABLE_SCLK_TOP_MSCL */
617 GATE(CLK_SCLK_JPEG_MSCL, "sclk_jpeg_mscl", "div_sclk_jpeg",
618 ENABLE_SCLK_TOP_MSCL, 0, 0, 0),
619
Chanwoo Choia5958a92015-02-03 09:13:56 +0900620 /* ENABLE_SCLK_TOP_CAM1 */
621 GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "div_sclk_isp_sensor2_b",
622 ENABLE_SCLK_TOP_CAM1, 7, 0, 0),
623 GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "div_sclk_isp_sensor1_b",
624 ENABLE_SCLK_TOP_CAM1, 6, 0, 0),
625 GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "div_sclk_isp_sensor0_b",
626 ENABLE_SCLK_TOP_CAM1, 5, 0, 0),
627 GATE(CLK_SCLK_ISP_MCTADC_CAM1, "sclk_isp_mctadc_cam1", "oscclk",
628 ENABLE_SCLK_TOP_CAM1, 4, 0, 0),
629 GATE(CLK_SCLK_ISP_UART_CAM1, "sclk_isp_uart_cam1", "div_sclk_isp_uart",
630 ENABLE_SCLK_TOP_CAM1, 2, 0, 0),
631 GATE(CLK_SCLK_ISP_SPI1_CAM1, "sclk_isp_spi1_cam1", "div_sclk_isp_spi1_b",
632 ENABLE_SCLK_TOP_CAM1, 1, 0, 0),
633 GATE(CLK_SCLK_ISP_SPI0_CAM1, "sclk_isp_spi0_cam1", "div_sclk_isp_spi0_b",
634 ENABLE_SCLK_TOP_CAM1, 0, 0, 0),
635
Chanwoo Choib2f0e5f2015-02-04 10:12:59 +0900636 /* ENABLE_SCLK_TOP_DISP */
637 GATE(CLK_SCLK_HDMI_SPDIF_DISP, "sclk_hdmi_spdif_disp",
638 "mout_sclk_hdmi_spdif", ENABLE_SCLK_TOP_DISP, 0,
639 CLK_IGNORE_UNUSED, 0),
640
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900641 /* ENABLE_SCLK_TOP_FSYS */
Chanwoo Choi4b801352015-02-02 23:24:05 +0900642 GATE(CLK_SCLK_PCIE_100_FSYS, "sclk_pcie_100_fsys", "div_sclk_pcie_100",
643 ENABLE_SCLK_TOP_FSYS, 7, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900644 GATE(CLK_SCLK_MMC2_FSYS, "sclk_mmc2_fsys", "div_sclk_mmc2_b",
645 ENABLE_SCLK_TOP_FSYS, 6, CLK_SET_RATE_PARENT, 0),
646 GATE(CLK_SCLK_MMC1_FSYS, "sclk_mmc1_fsys", "div_sclk_mmc1_b",
647 ENABLE_SCLK_TOP_FSYS, 5, CLK_SET_RATE_PARENT, 0),
648 GATE(CLK_SCLK_MMC0_FSYS, "sclk_mmc0_fsys", "div_sclk_mmc0_b",
649 ENABLE_SCLK_TOP_FSYS, 4, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi4b801352015-02-02 23:24:05 +0900650 GATE(CLK_SCLK_UFSUNIPRO_FSYS, "sclk_ufsunipro_fsys",
651 "div_sclk_ufsunipro", ENABLE_SCLK_TOP_FSYS,
652 3, CLK_SET_RATE_PARENT, 0),
653 GATE(CLK_SCLK_USBHOST30_FSYS, "sclk_usbhost30_fsys",
654 "div_sclk_usbhost30", ENABLE_SCLK_TOP_FSYS,
655 1, CLK_SET_RATE_PARENT, 0),
656 GATE(CLK_SCLK_USBDRD30_FSYS, "sclk_usbdrd30_fsys",
657 "div_sclk_usbdrd30", ENABLE_SCLK_TOP_FSYS,
658 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900659
660 /* ENABLE_SCLK_TOP_PERIC */
661 GATE(CLK_SCLK_SPI4_PERIC, "sclk_spi4_peric", "div_sclk_spi4_b",
662 ENABLE_SCLK_TOP_PERIC, 12, CLK_SET_RATE_PARENT, 0),
663 GATE(CLK_SCLK_SPI3_PERIC, "sclk_spi3_peric", "div_sclk_spi3_b",
664 ENABLE_SCLK_TOP_PERIC, 11, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi23236492015-02-02 23:23:57 +0900665 GATE(CLK_SCLK_SPDIF_PERIC, "sclk_spdif_peric", "mout_sclk_spdif",
666 ENABLE_SCLK_TOP_PERIC, 9, CLK_SET_RATE_PARENT, 0),
667 GATE(CLK_SCLK_I2S1_PERIC, "sclk_i2s1_peric", "div_sclk_i2s1",
668 ENABLE_SCLK_TOP_PERIC, 8, CLK_SET_RATE_PARENT, 0),
669 GATE(CLK_SCLK_PCM1_PERIC, "sclk_pcm1_peric", "div_sclk_pcm1",
670 ENABLE_SCLK_TOP_PERIC, 7, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900671 GATE(CLK_SCLK_UART2_PERIC, "sclk_uart2_peric", "div_sclk_uart2",
672 ENABLE_SCLK_TOP_PERIC, 5, CLK_SET_RATE_PARENT, 0),
673 GATE(CLK_SCLK_UART1_PERIC, "sclk_uart1_peric", "div_sclk_uart1",
674 ENABLE_SCLK_TOP_PERIC, 4, CLK_SET_RATE_PARENT, 0),
675 GATE(CLK_SCLK_UART0_PERIC, "sclk_uart0_peric", "div_sclk_uart0",
676 ENABLE_SCLK_TOP_PERIC, 3, CLK_SET_RATE_PARENT, 0),
677 GATE(CLK_SCLK_SPI2_PERIC, "sclk_spi2_peric", "div_sclk_spi2_b",
678 ENABLE_SCLK_TOP_PERIC, 2, CLK_SET_RATE_PARENT, 0),
679 GATE(CLK_SCLK_SPI1_PERIC, "sclk_spi1_peric", "div_sclk_spi1_b",
680 ENABLE_SCLK_TOP_PERIC, 1, CLK_SET_RATE_PARENT, 0),
681 GATE(CLK_SCLK_SPI0_PERIC, "sclk_spi0_peric", "div_sclk_spi0_b",
682 ENABLE_SCLK_TOP_PERIC, 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi23236492015-02-02 23:23:57 +0900683
684 /* MUX_ENABLE_TOP_PERIC1 */
685 GATE(CLK_SCLK_SLIMBUS, "sclk_slimbus", "mout_sclk_slimbus",
686 MUX_ENABLE_TOP_PERIC1, 16, 0, 0),
687 GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_sclk_audio1",
688 MUX_ENABLE_TOP_PERIC1, 4, 0, 0),
689 GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_sclk_audio0",
690 MUX_ENABLE_TOP_PERIC1, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900691};
692
693/*
694 * ATLAS_PLL & APOLLO_PLL & MEM0_PLL & MEM1_PLL & BUS_PLL & MFC_PLL
695 * & MPHY_PLL & G3D_PLL & DISP_PLL & ISP_PLL
696 */
Krzysztof Kozlowski402b7ce2016-05-11 14:02:11 +0200697static const struct samsung_pll_rate_table exynos5443_pll_rates[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900698 PLL_35XX_RATE(2500000000U, 625, 6, 0),
699 PLL_35XX_RATE(2400000000U, 500, 5, 0),
700 PLL_35XX_RATE(2300000000U, 575, 6, 0),
701 PLL_35XX_RATE(2200000000U, 550, 6, 0),
702 PLL_35XX_RATE(2100000000U, 350, 4, 0),
703 PLL_35XX_RATE(2000000000U, 500, 6, 0),
704 PLL_35XX_RATE(1900000000U, 475, 6, 0),
705 PLL_35XX_RATE(1800000000U, 375, 5, 0),
706 PLL_35XX_RATE(1700000000U, 425, 6, 0),
707 PLL_35XX_RATE(1600000000U, 400, 6, 0),
708 PLL_35XX_RATE(1500000000U, 250, 4, 0),
709 PLL_35XX_RATE(1400000000U, 350, 6, 0),
710 PLL_35XX_RATE(1332000000U, 222, 4, 0),
711 PLL_35XX_RATE(1300000000U, 325, 6, 0),
712 PLL_35XX_RATE(1200000000U, 500, 5, 1),
713 PLL_35XX_RATE(1100000000U, 550, 6, 1),
714 PLL_35XX_RATE(1086000000U, 362, 4, 1),
715 PLL_35XX_RATE(1066000000U, 533, 6, 1),
716 PLL_35XX_RATE(1000000000U, 500, 6, 1),
717 PLL_35XX_RATE(933000000U, 311, 4, 1),
718 PLL_35XX_RATE(921000000U, 307, 4, 1),
719 PLL_35XX_RATE(900000000U, 375, 5, 1),
720 PLL_35XX_RATE(825000000U, 275, 4, 1),
721 PLL_35XX_RATE(800000000U, 400, 6, 1),
722 PLL_35XX_RATE(733000000U, 733, 12, 1),
Chanwoo Choi85943d72015-04-27 20:36:32 +0900723 PLL_35XX_RATE(700000000U, 175, 3, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900724 PLL_35XX_RATE(667000000U, 222, 4, 1),
725 PLL_35XX_RATE(633000000U, 211, 4, 1),
726 PLL_35XX_RATE(600000000U, 500, 5, 2),
727 PLL_35XX_RATE(552000000U, 460, 5, 2),
728 PLL_35XX_RATE(550000000U, 550, 6, 2),
729 PLL_35XX_RATE(543000000U, 362, 4, 2),
730 PLL_35XX_RATE(533000000U, 533, 6, 2),
731 PLL_35XX_RATE(500000000U, 500, 6, 2),
732 PLL_35XX_RATE(444000000U, 370, 5, 2),
733 PLL_35XX_RATE(420000000U, 350, 5, 2),
734 PLL_35XX_RATE(400000000U, 400, 6, 2),
Chanwoo Choi85943d72015-04-27 20:36:32 +0900735 PLL_35XX_RATE(350000000U, 350, 6, 2),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900736 PLL_35XX_RATE(333000000U, 222, 4, 2),
737 PLL_35XX_RATE(300000000U, 500, 5, 3),
738 PLL_35XX_RATE(266000000U, 532, 6, 3),
739 PLL_35XX_RATE(200000000U, 400, 6, 3),
740 PLL_35XX_RATE(166000000U, 332, 6, 3),
741 PLL_35XX_RATE(160000000U, 320, 6, 3),
Chanwoo Choi85943d72015-04-27 20:36:32 +0900742 PLL_35XX_RATE(133000000U, 532, 6, 4),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900743 PLL_35XX_RATE(100000000U, 400, 6, 4),
744 { /* sentinel */ }
745};
746
747/* AUD_PLL */
Krzysztof Kozlowski402b7ce2016-05-11 14:02:11 +0200748static const struct samsung_pll_rate_table exynos5443_aud_pll_rates[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900749 PLL_36XX_RATE(400000000U, 200, 3, 2, 0),
750 PLL_36XX_RATE(393216000U, 197, 3, 2, -25690),
751 PLL_36XX_RATE(384000000U, 128, 2, 2, 0),
752 PLL_36XX_RATE(368640000U, 246, 4, 2, -15729),
753 PLL_36XX_RATE(361507200U, 181, 3, 2, -16148),
754 PLL_36XX_RATE(338688000U, 113, 2, 2, -6816),
755 PLL_36XX_RATE(294912000U, 98, 1, 3, 19923),
756 PLL_36XX_RATE(288000000U, 96, 1, 3, 0),
757 PLL_36XX_RATE(252000000U, 84, 1, 3, 0),
758 { /* sentinel */ }
759};
760
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200761static const struct samsung_pll_clock top_pll_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900762 PLL(pll_35xx, CLK_FOUT_ISP_PLL, "fout_isp_pll", "oscclk",
763 ISP_PLL_LOCK, ISP_PLL_CON0, exynos5443_pll_rates),
764 PLL(pll_36xx, CLK_FOUT_AUD_PLL, "fout_aud_pll", "oscclk",
765 AUD_PLL_LOCK, AUD_PLL_CON0, exynos5443_aud_pll_rates),
766};
767
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200768static const struct samsung_cmu_info top_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900769 .pll_clks = top_pll_clks,
770 .nr_pll_clks = ARRAY_SIZE(top_pll_clks),
771 .mux_clks = top_mux_clks,
772 .nr_mux_clks = ARRAY_SIZE(top_mux_clks),
773 .div_clks = top_div_clks,
774 .nr_div_clks = ARRAY_SIZE(top_div_clks),
775 .gate_clks = top_gate_clks,
776 .nr_gate_clks = ARRAY_SIZE(top_gate_clks),
Chanwoo Choi23236492015-02-02 23:23:57 +0900777 .fixed_clks = top_fixed_clks,
778 .nr_fixed_clks = ARRAY_SIZE(top_fixed_clks),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +0900779 .fixed_factor_clks = top_fixed_factor_clks,
780 .nr_fixed_factor_clks = ARRAY_SIZE(top_fixed_factor_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900781 .nr_clk_ids = TOP_NR_CLK,
782 .clk_regs = top_clk_regs,
783 .nr_clk_regs = ARRAY_SIZE(top_clk_regs),
784};
785
786static void __init exynos5433_cmu_top_init(struct device_node *np)
787{
788 samsung_cmu_register_one(np, &top_cmu_info);
789}
790CLK_OF_DECLARE(exynos5433_cmu_top, "samsung,exynos5433-cmu-top",
791 exynos5433_cmu_top_init);
792
793/*
794 * Register offset definitions for CMU_CPIF
795 */
796#define MPHY_PLL_LOCK 0x0000
797#define MPHY_PLL_CON0 0x0100
798#define MPHY_PLL_CON1 0x0104
799#define MPHY_PLL_FREQ_DET 0x010c
800#define MUX_SEL_CPIF0 0x0200
801#define DIV_CPIF 0x0600
802#define ENABLE_SCLK_CPIF 0x0a00
803
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200804static const unsigned long cpif_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900805 MPHY_PLL_LOCK,
806 MPHY_PLL_CON0,
807 MPHY_PLL_CON1,
808 MPHY_PLL_FREQ_DET,
809 MUX_SEL_CPIF0,
Hyungwon Hwang2a9c67b2015-04-27 20:36:34 +0900810 DIV_CPIF,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900811 ENABLE_SCLK_CPIF,
812};
813
814/* list of all parent clock list */
815PNAME(mout_mphy_pll_p) = { "oscclk", "fout_mphy_pll", };
816
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200817static const struct samsung_pll_clock cpif_pll_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900818 PLL(pll_35xx, CLK_FOUT_MPHY_PLL, "fout_mphy_pll", "oscclk",
819 MPHY_PLL_LOCK, MPHY_PLL_CON0, exynos5443_pll_rates),
820};
821
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200822static const struct samsung_mux_clock cpif_mux_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900823 /* MUX_SEL_CPIF0 */
824 MUX(CLK_MOUT_MPHY_PLL, "mout_mphy_pll", mout_mphy_pll_p, MUX_SEL_CPIF0,
825 0, 1),
826};
827
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200828static const struct samsung_div_clock cpif_div_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900829 /* DIV_CPIF */
830 DIV(CLK_DIV_SCLK_MPHY, "div_sclk_mphy", "mout_mphy_pll", DIV_CPIF,
831 0, 6),
832};
833
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200834static const struct samsung_gate_clock cpif_gate_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900835 /* ENABLE_SCLK_CPIF */
836 GATE(CLK_SCLK_MPHY_PLL, "sclk_mphy_pll", "mout_mphy_pll",
837 ENABLE_SCLK_CPIF, 9, 0, 0),
838 GATE(CLK_SCLK_UFS_MPHY, "sclk_ufs_mphy", "div_sclk_mphy",
839 ENABLE_SCLK_CPIF, 4, 0, 0),
840};
841
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200842static const struct samsung_cmu_info cpif_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900843 .pll_clks = cpif_pll_clks,
844 .nr_pll_clks = ARRAY_SIZE(cpif_pll_clks),
845 .mux_clks = cpif_mux_clks,
846 .nr_mux_clks = ARRAY_SIZE(cpif_mux_clks),
847 .div_clks = cpif_div_clks,
848 .nr_div_clks = ARRAY_SIZE(cpif_div_clks),
849 .gate_clks = cpif_gate_clks,
850 .nr_gate_clks = ARRAY_SIZE(cpif_gate_clks),
851 .nr_clk_ids = CPIF_NR_CLK,
852 .clk_regs = cpif_clk_regs,
853 .nr_clk_regs = ARRAY_SIZE(cpif_clk_regs),
854};
855
856static void __init exynos5433_cmu_cpif_init(struct device_node *np)
857{
858 samsung_cmu_register_one(np, &cpif_cmu_info);
859}
860CLK_OF_DECLARE(exynos5433_cmu_cpif, "samsung,exynos5433-cmu-cpif",
861 exynos5433_cmu_cpif_init);
862
863/*
864 * Register offset definitions for CMU_MIF
865 */
866#define MEM0_PLL_LOCK 0x0000
867#define MEM1_PLL_LOCK 0x0004
868#define BUS_PLL_LOCK 0x0008
869#define MFC_PLL_LOCK 0x000c
870#define MEM0_PLL_CON0 0x0100
871#define MEM0_PLL_CON1 0x0104
872#define MEM0_PLL_FREQ_DET 0x010c
873#define MEM1_PLL_CON0 0x0110
874#define MEM1_PLL_CON1 0x0114
875#define MEM1_PLL_FREQ_DET 0x011c
876#define BUS_PLL_CON0 0x0120
877#define BUS_PLL_CON1 0x0124
878#define BUS_PLL_FREQ_DET 0x012c
879#define MFC_PLL_CON0 0x0130
880#define MFC_PLL_CON1 0x0134
881#define MFC_PLL_FREQ_DET 0x013c
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900882#define MUX_SEL_MIF0 0x0200
883#define MUX_SEL_MIF1 0x0204
884#define MUX_SEL_MIF2 0x0208
885#define MUX_SEL_MIF3 0x020c
886#define MUX_SEL_MIF4 0x0210
887#define MUX_SEL_MIF5 0x0214
888#define MUX_SEL_MIF6 0x0218
889#define MUX_SEL_MIF7 0x021c
890#define MUX_ENABLE_MIF0 0x0300
891#define MUX_ENABLE_MIF1 0x0304
892#define MUX_ENABLE_MIF2 0x0308
893#define MUX_ENABLE_MIF3 0x030c
894#define MUX_ENABLE_MIF4 0x0310
895#define MUX_ENABLE_MIF5 0x0314
896#define MUX_ENABLE_MIF6 0x0318
897#define MUX_ENABLE_MIF7 0x031c
898#define MUX_STAT_MIF0 0x0400
899#define MUX_STAT_MIF1 0x0404
900#define MUX_STAT_MIF2 0x0408
901#define MUX_STAT_MIF3 0x040c
902#define MUX_STAT_MIF4 0x0410
903#define MUX_STAT_MIF5 0x0414
904#define MUX_STAT_MIF6 0x0418
905#define MUX_STAT_MIF7 0x041c
906#define DIV_MIF1 0x0604
907#define DIV_MIF2 0x0608
908#define DIV_MIF3 0x060c
909#define DIV_MIF4 0x0610
910#define DIV_MIF5 0x0614
911#define DIV_MIF_PLL_FREQ_DET 0x0618
912#define DIV_STAT_MIF1 0x0704
913#define DIV_STAT_MIF2 0x0708
914#define DIV_STAT_MIF3 0x070c
915#define DIV_STAT_MIF4 0x0710
916#define DIV_STAT_MIF5 0x0714
917#define DIV_STAT_MIF_PLL_FREQ_DET 0x0718
918#define ENABLE_ACLK_MIF0 0x0800
919#define ENABLE_ACLK_MIF1 0x0804
920#define ENABLE_ACLK_MIF2 0x0808
921#define ENABLE_ACLK_MIF3 0x080c
922#define ENABLE_PCLK_MIF 0x0900
923#define ENABLE_PCLK_MIF_SECURE_DREX0_TZ 0x0904
924#define ENABLE_PCLK_MIF_SECURE_DREX1_TZ 0x0908
925#define ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT 0x090c
926#define ENABLE_PCLK_MIF_SECURE_RTC 0x0910
927#define ENABLE_SCLK_MIF 0x0a00
928#define ENABLE_IP_MIF0 0x0b00
929#define ENABLE_IP_MIF1 0x0b04
930#define ENABLE_IP_MIF2 0x0b08
931#define ENABLE_IP_MIF3 0x0b0c
932#define ENABLE_IP_MIF_SECURE_DREX0_TZ 0x0b10
933#define ENABLE_IP_MIF_SECURE_DREX1_TZ 0x0b14
934#define ENABLE_IP_MIF_SECURE_MONOTONIC_CNT 0x0b18
935#define ENABLE_IP_MIF_SECURE_RTC 0x0b1c
936#define CLKOUT_CMU_MIF 0x0c00
937#define CLKOUT_CMU_MIF_DIV_STAT 0x0c04
938#define DREX_FREQ_CTRL0 0x1000
939#define DREX_FREQ_CTRL1 0x1004
940#define PAUSE 0x1008
941#define DDRPHY_LOCK_CTRL 0x100c
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900942
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +0200943static const unsigned long mif_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900944 MEM0_PLL_LOCK,
945 MEM1_PLL_LOCK,
946 BUS_PLL_LOCK,
947 MFC_PLL_LOCK,
948 MEM0_PLL_CON0,
949 MEM0_PLL_CON1,
950 MEM0_PLL_FREQ_DET,
951 MEM1_PLL_CON0,
952 MEM1_PLL_CON1,
953 MEM1_PLL_FREQ_DET,
954 BUS_PLL_CON0,
955 BUS_PLL_CON1,
956 BUS_PLL_FREQ_DET,
957 MFC_PLL_CON0,
958 MFC_PLL_CON1,
959 MFC_PLL_FREQ_DET,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900960 MUX_SEL_MIF0,
961 MUX_SEL_MIF1,
962 MUX_SEL_MIF2,
963 MUX_SEL_MIF3,
964 MUX_SEL_MIF4,
965 MUX_SEL_MIF5,
966 MUX_SEL_MIF6,
967 MUX_SEL_MIF7,
968 MUX_ENABLE_MIF0,
969 MUX_ENABLE_MIF1,
970 MUX_ENABLE_MIF2,
971 MUX_ENABLE_MIF3,
972 MUX_ENABLE_MIF4,
973 MUX_ENABLE_MIF5,
974 MUX_ENABLE_MIF6,
975 MUX_ENABLE_MIF7,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900976 DIV_MIF1,
977 DIV_MIF2,
978 DIV_MIF3,
979 DIV_MIF4,
980 DIV_MIF5,
981 DIV_MIF_PLL_FREQ_DET,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900982 ENABLE_ACLK_MIF0,
983 ENABLE_ACLK_MIF1,
984 ENABLE_ACLK_MIF2,
985 ENABLE_ACLK_MIF3,
986 ENABLE_PCLK_MIF,
987 ENABLE_PCLK_MIF_SECURE_DREX0_TZ,
988 ENABLE_PCLK_MIF_SECURE_DREX1_TZ,
989 ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT,
990 ENABLE_PCLK_MIF_SECURE_RTC,
991 ENABLE_SCLK_MIF,
992 ENABLE_IP_MIF0,
993 ENABLE_IP_MIF1,
994 ENABLE_IP_MIF2,
995 ENABLE_IP_MIF3,
996 ENABLE_IP_MIF_SECURE_DREX0_TZ,
997 ENABLE_IP_MIF_SECURE_DREX1_TZ,
998 ENABLE_IP_MIF_SECURE_MONOTONIC_CNT,
999 ENABLE_IP_MIF_SECURE_RTC,
1000 CLKOUT_CMU_MIF,
1001 CLKOUT_CMU_MIF_DIV_STAT,
1002 DREX_FREQ_CTRL0,
1003 DREX_FREQ_CTRL1,
1004 PAUSE,
1005 DDRPHY_LOCK_CTRL,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001006};
1007
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001008static const struct samsung_pll_clock mif_pll_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001009 PLL(pll_35xx, CLK_FOUT_MEM0_PLL, "fout_mem0_pll", "oscclk",
1010 MEM0_PLL_LOCK, MEM0_PLL_CON0, exynos5443_pll_rates),
1011 PLL(pll_35xx, CLK_FOUT_MEM1_PLL, "fout_mem1_pll", "oscclk",
1012 MEM1_PLL_LOCK, MEM1_PLL_CON0, exynos5443_pll_rates),
1013 PLL(pll_35xx, CLK_FOUT_BUS_PLL, "fout_bus_pll", "oscclk",
1014 BUS_PLL_LOCK, BUS_PLL_CON0, exynos5443_pll_rates),
1015 PLL(pll_35xx, CLK_FOUT_MFC_PLL, "fout_mfc_pll", "oscclk",
1016 MFC_PLL_LOCK, MFC_PLL_CON0, exynos5443_pll_rates),
1017};
1018
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001019/* list of all parent clock list */
1020PNAME(mout_mfc_pll_div2_p) = { "mout_mfc_pll", "dout_mfc_pll", };
1021PNAME(mout_bus_pll_div2_p) = { "mout_bus_pll", "dout_bus_pll", };
1022PNAME(mout_mem1_pll_div2_p) = { "mout_mem1_pll", "dout_mem1_pll", };
1023PNAME(mout_mem0_pll_div2_p) = { "mout_mem0_pll", "dout_mem0_pll", };
1024PNAME(mout_mfc_pll_p) = { "oscclk", "fout_mfc_pll", };
1025PNAME(mout_bus_pll_p) = { "oscclk", "fout_bus_pll", };
1026PNAME(mout_mem1_pll_p) = { "oscclk", "fout_mem1_pll", };
1027PNAME(mout_mem0_pll_p) = { "oscclk", "fout_mem0_pll", };
1028
1029PNAME(mout_clk2x_phy_c_p) = { "mout_mem0_pll_div2", "mout_clkm_phy_b", };
1030PNAME(mout_clk2x_phy_b_p) = { "mout_bus_pll_div2", "mout_clkm_phy_a", };
1031PNAME(mout_clk2x_phy_a_p) = { "mout_bus_pll_div2", "mout_mfc_pll_div2", };
1032PNAME(mout_clkm_phy_b_p) = { "mout_mem1_pll_div2", "mout_clkm_phy_a", };
1033
1034PNAME(mout_aclk_mifnm_200_p) = { "mout_mem0_pll_div2", "div_mif_pre", };
1035PNAME(mout_aclk_mifnm_400_p) = { "mout_mem1_pll_div2", "mout_bus_pll_div2",};
1036
1037PNAME(mout_aclk_disp_333_b_p) = { "mout_aclk_disp_333_a",
1038 "mout_bus_pll_div2", };
1039PNAME(mout_aclk_disp_333_a_p) = { "mout_mfc_pll_div2", "sclk_mphy_pll", };
1040
1041PNAME(mout_sclk_decon_vclk_c_p) = { "mout_sclk_decon_vclk_b",
1042 "sclk_mphy_pll", };
1043PNAME(mout_sclk_decon_vclk_b_p) = { "mout_sclk_decon_vclk_a",
1044 "mout_mfc_pll_div2", };
1045PNAME(mout_sclk_decon_p) = { "oscclk", "mout_bus_pll_div2", };
1046PNAME(mout_sclk_decon_eclk_c_p) = { "mout_sclk_decon_eclk_b",
1047 "sclk_mphy_pll", };
1048PNAME(mout_sclk_decon_eclk_b_p) = { "mout_sclk_decon_eclk_a",
1049 "mout_mfc_pll_div2", };
1050
1051PNAME(mout_sclk_decon_tv_eclk_c_p) = { "mout_sclk_decon_tv_eclk_b",
1052 "sclk_mphy_pll", };
1053PNAME(mout_sclk_decon_tv_eclk_b_p) = { "mout_sclk_decon_tv_eclk_a",
1054 "mout_mfc_pll_div2", };
1055PNAME(mout_sclk_dsd_c_p) = { "mout_sclk_dsd_b", "mout_bus_pll_div2", };
1056PNAME(mout_sclk_dsd_b_p) = { "mout_sclk_dsd_a", "sclk_mphy_pll", };
1057PNAME(mout_sclk_dsd_a_p) = { "oscclk", "mout_mfc_pll_div2", };
1058
1059PNAME(mout_sclk_dsim0_c_p) = { "mout_sclk_dsim0_b", "sclk_mphy_pll", };
1060PNAME(mout_sclk_dsim0_b_p) = { "mout_sclk_dsim0_a", "mout_mfc_pll_div2" };
1061
1062PNAME(mout_sclk_decon_tv_vclk_c_p) = { "mout_sclk_decon_tv_vclk_b",
1063 "sclk_mphy_pll", };
1064PNAME(mout_sclk_decon_tv_vclk_b_p) = { "mout_sclk_decon_tv_vclk_a",
1065 "mout_mfc_pll_div2", };
1066PNAME(mout_sclk_dsim1_c_p) = { "mout_sclk_dsim1_b", "sclk_mphy_pll", };
1067PNAME(mout_sclk_dsim1_b_p) = { "mout_sclk_dsim1_a", "mout_mfc_pll_div2",};
1068
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001069static const struct samsung_fixed_factor_clock mif_fixed_factor_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001070 /* dout_{mfc|bus|mem1|mem0}_pll is half fixed rate from parent mux */
1071 FFACTOR(CLK_DOUT_MFC_PLL, "dout_mfc_pll", "mout_mfc_pll", 1, 1, 0),
1072 FFACTOR(CLK_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll", 1, 1, 0),
1073 FFACTOR(CLK_DOUT_MEM1_PLL, "dout_mem1_pll", "mout_mem1_pll", 1, 1, 0),
1074 FFACTOR(CLK_DOUT_MEM0_PLL, "dout_mem0_pll", "mout_mem0_pll", 1, 1, 0),
1075};
1076
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001077static const struct samsung_mux_clock mif_mux_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001078 /* MUX_SEL_MIF0 */
1079 MUX(CLK_MOUT_MFC_PLL_DIV2, "mout_mfc_pll_div2", mout_mfc_pll_div2_p,
1080 MUX_SEL_MIF0, 28, 1),
1081 MUX(CLK_MOUT_BUS_PLL_DIV2, "mout_bus_pll_div2", mout_bus_pll_div2_p,
1082 MUX_SEL_MIF0, 24, 1),
1083 MUX(CLK_MOUT_MEM1_PLL_DIV2, "mout_mem1_pll_div2", mout_mem1_pll_div2_p,
1084 MUX_SEL_MIF0, 20, 1),
1085 MUX(CLK_MOUT_MEM0_PLL_DIV2, "mout_mem0_pll_div2", mout_mem0_pll_div2_p,
1086 MUX_SEL_MIF0, 16, 1),
1087 MUX(CLK_MOUT_MFC_PLL, "mout_mfc_pll", mout_mfc_pll_p, MUX_SEL_MIF0,
1088 12, 1),
1089 MUX(CLK_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p, MUX_SEL_MIF0,
1090 8, 1),
1091 MUX(CLK_MOUT_MEM1_PLL, "mout_mem1_pll", mout_mem1_pll_p, MUX_SEL_MIF0,
1092 4, 1),
1093 MUX(CLK_MOUT_MEM0_PLL, "mout_mem0_pll", mout_mem0_pll_p, MUX_SEL_MIF0,
1094 0, 1),
1095
1096 /* MUX_SEL_MIF1 */
1097 MUX(CLK_MOUT_CLK2X_PHY_C, "mout_clk2x_phy_c", mout_clk2x_phy_c_p,
1098 MUX_SEL_MIF1, 24, 1),
1099 MUX(CLK_MOUT_CLK2X_PHY_B, "mout_clk2x_phy_b", mout_clk2x_phy_b_p,
1100 MUX_SEL_MIF1, 20, 1),
1101 MUX(CLK_MOUT_CLK2X_PHY_A, "mout_clk2x_phy_a", mout_clk2x_phy_a_p,
1102 MUX_SEL_MIF1, 16, 1),
1103 MUX(CLK_MOUT_CLKM_PHY_C, "mout_clkm_phy_c", mout_clk2x_phy_c_p,
1104 MUX_SEL_MIF1, 12, 1),
1105 MUX(CLK_MOUT_CLKM_PHY_B, "mout_clkm_phy_b", mout_clkm_phy_b_p,
1106 MUX_SEL_MIF1, 8, 1),
1107 MUX(CLK_MOUT_CLKM_PHY_A, "mout_clkm_phy_a", mout_clk2x_phy_a_p,
1108 MUX_SEL_MIF1, 4, 1),
1109
1110 /* MUX_SEL_MIF2 */
1111 MUX(CLK_MOUT_ACLK_MIFNM_200, "mout_aclk_mifnm_200",
1112 mout_aclk_mifnm_200_p, MUX_SEL_MIF2, 8, 1),
1113 MUX(CLK_MOUT_ACLK_MIFNM_400, "mout_aclk_mifnm_400",
1114 mout_aclk_mifnm_400_p, MUX_SEL_MIF2, 0, 1),
1115
1116 /* MUX_SEL_MIF3 */
1117 MUX(CLK_MOUT_ACLK_DISP_333_B, "mout_aclk_disp_333_b",
1118 mout_aclk_disp_333_b_p, MUX_SEL_MIF3, 4, 1),
1119 MUX(CLK_MOUT_ACLK_DISP_333_A, "mout_aclk_disp_333_a",
1120 mout_aclk_disp_333_a_p, MUX_SEL_MIF3, 0, 1),
1121
1122 /* MUX_SEL_MIF4 */
1123 MUX(CLK_MOUT_SCLK_DECON_VCLK_C, "mout_sclk_decon_vclk_c",
1124 mout_sclk_decon_vclk_c_p, MUX_SEL_MIF4, 24, 1),
1125 MUX(CLK_MOUT_SCLK_DECON_VCLK_B, "mout_sclk_decon_vclk_b",
1126 mout_sclk_decon_vclk_b_p, MUX_SEL_MIF4, 20, 1),
1127 MUX(CLK_MOUT_SCLK_DECON_VCLK_A, "mout_sclk_decon_vclk_a",
1128 mout_sclk_decon_p, MUX_SEL_MIF4, 16, 1),
1129 MUX(CLK_MOUT_SCLK_DECON_ECLK_C, "mout_sclk_decon_eclk_c",
1130 mout_sclk_decon_eclk_c_p, MUX_SEL_MIF4, 8, 1),
1131 MUX(CLK_MOUT_SCLK_DECON_ECLK_B, "mout_sclk_decon_eclk_b",
1132 mout_sclk_decon_eclk_b_p, MUX_SEL_MIF4, 4, 1),
1133 MUX(CLK_MOUT_SCLK_DECON_ECLK_A, "mout_sclk_decon_eclk_a",
1134 mout_sclk_decon_p, MUX_SEL_MIF4, 0, 1),
1135
1136 /* MUX_SEL_MIF5 */
1137 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_C, "mout_sclk_decon_tv_eclk_c",
1138 mout_sclk_decon_tv_eclk_c_p, MUX_SEL_MIF5, 24, 1),
1139 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_B, "mout_sclk_decon_tv_eclk_b",
1140 mout_sclk_decon_tv_eclk_b_p, MUX_SEL_MIF5, 20, 1),
1141 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_A, "mout_sclk_decon_tv_eclk_a",
1142 mout_sclk_decon_p, MUX_SEL_MIF5, 16, 1),
1143 MUX(CLK_MOUT_SCLK_DSD_C, "mout_sclk_dsd_c", mout_sclk_dsd_c_p,
1144 MUX_SEL_MIF5, 8, 1),
1145 MUX(CLK_MOUT_SCLK_DSD_B, "mout_sclk_dsd_b", mout_sclk_dsd_b_p,
1146 MUX_SEL_MIF5, 4, 1),
1147 MUX(CLK_MOUT_SCLK_DSD_A, "mout_sclk_dsd_a", mout_sclk_dsd_a_p,
1148 MUX_SEL_MIF5, 0, 1),
1149
1150 /* MUX_SEL_MIF6 */
1151 MUX(CLK_MOUT_SCLK_DSIM0_C, "mout_sclk_dsim0_c", mout_sclk_dsim0_c_p,
1152 MUX_SEL_MIF6, 8, 1),
1153 MUX(CLK_MOUT_SCLK_DSIM0_B, "mout_sclk_dsim0_b", mout_sclk_dsim0_b_p,
1154 MUX_SEL_MIF6, 4, 1),
1155 MUX(CLK_MOUT_SCLK_DSIM0_A, "mout_sclk_dsim0_a", mout_sclk_decon_p,
1156 MUX_SEL_MIF6, 0, 1),
1157
1158 /* MUX_SEL_MIF7 */
1159 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C, "mout_sclk_decon_tv_vclk_c",
1160 mout_sclk_decon_tv_vclk_c_p, MUX_SEL_MIF7, 24, 1),
1161 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B, "mout_sclk_decon_tv_vclk_b",
1162 mout_sclk_decon_tv_vclk_b_p, MUX_SEL_MIF7, 20, 1),
1163 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A, "mout_sclk_decon_tv_vclk_a",
1164 mout_sclk_decon_p, MUX_SEL_MIF7, 16, 1),
1165 MUX(CLK_MOUT_SCLK_DSIM1_C, "mout_sclk_dsim1_c", mout_sclk_dsim1_c_p,
1166 MUX_SEL_MIF7, 8, 1),
1167 MUX(CLK_MOUT_SCLK_DSIM1_B, "mout_sclk_dsim1_b", mout_sclk_dsim1_b_p,
1168 MUX_SEL_MIF7, 4, 1),
1169 MUX(CLK_MOUT_SCLK_DSIM1_A, "mout_sclk_dsim1_a", mout_sclk_decon_p,
1170 MUX_SEL_MIF7, 0, 1),
1171};
1172
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001173static const struct samsung_div_clock mif_div_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001174 /* DIV_MIF1 */
1175 DIV(CLK_DIV_SCLK_HPM_MIF, "div_sclk_hpm_mif", "div_clk2x_phy",
1176 DIV_MIF1, 16, 2),
1177 DIV(CLK_DIV_ACLK_DREX1, "div_aclk_drex1", "div_clk2x_phy", DIV_MIF1,
1178 12, 2),
1179 DIV(CLK_DIV_ACLK_DREX0, "div_aclk_drex0", "div_clk2x_phy", DIV_MIF1,
1180 8, 2),
1181 DIV(CLK_DIV_CLK2XPHY, "div_clk2x_phy", "mout_clk2x_phy_c", DIV_MIF1,
1182 4, 4),
1183
1184 /* DIV_MIF2 */
1185 DIV(CLK_DIV_ACLK_MIF_266, "div_aclk_mif_266", "mout_bus_pll_div2",
1186 DIV_MIF2, 20, 3),
1187 DIV(CLK_DIV_ACLK_MIFND_133, "div_aclk_mifnd_133", "div_mif_pre",
1188 DIV_MIF2, 16, 4),
1189 DIV(CLK_DIV_ACLK_MIF_133, "div_aclk_mif_133", "div_mif_pre",
1190 DIV_MIF2, 12, 4),
1191 DIV(CLK_DIV_ACLK_MIFNM_200, "div_aclk_mifnm_200",
1192 "mout_aclk_mifnm_200", DIV_MIF2, 8, 3),
1193 DIV(CLK_DIV_ACLK_MIF_200, "div_aclk_mif_200", "div_aclk_mif_400",
1194 DIV_MIF2, 4, 2),
1195 DIV(CLK_DIV_ACLK_MIF_400, "div_aclk_mif_400", "mout_aclk_mifnm_400",
1196 DIV_MIF2, 0, 3),
1197
1198 /* DIV_MIF3 */
1199 DIV(CLK_DIV_ACLK_BUS2_400, "div_aclk_bus2_400", "div_mif_pre",
1200 DIV_MIF3, 16, 4),
1201 DIV(CLK_DIV_ACLK_DISP_333, "div_aclk_disp_333", "mout_aclk_disp_333_b",
1202 DIV_MIF3, 4, 3),
1203 DIV(CLK_DIV_ACLK_CPIF_200, "div_aclk_cpif_200", "mout_aclk_mifnm_200",
1204 DIV_MIF3, 0, 3),
1205
1206 /* DIV_MIF4 */
1207 DIV(CLK_DIV_SCLK_DSIM1, "div_sclk_dsim1", "mout_sclk_dsim1_c",
1208 DIV_MIF4, 24, 4),
1209 DIV(CLK_DIV_SCLK_DECON_TV_VCLK, "div_sclk_decon_tv_vclk",
1210 "mout_sclk_decon_tv_vclk_c", DIV_MIF4, 20, 4),
1211 DIV(CLK_DIV_SCLK_DSIM0, "div_sclk_dsim0", "mout_sclk_dsim0_c",
1212 DIV_MIF4, 16, 4),
1213 DIV(CLK_DIV_SCLK_DSD, "div_sclk_dsd", "mout_sclk_dsd_c",
1214 DIV_MIF4, 12, 4),
1215 DIV(CLK_DIV_SCLK_DECON_TV_ECLK, "div_sclk_decon_tv_eclk",
1216 "mout_sclk_decon_tv_eclk_c", DIV_MIF4, 8, 4),
1217 DIV(CLK_DIV_SCLK_DECON_VCLK, "div_sclk_decon_vclk",
1218 "mout_sclk_decon_vclk_c", DIV_MIF4, 4, 4),
1219 DIV(CLK_DIV_SCLK_DECON_ECLK, "div_sclk_decon_eclk",
1220 "mout_sclk_decon_eclk_c", DIV_MIF4, 0, 4),
1221
1222 /* DIV_MIF5 */
1223 DIV(CLK_DIV_MIF_PRE, "div_mif_pre", "mout_bus_pll_div2", DIV_MIF5,
1224 0, 3),
1225};
1226
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001227static const struct samsung_gate_clock mif_gate_clks[] __initconst = {
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001228 /* ENABLE_ACLK_MIF0 */
1229 GATE(CLK_CLK2X_PHY1, "clk2k_phy1", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1230 19, CLK_IGNORE_UNUSED, 0),
1231 GATE(CLK_CLK2X_PHY0, "clk2x_phy0", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1232 18, CLK_IGNORE_UNUSED, 0),
1233 GATE(CLK_CLKM_PHY1, "clkm_phy1", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1234 17, CLK_IGNORE_UNUSED, 0),
1235 GATE(CLK_CLKM_PHY0, "clkm_phy0", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1236 16, CLK_IGNORE_UNUSED, 0),
1237 GATE(CLK_RCLK_DREX1, "rclk_drex1", "oscclk", ENABLE_ACLK_MIF0,
1238 15, CLK_IGNORE_UNUSED, 0),
1239 GATE(CLK_RCLK_DREX0, "rclk_drex0", "oscclk", ENABLE_ACLK_MIF0,
1240 14, CLK_IGNORE_UNUSED, 0),
1241 GATE(CLK_ACLK_DREX1_TZ, "aclk_drex1_tz", "div_aclk_drex1",
1242 ENABLE_ACLK_MIF0, 13, CLK_IGNORE_UNUSED, 0),
1243 GATE(CLK_ACLK_DREX0_TZ, "aclk_drex0_tz", "div_aclk_drex0",
1244 ENABLE_ACLK_MIF0, 12, CLK_IGNORE_UNUSED, 0),
1245 GATE(CLK_ACLK_DREX1_PEREV, "aclk_drex1_perev", "div_aclk_drex1",
1246 ENABLE_ACLK_MIF0, 11, CLK_IGNORE_UNUSED, 0),
1247 GATE(CLK_ACLK_DREX0_PEREV, "aclk_drex0_perev", "div_aclk_drex0",
1248 ENABLE_ACLK_MIF0, 10, CLK_IGNORE_UNUSED, 0),
1249 GATE(CLK_ACLK_DREX1_MEMIF, "aclk_drex1_memif", "div_aclk_drex1",
1250 ENABLE_ACLK_MIF0, 9, CLK_IGNORE_UNUSED, 0),
1251 GATE(CLK_ACLK_DREX0_MEMIF, "aclk_drex0_memif", "div_aclk_drex0",
1252 ENABLE_ACLK_MIF0, 8, CLK_IGNORE_UNUSED, 0),
1253 GATE(CLK_ACLK_DREX1_SCH, "aclk_drex1_sch", "div_aclk_drex1",
1254 ENABLE_ACLK_MIF0, 7, CLK_IGNORE_UNUSED, 0),
1255 GATE(CLK_ACLK_DREX0_SCH, "aclk_drex0_sch", "div_aclk_drex0",
1256 ENABLE_ACLK_MIF0, 6, CLK_IGNORE_UNUSED, 0),
1257 GATE(CLK_ACLK_DREX1_BUSIF, "aclk_drex1_busif", "div_aclk_drex1",
1258 ENABLE_ACLK_MIF0, 5, CLK_IGNORE_UNUSED, 0),
1259 GATE(CLK_ACLK_DREX0_BUSIF, "aclk_drex0_busif", "div_aclk_drex0",
1260 ENABLE_ACLK_MIF0, 4, CLK_IGNORE_UNUSED, 0),
1261 GATE(CLK_ACLK_DREX1_BUSIF_RD, "aclk_drex1_busif_rd", "div_aclk_drex1",
1262 ENABLE_ACLK_MIF0, 3, CLK_IGNORE_UNUSED, 0),
1263 GATE(CLK_ACLK_DREX0_BUSIF_RD, "aclk_drex0_busif_rd", "div_aclk_drex0",
1264 ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1265 GATE(CLK_ACLK_DREX1, "aclk_drex1", "div_aclk_drex1",
1266 ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1267 GATE(CLK_ACLK_DREX0, "aclk_drex0", "div_aclk_drex0",
1268 ENABLE_ACLK_MIF0, 1, CLK_IGNORE_UNUSED, 0),
1269
1270 /* ENABLE_ACLK_MIF1 */
1271 GATE(CLK_ACLK_ASYNCAXIS_MIF_IMEM, "aclk_asyncaxis_mif_imem",
1272 "div_aclk_mif_200", ENABLE_ACLK_MIF1, 28,
1273 CLK_IGNORE_UNUSED, 0),
1274 GATE(CLK_ACLK_ASYNCAXIS_NOC_P_CCI, "aclk_asyncaxis_noc_p_cci",
1275 "div_aclk_mif_200", ENABLE_ACLK_MIF1,
1276 27, CLK_IGNORE_UNUSED, 0),
1277 GATE(CLK_ACLK_ASYNCAXIM_NOC_P_CCI, "aclk_asyncaxim_noc_p_cci",
1278 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1279 26, CLK_IGNORE_UNUSED, 0),
1280 GATE(CLK_ACLK_ASYNCAXIS_CP1, "aclk_asyncaxis_cp1",
1281 "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1282 25, CLK_IGNORE_UNUSED, 0),
1283 GATE(CLK_ACLK_ASYNCAXIM_CP1, "aclk_asyncaxim_cp1",
1284 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1285 24, CLK_IGNORE_UNUSED, 0),
1286 GATE(CLK_ACLK_ASYNCAXIS_CP0, "aclk_asyncaxis_cp0",
1287 "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1288 23, CLK_IGNORE_UNUSED, 0),
1289 GATE(CLK_ACLK_ASYNCAXIM_CP0, "aclk_asyncaxim_cp0",
1290 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1291 22, CLK_IGNORE_UNUSED, 0),
1292 GATE(CLK_ACLK_ASYNCAXIS_DREX1_3, "aclk_asyncaxis_drex1_3",
1293 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1294 21, CLK_IGNORE_UNUSED, 0),
1295 GATE(CLK_ACLK_ASYNCAXIM_DREX1_3, "aclk_asyncaxim_drex1_3",
1296 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1297 20, CLK_IGNORE_UNUSED, 0),
1298 GATE(CLK_ACLK_ASYNCAXIS_DREX1_1, "aclk_asyncaxis_drex1_1",
1299 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1300 19, CLK_IGNORE_UNUSED, 0),
1301 GATE(CLK_ACLK_ASYNCAXIM_DREX1_1, "aclk_asyncaxim_drex1_1",
1302 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1303 18, CLK_IGNORE_UNUSED, 0),
1304 GATE(CLK_ACLK_ASYNCAXIS_DREX1_0, "aclk_asyncaxis_drex1_0",
1305 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1306 17, CLK_IGNORE_UNUSED, 0),
1307 GATE(CLK_ACLK_ASYNCAXIM_DREX1_0, "aclk_asyncaxim_drex1_0",
1308 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1309 16, CLK_IGNORE_UNUSED, 0),
1310 GATE(CLK_ACLK_ASYNCAXIS_DREX0_3, "aclk_asyncaxis_drex0_3",
1311 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1312 15, CLK_IGNORE_UNUSED, 0),
1313 GATE(CLK_ACLK_ASYNCAXIM_DREX0_3, "aclk_asyncaxim_drex0_3",
1314 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1315 14, CLK_IGNORE_UNUSED, 0),
1316 GATE(CLK_ACLK_ASYNCAXIS_DREX0_1, "aclk_asyncaxis_drex0_1",
1317 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1318 13, CLK_IGNORE_UNUSED, 0),
1319 GATE(CLK_ACLK_ASYNCAXIM_DREX0_1, "aclk_asyncaxim_drex0_1",
1320 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1321 12, CLK_IGNORE_UNUSED, 0),
1322 GATE(CLK_ACLK_ASYNCAXIS_DREX0_0, "aclk_asyncaxis_drex0_0",
1323 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1324 11, CLK_IGNORE_UNUSED, 0),
1325 GATE(CLK_ACLK_ASYNCAXIM_DREX0_0, "aclk_asyncaxim_drex0_0",
1326 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1327 10, CLK_IGNORE_UNUSED, 0),
1328 GATE(CLK_ACLK_AHB2APB_MIF2P, "aclk_ahb2apb_mif2p", "div_aclk_mif_133",
1329 ENABLE_ACLK_MIF1, 9, CLK_IGNORE_UNUSED, 0),
1330 GATE(CLK_ACLK_AHB2APB_MIF1P, "aclk_ahb2apb_mif1p", "div_aclk_mif_133",
1331 ENABLE_ACLK_MIF1, 8, CLK_IGNORE_UNUSED, 0),
1332 GATE(CLK_ACLK_AHB2APB_MIF0P, "aclk_ahb2apb_mif0p", "div_aclk_mif_133",
1333 ENABLE_ACLK_MIF1, 7, CLK_IGNORE_UNUSED, 0),
1334 GATE(CLK_ACLK_IXIU_CCI, "aclk_ixiu_cci", "div_aclk_mif_400",
1335 ENABLE_ACLK_MIF1, 6, CLK_IGNORE_UNUSED, 0),
1336 GATE(CLK_ACLK_XIU_MIFSFRX, "aclk_xiu_mifsfrx", "div_aclk_mif_200",
1337 ENABLE_ACLK_MIF1, 5, CLK_IGNORE_UNUSED, 0),
1338 GATE(CLK_ACLK_MIFNP_133, "aclk_mifnp_133", "div_aclk_mif_133",
1339 ENABLE_ACLK_MIF1, 4, CLK_IGNORE_UNUSED, 0),
1340 GATE(CLK_ACLK_MIFNM_200, "aclk_mifnm_200", "div_aclk_mifnm_200",
1341 ENABLE_ACLK_MIF1, 3, CLK_IGNORE_UNUSED, 0),
1342 GATE(CLK_ACLK_MIFND_133, "aclk_mifnd_133", "div_aclk_mifnd_133",
1343 ENABLE_ACLK_MIF1, 2, CLK_IGNORE_UNUSED, 0),
1344 GATE(CLK_ACLK_MIFND_400, "aclk_mifnd_400", "div_aclk_mif_400",
1345 ENABLE_ACLK_MIF1, 1, CLK_IGNORE_UNUSED, 0),
1346 GATE(CLK_ACLK_CCI, "aclk_cci", "div_aclk_mif_400", ENABLE_ACLK_MIF1,
1347 0, CLK_IGNORE_UNUSED, 0),
1348
1349 /* ENABLE_ACLK_MIF2 */
1350 GATE(CLK_ACLK_MIFND_266, "aclk_mifnd_266", "div_aclk_mif_266",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001351 ENABLE_ACLK_MIF2, 20, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001352 GATE(CLK_ACLK_PPMU_DREX1S3, "aclk_ppmu_drex1s3", "div_aclk_drex1",
1353 ENABLE_ACLK_MIF2, 17, CLK_IGNORE_UNUSED, 0),
1354 GATE(CLK_ACLK_PPMU_DREX1S1, "aclk_ppmu_drex1s1", "div_aclk_drex1",
1355 ENABLE_ACLK_MIF2, 16, CLK_IGNORE_UNUSED, 0),
1356 GATE(CLK_ACLK_PPMU_DREX1S0, "aclk_ppmu_drex1s0", "div_aclk_drex1",
1357 ENABLE_ACLK_MIF2, 15, CLK_IGNORE_UNUSED, 0),
1358 GATE(CLK_ACLK_PPMU_DREX0S3, "aclk_ppmu_drex0s3", "div_aclk_drex0",
1359 ENABLE_ACLK_MIF2, 14, CLK_IGNORE_UNUSED, 0),
1360 GATE(CLK_ACLK_PPMU_DREX0S1, "aclk_ppmu_drex0s1", "div_aclk_drex0",
1361 ENABLE_ACLK_MIF2, 13, CLK_IGNORE_UNUSED, 0),
1362 GATE(CLK_ACLK_PPMU_DREX0S0, "aclk_ppmu_drex0s0", "div_aclk_drex0",
1363 ENABLE_ACLK_MIF2, 12, CLK_IGNORE_UNUSED, 0),
1364 GATE(CLK_ACLK_AXIDS_CCI_MIFSFRX, "aclk_axids_cci_mifsfrx",
1365 "div_aclk_mif_200", ENABLE_ACLK_MIF2, 7,
1366 CLK_IGNORE_UNUSED, 0),
1367 GATE(CLK_ACLK_AXISYNCDNS_CCI, "aclk_axisyncdns_cci",
1368 "div_aclk_mif_400", ENABLE_ACLK_MIF2,
1369 5, CLK_IGNORE_UNUSED, 0),
1370 GATE(CLK_ACLK_AXISYNCDN_CCI, "aclk_axisyncdn_cci", "div_aclk_mif_400",
1371 ENABLE_ACLK_MIF2, 4, CLK_IGNORE_UNUSED, 0),
1372 GATE(CLK_ACLK_AXISYNCDN_NOC_D, "aclk_axisyncdn_noc_d",
1373 "div_aclk_mif_200", ENABLE_ACLK_MIF2,
1374 3, CLK_IGNORE_UNUSED, 0),
1375 GATE(CLK_ACLK_ASYNCAPBS_MIF_CSSYS, "aclk_asyncapbs_mif_cssys",
1376 "div_aclk_mifnd_133", ENABLE_ACLK_MIF2, 0, 0, 0),
1377
1378 /* ENABLE_ACLK_MIF3 */
1379 GATE(CLK_ACLK_BUS2_400, "aclk_bus2_400", "div_aclk_bus2_400",
1380 ENABLE_ACLK_MIF3, 4,
1381 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1382 GATE(CLK_ACLK_DISP_333, "aclk_disp_333", "div_aclk_disp_333",
1383 ENABLE_ACLK_MIF3, 1,
1384 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1385 GATE(CLK_ACLK_CPIF_200, "aclk_cpif_200", "div_aclk_cpif_200",
1386 ENABLE_ACLK_MIF3, 0,
1387 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1388
1389 /* ENABLE_PCLK_MIF */
1390 GATE(CLK_PCLK_PPMU_DREX1S3, "pclk_ppmu_drex1s3", "div_aclk_drex1",
1391 ENABLE_PCLK_MIF, 29, CLK_IGNORE_UNUSED, 0),
1392 GATE(CLK_PCLK_PPMU_DREX1S1, "pclk_ppmu_drex1s1", "div_aclk_drex1",
1393 ENABLE_PCLK_MIF, 28, CLK_IGNORE_UNUSED, 0),
1394 GATE(CLK_PCLK_PPMU_DREX1S0, "pclk_ppmu_drex1s0", "div_aclk_drex1",
1395 ENABLE_PCLK_MIF, 27, CLK_IGNORE_UNUSED, 0),
1396 GATE(CLK_PCLK_PPMU_DREX0S3, "pclk_ppmu_drex0s3", "div_aclk_drex0",
1397 ENABLE_PCLK_MIF, 26, CLK_IGNORE_UNUSED, 0),
1398 GATE(CLK_PCLK_PPMU_DREX0S1, "pclk_ppmu_drex0s1", "div_aclk_drex0",
1399 ENABLE_PCLK_MIF, 25, CLK_IGNORE_UNUSED, 0),
1400 GATE(CLK_PCLK_PPMU_DREX0S0, "pclk_ppmu_drex0s0", "div_aclk_drex0",
1401 ENABLE_PCLK_MIF, 24, CLK_IGNORE_UNUSED, 0),
1402 GATE(CLK_PCLK_ASYNCAXI_NOC_P_CCI, "pclk_asyncaxi_noc_p_cci",
1403 "div_aclk_mif_133", ENABLE_PCLK_MIF, 21,
1404 CLK_IGNORE_UNUSED, 0),
1405 GATE(CLK_PCLK_ASYNCAXI_CP1, "pclk_asyncaxi_cp1", "div_aclk_mif_133",
1406 ENABLE_PCLK_MIF, 19, 0, 0),
1407 GATE(CLK_PCLK_ASYNCAXI_CP0, "pclk_asyncaxi_cp0", "div_aclk_mif_133",
1408 ENABLE_PCLK_MIF, 18, 0, 0),
1409 GATE(CLK_PCLK_ASYNCAXI_DREX1_3, "pclk_asyncaxi_drex1_3",
1410 "div_aclk_mif_133", ENABLE_PCLK_MIF, 17, 0, 0),
1411 GATE(CLK_PCLK_ASYNCAXI_DREX1_1, "pclk_asyncaxi_drex1_1",
1412 "div_aclk_mif_133", ENABLE_PCLK_MIF, 16, 0, 0),
1413 GATE(CLK_PCLK_ASYNCAXI_DREX1_0, "pclk_asyncaxi_drex1_0",
1414 "div_aclk_mif_133", ENABLE_PCLK_MIF, 15, 0, 0),
1415 GATE(CLK_PCLK_ASYNCAXI_DREX0_3, "pclk_asyncaxi_drex0_3",
1416 "div_aclk_mif_133", ENABLE_PCLK_MIF, 14, 0, 0),
1417 GATE(CLK_PCLK_ASYNCAXI_DREX0_1, "pclk_asyncaxi_drex0_1",
1418 "div_aclk_mif_133", ENABLE_PCLK_MIF, 13, 0, 0),
1419 GATE(CLK_PCLK_ASYNCAXI_DREX0_0, "pclk_asyncaxi_drex0_0",
1420 "div_aclk_mif_133", ENABLE_PCLK_MIF, 12, 0, 0),
1421 GATE(CLK_PCLK_MIFSRVND_133, "pclk_mifsrvnd_133", "div_aclk_mif_133",
1422 ENABLE_PCLK_MIF, 11, 0, 0),
1423 GATE(CLK_PCLK_PMU_MIF, "pclk_pmu_mif", "div_aclk_mif_133",
1424 ENABLE_PCLK_MIF, 10, CLK_IGNORE_UNUSED, 0),
1425 GATE(CLK_PCLK_SYSREG_MIF, "pclk_sysreg_mif", "div_aclk_mif_133",
1426 ENABLE_PCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1427 GATE(CLK_PCLK_GPIO_ALIVE, "pclk_gpio_alive", "div_aclk_mif_133",
1428 ENABLE_PCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1429 GATE(CLK_PCLK_ABB, "pclk_abb", "div_aclk_mif_133",
1430 ENABLE_PCLK_MIF, 7, 0, 0),
1431 GATE(CLK_PCLK_PMU_APBIF, "pclk_pmu_apbif", "div_aclk_mif_133",
1432 ENABLE_PCLK_MIF, 6, CLK_IGNORE_UNUSED, 0),
1433 GATE(CLK_PCLK_DDR_PHY1, "pclk_ddr_phy1", "div_aclk_mif_133",
1434 ENABLE_PCLK_MIF, 5, 0, 0),
1435 GATE(CLK_PCLK_DREX1, "pclk_drex1", "div_aclk_mif_133",
1436 ENABLE_PCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1437 GATE(CLK_PCLK_DDR_PHY0, "pclk_ddr_phy0", "div_aclk_mif_133",
1438 ENABLE_PCLK_MIF, 2, 0, 0),
1439 GATE(CLK_PCLK_DREX0, "pclk_drex0", "div_aclk_mif_133",
1440 ENABLE_PCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1441
1442 /* ENABLE_PCLK_MIF_SECURE_DREX0_TZ */
1443 GATE(CLK_PCLK_DREX0_TZ, "pclk_drex0_tz", "div_aclk_mif_133",
1444 ENABLE_PCLK_MIF_SECURE_DREX0_TZ, 0, 0, 0),
1445
1446 /* ENABLE_PCLK_MIF_SECURE_DREX1_TZ */
1447 GATE(CLK_PCLK_DREX1_TZ, "pclk_drex1_tz", "div_aclk_mif_133",
1448 ENABLE_PCLK_MIF_SECURE_DREX1_TZ, 0, 0, 0),
1449
1450 /* ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT */
1451 GATE(CLK_PCLK_MONOTONIC_CNT, "pclk_monotonic_cnt", "div_aclk_mif_133",
Jonghwa Lee1a9f6c82015-04-27 20:36:30 +09001452 ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT, 0, 0, 0),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001453
1454 /* ENABLE_PCLK_MIF_SECURE_RTC */
1455 GATE(CLK_PCLK_RTC, "pclk_rtc", "div_aclk_mif_133",
1456 ENABLE_PCLK_MIF_SECURE_RTC, 0, 0, 0),
1457
1458 /* ENABLE_SCLK_MIF */
1459 GATE(CLK_SCLK_DSIM1_DISP, "sclk_dsim1_disp", "div_sclk_dsim1",
1460 ENABLE_SCLK_MIF, 15, CLK_IGNORE_UNUSED, 0),
1461 GATE(CLK_SCLK_DECON_TV_VCLK_DISP, "sclk_decon_tv_vclk_disp",
1462 "div_sclk_decon_tv_vclk", ENABLE_SCLK_MIF,
1463 14, CLK_IGNORE_UNUSED, 0),
1464 GATE(CLK_SCLK_DSIM0_DISP, "sclk_dsim0_disp", "div_sclk_dsim0",
1465 ENABLE_SCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1466 GATE(CLK_SCLK_DSD_DISP, "sclk_dsd_disp", "div_sclk_dsd",
1467 ENABLE_SCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1468 GATE(CLK_SCLK_DECON_TV_ECLK_DISP, "sclk_decon_tv_eclk_disp",
1469 "div_sclk_decon_tv_eclk", ENABLE_SCLK_MIF,
1470 7, CLK_IGNORE_UNUSED, 0),
1471 GATE(CLK_SCLK_DECON_VCLK_DISP, "sclk_decon_vclk_disp",
1472 "div_sclk_decon_vclk", ENABLE_SCLK_MIF,
1473 6, CLK_IGNORE_UNUSED, 0),
1474 GATE(CLK_SCLK_DECON_ECLK_DISP, "sclk_decon_eclk_disp",
1475 "div_sclk_decon_eclk", ENABLE_SCLK_MIF,
1476 5, CLK_IGNORE_UNUSED, 0),
1477 GATE(CLK_SCLK_HPM_MIF, "sclk_hpm_mif", "div_sclk_hpm_mif",
1478 ENABLE_SCLK_MIF, 4,
1479 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1480 GATE(CLK_SCLK_MFC_PLL, "sclk_mfc_pll", "mout_mfc_pll_div2",
1481 ENABLE_SCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1482 GATE(CLK_SCLK_BUS_PLL, "sclk_bus_pll", "mout_bus_pll_div2",
1483 ENABLE_SCLK_MIF, 2, CLK_IGNORE_UNUSED, 0),
1484 GATE(CLK_SCLK_BUS_PLL_APOLLO, "sclk_bus_pll_apollo", "sclk_bus_pll",
1485 ENABLE_SCLK_MIF, 1, CLK_IGNORE_UNUSED, 0),
1486 GATE(CLK_SCLK_BUS_PLL_ATLAS, "sclk_bus_pll_atlas", "sclk_bus_pll",
1487 ENABLE_SCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1488};
1489
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001490static const struct samsung_cmu_info mif_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001491 .pll_clks = mif_pll_clks,
1492 .nr_pll_clks = ARRAY_SIZE(mif_pll_clks),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001493 .mux_clks = mif_mux_clks,
1494 .nr_mux_clks = ARRAY_SIZE(mif_mux_clks),
1495 .div_clks = mif_div_clks,
1496 .nr_div_clks = ARRAY_SIZE(mif_div_clks),
1497 .gate_clks = mif_gate_clks,
1498 .nr_gate_clks = ARRAY_SIZE(mif_gate_clks),
1499 .fixed_factor_clks = mif_fixed_factor_clks,
1500 .nr_fixed_factor_clks = ARRAY_SIZE(mif_fixed_factor_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001501 .nr_clk_ids = MIF_NR_CLK,
1502 .clk_regs = mif_clk_regs,
1503 .nr_clk_regs = ARRAY_SIZE(mif_clk_regs),
1504};
1505
1506static void __init exynos5433_cmu_mif_init(struct device_node *np)
1507{
1508 samsung_cmu_register_one(np, &mif_cmu_info);
1509}
1510CLK_OF_DECLARE(exynos5433_cmu_mif, "samsung,exynos5433-cmu-mif",
1511 exynos5433_cmu_mif_init);
1512
1513/*
1514 * Register offset definitions for CMU_PERIC
1515 */
1516#define DIV_PERIC 0x0600
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001517#define DIV_STAT_PERIC 0x0700
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001518#define ENABLE_ACLK_PERIC 0x0800
1519#define ENABLE_PCLK_PERIC0 0x0900
1520#define ENABLE_PCLK_PERIC1 0x0904
1521#define ENABLE_SCLK_PERIC 0x0A00
1522#define ENABLE_IP_PERIC0 0x0B00
1523#define ENABLE_IP_PERIC1 0x0B04
1524#define ENABLE_IP_PERIC2 0x0B08
1525
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001526static const unsigned long peric_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001527 DIV_PERIC,
1528 ENABLE_ACLK_PERIC,
1529 ENABLE_PCLK_PERIC0,
1530 ENABLE_PCLK_PERIC1,
1531 ENABLE_SCLK_PERIC,
1532 ENABLE_IP_PERIC0,
1533 ENABLE_IP_PERIC1,
1534 ENABLE_IP_PERIC2,
1535};
1536
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001537static const struct samsung_div_clock peric_div_clks[] __initconst = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001538 /* DIV_PERIC */
1539 DIV(CLK_DIV_SCLK_SCI, "div_sclk_sci", "oscclk", DIV_PERIC, 4, 4),
1540 DIV(CLK_DIV_SCLK_SC_IN, "div_sclk_sc_in", "oscclk", DIV_PERIC, 0, 4),
1541};
1542
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001543static const struct samsung_gate_clock peric_gate_clks[] __initconst = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001544 /* ENABLE_ACLK_PERIC */
1545 GATE(CLK_ACLK_AHB2APB_PERIC2P, "aclk_ahb2apb_peric2p", "aclk_peric_66",
1546 ENABLE_ACLK_PERIC, 3, CLK_IGNORE_UNUSED, 0),
1547 GATE(CLK_ACLK_AHB2APB_PERIC1P, "aclk_ahb2apb_peric1p", "aclk_peric_66",
1548 ENABLE_ACLK_PERIC, 2, CLK_IGNORE_UNUSED, 0),
1549 GATE(CLK_ACLK_AHB2APB_PERIC0P, "aclk_ahb2apb_peric0p", "aclk_peric_66",
1550 ENABLE_ACLK_PERIC, 1, CLK_IGNORE_UNUSED, 0),
1551 GATE(CLK_ACLK_PERICNP_66, "aclk_pericnp_66", "aclk_peric_66",
1552 ENABLE_ACLK_PERIC, 0, CLK_IGNORE_UNUSED, 0),
1553
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001554 /* ENABLE_PCLK_PERIC0 */
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001555 GATE(CLK_PCLK_SCI, "pclk_sci", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1556 31, CLK_SET_RATE_PARENT, 0),
1557 GATE(CLK_PCLK_GPIO_FINGER, "pclk_gpio_finger", "aclk_peric_66",
1558 ENABLE_PCLK_PERIC0, 30, CLK_IGNORE_UNUSED, 0),
1559 GATE(CLK_PCLK_GPIO_ESE, "pclk_gpio_ese", "aclk_peric_66",
1560 ENABLE_PCLK_PERIC0, 29, CLK_IGNORE_UNUSED, 0),
1561 GATE(CLK_PCLK_PWM, "pclk_pwm", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1562 28, CLK_SET_RATE_PARENT, 0),
1563 GATE(CLK_PCLK_SPDIF, "pclk_spdif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1564 26, CLK_SET_RATE_PARENT, 0),
1565 GATE(CLK_PCLK_PCM1, "pclk_pcm1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1566 25, CLK_SET_RATE_PARENT, 0),
1567 GATE(CLK_PCLK_I2S1, "pclk_i2s", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1568 24, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001569 GATE(CLK_PCLK_SPI2, "pclk_spi2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1570 23, CLK_SET_RATE_PARENT, 0),
1571 GATE(CLK_PCLK_SPI1, "pclk_spi1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1572 22, CLK_SET_RATE_PARENT, 0),
1573 GATE(CLK_PCLK_SPI0, "pclk_spi0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1574 21, CLK_SET_RATE_PARENT, 0),
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001575 GATE(CLK_PCLK_ADCIF, "pclk_adcif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1576 20, CLK_SET_RATE_PARENT, 0),
1577 GATE(CLK_PCLK_GPIO_TOUCH, "pclk_gpio_touch", "aclk_peric_66",
1578 ENABLE_PCLK_PERIC0, 19, CLK_IGNORE_UNUSED, 0),
1579 GATE(CLK_PCLK_GPIO_NFC, "pclk_gpio_nfc", "aclk_peric_66",
1580 ENABLE_PCLK_PERIC0, 18, CLK_IGNORE_UNUSED, 0),
1581 GATE(CLK_PCLK_GPIO_PERIC, "pclk_gpio_peric", "aclk_peric_66",
1582 ENABLE_PCLK_PERIC0, 17, CLK_IGNORE_UNUSED, 0),
1583 GATE(CLK_PCLK_PMU_PERIC, "pclk_pmu_peric", "aclk_peric_66",
1584 ENABLE_PCLK_PERIC0, 16, CLK_SET_RATE_PARENT, 0),
1585 GATE(CLK_PCLK_SYSREG_PERIC, "pclk_sysreg_peric", "aclk_peric_66",
1586 ENABLE_PCLK_PERIC0, 15,
1587 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001588 GATE(CLK_PCLK_UART2, "pclk_uart2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1589 14, CLK_SET_RATE_PARENT, 0),
1590 GATE(CLK_PCLK_UART1, "pclk_uart1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1591 13, CLK_SET_RATE_PARENT, 0),
1592 GATE(CLK_PCLK_UART0, "pclk_uart0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1593 12, CLK_SET_RATE_PARENT, 0),
1594 GATE(CLK_PCLK_HSI2C3, "pclk_hsi2c3", "aclk_peric_66",
1595 ENABLE_PCLK_PERIC0, 11, CLK_SET_RATE_PARENT, 0),
1596 GATE(CLK_PCLK_HSI2C2, "pclk_hsi2c2", "aclk_peric_66",
1597 ENABLE_PCLK_PERIC0, 10, CLK_SET_RATE_PARENT, 0),
1598 GATE(CLK_PCLK_HSI2C1, "pclk_hsi2c1", "aclk_peric_66",
1599 ENABLE_PCLK_PERIC0, 9, CLK_SET_RATE_PARENT, 0),
1600 GATE(CLK_PCLK_HSI2C0, "pclk_hsi2c0", "aclk_peric_66",
1601 ENABLE_PCLK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
1602 GATE(CLK_PCLK_I2C7, "pclk_i2c7", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1603 7, CLK_SET_RATE_PARENT, 0),
1604 GATE(CLK_PCLK_I2C6, "pclk_i2c6", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1605 6, CLK_SET_RATE_PARENT, 0),
1606 GATE(CLK_PCLK_I2C5, "pclk_i2c5", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1607 5, CLK_SET_RATE_PARENT, 0),
1608 GATE(CLK_PCLK_I2C4, "pclk_i2c4", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1609 4, CLK_SET_RATE_PARENT, 0),
1610 GATE(CLK_PCLK_I2C3, "pclk_i2c3", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1611 3, CLK_SET_RATE_PARENT, 0),
1612 GATE(CLK_PCLK_I2C2, "pclk_i2c2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1613 2, CLK_SET_RATE_PARENT, 0),
1614 GATE(CLK_PCLK_I2C1, "pclk_i2c1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1615 1, CLK_SET_RATE_PARENT, 0),
1616 GATE(CLK_PCLK_I2C0, "pclk_i2c0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1617 0, CLK_SET_RATE_PARENT, 0),
1618
1619 /* ENABLE_PCLK_PERIC1 */
1620 GATE(CLK_PCLK_SPI4, "pclk_spi4", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1621 9, CLK_SET_RATE_PARENT, 0),
1622 GATE(CLK_PCLK_SPI3, "pclk_spi3", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1623 8, CLK_SET_RATE_PARENT, 0),
1624 GATE(CLK_PCLK_HSI2C11, "pclk_hsi2c11", "aclk_peric_66",
1625 ENABLE_PCLK_PERIC1, 7, CLK_SET_RATE_PARENT, 0),
1626 GATE(CLK_PCLK_HSI2C10, "pclk_hsi2c10", "aclk_peric_66",
1627 ENABLE_PCLK_PERIC1, 6, CLK_SET_RATE_PARENT, 0),
1628 GATE(CLK_PCLK_HSI2C9, "pclk_hsi2c9", "aclk_peric_66",
1629 ENABLE_PCLK_PERIC1, 5, CLK_SET_RATE_PARENT, 0),
1630 GATE(CLK_PCLK_HSI2C8, "pclk_hsi2c8", "aclk_peric_66",
1631 ENABLE_PCLK_PERIC1, 4, CLK_SET_RATE_PARENT, 0),
1632 GATE(CLK_PCLK_HSI2C7, "pclk_hsi2c7", "aclk_peric_66",
1633 ENABLE_PCLK_PERIC1, 3, CLK_SET_RATE_PARENT, 0),
1634 GATE(CLK_PCLK_HSI2C6, "pclk_hsi2c6", "aclk_peric_66",
1635 ENABLE_PCLK_PERIC1, 2, CLK_SET_RATE_PARENT, 0),
1636 GATE(CLK_PCLK_HSI2C5, "pclk_hsi2c5", "aclk_peric_66",
1637 ENABLE_PCLK_PERIC1, 1, CLK_SET_RATE_PARENT, 0),
1638 GATE(CLK_PCLK_HSI2C4, "pclk_hsi2c4", "aclk_peric_66",
1639 ENABLE_PCLK_PERIC1, 0, CLK_SET_RATE_PARENT, 0),
1640
1641 /* ENABLE_SCLK_PERIC */
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001642 GATE(CLK_SCLK_IOCLK_SPI4, "sclk_ioclk_spi4", "ioclk_spi4_clk_in",
1643 ENABLE_SCLK_PERIC, 21, CLK_SET_RATE_PARENT, 0),
1644 GATE(CLK_SCLK_IOCLK_SPI3, "sclk_ioclk_spi3", "ioclk_spi3_clk_in",
1645 ENABLE_SCLK_PERIC, 20, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001646 GATE(CLK_SCLK_SPI4, "sclk_spi4", "sclk_spi4_peric", ENABLE_SCLK_PERIC,
1647 19, CLK_SET_RATE_PARENT, 0),
1648 GATE(CLK_SCLK_SPI3, "sclk_spi3", "sclk_spi3_peric", ENABLE_SCLK_PERIC,
1649 18, CLK_SET_RATE_PARENT, 0),
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001650 GATE(CLK_SCLK_SCI, "sclk_sci", "div_sclk_sci", ENABLE_SCLK_PERIC,
1651 17, 0, 0),
1652 GATE(CLK_SCLK_SC_IN, "sclk_sc_in", "div_sclk_sc_in", ENABLE_SCLK_PERIC,
1653 16, 0, 0),
1654 GATE(CLK_SCLK_PWM, "sclk_pwm", "oscclk", ENABLE_SCLK_PERIC, 15, 0, 0),
1655 GATE(CLK_SCLK_IOCLK_SPI2, "sclk_ioclk_spi2", "ioclk_spi2_clk_in",
1656 ENABLE_SCLK_PERIC, 13, CLK_SET_RATE_PARENT, 0),
1657 GATE(CLK_SCLK_IOCLK_SPI1, "sclk_ioclk_spi1", "ioclk_spi1_clk_in",
1658 ENABLE_SCLK_PERIC, 12,
1659 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1660 GATE(CLK_SCLK_IOCLK_SPI0, "sclk_ioclk_spi0", "ioclk_spi0_clk_in",
1661 ENABLE_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
1662 GATE(CLK_SCLK_IOCLK_I2S1_BCLK, "sclk_ioclk_i2s1_bclk",
1663 "ioclk_i2s1_bclk_in", ENABLE_SCLK_PERIC, 10,
1664 CLK_SET_RATE_PARENT, 0),
1665 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "sclk_spdif_peric",
1666 ENABLE_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
1667 GATE(CLK_SCLK_PCM1, "sclk_pcm1", "sclk_pcm1_peric",
1668 ENABLE_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
1669 GATE(CLK_SCLK_I2S1, "sclk_i2s1", "sclk_i2s1_peric",
1670 ENABLE_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001671 GATE(CLK_SCLK_SPI2, "sclk_spi2", "sclk_spi2_peric", ENABLE_SCLK_PERIC,
1672 5, CLK_SET_RATE_PARENT, 0),
1673 GATE(CLK_SCLK_SPI1, "sclk_spi1", "sclk_spi1_peric", ENABLE_SCLK_PERIC,
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001674 4, CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001675 GATE(CLK_SCLK_SPI0, "sclk_spi0", "sclk_spi0_peric", ENABLE_SCLK_PERIC,
1676 3, CLK_SET_RATE_PARENT, 0),
1677 GATE(CLK_SCLK_UART2, "sclk_uart2", "sclk_uart2_peric",
1678 ENABLE_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
1679 GATE(CLK_SCLK_UART1, "sclk_uart1", "sclk_uart1_peric",
1680 ENABLE_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
1681 GATE(CLK_SCLK_UART0, "sclk_uart0", "sclk_uart0_peric",
1682 ENABLE_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
1683};
1684
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001685static const struct samsung_cmu_info peric_cmu_info __initconst = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001686 .div_clks = peric_div_clks,
1687 .nr_div_clks = ARRAY_SIZE(peric_div_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001688 .gate_clks = peric_gate_clks,
1689 .nr_gate_clks = ARRAY_SIZE(peric_gate_clks),
1690 .nr_clk_ids = PERIC_NR_CLK,
1691 .clk_regs = peric_clk_regs,
1692 .nr_clk_regs = ARRAY_SIZE(peric_clk_regs),
1693};
1694
1695static void __init exynos5433_cmu_peric_init(struct device_node *np)
1696{
1697 samsung_cmu_register_one(np, &peric_cmu_info);
1698}
1699
1700CLK_OF_DECLARE(exynos5433_cmu_peric, "samsung,exynos5433-cmu-peric",
1701 exynos5433_cmu_peric_init);
1702
1703/*
1704 * Register offset definitions for CMU_PERIS
1705 */
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001706#define ENABLE_ACLK_PERIS 0x0800
1707#define ENABLE_PCLK_PERIS 0x0900
1708#define ENABLE_PCLK_PERIS_SECURE_TZPC 0x0904
1709#define ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF 0x0908
1710#define ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF 0x090c
1711#define ENABLE_PCLK_PERIS_SECURE_TOPRTC 0x0910
1712#define ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF 0x0914
1713#define ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF 0x0918
1714#define ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF 0x091c
1715#define ENABLE_SCLK_PERIS 0x0a00
1716#define ENABLE_SCLK_PERIS_SECURE_SECKEY 0x0a04
1717#define ENABLE_SCLK_PERIS_SECURE_CHIPID 0x0a08
1718#define ENABLE_SCLK_PERIS_SECURE_TOPRTC 0x0a0c
1719#define ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE 0x0a10
1720#define ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT 0x0a14
1721#define ENABLE_SCLK_PERIS_SECURE_OTP_CON 0x0a18
1722#define ENABLE_IP_PERIS0 0x0b00
1723#define ENABLE_IP_PERIS1 0x0b04
1724#define ENABLE_IP_PERIS_SECURE_TZPC 0x0b08
1725#define ENABLE_IP_PERIS_SECURE_SECKEY 0x0b0c
1726#define ENABLE_IP_PERIS_SECURE_CHIPID 0x0b10
1727#define ENABLE_IP_PERIS_SECURE_TOPRTC 0x0b14
1728#define ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE 0x0b18
1729#define ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT 0x0b1c
1730#define ENABLE_IP_PERIS_SECURE_OTP_CON 0x0b20
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001731
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001732static const unsigned long peris_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001733 ENABLE_ACLK_PERIS,
1734 ENABLE_PCLK_PERIS,
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001735 ENABLE_PCLK_PERIS_SECURE_TZPC,
1736 ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF,
1737 ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF,
1738 ENABLE_PCLK_PERIS_SECURE_TOPRTC,
1739 ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF,
1740 ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF,
1741 ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF,
1742 ENABLE_SCLK_PERIS,
1743 ENABLE_SCLK_PERIS_SECURE_SECKEY,
1744 ENABLE_SCLK_PERIS_SECURE_CHIPID,
1745 ENABLE_SCLK_PERIS_SECURE_TOPRTC,
1746 ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE,
1747 ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT,
1748 ENABLE_SCLK_PERIS_SECURE_OTP_CON,
1749 ENABLE_IP_PERIS0,
1750 ENABLE_IP_PERIS1,
1751 ENABLE_IP_PERIS_SECURE_TZPC,
1752 ENABLE_IP_PERIS_SECURE_SECKEY,
1753 ENABLE_IP_PERIS_SECURE_CHIPID,
1754 ENABLE_IP_PERIS_SECURE_TOPRTC,
1755 ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE,
1756 ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT,
1757 ENABLE_IP_PERIS_SECURE_OTP_CON,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001758};
1759
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001760static const struct samsung_gate_clock peris_gate_clks[] __initconst = {
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001761 /* ENABLE_ACLK_PERIS */
1762 GATE(CLK_ACLK_AHB2APB_PERIS1P, "aclk_ahb2apb_peris1p", "aclk_peris_66",
1763 ENABLE_ACLK_PERIS, 2, CLK_IGNORE_UNUSED, 0),
1764 GATE(CLK_ACLK_AHB2APB_PERIS0P, "aclk_ahb2apb_peris0p", "aclk_peris_66",
1765 ENABLE_ACLK_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1766 GATE(CLK_ACLK_PERISNP_66, "aclk_perisnp_66", "aclk_peris_66",
1767 ENABLE_ACLK_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1768
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001769 /* ENABLE_PCLK_PERIS */
1770 GATE(CLK_PCLK_HPM_APBIF, "pclk_hpm_apbif", "aclk_peris_66",
1771 ENABLE_PCLK_PERIS, 30, CLK_IGNORE_UNUSED, 0),
1772 GATE(CLK_PCLK_TMU1_APBIF, "pclk_tmu1_apbif", "aclk_peris_66",
1773 ENABLE_PCLK_PERIS, 24, CLK_IGNORE_UNUSED, 0),
1774 GATE(CLK_PCLK_TMU0_APBIF, "pclk_tmu0_apbif", "aclk_peris_66",
1775 ENABLE_PCLK_PERIS, 23, CLK_IGNORE_UNUSED, 0),
1776 GATE(CLK_PCLK_PMU_PERIS, "pclk_pmu_peris", "aclk_peris_66",
1777 ENABLE_PCLK_PERIS, 22, CLK_IGNORE_UNUSED, 0),
1778 GATE(CLK_PCLK_SYSREG_PERIS, "pclk_sysreg_peris", "aclk_peris_66",
1779 ENABLE_PCLK_PERIS, 21, CLK_IGNORE_UNUSED, 0),
1780 GATE(CLK_PCLK_CMU_TOP_APBIF, "pclk_cmu_top_apbif", "aclk_peris_66",
1781 ENABLE_PCLK_PERIS, 20, CLK_IGNORE_UNUSED, 0),
1782 GATE(CLK_PCLK_WDT_APOLLO, "pclk_wdt_apollo", "aclk_peris_66",
1783 ENABLE_PCLK_PERIS, 17, CLK_IGNORE_UNUSED, 0),
1784 GATE(CLK_PCLK_WDT_ATLAS, "pclk_wdt_atlas", "aclk_peris_66",
1785 ENABLE_PCLK_PERIS, 16, CLK_IGNORE_UNUSED, 0),
1786 GATE(CLK_PCLK_MCT, "pclk_mct", "aclk_peris_66",
1787 ENABLE_PCLK_PERIS, 15, CLK_IGNORE_UNUSED, 0),
1788 GATE(CLK_PCLK_HDMI_CEC, "pclk_hdmi_cec", "aclk_peris_66",
1789 ENABLE_PCLK_PERIS, 14, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001790
1791 /* ENABLE_PCLK_PERIS_SECURE_TZPC */
1792 GATE(CLK_PCLK_TZPC12, "pclk_tzpc12", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001793 ENABLE_PCLK_PERIS_SECURE_TZPC, 12, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001794 GATE(CLK_PCLK_TZPC11, "pclk_tzpc11", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001795 ENABLE_PCLK_PERIS_SECURE_TZPC, 11, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001796 GATE(CLK_PCLK_TZPC10, "pclk_tzpc10", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001797 ENABLE_PCLK_PERIS_SECURE_TZPC, 10, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001798 GATE(CLK_PCLK_TZPC9, "pclk_tzpc9", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001799 ENABLE_PCLK_PERIS_SECURE_TZPC, 9, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001800 GATE(CLK_PCLK_TZPC8, "pclk_tzpc8", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001801 ENABLE_PCLK_PERIS_SECURE_TZPC, 8, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001802 GATE(CLK_PCLK_TZPC7, "pclk_tzpc7", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001803 ENABLE_PCLK_PERIS_SECURE_TZPC, 7, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001804 GATE(CLK_PCLK_TZPC6, "pclk_tzpc6", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001805 ENABLE_PCLK_PERIS_SECURE_TZPC, 6, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001806 GATE(CLK_PCLK_TZPC5, "pclk_tzpc5", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001807 ENABLE_PCLK_PERIS_SECURE_TZPC, 5, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001808 GATE(CLK_PCLK_TZPC4, "pclk_tzpc4", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001809 ENABLE_PCLK_PERIS_SECURE_TZPC, 4, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001810 GATE(CLK_PCLK_TZPC3, "pclk_tzpc3", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001811 ENABLE_PCLK_PERIS_SECURE_TZPC, 3, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001812 GATE(CLK_PCLK_TZPC2, "pclk_tzpc2", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001813 ENABLE_PCLK_PERIS_SECURE_TZPC, 2, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001814 GATE(CLK_PCLK_TZPC1, "pclk_tzpc1", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001815 ENABLE_PCLK_PERIS_SECURE_TZPC, 1, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001816 GATE(CLK_PCLK_TZPC0, "pclk_tzpc0", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001817 ENABLE_PCLK_PERIS_SECURE_TZPC, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001818
1819 /* ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF */
1820 GATE(CLK_PCLK_SECKEY_APBIF, "pclk_seckey_apbif", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001821 ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001822
1823 /* ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF */
1824 GATE(CLK_PCLK_CHIPID_APBIF, "pclk_chipid_apbif", "aclk_peris_66",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001825 ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001826
1827 /* ENABLE_PCLK_PERIS_SECURE_TOPRTC */
1828 GATE(CLK_PCLK_TOPRTC, "pclk_toprtc", "aclk_peris_66",
1829 ENABLE_PCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1830
1831 /* ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF */
1832 GATE(CLK_PCLK_CUSTOM_EFUSE_APBIF, "pclk_custom_efuse_apbif",
1833 "aclk_peris_66",
1834 ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF, 0, 0, 0),
1835
1836 /* ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF */
1837 GATE(CLK_PCLK_ANTIRBK_CNT_APBIF, "pclk_antirbk_cnt_apbif",
1838 "aclk_peris_66",
1839 ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF, 0, 0, 0),
1840
1841 /* ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF */
1842 GATE(CLK_PCLK_OTP_CON_APBIF, "pclk_otp_con_apbif",
1843 "aclk_peris_66",
1844 ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF, 0, 0, 0),
1845
1846 /* ENABLE_SCLK_PERIS */
1847 GATE(CLK_SCLK_ASV_TB, "sclk_asv_tb", "oscclk_efuse_common",
1848 ENABLE_SCLK_PERIS, 10, 0, 0),
1849 GATE(CLK_SCLK_TMU1, "sclk_tmu1", "oscclk_efuse_common",
1850 ENABLE_SCLK_PERIS, 4, 0, 0),
1851 GATE(CLK_SCLK_TMU0, "sclk_tmu0", "oscclk_efuse_common",
1852 ENABLE_SCLK_PERIS, 3, 0, 0),
1853
1854 /* ENABLE_SCLK_PERIS_SECURE_SECKEY */
1855 GATE(CLK_SCLK_SECKEY, "sclk_seckey", "oscclk_efuse_common",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001856 ENABLE_SCLK_PERIS_SECURE_SECKEY, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001857
1858 /* ENABLE_SCLK_PERIS_SECURE_CHIPID */
1859 GATE(CLK_SCLK_CHIPID, "sclk_chipid", "oscclk_efuse_common",
Jonghwa Lee80e72642015-04-27 20:36:36 +09001860 ENABLE_SCLK_PERIS_SECURE_CHIPID, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001861
1862 /* ENABLE_SCLK_PERIS_SECURE_TOPRTC */
1863 GATE(CLK_SCLK_TOPRTC, "sclk_toprtc", "oscclk_efuse_common",
1864 ENABLE_SCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1865
1866 /* ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE */
1867 GATE(CLK_SCLK_CUSTOM_EFUSE, "sclk_custom_efuse", "oscclk_efuse_common",
1868 ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE, 0, 0, 0),
1869
1870 /* ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT */
1871 GATE(CLK_SCLK_ANTIRBK_CNT, "sclk_antirbk_cnt", "oscclk_efuse_common",
1872 ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT, 0, 0, 0),
1873
1874 /* ENABLE_SCLK_PERIS_SECURE_OTP_CON */
1875 GATE(CLK_SCLK_OTP_CON, "sclk_otp_con", "oscclk_efuse_common",
1876 ENABLE_SCLK_PERIS_SECURE_OTP_CON, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001877};
1878
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001879static const struct samsung_cmu_info peris_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001880 .gate_clks = peris_gate_clks,
1881 .nr_gate_clks = ARRAY_SIZE(peris_gate_clks),
1882 .nr_clk_ids = PERIS_NR_CLK,
1883 .clk_regs = peris_clk_regs,
1884 .nr_clk_regs = ARRAY_SIZE(peris_clk_regs),
1885};
1886
1887static void __init exynos5433_cmu_peris_init(struct device_node *np)
1888{
1889 samsung_cmu_register_one(np, &peris_cmu_info);
1890}
1891
1892CLK_OF_DECLARE(exynos5433_cmu_peris, "samsung,exynos5433-cmu-peris",
1893 exynos5433_cmu_peris_init);
1894
1895/*
1896 * Register offset definitions for CMU_FSYS
1897 */
1898#define MUX_SEL_FSYS0 0x0200
1899#define MUX_SEL_FSYS1 0x0204
1900#define MUX_SEL_FSYS2 0x0208
1901#define MUX_SEL_FSYS3 0x020c
1902#define MUX_SEL_FSYS4 0x0210
1903#define MUX_ENABLE_FSYS0 0x0300
1904#define MUX_ENABLE_FSYS1 0x0304
1905#define MUX_ENABLE_FSYS2 0x0308
1906#define MUX_ENABLE_FSYS3 0x030c
1907#define MUX_ENABLE_FSYS4 0x0310
1908#define MUX_STAT_FSYS0 0x0400
1909#define MUX_STAT_FSYS1 0x0404
1910#define MUX_STAT_FSYS2 0x0408
1911#define MUX_STAT_FSYS3 0x040c
1912#define MUX_STAT_FSYS4 0x0410
1913#define MUX_IGNORE_FSYS2 0x0508
1914#define MUX_IGNORE_FSYS3 0x050c
1915#define ENABLE_ACLK_FSYS0 0x0800
1916#define ENABLE_ACLK_FSYS1 0x0804
1917#define ENABLE_PCLK_FSYS 0x0900
1918#define ENABLE_SCLK_FSYS 0x0a00
1919#define ENABLE_IP_FSYS0 0x0b00
1920#define ENABLE_IP_FSYS1 0x0b04
1921
1922/* list of all parent clock list */
Chanwoo Choi4b801352015-02-02 23:24:05 +09001923PNAME(mout_sclk_ufs_mphy_user_p) = { "oscclk", "sclk_ufs_mphy", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001924PNAME(mout_aclk_fsys_200_user_p) = { "oscclk", "div_aclk_fsys_200", };
Chanwoo Choi4b801352015-02-02 23:24:05 +09001925PNAME(mout_sclk_pcie_100_user_p) = { "oscclk", "sclk_pcie_100_fsys",};
1926PNAME(mout_sclk_ufsunipro_user_p) = { "oscclk", "sclk_ufsunipro_fsys",};
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001927PNAME(mout_sclk_mmc2_user_p) = { "oscclk", "sclk_mmc2_fsys", };
1928PNAME(mout_sclk_mmc1_user_p) = { "oscclk", "sclk_mmc1_fsys", };
1929PNAME(mout_sclk_mmc0_user_p) = { "oscclk", "sclk_mmc0_fsys", };
Chanwoo Choi4b801352015-02-02 23:24:05 +09001930PNAME(mout_sclk_usbhost30_user_p) = { "oscclk", "sclk_usbhost30_fsys",};
1931PNAME(mout_sclk_usbdrd30_user_p) = { "oscclk", "sclk_usbdrd30_fsys", };
1932
1933PNAME(mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p)
1934 = { "oscclk", "phyclk_usbhost30_uhost30_pipe_pclk_phy", };
1935PNAME(mout_phyclk_usbhost30_uhost30_phyclock_user_p)
1936 = { "oscclk", "phyclk_usbhost30_uhost30_phyclock_phy", };
1937PNAME(mout_phyclk_usbhost20_phy_hsic1_p)
1938 = { "oscclk", "phyclk_usbhost20_phy_hsic1_phy", };
1939PNAME(mout_phyclk_usbhost20_phy_clk48mohci_user_p)
1940 = { "oscclk", "phyclk_usbhost20_phy_clk48mohci_phy", };
1941PNAME(mout_phyclk_usbhost20_phy_phyclock_user_p)
1942 = { "oscclk", "phyclk_usbhost20_phy_phyclock_phy", };
1943PNAME(mout_phyclk_usbhost20_phy_freeclk_user_p)
1944 = { "oscclk", "phyclk_usbhost20_phy_freeclk_phy", };
1945PNAME(mout_phyclk_usbdrd30_udrd30_pipe_pclk_p)
1946 = { "oscclk", "phyclk_usbdrd30_udrd30_pipe_pclk_phy", };
1947PNAME(mout_phyclk_usbdrd30_udrd30_phyclock_user_p)
1948 = { "oscclk", "phyclk_usbdrd30_udrd30_phyclock_phy", };
1949PNAME(mout_phyclk_ufs_rx1_symbol_user_p)
1950 = { "oscclk", "phyclk_ufs_rx1_symbol_phy", };
1951PNAME(mout_phyclk_ufs_rx0_symbol_user_p)
1952 = { "oscclk", "phyclk_ufs_rx0_symbol_phy", };
1953PNAME(mout_phyclk_ufs_tx1_symbol_user_p)
1954 = { "oscclk", "phyclk_ufs_tx1_symbol_phy", };
1955PNAME(mout_phyclk_ufs_tx0_symbol_user_p)
1956 = { "oscclk", "phyclk_ufs_tx0_symbol_phy", };
1957PNAME(mout_phyclk_lli_mphy_to_ufs_user_p)
1958 = { "oscclk", "phyclk_lli_mphy_to_ufs_phy", };
1959PNAME(mout_sclk_mphy_p)
1960 = { "mout_sclk_ufs_mphy_user",
1961 "mout_phyclk_lli_mphy_to_ufs_user", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001962
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001963static const unsigned long fsys_clk_regs[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001964 MUX_SEL_FSYS0,
1965 MUX_SEL_FSYS1,
1966 MUX_SEL_FSYS2,
1967 MUX_SEL_FSYS3,
1968 MUX_SEL_FSYS4,
1969 MUX_ENABLE_FSYS0,
1970 MUX_ENABLE_FSYS1,
1971 MUX_ENABLE_FSYS2,
1972 MUX_ENABLE_FSYS3,
1973 MUX_ENABLE_FSYS4,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001974 MUX_IGNORE_FSYS2,
1975 MUX_IGNORE_FSYS3,
1976 ENABLE_ACLK_FSYS0,
1977 ENABLE_ACLK_FSYS1,
1978 ENABLE_PCLK_FSYS,
1979 ENABLE_SCLK_FSYS,
1980 ENABLE_IP_FSYS0,
1981 ENABLE_IP_FSYS1,
1982};
1983
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02001984static const struct samsung_fixed_rate_clock fsys_fixed_clks[] __initconst = {
Chanwoo Choi4b801352015-02-02 23:24:05 +09001985 /* PHY clocks from USBDRD30_PHY */
1986 FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_PHY,
1987 "phyclk_usbdrd30_udrd30_phyclock_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001988 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001989 FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_PHY,
1990 "phyclk_usbdrd30_udrd30_pipe_pclk_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001991 0, 125000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001992 /* PHY clocks from USBHOST30_PHY */
1993 FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_PHY,
1994 "phyclk_usbhost30_uhost30_phyclock_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001995 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001996 FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_PHY,
1997 "phyclk_usbhost30_uhost30_pipe_pclk_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08001998 0, 125000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09001999 /* PHY clocks from USBHOST20_PHY */
2000 FRATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK_PHY,
Stephen Boyd728f2882016-03-01 10:59:58 -08002001 "phyclk_usbhost20_phy_freeclk_phy", NULL, 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002002 FRATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK_PHY,
Stephen Boyd728f2882016-03-01 10:59:58 -08002003 "phyclk_usbhost20_phy_phyclock_phy", NULL, 0, 60000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002004 FRATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI_PHY,
2005 "phyclk_usbhost20_phy_clk48mohci_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08002006 0, 48000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002007 FRATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1_PHY,
Stephen Boyd728f2882016-03-01 10:59:58 -08002008 "phyclk_usbhost20_phy_hsic1_phy", NULL, 0,
Chanwoo Choi4b801352015-02-02 23:24:05 +09002009 60000000),
2010 /* PHY clocks from UFS_PHY */
2011 FRATE(CLK_PHYCLK_UFS_TX0_SYMBOL_PHY, "phyclk_ufs_tx0_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002012 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002013 FRATE(CLK_PHYCLK_UFS_RX0_SYMBOL_PHY, "phyclk_ufs_rx0_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002014 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002015 FRATE(CLK_PHYCLK_UFS_TX1_SYMBOL_PHY, "phyclk_ufs_tx1_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002016 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002017 FRATE(CLK_PHYCLK_UFS_RX1_SYMBOL_PHY, "phyclk_ufs_rx1_symbol_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002018 NULL, 0, 300000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002019 /* PHY clocks from LLI_PHY */
2020 FRATE(CLK_PHYCLK_LLI_MPHY_TO_UFS_PHY, "phyclk_lli_mphy_to_ufs_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002021 NULL, 0, 26000000),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002022};
2023
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002024static const struct samsung_mux_clock fsys_mux_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002025 /* MUX_SEL_FSYS0 */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002026 MUX(CLK_MOUT_SCLK_UFS_MPHY_USER, "mout_sclk_ufs_mphy_user",
2027 mout_sclk_ufs_mphy_user_p, MUX_SEL_FSYS0, 4, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002028 MUX(CLK_MOUT_ACLK_FSYS_200_USER, "mout_aclk_fsys_200_user",
2029 mout_aclk_fsys_200_user_p, MUX_SEL_FSYS0, 0, 1),
2030
2031 /* MUX_SEL_FSYS1 */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002032 MUX(CLK_MOUT_SCLK_PCIE_100_USER, "mout_sclk_pcie_100_user",
2033 mout_sclk_pcie_100_user_p, MUX_SEL_FSYS1, 28, 1),
2034 MUX(CLK_MOUT_SCLK_UFSUNIPRO_USER, "mout_sclk_ufsunipro_user",
2035 mout_sclk_ufsunipro_user_p, MUX_SEL_FSYS1, 24, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002036 MUX(CLK_MOUT_SCLK_MMC2_USER, "mout_sclk_mmc2_user",
2037 mout_sclk_mmc2_user_p, MUX_SEL_FSYS1, 20, 1),
2038 MUX(CLK_MOUT_SCLK_MMC1_USER, "mout_sclk_mmc1_user",
2039 mout_sclk_mmc1_user_p, MUX_SEL_FSYS1, 16, 1),
2040 MUX(CLK_MOUT_SCLK_MMC0_USER, "mout_sclk_mmc0_user",
2041 mout_sclk_mmc0_user_p, MUX_SEL_FSYS1, 12, 1),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002042 MUX(CLK_MOUT_SCLK_USBHOST30_USER, "mout_sclk_usbhost30_user",
2043 mout_sclk_usbhost30_user_p, MUX_SEL_FSYS1, 4, 1),
2044 MUX(CLK_MOUT_SCLK_USBDRD30_USER, "mout_sclk_usbdrd30_user",
2045 mout_sclk_usbdrd30_user_p, MUX_SEL_FSYS1, 0, 1),
2046
2047 /* MUX_SEL_FSYS2 */
2048 MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_USER,
2049 "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2050 mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p,
2051 MUX_SEL_FSYS2, 28, 1),
2052 MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_USER,
2053 "mout_phyclk_usbhost30_uhost30_phyclock_user",
2054 mout_phyclk_usbhost30_uhost30_phyclock_user_p,
2055 MUX_SEL_FSYS2, 24, 1),
2056 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_HSIC1_USER,
2057 "mout_phyclk_usbhost20_phy_hsic1",
2058 mout_phyclk_usbhost20_phy_hsic1_p,
2059 MUX_SEL_FSYS2, 20, 1),
2060 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_CLK48MOHCI_USER,
2061 "mout_phyclk_usbhost20_phy_clk48mohci_user",
2062 mout_phyclk_usbhost20_phy_clk48mohci_user_p,
2063 MUX_SEL_FSYS2, 16, 1),
2064 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHYCLOCK_USER,
2065 "mout_phyclk_usbhost20_phy_phyclock_user",
2066 mout_phyclk_usbhost20_phy_phyclock_user_p,
2067 MUX_SEL_FSYS2, 12, 1),
2068 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHY_FREECLK_USER,
2069 "mout_phyclk_usbhost20_phy_freeclk_user",
2070 mout_phyclk_usbhost20_phy_freeclk_user_p,
2071 MUX_SEL_FSYS2, 8, 1),
2072 MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_USER,
2073 "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2074 mout_phyclk_usbdrd30_udrd30_pipe_pclk_p,
2075 MUX_SEL_FSYS2, 4, 1),
2076 MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_USER,
2077 "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2078 mout_phyclk_usbdrd30_udrd30_phyclock_user_p,
2079 MUX_SEL_FSYS2, 0, 1),
2080
2081 /* MUX_SEL_FSYS3 */
2082 MUX(CLK_MOUT_PHYCLK_UFS_RX1_SYMBOL_USER,
2083 "mout_phyclk_ufs_rx1_symbol_user",
2084 mout_phyclk_ufs_rx1_symbol_user_p,
2085 MUX_SEL_FSYS3, 16, 1),
2086 MUX(CLK_MOUT_PHYCLK_UFS_RX0_SYMBOL_USER,
2087 "mout_phyclk_ufs_rx0_symbol_user",
2088 mout_phyclk_ufs_rx0_symbol_user_p,
2089 MUX_SEL_FSYS3, 12, 1),
2090 MUX(CLK_MOUT_PHYCLK_UFS_TX1_SYMBOL_USER,
2091 "mout_phyclk_ufs_tx1_symbol_user",
2092 mout_phyclk_ufs_tx1_symbol_user_p,
2093 MUX_SEL_FSYS3, 8, 1),
2094 MUX(CLK_MOUT_PHYCLK_UFS_TX0_SYMBOL_USER,
2095 "mout_phyclk_ufs_tx0_symbol_user",
2096 mout_phyclk_ufs_tx0_symbol_user_p,
2097 MUX_SEL_FSYS3, 4, 1),
2098 MUX(CLK_MOUT_PHYCLK_LLI_MPHY_TO_UFS_USER,
2099 "mout_phyclk_lli_mphy_to_ufs_user",
2100 mout_phyclk_lli_mphy_to_ufs_user_p,
2101 MUX_SEL_FSYS3, 0, 1),
2102
2103 /* MUX_SEL_FSYS4 */
2104 MUX(CLK_MOUT_SCLK_MPHY, "mout_sclk_mphy", mout_sclk_mphy_p,
2105 MUX_SEL_FSYS4, 0, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002106};
2107
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002108static const struct samsung_gate_clock fsys_gate_clks[] __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002109 /* ENABLE_ACLK_FSYS0 */
2110 GATE(CLK_ACLK_PCIE, "aclk_pcie", "mout_aclk_fsys_200_user",
2111 ENABLE_ACLK_FSYS0, 13, CLK_IGNORE_UNUSED, 0),
2112 GATE(CLK_ACLK_PDMA1, "aclk_pdma1", "mout_aclk_fsys_200_user",
2113 ENABLE_ACLK_FSYS0, 11, CLK_IGNORE_UNUSED, 0),
2114 GATE(CLK_ACLK_TSI, "aclk_tsi", "mout_aclk_fsys_200_user",
2115 ENABLE_ACLK_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
2116 GATE(CLK_ACLK_MMC2, "aclk_mmc2", "mout_aclk_fsys_200_user",
2117 ENABLE_ACLK_FSYS0, 8, CLK_IGNORE_UNUSED, 0),
2118 GATE(CLK_ACLK_MMC1, "aclk_mmc1", "mout_aclk_fsys_200_user",
2119 ENABLE_ACLK_FSYS0, 7, CLK_IGNORE_UNUSED, 0),
2120 GATE(CLK_ACLK_MMC0, "aclk_mmc0", "mout_aclk_fsys_200_user",
2121 ENABLE_ACLK_FSYS0, 6, CLK_IGNORE_UNUSED, 0),
2122 GATE(CLK_ACLK_UFS, "aclk_ufs", "mout_aclk_fsys_200_user",
2123 ENABLE_ACLK_FSYS0, 5, CLK_IGNORE_UNUSED, 0),
2124 GATE(CLK_ACLK_USBHOST20, "aclk_usbhost20", "mout_aclk_fsys_200_user",
2125 ENABLE_ACLK_FSYS0, 3, CLK_IGNORE_UNUSED, 0),
2126 GATE(CLK_ACLK_USBHOST30, "aclk_usbhost30", "mout_aclk_fsys_200_user",
2127 ENABLE_ACLK_FSYS0, 2, CLK_IGNORE_UNUSED, 0),
2128 GATE(CLK_ACLK_USBDRD30, "aclk_usbdrd30", "mout_aclk_fsys_200_user",
2129 ENABLE_ACLK_FSYS0, 1, CLK_IGNORE_UNUSED, 0),
2130 GATE(CLK_ACLK_PDMA0, "aclk_pdma0", "mout_aclk_fsys_200_user",
2131 ENABLE_ACLK_FSYS0, 0, CLK_IGNORE_UNUSED, 0),
2132
Chanwoo Choi4b801352015-02-02 23:24:05 +09002133 /* ENABLE_ACLK_FSYS1 */
2134 GATE(CLK_ACLK_XIU_FSYSPX, "aclk_xiu_fsyspx", "mout_aclk_fsys_200_user",
2135 ENABLE_ACLK_FSYS1, 27, CLK_IGNORE_UNUSED, 0),
2136 GATE(CLK_ACLK_AHB_USBLINKH1, "aclk_ahb_usblinkh1",
2137 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2138 26, CLK_IGNORE_UNUSED, 0),
2139 GATE(CLK_ACLK_SMMU_PDMA1, "aclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2140 ENABLE_ACLK_FSYS1, 25, CLK_IGNORE_UNUSED, 0),
2141 GATE(CLK_ACLK_BTS_PCIE, "aclk_bts_pcie", "mout_aclk_fsys_200_user",
2142 ENABLE_ACLK_FSYS1, 24, 0, 0),
2143 GATE(CLK_ACLK_AXIUS_PDMA1, "aclk_axius_pdma1",
2144 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2145 22, CLK_IGNORE_UNUSED, 0),
2146 GATE(CLK_ACLK_SMMU_PDMA0, "aclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2147 ENABLE_ACLK_FSYS1, 17, CLK_IGNORE_UNUSED, 0),
2148 GATE(CLK_ACLK_BTS_UFS, "aclk_bts_ufs", "mout_aclk_fsys_200_user",
2149 ENABLE_ACLK_FSYS1, 14, CLK_IGNORE_UNUSED, 0),
2150 GATE(CLK_ACLK_BTS_USBHOST30, "aclk_bts_usbhost30",
2151 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2152 13, 0, 0),
2153 GATE(CLK_ACLK_BTS_USBDRD30, "aclk_bts_usbdrd30",
2154 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2155 12, 0, 0),
2156 GATE(CLK_ACLK_AXIUS_PDMA0, "aclk_axius_pdma0",
2157 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2158 11, CLK_IGNORE_UNUSED, 0),
2159 GATE(CLK_ACLK_AXIUS_USBHS, "aclk_axius_usbhs",
2160 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2161 10, CLK_IGNORE_UNUSED, 0),
2162 GATE(CLK_ACLK_AXIUS_FSYSSX, "aclk_axius_fsyssx",
2163 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2164 9, CLK_IGNORE_UNUSED, 0),
2165 GATE(CLK_ACLK_AHB2APB_FSYSP, "aclk_ahb2apb_fsysp",
2166 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2167 8, CLK_IGNORE_UNUSED, 0),
2168 GATE(CLK_ACLK_AHB2AXI_USBHS, "aclk_ahb2axi_usbhs",
2169 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2170 7, CLK_IGNORE_UNUSED, 0),
2171 GATE(CLK_ACLK_AHB_USBLINKH0, "aclk_ahb_usblinkh0",
2172 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2173 6, CLK_IGNORE_UNUSED, 0),
2174 GATE(CLK_ACLK_AHB_USBHS, "aclk_ahb_usbhs", "mout_aclk_fsys_200_user",
2175 ENABLE_ACLK_FSYS1, 5, CLK_IGNORE_UNUSED, 0),
2176 GATE(CLK_ACLK_AHB_FSYSH, "aclk_ahb_fsysh", "mout_aclk_fsys_200_user",
2177 ENABLE_ACLK_FSYS1, 4, CLK_IGNORE_UNUSED, 0),
2178 GATE(CLK_ACLK_XIU_FSYSX, "aclk_xiu_fsysx", "mout_aclk_fsys_200_user",
2179 ENABLE_ACLK_FSYS1, 3, CLK_IGNORE_UNUSED, 0),
2180 GATE(CLK_ACLK_XIU_FSYSSX, "aclk_xiu_fsyssx", "mout_aclk_fsys_200_user",
2181 ENABLE_ACLK_FSYS1, 2, CLK_IGNORE_UNUSED, 0),
2182 GATE(CLK_ACLK_FSYSNP_200, "aclk_fsysnp_200", "mout_aclk_fsys_200_user",
2183 ENABLE_ACLK_FSYS1, 1, CLK_IGNORE_UNUSED, 0),
2184 GATE(CLK_ACLK_FSYSND_200, "aclk_fsysnd_200", "mout_aclk_fsys_200_user",
2185 ENABLE_ACLK_FSYS1, 0, CLK_IGNORE_UNUSED, 0),
2186
2187 /* ENABLE_PCLK_FSYS */
2188 GATE(CLK_PCLK_PCIE_CTRL, "pclk_pcie_ctrl", "mout_aclk_fsys_200_user",
2189 ENABLE_PCLK_FSYS, 17, 0, 0),
2190 GATE(CLK_PCLK_SMMU_PDMA1, "pclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2191 ENABLE_PCLK_FSYS, 16, CLK_IGNORE_UNUSED, 0),
2192 GATE(CLK_PCLK_PCIE_PHY, "pclk_pcie_phy", "mout_aclk_fsys_200_user",
2193 ENABLE_PCLK_FSYS, 14, 0, 0),
2194 GATE(CLK_PCLK_BTS_PCIE, "pclk_bts_pcie", "mout_aclk_fsys_200_user",
2195 ENABLE_PCLK_FSYS, 13, 0, 0),
2196 GATE(CLK_PCLK_SMMU_PDMA0, "pclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2197 ENABLE_PCLK_FSYS, 8, CLK_IGNORE_UNUSED, 0),
2198 GATE(CLK_PCLK_BTS_UFS, "pclk_bts_ufs", "mout_aclk_fsys_200_user",
2199 ENABLE_PCLK_FSYS, 5, 0, 0),
2200 GATE(CLK_PCLK_BTS_USBHOST30, "pclk_bts_usbhost30",
2201 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 4, 0, 0),
2202 GATE(CLK_PCLK_BTS_USBDRD30, "pclk_bts_usbdrd30",
2203 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 3, 0, 0),
2204 GATE(CLK_PCLK_GPIO_FSYS, "pclk_gpio_fsys", "mout_aclk_fsys_200_user",
2205 ENABLE_PCLK_FSYS, 2, CLK_IGNORE_UNUSED, 0),
2206 GATE(CLK_PCLK_PMU_FSYS, "pclk_pmu_fsys", "mout_aclk_fsys_200_user",
2207 ENABLE_PCLK_FSYS, 1, CLK_IGNORE_UNUSED, 0),
2208 GATE(CLK_PCLK_SYSREG_FSYS, "pclk_sysreg_fsys",
2209 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS,
2210 0, CLK_IGNORE_UNUSED, 0),
2211
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002212 /* ENABLE_SCLK_FSYS */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002213 GATE(CLK_SCLK_PCIE_100, "sclk_pcie_100", "mout_sclk_pcie_100_user",
2214 ENABLE_SCLK_FSYS, 21, 0, 0),
2215 GATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK,
2216 "phyclk_usbhost30_uhost30_pipe_pclk",
2217 "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2218 ENABLE_SCLK_FSYS, 18, 0, 0),
2219 GATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK,
2220 "phyclk_usbhost30_uhost30_phyclock",
2221 "mout_phyclk_usbhost30_uhost30_phyclock_user",
2222 ENABLE_SCLK_FSYS, 17, 0, 0),
2223 GATE(CLK_PHYCLK_UFS_RX1_SYMBOL, "phyclk_ufs_rx1_symbol",
2224 "mout_phyclk_ufs_rx1_symbol_user", ENABLE_SCLK_FSYS,
2225 16, 0, 0),
2226 GATE(CLK_PHYCLK_UFS_RX0_SYMBOL, "phyclk_ufs_rx0_symbol",
2227 "mout_phyclk_ufs_rx0_symbol_user", ENABLE_SCLK_FSYS,
2228 15, 0, 0),
2229 GATE(CLK_PHYCLK_UFS_TX1_SYMBOL, "phyclk_ufs_tx1_symbol",
2230 "mout_phyclk_ufs_tx1_symbol_user", ENABLE_SCLK_FSYS,
2231 14, 0, 0),
2232 GATE(CLK_PHYCLK_UFS_TX0_SYMBOL, "phyclk_ufs_tx0_symbol",
2233 "mout_phyclk_ufs_tx0_symbol_user", ENABLE_SCLK_FSYS,
2234 13, 0, 0),
2235 GATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1, "phyclk_usbhost20_phy_hsic1",
2236 "mout_phyclk_usbhost20_phy_hsic1", ENABLE_SCLK_FSYS,
2237 12, 0, 0),
2238 GATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI,
2239 "phyclk_usbhost20_phy_clk48mohci",
2240 "mout_phyclk_usbhost20_phy_clk48mohci_user",
2241 ENABLE_SCLK_FSYS, 11, 0, 0),
2242 GATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK,
2243 "phyclk_usbhost20_phy_phyclock",
2244 "mout_phyclk_usbhost20_phy_phyclock_user",
2245 ENABLE_SCLK_FSYS, 10, 0, 0),
2246 GATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK,
2247 "phyclk_usbhost20_phy_freeclk",
2248 "mout_phyclk_usbhost20_phy_freeclk_user",
2249 ENABLE_SCLK_FSYS, 9, 0, 0),
2250 GATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
2251 "phyclk_usbdrd30_udrd30_pipe_pclk",
2252 "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2253 ENABLE_SCLK_FSYS, 8, 0, 0),
2254 GATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
2255 "phyclk_usbdrd30_udrd30_phyclock",
2256 "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2257 ENABLE_SCLK_FSYS, 7, 0, 0),
2258 GATE(CLK_SCLK_MPHY, "sclk_mphy", "mout_sclk_mphy",
2259 ENABLE_SCLK_FSYS, 6, 0, 0),
2260 GATE(CLK_SCLK_UFSUNIPRO, "sclk_ufsunipro", "mout_sclk_ufsunipro_user",
2261 ENABLE_SCLK_FSYS, 5, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002262 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "mout_sclk_mmc2_user",
2263 ENABLE_SCLK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
2264 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "mout_sclk_mmc1_user",
2265 ENABLE_SCLK_FSYS, 3, CLK_SET_RATE_PARENT, 0),
2266 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "mout_sclk_mmc0_user",
2267 ENABLE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002268 GATE(CLK_SCLK_USBHOST30, "sclk_usbhost30", "mout_sclk_usbhost30_user",
2269 ENABLE_SCLK_FSYS, 1, 0, 0),
2270 GATE(CLK_SCLK_USBDRD30, "sclk_usbdrd30", "mout_sclk_usbdrd30_user",
2271 ENABLE_SCLK_FSYS, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002272
2273 /* ENABLE_IP_FSYS0 */
2274 GATE(CLK_PDMA1, "pdma1", "aclk_pdma1", ENABLE_IP_FSYS0, 15, 0, 0),
2275 GATE(CLK_PDMA0, "pdma0", "aclk_pdma0", ENABLE_IP_FSYS0, 0, 0, 0),
2276};
2277
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002278static const struct samsung_cmu_info fsys_cmu_info __initconst = {
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002279 .mux_clks = fsys_mux_clks,
2280 .nr_mux_clks = ARRAY_SIZE(fsys_mux_clks),
2281 .gate_clks = fsys_gate_clks,
2282 .nr_gate_clks = ARRAY_SIZE(fsys_gate_clks),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002283 .fixed_clks = fsys_fixed_clks,
2284 .nr_fixed_clks = ARRAY_SIZE(fsys_fixed_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002285 .nr_clk_ids = FSYS_NR_CLK,
2286 .clk_regs = fsys_clk_regs,
2287 .nr_clk_regs = ARRAY_SIZE(fsys_clk_regs),
2288};
2289
2290static void __init exynos5433_cmu_fsys_init(struct device_node *np)
2291{
2292 samsung_cmu_register_one(np, &fsys_cmu_info);
2293}
2294
2295CLK_OF_DECLARE(exynos5433_cmu_fsys, "samsung,exynos5433-cmu-fsys",
2296 exynos5433_cmu_fsys_init);
Chanwoo Choia29308d2015-02-02 23:24:00 +09002297
2298/*
2299 * Register offset definitions for CMU_G2D
2300 */
2301#define MUX_SEL_G2D0 0x0200
2302#define MUX_SEL_ENABLE_G2D0 0x0300
2303#define MUX_SEL_STAT_G2D0 0x0400
2304#define DIV_G2D 0x0600
2305#define DIV_STAT_G2D 0x0700
2306#define DIV_ENABLE_ACLK_G2D 0x0800
2307#define DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D 0x0804
2308#define DIV_ENABLE_PCLK_G2D 0x0900
2309#define DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D 0x0904
2310#define DIV_ENABLE_IP_G2D0 0x0b00
2311#define DIV_ENABLE_IP_G2D1 0x0b04
2312#define DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D 0x0b08
2313
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002314static const unsigned long g2d_clk_regs[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002315 MUX_SEL_G2D0,
2316 MUX_SEL_ENABLE_G2D0,
Chanwoo Choia29308d2015-02-02 23:24:00 +09002317 DIV_G2D,
Chanwoo Choia29308d2015-02-02 23:24:00 +09002318 DIV_ENABLE_ACLK_G2D,
2319 DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D,
2320 DIV_ENABLE_PCLK_G2D,
2321 DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D,
2322 DIV_ENABLE_IP_G2D0,
2323 DIV_ENABLE_IP_G2D1,
2324 DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D,
2325};
2326
2327/* list of all parent clock list */
2328PNAME(mout_aclk_g2d_266_user_p) = { "oscclk", "aclk_g2d_266", };
2329PNAME(mout_aclk_g2d_400_user_p) = { "oscclk", "aclk_g2d_400", };
2330
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002331static const struct samsung_mux_clock g2d_mux_clks[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002332 /* MUX_SEL_G2D0 */
2333 MUX(CLK_MUX_ACLK_G2D_266_USER, "mout_aclk_g2d_266_user",
2334 mout_aclk_g2d_266_user_p, MUX_SEL_G2D0, 4, 1),
2335 MUX(CLK_MUX_ACLK_G2D_400_USER, "mout_aclk_g2d_400_user",
2336 mout_aclk_g2d_400_user_p, MUX_SEL_G2D0, 0, 1),
2337};
2338
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002339static const struct samsung_div_clock g2d_div_clks[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002340 /* DIV_G2D */
2341 DIV(CLK_DIV_PCLK_G2D, "div_pclk_g2d", "mout_aclk_g2d_266_user",
2342 DIV_G2D, 0, 2),
2343};
2344
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002345static const struct samsung_gate_clock g2d_gate_clks[] __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002346 /* DIV_ENABLE_ACLK_G2D */
2347 GATE(CLK_ACLK_SMMU_MDMA1, "aclk_smmu_mdma1", "mout_aclk_g2d_266_user",
2348 DIV_ENABLE_ACLK_G2D, 12, 0, 0),
2349 GATE(CLK_ACLK_BTS_MDMA1, "aclk_bts_mdam1", "mout_aclk_g2d_266_user",
2350 DIV_ENABLE_ACLK_G2D, 11, 0, 0),
2351 GATE(CLK_ACLK_BTS_G2D, "aclk_bts_g2d", "mout_aclk_g2d_400_user",
2352 DIV_ENABLE_ACLK_G2D, 10, 0, 0),
2353 GATE(CLK_ACLK_ALB_G2D, "aclk_alb_g2d", "mout_aclk_g2d_400_user",
2354 DIV_ENABLE_ACLK_G2D, 9, 0, 0),
2355 GATE(CLK_ACLK_AXIUS_G2DX, "aclk_axius_g2dx", "mout_aclk_g2d_400_user",
2356 DIV_ENABLE_ACLK_G2D, 8, 0, 0),
2357 GATE(CLK_ACLK_ASYNCAXI_SYSX, "aclk_asyncaxi_sysx",
2358 "mout_aclk_g2d_400_user", DIV_ENABLE_ACLK_G2D,
2359 7, 0, 0),
2360 GATE(CLK_ACLK_AHB2APB_G2D1P, "aclk_ahb2apb_g2d1p", "div_pclk_g2d",
2361 DIV_ENABLE_ACLK_G2D, 6, CLK_IGNORE_UNUSED, 0),
2362 GATE(CLK_ACLK_AHB2APB_G2D0P, "aclk_ahb2apb_g2d0p", "div_pclk_g2d",
2363 DIV_ENABLE_ACLK_G2D, 5, CLK_IGNORE_UNUSED, 0),
2364 GATE(CLK_ACLK_XIU_G2DX, "aclk_xiu_g2dx", "mout_aclk_g2d_400_user",
2365 DIV_ENABLE_ACLK_G2D, 4, CLK_IGNORE_UNUSED, 0),
2366 GATE(CLK_ACLK_G2DNP_133, "aclk_g2dnp_133", "div_pclk_g2d",
2367 DIV_ENABLE_ACLK_G2D, 3, CLK_IGNORE_UNUSED, 0),
2368 GATE(CLK_ACLK_G2DND_400, "aclk_g2dnd_400", "mout_aclk_g2d_400_user",
2369 DIV_ENABLE_ACLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2370 GATE(CLK_ACLK_MDMA1, "aclk_mdma1", "mout_aclk_g2d_266_user",
2371 DIV_ENABLE_ACLK_G2D, 1, 0, 0),
2372 GATE(CLK_ACLK_G2D, "aclk_g2d", "mout_aclk_g2d_400_user",
2373 DIV_ENABLE_ACLK_G2D, 0, 0, 0),
2374
2375 /* DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D */
2376 GATE(CLK_ACLK_SMMU_G2D, "aclk_smmu_g2d", "mout_aclk_g2d_400_user",
2377 DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2378
2379 /* DIV_ENABLE_PCLK_G2D */
2380 GATE(CLK_PCLK_SMMU_MDMA1, "pclk_smmu_mdma1", "div_pclk_g2d",
2381 DIV_ENABLE_PCLK_G2D, 7, 0, 0),
2382 GATE(CLK_PCLK_BTS_MDMA1, "pclk_bts_mdam1", "div_pclk_g2d",
2383 DIV_ENABLE_PCLK_G2D, 6, 0, 0),
2384 GATE(CLK_PCLK_BTS_G2D, "pclk_bts_g2d", "div_pclk_g2d",
2385 DIV_ENABLE_PCLK_G2D, 5, 0, 0),
2386 GATE(CLK_PCLK_ALB_G2D, "pclk_alb_g2d", "div_pclk_g2d",
2387 DIV_ENABLE_PCLK_G2D, 4, 0, 0),
2388 GATE(CLK_PCLK_ASYNCAXI_SYSX, "pclk_asyncaxi_sysx", "div_pclk_g2d",
2389 DIV_ENABLE_PCLK_G2D, 3, 0, 0),
2390 GATE(CLK_PCLK_PMU_G2D, "pclk_pmu_g2d", "div_pclk_g2d",
2391 DIV_ENABLE_PCLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2392 GATE(CLK_PCLK_SYSREG_G2D, "pclk_sysreg_g2d", "div_pclk_g2d",
2393 DIV_ENABLE_PCLK_G2D, 1, CLK_IGNORE_UNUSED, 0),
2394 GATE(CLK_PCLK_G2D, "pclk_g2d", "div_pclk_g2d", DIV_ENABLE_PCLK_G2D,
2395 0, 0, 0),
2396
2397 /* DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D */
2398 GATE(CLK_PCLK_SMMU_G2D, "pclk_smmu_g2d", "div_pclk_g2d",
2399 DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2400};
2401
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002402static const struct samsung_cmu_info g2d_cmu_info __initconst = {
Chanwoo Choia29308d2015-02-02 23:24:00 +09002403 .mux_clks = g2d_mux_clks,
2404 .nr_mux_clks = ARRAY_SIZE(g2d_mux_clks),
2405 .div_clks = g2d_div_clks,
2406 .nr_div_clks = ARRAY_SIZE(g2d_div_clks),
2407 .gate_clks = g2d_gate_clks,
2408 .nr_gate_clks = ARRAY_SIZE(g2d_gate_clks),
2409 .nr_clk_ids = G2D_NR_CLK,
2410 .clk_regs = g2d_clk_regs,
2411 .nr_clk_regs = ARRAY_SIZE(g2d_clk_regs),
2412};
2413
2414static void __init exynos5433_cmu_g2d_init(struct device_node *np)
2415{
2416 samsung_cmu_register_one(np, &g2d_cmu_info);
2417}
2418
2419CLK_OF_DECLARE(exynos5433_cmu_g2d, "samsung,exynos5433-cmu-g2d",
2420 exynos5433_cmu_g2d_init);
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002421
2422/*
2423 * Register offset definitions for CMU_DISP
2424 */
2425#define DISP_PLL_LOCK 0x0000
2426#define DISP_PLL_CON0 0x0100
2427#define DISP_PLL_CON1 0x0104
2428#define DISP_PLL_FREQ_DET 0x0108
2429#define MUX_SEL_DISP0 0x0200
2430#define MUX_SEL_DISP1 0x0204
2431#define MUX_SEL_DISP2 0x0208
2432#define MUX_SEL_DISP3 0x020c
2433#define MUX_SEL_DISP4 0x0210
2434#define MUX_ENABLE_DISP0 0x0300
2435#define MUX_ENABLE_DISP1 0x0304
2436#define MUX_ENABLE_DISP2 0x0308
2437#define MUX_ENABLE_DISP3 0x030c
2438#define MUX_ENABLE_DISP4 0x0310
2439#define MUX_STAT_DISP0 0x0400
2440#define MUX_STAT_DISP1 0x0404
2441#define MUX_STAT_DISP2 0x0408
2442#define MUX_STAT_DISP3 0x040c
2443#define MUX_STAT_DISP4 0x0410
2444#define MUX_IGNORE_DISP2 0x0508
2445#define DIV_DISP 0x0600
2446#define DIV_DISP_PLL_FREQ_DET 0x0604
2447#define DIV_STAT_DISP 0x0700
2448#define DIV_STAT_DISP_PLL_FREQ_DET 0x0704
2449#define ENABLE_ACLK_DISP0 0x0800
2450#define ENABLE_ACLK_DISP1 0x0804
2451#define ENABLE_PCLK_DISP 0x0900
2452#define ENABLE_SCLK_DISP 0x0a00
2453#define ENABLE_IP_DISP0 0x0b00
2454#define ENABLE_IP_DISP1 0x0b04
2455#define CLKOUT_CMU_DISP 0x0c00
2456#define CLKOUT_CMU_DISP_DIV_STAT 0x0c04
2457
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002458static const unsigned long disp_clk_regs[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002459 DISP_PLL_LOCK,
2460 DISP_PLL_CON0,
2461 DISP_PLL_CON1,
2462 DISP_PLL_FREQ_DET,
2463 MUX_SEL_DISP0,
2464 MUX_SEL_DISP1,
2465 MUX_SEL_DISP2,
2466 MUX_SEL_DISP3,
2467 MUX_SEL_DISP4,
2468 MUX_ENABLE_DISP0,
2469 MUX_ENABLE_DISP1,
2470 MUX_ENABLE_DISP2,
2471 MUX_ENABLE_DISP3,
2472 MUX_ENABLE_DISP4,
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002473 MUX_IGNORE_DISP2,
2474 DIV_DISP,
2475 DIV_DISP_PLL_FREQ_DET,
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002476 ENABLE_ACLK_DISP0,
2477 ENABLE_ACLK_DISP1,
2478 ENABLE_PCLK_DISP,
2479 ENABLE_SCLK_DISP,
2480 ENABLE_IP_DISP0,
2481 ENABLE_IP_DISP1,
2482 CLKOUT_CMU_DISP,
2483 CLKOUT_CMU_DISP_DIV_STAT,
2484};
2485
2486/* list of all parent clock list */
2487PNAME(mout_disp_pll_p) = { "oscclk", "fout_disp_pll", };
2488PNAME(mout_sclk_dsim1_user_p) = { "oscclk", "sclk_dsim1_disp", };
2489PNAME(mout_sclk_dsim0_user_p) = { "oscclk", "sclk_dsim0_disp", };
2490PNAME(mout_sclk_dsd_user_p) = { "oscclk", "sclk_dsd_disp", };
2491PNAME(mout_sclk_decon_tv_eclk_user_p) = { "oscclk",
2492 "sclk_decon_tv_eclk_disp", };
2493PNAME(mout_sclk_decon_vclk_user_p) = { "oscclk",
2494 "sclk_decon_vclk_disp", };
2495PNAME(mout_sclk_decon_eclk_user_p) = { "oscclk",
2496 "sclk_decon_eclk_disp", };
2497PNAME(mout_sclk_decon_tv_vlkc_user_p) = { "oscclk",
2498 "sclk_decon_tv_vclk_disp", };
2499PNAME(mout_aclk_disp_333_user_p) = { "oscclk", "aclk_disp_333", };
2500
2501PNAME(mout_phyclk_mipidphy1_bitclkdiv8_user_p) = { "oscclk",
2502 "phyclk_mipidphy1_bitclkdiv8_phy", };
2503PNAME(mout_phyclk_mipidphy1_rxclkesc0_user_p) = { "oscclk",
2504 "phyclk_mipidphy1_rxclkesc0_phy", };
2505PNAME(mout_phyclk_mipidphy0_bitclkdiv8_user_p) = { "oscclk",
2506 "phyclk_mipidphy0_bitclkdiv8_phy", };
2507PNAME(mout_phyclk_mipidphy0_rxclkesc0_user_p) = { "oscclk",
2508 "phyclk_mipidphy0_rxclkesc0_phy", };
2509PNAME(mout_phyclk_hdmiphy_tmds_clko_user_p) = { "oscclk",
2510 "phyclk_hdmiphy_tmds_clko_phy", };
2511PNAME(mout_phyclk_hdmiphy_pixel_clko_user_p) = { "oscclk",
2512 "phyclk_hdmiphy_pixel_clko_phy", };
2513
2514PNAME(mout_sclk_dsim0_p) = { "mout_disp_pll",
2515 "mout_sclk_dsim0_user", };
2516PNAME(mout_sclk_decon_tv_eclk_p) = { "mout_disp_pll",
2517 "mout_sclk_decon_tv_eclk_user", };
2518PNAME(mout_sclk_decon_vclk_p) = { "mout_disp_pll",
2519 "mout_sclk_decon_vclk_user", };
2520PNAME(mout_sclk_decon_eclk_p) = { "mout_disp_pll",
2521 "mout_sclk_decon_eclk_user", };
2522
2523PNAME(mout_sclk_dsim1_b_disp_p) = { "mout_sclk_dsim1_a_disp",
2524 "mout_sclk_dsim1_user", };
2525PNAME(mout_sclk_decon_tv_vclk_c_disp_p) = {
2526 "mout_phyclk_hdmiphy_pixel_clko_user",
2527 "mout_sclk_decon_tv_vclk_b_disp", };
2528PNAME(mout_sclk_decon_tv_vclk_b_disp_p) = { "mout_sclk_decon_tv_vclk_a_disp",
2529 "mout_sclk_decon_tv_vclk_user", };
2530
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002531static const struct samsung_pll_clock disp_pll_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002532 PLL(pll_35xx, CLK_FOUT_DISP_PLL, "fout_disp_pll", "oscclk",
2533 DISP_PLL_LOCK, DISP_PLL_CON0, exynos5443_pll_rates),
2534};
2535
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002536static const struct samsung_fixed_factor_clock disp_fixed_factor_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002537 /*
2538 * sclk_rgb_{vclk|tv_vclk} is half clock of sclk_decon_{vclk|tv_vclk}.
2539 * The divider has fixed value (2) between sclk_rgb_{vclk|tv_vclk}
2540 * and sclk_decon_{vclk|tv_vclk}.
2541 */
2542 FFACTOR(CLK_SCLK_RGB_VCLK, "sclk_rgb_vclk", "sclk_decon_vclk",
2543 1, 2, 0),
2544 FFACTOR(CLK_SCLK_RGB_TV_VCLK, "sclk_rgb_tv_vclk", "sclk_decon_tv_vclk",
2545 1, 2, 0),
2546};
2547
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002548static const struct samsung_fixed_rate_clock disp_fixed_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002549 /* PHY clocks from MIPI_DPHY1 */
Stephen Boyd728f2882016-03-01 10:59:58 -08002550 FRATE(0, "phyclk_mipidphy1_bitclkdiv8_phy", NULL, 0, 188000000),
2551 FRATE(0, "phyclk_mipidphy1_rxclkesc0_phy", NULL, 0, 100000000),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002552 /* PHY clocks from MIPI_DPHY0 */
Stephen Boyd728f2882016-03-01 10:59:58 -08002553 FRATE(0, "phyclk_mipidphy0_bitclkdiv8_phy", NULL, 0, 188000000),
2554 FRATE(0, "phyclk_mipidphy0_rxclkesc0_phy", NULL, 0, 100000000),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002555 /* PHY clocks from HDMI_PHY */
Andrzej Hajda68b22062015-10-20 11:22:32 +02002556 FRATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO_PHY, "phyclk_hdmiphy_tmds_clko_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002557 NULL, 0, 300000000),
Andrzej Hajda68b22062015-10-20 11:22:32 +02002558 FRATE(CLK_PHYCLK_HDMIPHY_PIXEL_CLKO_PHY, "phyclk_hdmiphy_pixel_clko_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08002559 NULL, 0, 166000000),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002560};
2561
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002562static const struct samsung_mux_clock disp_mux_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002563 /* MUX_SEL_DISP0 */
2564 MUX(CLK_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p, MUX_SEL_DISP0,
2565 0, 1),
2566
2567 /* MUX_SEL_DISP1 */
2568 MUX(CLK_MOUT_SCLK_DSIM1_USER, "mout_sclk_dsim1_user",
2569 mout_sclk_dsim1_user_p, MUX_SEL_DISP1, 28, 1),
2570 MUX(CLK_MOUT_SCLK_DSIM0_USER, "mout_sclk_dsim0_user",
2571 mout_sclk_dsim0_user_p, MUX_SEL_DISP1, 24, 1),
2572 MUX(CLK_MOUT_SCLK_DSD_USER, "mout_sclk_dsd_user", mout_sclk_dsd_user_p,
2573 MUX_SEL_DISP1, 20, 1),
2574 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_USER, "mout_sclk_decon_tv_eclk_user",
2575 mout_sclk_decon_tv_eclk_user_p, MUX_SEL_DISP1, 16, 1),
2576 MUX(CLK_MOUT_SCLK_DECON_VCLK_USER, "mout_sclk_decon_vclk_user",
2577 mout_sclk_decon_vclk_user_p, MUX_SEL_DISP1, 12, 1),
2578 MUX(CLK_MOUT_SCLK_DECON_ECLK_USER, "mout_sclk_decon_eclk_user",
2579 mout_sclk_decon_eclk_user_p, MUX_SEL_DISP1, 8, 1),
2580 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_USER, "mout_sclk_decon_tv_vclk_user",
2581 mout_sclk_decon_tv_vlkc_user_p, MUX_SEL_DISP1, 4, 1),
2582 MUX(CLK_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
2583 mout_aclk_disp_333_user_p, MUX_SEL_DISP1, 0, 1),
2584
2585 /* MUX_SEL_DISP2 */
2586 MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_BITCLKDIV8_USER,
2587 "mout_phyclk_mipidphy1_bitclkdiv8_user",
2588 mout_phyclk_mipidphy1_bitclkdiv8_user_p, MUX_SEL_DISP2,
2589 20, 1),
2590 MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_RXCLKESC0_USER,
2591 "mout_phyclk_mipidphy1_rxclkesc0_user",
2592 mout_phyclk_mipidphy1_rxclkesc0_user_p, MUX_SEL_DISP2,
2593 16, 1),
2594 MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_BITCLKDIV8_USER,
2595 "mout_phyclk_mipidphy0_bitclkdiv8_user",
2596 mout_phyclk_mipidphy0_bitclkdiv8_user_p, MUX_SEL_DISP2,
2597 12, 1),
2598 MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_RXCLKESC0_USER,
2599 "mout_phyclk_mipidphy0_rxclkesc0_user",
2600 mout_phyclk_mipidphy0_rxclkesc0_user_p, MUX_SEL_DISP2,
2601 8, 1),
2602 MUX(CLK_MOUT_PHYCLK_HDMIPHY_TMDS_CLKO_USER,
2603 "mout_phyclk_hdmiphy_tmds_clko_user",
2604 mout_phyclk_hdmiphy_tmds_clko_user_p, MUX_SEL_DISP2,
2605 4, 1),
2606 MUX(CLK_MOUT_PHYCLK_HDMIPHY_PIXEL_CLKO_USER,
2607 "mout_phyclk_hdmiphy_pixel_clko_user",
2608 mout_phyclk_hdmiphy_pixel_clko_user_p, MUX_SEL_DISP2,
2609 0, 1),
2610
2611 /* MUX_SEL_DISP3 */
2612 MUX(CLK_MOUT_SCLK_DSIM0, "mout_sclk_dsim0", mout_sclk_dsim0_p,
2613 MUX_SEL_DISP3, 12, 1),
2614 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK, "mout_sclk_decon_tv_eclk",
2615 mout_sclk_decon_tv_eclk_p, MUX_SEL_DISP3, 8, 1),
2616 MUX(CLK_MOUT_SCLK_DECON_VCLK, "mout_sclk_decon_vclk",
2617 mout_sclk_decon_vclk_p, MUX_SEL_DISP3, 4, 1),
2618 MUX(CLK_MOUT_SCLK_DECON_ECLK, "mout_sclk_decon_eclk",
2619 mout_sclk_decon_eclk_p, MUX_SEL_DISP3, 0, 1),
2620
2621 /* MUX_SEL_DISP4 */
2622 MUX(CLK_MOUT_SCLK_DSIM1_B_DISP, "mout_sclk_dsim1_b_disp",
2623 mout_sclk_dsim1_b_disp_p, MUX_SEL_DISP4, 16, 1),
2624 MUX(CLK_MOUT_SCLK_DSIM1_A_DISP, "mout_sclk_dsim1_a_disp",
2625 mout_sclk_dsim0_p, MUX_SEL_DISP4, 12, 1),
2626 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C_DISP,
2627 "mout_sclk_decon_tv_vclk_c_disp",
2628 mout_sclk_decon_tv_vclk_c_disp_p, MUX_SEL_DISP4, 8, 1),
2629 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B_DISP,
2630 "mout_sclk_decon_tv_vclk_b_disp",
2631 mout_sclk_decon_tv_vclk_b_disp_p, MUX_SEL_DISP4, 4, 1),
2632 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A_DISP,
2633 "mout_sclk_decon_tv_vclk_a_disp",
2634 mout_sclk_decon_vclk_p, MUX_SEL_DISP4, 0, 1),
2635};
2636
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002637static const struct samsung_div_clock disp_div_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002638 /* DIV_DISP */
2639 DIV(CLK_DIV_SCLK_DSIM1_DISP, "div_sclk_dsim1_disp",
2640 "mout_sclk_dsim1_b_disp", DIV_DISP, 24, 3),
2641 DIV(CLK_DIV_SCLK_DECON_TV_VCLK_DISP, "div_sclk_decon_tv_vclk_disp",
2642 "mout_sclk_decon_tv_vclk_c_disp", DIV_DISP, 20, 3),
2643 DIV(CLK_DIV_SCLK_DSIM0_DISP, "div_sclk_dsim0_disp", "mout_sclk_dsim0",
2644 DIV_DISP, 16, 3),
2645 DIV(CLK_DIV_SCLK_DECON_TV_ECLK_DISP, "div_sclk_decon_tv_eclk_disp",
2646 "mout_sclk_decon_tv_eclk", DIV_DISP, 12, 3),
2647 DIV(CLK_DIV_SCLK_DECON_VCLK_DISP, "div_sclk_decon_vclk_disp",
2648 "mout_sclk_decon_vclk", DIV_DISP, 8, 3),
2649 DIV(CLK_DIV_SCLK_DECON_ECLK_DISP, "div_sclk_decon_eclk_disp",
2650 "mout_sclk_decon_eclk", DIV_DISP, 4, 3),
2651 DIV(CLK_DIV_PCLK_DISP, "div_pclk_disp", "mout_aclk_disp_333_user",
2652 DIV_DISP, 0, 2),
2653};
2654
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002655static const struct samsung_gate_clock disp_gate_clks[] __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002656 /* ENABLE_ACLK_DISP0 */
2657 GATE(CLK_ACLK_DECON_TV, "aclk_decon_tv", "mout_aclk_disp_333_user",
2658 ENABLE_ACLK_DISP0, 2, 0, 0),
2659 GATE(CLK_ACLK_DECON, "aclk_decon", "mout_aclk_disp_333_user",
2660 ENABLE_ACLK_DISP0, 0, 0, 0),
2661
2662 /* ENABLE_ACLK_DISP1 */
2663 GATE(CLK_ACLK_SMMU_TV1X, "aclk_smmu_tv1x", "mout_aclk_disp_333_user",
2664 ENABLE_ACLK_DISP1, 25, 0, 0),
2665 GATE(CLK_ACLK_SMMU_TV0X, "aclk_smmu_tv0x", "mout_aclk_disp_333_user",
2666 ENABLE_ACLK_DISP1, 24, 0, 0),
2667 GATE(CLK_ACLK_SMMU_DECON1X, "aclk_smmu_decon1x",
2668 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 23, 0, 0),
2669 GATE(CLK_ACLK_SMMU_DECON0X, "aclk_smmu_decon0x",
2670 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 22, 0, 0),
2671 GATE(CLK_ACLK_BTS_DECON_TV_M3, "aclk_bts_decon_tv_m3",
2672 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 21, 0, 0),
2673 GATE(CLK_ACLK_BTS_DECON_TV_M2, "aclk_bts_decon_tv_m2",
2674 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 20, 0, 0),
2675 GATE(CLK_ACLK_BTS_DECON_TV_M1, "aclk_bts_decon_tv_m1",
2676 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 19, 0, 0),
2677 GATE(CLK_ACLK_BTS_DECON_TV_M0, "aclk-bts_decon_tv_m0",
2678 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 18, 0, 0),
2679 GATE(CLK_ACLK_BTS_DECON_NM4, "aclk_bts_decon_nm4",
2680 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 17, 0, 0),
2681 GATE(CLK_ACLK_BTS_DECON_NM3, "aclk_bts_decon_nm3",
2682 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 16, 0, 0),
2683 GATE(CLK_ACLK_BTS_DECON_NM2, "aclk_bts_decon_nm2",
2684 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 15, 0, 0),
2685 GATE(CLK_ACLK_BTS_DECON_NM1, "aclk_bts_decon_nm1",
2686 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 14, 0, 0),
2687 GATE(CLK_ACLK_BTS_DECON_NM0, "aclk_bts_decon_nm0",
2688 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 13, 0, 0),
2689 GATE(CLK_ACLK_AHB2APB_DISPSFR2P, "aclk_ahb2apb_dispsfr2p",
2690 "div_pclk_disp", ENABLE_ACLK_DISP1,
2691 12, CLK_IGNORE_UNUSED, 0),
2692 GATE(CLK_ACLK_AHB2APB_DISPSFR1P, "aclk_ahb2apb_dispsfr1p",
2693 "div_pclk_disp", ENABLE_ACLK_DISP1,
2694 11, CLK_IGNORE_UNUSED, 0),
2695 GATE(CLK_ACLK_AHB2APB_DISPSFR0P, "aclk_ahb2apb_dispsfr0p",
2696 "div_pclk_disp", ENABLE_ACLK_DISP1,
2697 10, CLK_IGNORE_UNUSED, 0),
2698 GATE(CLK_ACLK_AHB_DISPH, "aclk_ahb_disph", "div_pclk_disp",
2699 ENABLE_ACLK_DISP1, 8, CLK_IGNORE_UNUSED, 0),
2700 GATE(CLK_ACLK_XIU_TV1X, "aclk_xiu_tv1x", "mout_aclk_disp_333_user",
2701 ENABLE_ACLK_DISP1, 7, 0, 0),
2702 GATE(CLK_ACLK_XIU_TV0X, "aclk_xiu_tv0x", "mout_aclk_disp_333_user",
2703 ENABLE_ACLK_DISP1, 6, 0, 0),
2704 GATE(CLK_ACLK_XIU_DECON1X, "aclk_xiu_decon1x",
2705 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 5, 0, 0),
2706 GATE(CLK_ACLK_XIU_DECON0X, "aclk_xiu_decon0x",
2707 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 4, 0, 0),
2708 GATE(CLK_ACLK_XIU_DISP1X, "aclk_xiu_disp1x", "mout_aclk_disp_333_user",
2709 ENABLE_ACLK_DISP1, 3, CLK_IGNORE_UNUSED, 0),
2710 GATE(CLK_ACLK_XIU_DISPNP_100, "aclk_xiu_dispnp_100", "div_pclk_disp",
2711 ENABLE_ACLK_DISP1, 2, CLK_IGNORE_UNUSED, 0),
2712 GATE(CLK_ACLK_DISP1ND_333, "aclk_disp1nd_333",
2713 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 1,
2714 CLK_IGNORE_UNUSED, 0),
2715 GATE(CLK_ACLK_DISP0ND_333, "aclk_disp0nd_333",
2716 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1,
2717 0, CLK_IGNORE_UNUSED, 0),
2718
2719 /* ENABLE_PCLK_DISP */
2720 GATE(CLK_PCLK_SMMU_TV1X, "pclk_smmu_tv1x", "div_pclk_disp",
2721 ENABLE_PCLK_DISP, 23, 0, 0),
2722 GATE(CLK_PCLK_SMMU_TV0X, "pclk_smmu_tv0x", "div_pclk_disp",
2723 ENABLE_PCLK_DISP, 22, 0, 0),
2724 GATE(CLK_PCLK_SMMU_DECON1X, "pclk_smmu_decon1x", "div_pclk_disp",
2725 ENABLE_PCLK_DISP, 21, 0, 0),
2726 GATE(CLK_PCLK_SMMU_DECON0X, "pclk_smmu_decon0x", "div_pclk_disp",
2727 ENABLE_PCLK_DISP, 20, 0, 0),
2728 GATE(CLK_PCLK_BTS_DECON_TV_M3, "pclk_bts_decon_tv_m3", "div_pclk_disp",
2729 ENABLE_PCLK_DISP, 19, 0, 0),
2730 GATE(CLK_PCLK_BTS_DECON_TV_M2, "pclk_bts_decon_tv_m2", "div_pclk_disp",
2731 ENABLE_PCLK_DISP, 18, 0, 0),
2732 GATE(CLK_PCLK_BTS_DECON_TV_M1, "pclk_bts_decon_tv_m1", "div_pclk_disp",
2733 ENABLE_PCLK_DISP, 17, 0, 0),
2734 GATE(CLK_PCLK_BTS_DECON_TV_M0, "pclk_bts_decon_tv_m0", "div_pclk_disp",
2735 ENABLE_PCLK_DISP, 16, 0, 0),
2736 GATE(CLK_PCLK_BTS_DECONM4, "pclk_bts_deconm4", "div_pclk_disp",
2737 ENABLE_PCLK_DISP, 15, 0, 0),
2738 GATE(CLK_PCLK_BTS_DECONM3, "pclk_bts_deconm3", "div_pclk_disp",
2739 ENABLE_PCLK_DISP, 14, 0, 0),
2740 GATE(CLK_PCLK_BTS_DECONM2, "pclk_bts_deconm2", "div_pclk_disp",
2741 ENABLE_PCLK_DISP, 13, 0, 0),
2742 GATE(CLK_PCLK_BTS_DECONM1, "pclk_bts_deconm1", "div_pclk_disp",
2743 ENABLE_PCLK_DISP, 12, 0, 0),
2744 GATE(CLK_PCLK_BTS_DECONM0, "pclk_bts_deconm0", "div_pclk_disp",
2745 ENABLE_PCLK_DISP, 11, 0, 0),
2746 GATE(CLK_PCLK_MIC1, "pclk_mic1", "div_pclk_disp",
2747 ENABLE_PCLK_DISP, 10, 0, 0),
2748 GATE(CLK_PCLK_PMU_DISP, "pclk_pmu_disp", "div_pclk_disp",
2749 ENABLE_PCLK_DISP, 9, CLK_IGNORE_UNUSED, 0),
2750 GATE(CLK_PCLK_SYSREG_DISP, "pclk_sysreg_disp", "div_pclk_disp",
2751 ENABLE_PCLK_DISP, 8, CLK_IGNORE_UNUSED, 0),
2752 GATE(CLK_PCLK_HDMIPHY, "pclk_hdmiphy", "div_pclk_disp",
2753 ENABLE_PCLK_DISP, 7, 0, 0),
2754 GATE(CLK_PCLK_HDMI, "pclk_hdmi", "div_pclk_disp",
2755 ENABLE_PCLK_DISP, 6, 0, 0),
2756 GATE(CLK_PCLK_MIC0, "pclk_mic0", "div_pclk_disp",
2757 ENABLE_PCLK_DISP, 5, 0, 0),
2758 GATE(CLK_PCLK_DSIM1, "pclk_dsim1", "div_pclk_disp",
2759 ENABLE_PCLK_DISP, 3, 0, 0),
2760 GATE(CLK_PCLK_DSIM0, "pclk_dsim0", "div_pclk_disp",
2761 ENABLE_PCLK_DISP, 2, 0, 0),
2762 GATE(CLK_PCLK_DECON_TV, "pclk_decon_tv", "div_pclk_disp",
2763 ENABLE_PCLK_DISP, 1, 0, 0),
Andrzej Hajda02ed9102015-10-20 11:22:33 +02002764 GATE(CLK_PCLK_DECON, "pclk_decon", "div_pclk_disp",
2765 ENABLE_PCLK_DISP, 0, 0, 0),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002766
2767 /* ENABLE_SCLK_DISP */
2768 GATE(CLK_PHYCLK_MIPIDPHY1_BITCLKDIV8, "phyclk_mipidphy1_bitclkdiv8",
2769 "mout_phyclk_mipidphy1_bitclkdiv8_user",
2770 ENABLE_SCLK_DISP, 26, 0, 0),
2771 GATE(CLK_PHYCLK_MIPIDPHY1_RXCLKESC0, "phyclk_mipidphy1_rxclkesc0",
2772 "mout_phyclk_mipidphy1_rxclkesc0_user",
2773 ENABLE_SCLK_DISP, 25, 0, 0),
2774 GATE(CLK_SCLK_RGB_TV_VCLK_TO_DSIM1, "sclk_rgb_tv_vclk_to_dsim1",
2775 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 24, 0, 0),
2776 GATE(CLK_SCLK_RGB_TV_VCLK_TO_MIC1, "sclk_rgb_tv_vclk_to_mic1",
2777 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 23, 0, 0),
2778 GATE(CLK_SCLK_DSIM1, "sclk_dsim1", "div_sclk_dsim1_disp",
2779 ENABLE_SCLK_DISP, 22, 0, 0),
2780 GATE(CLK_SCLK_DECON_TV_VCLK, "sclk_decon_tv_vclk",
2781 "div_sclk_decon_tv_vclk_disp",
2782 ENABLE_SCLK_DISP, 21, 0, 0),
2783 GATE(CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8, "phyclk_mipidphy0_bitclkdiv8",
2784 "mout_phyclk_mipidphy0_bitclkdiv8_user",
2785 ENABLE_SCLK_DISP, 15, 0, 0),
2786 GATE(CLK_PHYCLK_MIPIDPHY0_RXCLKESC0, "phyclk_mipidphy0_rxclkesc0",
2787 "mout_phyclk_mipidphy0_rxclkesc0_user",
2788 ENABLE_SCLK_DISP, 14, 0, 0),
2789 GATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO, "phyclk_hdmiphy_tmds_clko",
2790 "mout_phyclk_hdmiphy_tmds_clko_user",
2791 ENABLE_SCLK_DISP, 13, 0, 0),
2792 GATE(CLK_PHYCLK_HDMI_PIXEL, "phyclk_hdmi_pixel",
2793 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 12, 0, 0),
2794 GATE(CLK_SCLK_RGB_VCLK_TO_SMIES, "sclk_rgb_vclk_to_smies",
2795 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 11, 0, 0),
2796 GATE(CLK_SCLK_RGB_VCLK_TO_DSIM0, "sclk_rgb_vclk_to_dsim0",
2797 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 9, 0, 0),
2798 GATE(CLK_SCLK_RGB_VCLK_TO_MIC0, "sclk_rgb_vclk_to_mic0",
2799 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 8, 0, 0),
2800 GATE(CLK_SCLK_DSD, "sclk_dsd", "mout_sclk_dsd_user",
2801 ENABLE_SCLK_DISP, 7, 0, 0),
2802 GATE(CLK_SCLK_HDMI_SPDIF, "sclk_hdmi_spdif", "sclk_hdmi_spdif_disp",
2803 ENABLE_SCLK_DISP, 6, 0, 0),
2804 GATE(CLK_SCLK_DSIM0, "sclk_dsim0", "div_sclk_dsim0_disp",
2805 ENABLE_SCLK_DISP, 5, 0, 0),
2806 GATE(CLK_SCLK_DECON_TV_ECLK, "sclk_decon_tv_eclk",
2807 "div_sclk_decon_tv_eclk_disp",
2808 ENABLE_SCLK_DISP, 4, 0, 0),
2809 GATE(CLK_SCLK_DECON_VCLK, "sclk_decon_vclk",
2810 "div_sclk_decon_vclk_disp", ENABLE_SCLK_DISP, 3, 0, 0),
2811 GATE(CLK_SCLK_DECON_ECLK, "sclk_decon_eclk",
2812 "div_sclk_decon_eclk_disp", ENABLE_SCLK_DISP, 2, 0, 0),
2813};
2814
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002815static const struct samsung_cmu_info disp_cmu_info __initconst = {
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002816 .pll_clks = disp_pll_clks,
2817 .nr_pll_clks = ARRAY_SIZE(disp_pll_clks),
2818 .mux_clks = disp_mux_clks,
2819 .nr_mux_clks = ARRAY_SIZE(disp_mux_clks),
2820 .div_clks = disp_div_clks,
2821 .nr_div_clks = ARRAY_SIZE(disp_div_clks),
2822 .gate_clks = disp_gate_clks,
2823 .nr_gate_clks = ARRAY_SIZE(disp_gate_clks),
2824 .fixed_clks = disp_fixed_clks,
2825 .nr_fixed_clks = ARRAY_SIZE(disp_fixed_clks),
2826 .fixed_factor_clks = disp_fixed_factor_clks,
2827 .nr_fixed_factor_clks = ARRAY_SIZE(disp_fixed_factor_clks),
2828 .nr_clk_ids = DISP_NR_CLK,
2829 .clk_regs = disp_clk_regs,
2830 .nr_clk_regs = ARRAY_SIZE(disp_clk_regs),
2831};
2832
2833static void __init exynos5433_cmu_disp_init(struct device_node *np)
2834{
2835 samsung_cmu_register_one(np, &disp_cmu_info);
2836}
2837
2838CLK_OF_DECLARE(exynos5433_cmu_disp, "samsung,exynos5433-cmu-disp",
2839 exynos5433_cmu_disp_init);
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002840
2841/*
2842 * Register offset definitions for CMU_AUD
2843 */
2844#define MUX_SEL_AUD0 0x0200
2845#define MUX_SEL_AUD1 0x0204
2846#define MUX_ENABLE_AUD0 0x0300
2847#define MUX_ENABLE_AUD1 0x0304
2848#define MUX_STAT_AUD0 0x0400
2849#define DIV_AUD0 0x0600
2850#define DIV_AUD1 0x0604
2851#define DIV_STAT_AUD0 0x0700
2852#define DIV_STAT_AUD1 0x0704
2853#define ENABLE_ACLK_AUD 0x0800
2854#define ENABLE_PCLK_AUD 0x0900
2855#define ENABLE_SCLK_AUD0 0x0a00
2856#define ENABLE_SCLK_AUD1 0x0a04
2857#define ENABLE_IP_AUD0 0x0b00
2858#define ENABLE_IP_AUD1 0x0b04
2859
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002860static const unsigned long aud_clk_regs[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002861 MUX_SEL_AUD0,
2862 MUX_SEL_AUD1,
2863 MUX_ENABLE_AUD0,
2864 MUX_ENABLE_AUD1,
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002865 DIV_AUD0,
2866 DIV_AUD1,
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002867 ENABLE_ACLK_AUD,
2868 ENABLE_PCLK_AUD,
2869 ENABLE_SCLK_AUD0,
2870 ENABLE_SCLK_AUD1,
2871 ENABLE_IP_AUD0,
2872 ENABLE_IP_AUD1,
2873};
2874
2875/* list of all parent clock list */
2876PNAME(mout_aud_pll_user_aud_p) = { "oscclk", "fout_aud_pll", };
2877PNAME(mout_sclk_aud_pcm_p) = { "mout_aud_pll_user", "ioclk_audiocdclk0",};
2878
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002879static const struct samsung_fixed_rate_clock aud_fixed_clks[] __initconst = {
Stephen Boyd728f2882016-03-01 10:59:58 -08002880 FRATE(0, "ioclk_jtag_tclk", NULL, 0, 33000000),
2881 FRATE(0, "ioclk_slimbus_clk", NULL, 0, 25000000),
2882 FRATE(0, "ioclk_i2s_bclk", NULL, 0, 50000000),
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002883};
2884
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002885static const struct samsung_mux_clock aud_mux_clks[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002886 /* MUX_SEL_AUD0 */
2887 MUX(CLK_MOUT_AUD_PLL_USER, "mout_aud_pll_user",
2888 mout_aud_pll_user_aud_p, MUX_SEL_AUD0, 0, 1),
2889
2890 /* MUX_SEL_AUD1 */
2891 MUX(CLK_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
2892 MUX_SEL_AUD1, 8, 1),
2893 MUX(CLK_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_pcm_p,
2894 MUX_SEL_AUD1, 0, 1),
2895};
2896
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002897static const struct samsung_div_clock aud_div_clks[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002898 /* DIV_AUD0 */
2899 DIV(CLK_DIV_ATCLK_AUD, "div_atclk_aud", "div_aud_ca5", DIV_AUD0,
2900 12, 4),
2901 DIV(CLK_DIV_PCLK_DBG_AUD, "div_pclk_dbg_aud", "div_aud_ca5", DIV_AUD0,
2902 8, 4),
2903 DIV(CLK_DIV_ACLK_AUD, "div_aclk_aud", "div_aud_ca5", DIV_AUD0,
2904 4, 4),
2905 DIV(CLK_DIV_AUD_CA5, "div_aud_ca5", "mout_aud_pll_user", DIV_AUD0,
2906 0, 4),
2907
2908 /* DIV_AUD1 */
2909 DIV(CLK_DIV_SCLK_AUD_SLIMBUS, "div_sclk_aud_slimbus",
2910 "mout_aud_pll_user", DIV_AUD1, 16, 5),
2911 DIV(CLK_DIV_SCLK_AUD_UART, "div_sclk_aud_uart", "mout_aud_pll_user",
2912 DIV_AUD1, 12, 4),
2913 DIV(CLK_DIV_SCLK_AUD_PCM, "div_sclk_aud_pcm", "mout_sclk_aud_pcm",
2914 DIV_AUD1, 4, 8),
2915 DIV(CLK_DIV_SCLK_AUD_I2S, "div_sclk_aud_i2s", "mout_sclk_aud_i2s",
2916 DIV_AUD1, 0, 4),
2917};
2918
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002919static const struct samsung_gate_clock aud_gate_clks[] __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002920 /* ENABLE_ACLK_AUD */
2921 GATE(CLK_ACLK_INTR_CTRL, "aclk_intr_ctrl", "div_aclk_aud",
2922 ENABLE_ACLK_AUD, 12, 0, 0),
2923 GATE(CLK_ACLK_SMMU_LPASSX, "aclk_smmu_lpassx", "div_aclk_aud",
2924 ENABLE_ACLK_AUD, 7, 0, 0),
2925 GATE(CLK_ACLK_XIU_LPASSX, "aclk_xiu_lpassx", "div_aclk_aud",
2926 ENABLE_ACLK_AUD, 0, 4, 0),
2927 GATE(CLK_ACLK_AUDNP_133, "aclk_audnp_133", "div_aclk_aud",
2928 ENABLE_ACLK_AUD, 0, 3, 0),
2929 GATE(CLK_ACLK_AUDND_133, "aclk_audnd_133", "div_aclk_aud",
2930 ENABLE_ACLK_AUD, 0, 2, 0),
2931 GATE(CLK_ACLK_SRAMC, "aclk_sramc", "div_aclk_aud", ENABLE_ACLK_AUD,
2932 0, 1, 0),
2933 GATE(CLK_ACLK_DMAC, "aclk_dmac", "div_aclk_aud", ENABLE_ACLK_AUD,
2934 0, CLK_IGNORE_UNUSED, 0),
2935
2936 /* ENABLE_PCLK_AUD */
2937 GATE(CLK_PCLK_WDT1, "pclk_wdt1", "div_aclk_aud", ENABLE_PCLK_AUD,
2938 13, 0, 0),
2939 GATE(CLK_PCLK_WDT0, "pclk_wdt0", "div_aclk_aud", ENABLE_PCLK_AUD,
2940 12, 0, 0),
2941 GATE(CLK_PCLK_SFR1, "pclk_sfr1", "div_aclk_aud", ENABLE_PCLK_AUD,
2942 11, 0, 0),
2943 GATE(CLK_PCLK_SMMU_LPASSX, "pclk_smmu_lpassx", "div_aclk_aud",
2944 ENABLE_PCLK_AUD, 10, 0, 0),
2945 GATE(CLK_PCLK_GPIO_AUD, "pclk_gpio_aud", "div_aclk_aud",
2946 ENABLE_PCLK_AUD, 9, CLK_IGNORE_UNUSED, 0),
2947 GATE(CLK_PCLK_PMU_AUD, "pclk_pmu_aud", "div_aclk_aud",
2948 ENABLE_PCLK_AUD, 8, CLK_IGNORE_UNUSED, 0),
2949 GATE(CLK_PCLK_SYSREG_AUD, "pclk_sysreg_aud", "div_aclk_aud",
2950 ENABLE_PCLK_AUD, 7, CLK_IGNORE_UNUSED, 0),
2951 GATE(CLK_PCLK_AUD_SLIMBUS, "pclk_aud_slimbus", "div_aclk_aud",
2952 ENABLE_PCLK_AUD, 6, 0, 0),
2953 GATE(CLK_PCLK_AUD_UART, "pclk_aud_uart", "div_aclk_aud",
2954 ENABLE_PCLK_AUD, 5, 0, 0),
2955 GATE(CLK_PCLK_AUD_PCM, "pclk_aud_pcm", "div_aclk_aud",
2956 ENABLE_PCLK_AUD, 4, 0, 0),
2957 GATE(CLK_PCLK_AUD_I2S, "pclk_aud_i2s", "div_aclk_aud",
2958 ENABLE_PCLK_AUD, 3, 0, 0),
2959 GATE(CLK_PCLK_TIMER, "pclk_timer", "div_aclk_aud", ENABLE_PCLK_AUD,
2960 2, 0, 0),
2961 GATE(CLK_PCLK_SFR0_CTRL, "pclk_sfr0_ctrl", "div_aclk_aud",
2962 ENABLE_PCLK_AUD, 0, 0, 0),
2963
2964 /* ENABLE_SCLK_AUD0 */
2965 GATE(CLK_ATCLK_AUD, "atclk_aud", "div_atclk_aud", ENABLE_SCLK_AUD0,
2966 2, 0, 0),
2967 GATE(CLK_PCLK_DBG_AUD, "pclk_dbg_aud", "div_pclk_dbg_aud",
2968 ENABLE_SCLK_AUD0, 1, 0, 0),
2969 GATE(CLK_SCLK_AUD_CA5, "sclk_aud_ca5", "div_aud_ca5", ENABLE_SCLK_AUD0,
2970 0, 0, 0),
2971
2972 /* ENABLE_SCLK_AUD1 */
2973 GATE(CLK_SCLK_JTAG_TCK, "sclk_jtag_tck", "ioclk_jtag_tclk",
2974 ENABLE_SCLK_AUD1, 6, 0, 0),
2975 GATE(CLK_SCLK_SLIMBUS_CLKIN, "sclk_slimbus_clkin", "ioclk_slimbus_clk",
2976 ENABLE_SCLK_AUD1, 5, 0, 0),
2977 GATE(CLK_SCLK_AUD_SLIMBUS, "sclk_aud_slimbus", "div_sclk_aud_slimbus",
2978 ENABLE_SCLK_AUD1, 4, 0, 0),
2979 GATE(CLK_SCLK_AUD_UART, "sclk_aud_uart", "div_sclk_aud_uart",
2980 ENABLE_SCLK_AUD1, 3, 0, 0),
2981 GATE(CLK_SCLK_AUD_PCM, "sclk_aud_pcm", "div_sclk_aud_pcm",
2982 ENABLE_SCLK_AUD1, 2, 0, 0),
2983 GATE(CLK_SCLK_I2S_BCLK, "sclk_i2s_bclk", "ioclk_i2s_bclk",
2984 ENABLE_SCLK_AUD1, 1, CLK_IGNORE_UNUSED, 0),
2985 GATE(CLK_SCLK_AUD_I2S, "sclk_aud_i2s", "div_sclk_aud_i2s",
2986 ENABLE_SCLK_AUD1, 0, CLK_IGNORE_UNUSED, 0),
2987};
2988
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02002989static const struct samsung_cmu_info aud_cmu_info __initconst = {
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002990 .mux_clks = aud_mux_clks,
2991 .nr_mux_clks = ARRAY_SIZE(aud_mux_clks),
2992 .div_clks = aud_div_clks,
2993 .nr_div_clks = ARRAY_SIZE(aud_div_clks),
2994 .gate_clks = aud_gate_clks,
2995 .nr_gate_clks = ARRAY_SIZE(aud_gate_clks),
2996 .fixed_clks = aud_fixed_clks,
2997 .nr_fixed_clks = ARRAY_SIZE(aud_fixed_clks),
2998 .nr_clk_ids = AUD_NR_CLK,
2999 .clk_regs = aud_clk_regs,
3000 .nr_clk_regs = ARRAY_SIZE(aud_clk_regs),
3001};
3002
3003static void __init exynos5433_cmu_aud_init(struct device_node *np)
3004{
3005 samsung_cmu_register_one(np, &aud_cmu_info);
3006}
3007CLK_OF_DECLARE(exynos5433_cmu_aud, "samsung,exynos5433-cmu-aud",
3008 exynos5433_cmu_aud_init);
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003009
3010
3011/*
3012 * Register offset definitions for CMU_BUS{0|1|2}
3013 */
3014#define DIV_BUS 0x0600
3015#define DIV_STAT_BUS 0x0700
3016#define ENABLE_ACLK_BUS 0x0800
3017#define ENABLE_PCLK_BUS 0x0900
3018#define ENABLE_IP_BUS0 0x0b00
3019#define ENABLE_IP_BUS1 0x0b04
3020
3021#define MUX_SEL_BUS2 0x0200 /* Only for CMU_BUS2 */
3022#define MUX_ENABLE_BUS2 0x0300 /* Only for CMU_BUS2 */
3023#define MUX_STAT_BUS2 0x0400 /* Only for CMU_BUS2 */
3024
3025/* list of all parent clock list */
3026PNAME(mout_aclk_bus2_400_p) = { "oscclk", "aclk_bus2_400", };
3027
3028#define CMU_BUS_COMMON_CLK_REGS \
3029 DIV_BUS, \
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003030 ENABLE_ACLK_BUS, \
3031 ENABLE_PCLK_BUS, \
3032 ENABLE_IP_BUS0, \
3033 ENABLE_IP_BUS1
3034
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003035static const unsigned long bus01_clk_regs[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003036 CMU_BUS_COMMON_CLK_REGS,
3037};
3038
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003039static const unsigned long bus2_clk_regs[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003040 MUX_SEL_BUS2,
3041 MUX_ENABLE_BUS2,
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003042 CMU_BUS_COMMON_CLK_REGS,
3043};
3044
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003045static const struct samsung_div_clock bus0_div_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003046 /* DIV_BUS0 */
3047 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus0_133", "aclk_bus0_400",
3048 DIV_BUS, 0, 3),
3049};
3050
3051/* CMU_BUS0 clocks */
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003052static const struct samsung_gate_clock bus0_gate_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003053 /* ENABLE_ACLK_BUS0 */
3054 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus0p", "div_pclk_bus0_133",
3055 ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3056 GATE(CLK_ACLK_BUSNP_133, "aclk_bus0np_133", "div_pclk_bus0_133",
3057 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3058 GATE(CLK_ACLK_BUSND_400, "aclk_bus0nd_400", "aclk_bus0_400",
3059 ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3060
3061 /* ENABLE_PCLK_BUS0 */
3062 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus0srvnd_133", "div_pclk_bus0_133",
3063 ENABLE_PCLK_BUS, 2, 0, 0),
3064 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus0", "div_pclk_bus0_133",
3065 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3066 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus0", "div_pclk_bus0_133",
3067 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3068};
3069
3070/* CMU_BUS1 clocks */
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003071static const struct samsung_div_clock bus1_div_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003072 /* DIV_BUS1 */
3073 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus1_133", "aclk_bus1_400",
3074 DIV_BUS, 0, 3),
3075};
3076
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003077static const struct samsung_gate_clock bus1_gate_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003078 /* ENABLE_ACLK_BUS1 */
3079 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus1p", "div_pclk_bus1_133",
3080 ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3081 GATE(CLK_ACLK_BUSNP_133, "aclk_bus1np_133", "div_pclk_bus1_133",
3082 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3083 GATE(CLK_ACLK_BUSND_400, "aclk_bus1nd_400", "aclk_bus1_400",
3084 ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3085
3086 /* ENABLE_PCLK_BUS1 */
3087 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus1srvnd_133", "div_pclk_bus1_133",
3088 ENABLE_PCLK_BUS, 2, 0, 0),
3089 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus1", "div_pclk_bus1_133",
3090 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3091 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus1", "div_pclk_bus1_133",
3092 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3093};
3094
3095/* CMU_BUS2 clocks */
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003096static const struct samsung_mux_clock bus2_mux_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003097 /* MUX_SEL_BUS2 */
3098 MUX(CLK_MOUT_ACLK_BUS2_400_USER, "mout_aclk_bus2_400_user",
3099 mout_aclk_bus2_400_p, MUX_SEL_BUS2, 0, 1),
3100};
3101
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003102static const struct samsung_div_clock bus2_div_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003103 /* DIV_BUS2 */
3104 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus2_133",
3105 "mout_aclk_bus2_400_user", DIV_BUS, 0, 3),
3106};
3107
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003108static const struct samsung_gate_clock bus2_gate_clks[] __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003109 /* ENABLE_ACLK_BUS2 */
3110 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus2p", "div_pclk_bus2_133",
3111 ENABLE_ACLK_BUS, 3, CLK_IGNORE_UNUSED, 0),
3112 GATE(CLK_ACLK_BUSNP_133, "aclk_bus2np_133", "div_pclk_bus2_133",
3113 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3114 GATE(CLK_ACLK_BUS2BEND_400, "aclk_bus2bend_400",
3115 "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3116 1, CLK_IGNORE_UNUSED, 0),
3117 GATE(CLK_ACLK_BUS2RTND_400, "aclk_bus2rtnd_400",
3118 "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3119 0, CLK_IGNORE_UNUSED, 0),
3120
3121 /* ENABLE_PCLK_BUS2 */
3122 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus2srvnd_133", "div_pclk_bus2_133",
3123 ENABLE_PCLK_BUS, 2, 0, 0),
3124 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus2", "div_pclk_bus2_133",
3125 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3126 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus2", "div_pclk_bus2_133",
3127 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3128};
3129
3130#define CMU_BUS_INFO_CLKS(id) \
3131 .div_clks = bus##id##_div_clks, \
3132 .nr_div_clks = ARRAY_SIZE(bus##id##_div_clks), \
3133 .gate_clks = bus##id##_gate_clks, \
3134 .nr_gate_clks = ARRAY_SIZE(bus##id##_gate_clks), \
3135 .nr_clk_ids = BUSx_NR_CLK
3136
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003137static const struct samsung_cmu_info bus0_cmu_info __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003138 CMU_BUS_INFO_CLKS(0),
3139 .clk_regs = bus01_clk_regs,
3140 .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3141};
3142
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003143static const struct samsung_cmu_info bus1_cmu_info __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003144 CMU_BUS_INFO_CLKS(1),
3145 .clk_regs = bus01_clk_regs,
3146 .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3147};
3148
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003149static const struct samsung_cmu_info bus2_cmu_info __initconst = {
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003150 CMU_BUS_INFO_CLKS(2),
3151 .mux_clks = bus2_mux_clks,
3152 .nr_mux_clks = ARRAY_SIZE(bus2_mux_clks),
3153 .clk_regs = bus2_clk_regs,
3154 .nr_clk_regs = ARRAY_SIZE(bus2_clk_regs),
3155};
3156
3157#define exynos5433_cmu_bus_init(id) \
3158static void __init exynos5433_cmu_bus##id##_init(struct device_node *np)\
3159{ \
3160 samsung_cmu_register_one(np, &bus##id##_cmu_info); \
3161} \
3162CLK_OF_DECLARE(exynos5433_cmu_bus##id, \
3163 "samsung,exynos5433-cmu-bus"#id, \
3164 exynos5433_cmu_bus##id##_init)
3165
3166exynos5433_cmu_bus_init(0);
3167exynos5433_cmu_bus_init(1);
3168exynos5433_cmu_bus_init(2);
Chanwoo Choi453e5192015-02-02 23:24:06 +09003169
3170/*
3171 * Register offset definitions for CMU_G3D
3172 */
3173#define G3D_PLL_LOCK 0x0000
3174#define G3D_PLL_CON0 0x0100
3175#define G3D_PLL_CON1 0x0104
3176#define G3D_PLL_FREQ_DET 0x010c
3177#define MUX_SEL_G3D 0x0200
3178#define MUX_ENABLE_G3D 0x0300
3179#define MUX_STAT_G3D 0x0400
3180#define DIV_G3D 0x0600
3181#define DIV_G3D_PLL_FREQ_DET 0x0604
3182#define DIV_STAT_G3D 0x0700
3183#define DIV_STAT_G3D_PLL_FREQ_DET 0x0704
3184#define ENABLE_ACLK_G3D 0x0800
3185#define ENABLE_PCLK_G3D 0x0900
3186#define ENABLE_SCLK_G3D 0x0a00
3187#define ENABLE_IP_G3D0 0x0b00
3188#define ENABLE_IP_G3D1 0x0b04
3189#define CLKOUT_CMU_G3D 0x0c00
3190#define CLKOUT_CMU_G3D_DIV_STAT 0x0c04
3191#define CLK_STOPCTRL 0x1000
3192
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003193static const unsigned long g3d_clk_regs[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003194 G3D_PLL_LOCK,
3195 G3D_PLL_CON0,
3196 G3D_PLL_CON1,
3197 G3D_PLL_FREQ_DET,
3198 MUX_SEL_G3D,
3199 MUX_ENABLE_G3D,
Chanwoo Choi453e5192015-02-02 23:24:06 +09003200 DIV_G3D,
3201 DIV_G3D_PLL_FREQ_DET,
Chanwoo Choi453e5192015-02-02 23:24:06 +09003202 ENABLE_ACLK_G3D,
3203 ENABLE_PCLK_G3D,
3204 ENABLE_SCLK_G3D,
3205 ENABLE_IP_G3D0,
3206 ENABLE_IP_G3D1,
3207 CLKOUT_CMU_G3D,
3208 CLKOUT_CMU_G3D_DIV_STAT,
3209 CLK_STOPCTRL,
3210};
3211
3212/* list of all parent clock list */
3213PNAME(mout_aclk_g3d_400_p) = { "mout_g3d_pll", "aclk_g3d_400", };
3214PNAME(mout_g3d_pll_p) = { "oscclk", "fout_g3d_pll", };
3215
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003216static const struct samsung_pll_clock g3d_pll_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003217 PLL(pll_35xx, CLK_FOUT_G3D_PLL, "fout_g3d_pll", "oscclk",
3218 G3D_PLL_LOCK, G3D_PLL_CON0, exynos5443_pll_rates),
3219};
3220
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003221static const struct samsung_mux_clock g3d_mux_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003222 /* MUX_SEL_G3D */
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003223 MUX_F(CLK_MOUT_ACLK_G3D_400, "mout_aclk_g3d_400", mout_aclk_g3d_400_p,
3224 MUX_SEL_G3D, 8, 1, CLK_SET_RATE_PARENT, 0),
3225 MUX_F(CLK_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
3226 MUX_SEL_G3D, 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003227};
3228
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003229static const struct samsung_div_clock g3d_div_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003230 /* DIV_G3D */
3231 DIV(CLK_DIV_SCLK_HPM_G3D, "div_sclk_hpm_g3d", "mout_g3d_pll", DIV_G3D,
3232 8, 2),
3233 DIV(CLK_DIV_PCLK_G3D, "div_pclk_g3d", "div_aclk_g3d", DIV_G3D,
3234 4, 3),
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003235 DIV_F(CLK_DIV_ACLK_G3D, "div_aclk_g3d", "mout_aclk_g3d_400", DIV_G3D,
3236 0, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003237};
3238
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003239static const struct samsung_gate_clock g3d_gate_clks[] __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003240 /* ENABLE_ACLK_G3D */
3241 GATE(CLK_ACLK_BTS_G3D1, "aclk_bts_g3d1", "div_aclk_g3d",
3242 ENABLE_ACLK_G3D, 7, 0, 0),
3243 GATE(CLK_ACLK_BTS_G3D0, "aclk_bts_g3d0", "div_aclk_g3d",
3244 ENABLE_ACLK_G3D, 6, 0, 0),
3245 GATE(CLK_ACLK_ASYNCAPBS_G3D, "aclk_asyncapbs_g3d", "div_pclk_g3d",
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003246 ENABLE_ACLK_G3D, 5, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003247 GATE(CLK_ACLK_ASYNCAPBM_G3D, "aclk_asyncapbm_g3d", "div_aclk_g3d",
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003248 ENABLE_ACLK_G3D, 4, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003249 GATE(CLK_ACLK_AHB2APB_G3DP, "aclk_ahb2apb_g3dp", "div_pclk_g3d",
3250 ENABLE_ACLK_G3D, 3, CLK_IGNORE_UNUSED, 0),
3251 GATE(CLK_ACLK_G3DNP_150, "aclk_g3dnp_150", "div_pclk_g3d",
3252 ENABLE_ACLK_G3D, 2, CLK_IGNORE_UNUSED, 0),
3253 GATE(CLK_ACLK_G3DND_600, "aclk_g3dnd_600", "div_aclk_g3d",
3254 ENABLE_ACLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3255 GATE(CLK_ACLK_G3D, "aclk_g3d", "div_aclk_g3d",
Joonyoung Shimeceb7aa2015-04-27 20:36:35 +09003256 ENABLE_ACLK_G3D, 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi453e5192015-02-02 23:24:06 +09003257
3258 /* ENABLE_PCLK_G3D */
3259 GATE(CLK_PCLK_BTS_G3D1, "pclk_bts_g3d1", "div_pclk_g3d",
3260 ENABLE_PCLK_G3D, 3, 0, 0),
3261 GATE(CLK_PCLK_BTS_G3D0, "pclk_bts_g3d0", "div_pclk_g3d",
3262 ENABLE_PCLK_G3D, 2, 0, 0),
3263 GATE(CLK_PCLK_PMU_G3D, "pclk_pmu_g3d", "div_pclk_g3d",
3264 ENABLE_PCLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3265 GATE(CLK_PCLK_SYSREG_G3D, "pclk_sysreg_g3d", "div_pclk_g3d",
3266 ENABLE_PCLK_G3D, 0, CLK_IGNORE_UNUSED, 0),
3267
3268 /* ENABLE_SCLK_G3D */
3269 GATE(CLK_SCLK_HPM_G3D, "sclk_hpm_g3d", "div_sclk_hpm_g3d",
3270 ENABLE_SCLK_G3D, 0, 0, 0),
3271};
3272
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003273static const struct samsung_cmu_info g3d_cmu_info __initconst = {
Chanwoo Choi453e5192015-02-02 23:24:06 +09003274 .pll_clks = g3d_pll_clks,
3275 .nr_pll_clks = ARRAY_SIZE(g3d_pll_clks),
3276 .mux_clks = g3d_mux_clks,
3277 .nr_mux_clks = ARRAY_SIZE(g3d_mux_clks),
3278 .div_clks = g3d_div_clks,
3279 .nr_div_clks = ARRAY_SIZE(g3d_div_clks),
3280 .gate_clks = g3d_gate_clks,
3281 .nr_gate_clks = ARRAY_SIZE(g3d_gate_clks),
3282 .nr_clk_ids = G3D_NR_CLK,
3283 .clk_regs = g3d_clk_regs,
3284 .nr_clk_regs = ARRAY_SIZE(g3d_clk_regs),
3285};
3286
3287static void __init exynos5433_cmu_g3d_init(struct device_node *np)
3288{
3289 samsung_cmu_register_one(np, &g3d_cmu_info);
3290}
3291CLK_OF_DECLARE(exynos5433_cmu_g3d, "samsung,exynos5433-cmu-g3d",
3292 exynos5433_cmu_g3d_init);
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003293
3294/*
3295 * Register offset definitions for CMU_GSCL
3296 */
3297#define MUX_SEL_GSCL 0x0200
3298#define MUX_ENABLE_GSCL 0x0300
3299#define MUX_STAT_GSCL 0x0400
3300#define ENABLE_ACLK_GSCL 0x0800
3301#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 0x0804
3302#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 0x0808
3303#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 0x080c
3304#define ENABLE_PCLK_GSCL 0x0900
3305#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 0x0904
3306#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 0x0908
3307#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 0x090c
3308#define ENABLE_IP_GSCL0 0x0b00
3309#define ENABLE_IP_GSCL1 0x0b04
3310#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL0 0x0b08
3311#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL1 0x0b0c
3312#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL2 0x0b10
3313
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003314static const unsigned long gscl_clk_regs[] __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003315 MUX_SEL_GSCL,
3316 MUX_ENABLE_GSCL,
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003317 ENABLE_ACLK_GSCL,
3318 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0,
3319 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1,
3320 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2,
3321 ENABLE_PCLK_GSCL,
3322 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0,
3323 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1,
3324 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2,
3325 ENABLE_IP_GSCL0,
3326 ENABLE_IP_GSCL1,
3327 ENABLE_IP_GSCL_SECURE_SMMU_GSCL0,
3328 ENABLE_IP_GSCL_SECURE_SMMU_GSCL1,
3329 ENABLE_IP_GSCL_SECURE_SMMU_GSCL2,
3330};
3331
3332/* list of all parent clock list */
3333PNAME(aclk_gscl_111_user_p) = { "oscclk", "aclk_gscl_111", };
3334PNAME(aclk_gscl_333_user_p) = { "oscclk", "aclk_gscl_333", };
3335
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003336static const struct samsung_mux_clock gscl_mux_clks[] __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003337 /* MUX_SEL_GSCL */
3338 MUX(CLK_MOUT_ACLK_GSCL_111_USER, "mout_aclk_gscl_111_user",
3339 aclk_gscl_111_user_p, MUX_SEL_GSCL, 4, 1),
3340 MUX(CLK_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
3341 aclk_gscl_333_user_p, MUX_SEL_GSCL, 0, 1),
3342};
3343
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003344static const struct samsung_gate_clock gscl_gate_clks[] __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003345 /* ENABLE_ACLK_GSCL */
3346 GATE(CLK_ACLK_BTS_GSCL2, "aclk_bts_gscl2", "mout_aclk_gscl_333_user",
3347 ENABLE_ACLK_GSCL, 11, 0, 0),
3348 GATE(CLK_ACLK_BTS_GSCL1, "aclk_bts_gscl1", "mout_aclk_gscl_333_user",
3349 ENABLE_ACLK_GSCL, 10, 0, 0),
3350 GATE(CLK_ACLK_BTS_GSCL0, "aclk_bts_gscl0", "mout_aclk_gscl_333_user",
3351 ENABLE_ACLK_GSCL, 9, 0, 0),
3352 GATE(CLK_ACLK_AHB2APB_GSCLP, "aclk_ahb2apb_gsclp",
3353 "mout_aclk_gscl_111_user", ENABLE_ACLK_GSCL,
3354 8, CLK_IGNORE_UNUSED, 0),
3355 GATE(CLK_ACLK_XIU_GSCLX, "aclk_xiu_gsclx", "mout_aclk_gscl_333_user",
3356 ENABLE_ACLK_GSCL, 7, 0, 0),
3357 GATE(CLK_ACLK_GSCLNP_111, "aclk_gsclnp_111", "mout_aclk_gscl_111_user",
3358 ENABLE_ACLK_GSCL, 6, CLK_IGNORE_UNUSED, 0),
3359 GATE(CLK_ACLK_GSCLRTND_333, "aclk_gsclrtnd_333",
3360 "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 5, 0, 0),
3361 GATE(CLK_ACLK_GSCLBEND_333, "aclk_gsclbend_333",
3362 "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 4, 0, 0),
3363 GATE(CLK_ACLK_GSD, "aclk_gsd", "mout_aclk_gscl_333_user",
3364 ENABLE_ACLK_GSCL, 3, 0, 0),
3365 GATE(CLK_ACLK_GSCL2, "aclk_gscl2", "mout_aclk_gscl_333_user",
3366 ENABLE_ACLK_GSCL, 2, 0, 0),
3367 GATE(CLK_ACLK_GSCL1, "aclk_gscl1", "mout_aclk_gscl_333_user",
3368 ENABLE_ACLK_GSCL, 1, 0, 0),
3369 GATE(CLK_ACLK_GSCL0, "aclk_gscl0", "mout_aclk_gscl_333_user",
3370 ENABLE_ACLK_GSCL, 0, 0, 0),
3371
3372 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 */
3373 GATE(CLK_ACLK_SMMU_GSCL0, "aclk_smmu_gscl0", "mout_aclk_gscl_333_user",
3374 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3375
3376 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 */
3377 GATE(CLK_ACLK_SMMU_GSCL1, "aclk_smmu_gscl1", "mout_aclk_gscl_333_user",
3378 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
3379
3380 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 */
3381 GATE(CLK_ACLK_SMMU_GSCL2, "aclk_smmu_gscl2", "mout_aclk_gscl_333_user",
3382 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
3383
3384 /* ENABLE_PCLK_GSCL */
3385 GATE(CLK_PCLK_BTS_GSCL2, "pclk_bts_gscl2", "mout_aclk_gscl_111_user",
3386 ENABLE_PCLK_GSCL, 7, 0, 0),
3387 GATE(CLK_PCLK_BTS_GSCL1, "pclk_bts_gscl1", "mout_aclk_gscl_111_user",
3388 ENABLE_PCLK_GSCL, 6, 0, 0),
3389 GATE(CLK_PCLK_BTS_GSCL0, "pclk_bts_gscl0", "mout_aclk_gscl_111_user",
3390 ENABLE_PCLK_GSCL, 5, 0, 0),
3391 GATE(CLK_PCLK_PMU_GSCL, "pclk_pmu_gscl", "mout_aclk_gscl_111_user",
3392 ENABLE_PCLK_GSCL, 4, CLK_IGNORE_UNUSED, 0),
3393 GATE(CLK_PCLK_SYSREG_GSCL, "pclk_sysreg_gscl",
3394 "mout_aclk_gscl_111_user", ENABLE_PCLK_GSCL,
3395 3, CLK_IGNORE_UNUSED, 0),
3396 GATE(CLK_PCLK_GSCL2, "pclk_gscl2", "mout_aclk_gscl_111_user",
3397 ENABLE_PCLK_GSCL, 2, 0, 0),
3398 GATE(CLK_PCLK_GSCL1, "pclk_gscl1", "mout_aclk_gscl_111_user",
3399 ENABLE_PCLK_GSCL, 1, 0, 0),
3400 GATE(CLK_PCLK_GSCL0, "pclk_gscl0", "mout_aclk_gscl_111_user",
3401 ENABLE_PCLK_GSCL, 0, 0, 0),
3402
3403 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 */
3404 GATE(CLK_PCLK_SMMU_GSCL0, "pclk_smmu_gscl0", "mout_aclk_gscl_111_user",
3405 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3406
3407 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 */
3408 GATE(CLK_PCLK_SMMU_GSCL1, "pclk_smmu_gscl1", "mout_aclk_gscl_111_user",
Jonghwa Leea6cb74c2015-05-06 21:24:20 +09003409 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003410
3411 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 */
3412 GATE(CLK_PCLK_SMMU_GSCL2, "pclk_smmu_gscl2", "mout_aclk_gscl_111_user",
Jonghwa Leea6cb74c2015-05-06 21:24:20 +09003413 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003414};
3415
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003416static const struct samsung_cmu_info gscl_cmu_info __initconst = {
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003417 .mux_clks = gscl_mux_clks,
3418 .nr_mux_clks = ARRAY_SIZE(gscl_mux_clks),
3419 .gate_clks = gscl_gate_clks,
3420 .nr_gate_clks = ARRAY_SIZE(gscl_gate_clks),
3421 .nr_clk_ids = GSCL_NR_CLK,
3422 .clk_regs = gscl_clk_regs,
3423 .nr_clk_regs = ARRAY_SIZE(gscl_clk_regs),
3424};
3425
3426static void __init exynos5433_cmu_gscl_init(struct device_node *np)
3427{
3428 samsung_cmu_register_one(np, &gscl_cmu_info);
3429}
3430CLK_OF_DECLARE(exynos5433_cmu_gscl, "samsung,exynos5433-cmu-gscl",
3431 exynos5433_cmu_gscl_init);
Chanwoo Choidf40a132015-02-03 09:13:49 +09003432
3433/*
3434 * Register offset definitions for CMU_APOLLO
3435 */
3436#define APOLLO_PLL_LOCK 0x0000
3437#define APOLLO_PLL_CON0 0x0100
3438#define APOLLO_PLL_CON1 0x0104
3439#define APOLLO_PLL_FREQ_DET 0x010c
3440#define MUX_SEL_APOLLO0 0x0200
3441#define MUX_SEL_APOLLO1 0x0204
3442#define MUX_SEL_APOLLO2 0x0208
3443#define MUX_ENABLE_APOLLO0 0x0300
3444#define MUX_ENABLE_APOLLO1 0x0304
3445#define MUX_ENABLE_APOLLO2 0x0308
3446#define MUX_STAT_APOLLO0 0x0400
3447#define MUX_STAT_APOLLO1 0x0404
3448#define MUX_STAT_APOLLO2 0x0408
3449#define DIV_APOLLO0 0x0600
3450#define DIV_APOLLO1 0x0604
3451#define DIV_APOLLO_PLL_FREQ_DET 0x0608
3452#define DIV_STAT_APOLLO0 0x0700
3453#define DIV_STAT_APOLLO1 0x0704
3454#define DIV_STAT_APOLLO_PLL_FREQ_DET 0x0708
3455#define ENABLE_ACLK_APOLLO 0x0800
3456#define ENABLE_PCLK_APOLLO 0x0900
3457#define ENABLE_SCLK_APOLLO 0x0a00
3458#define ENABLE_IP_APOLLO0 0x0b00
3459#define ENABLE_IP_APOLLO1 0x0b04
3460#define CLKOUT_CMU_APOLLO 0x0c00
3461#define CLKOUT_CMU_APOLLO_DIV_STAT 0x0c04
3462#define ARMCLK_STOPCTRL 0x1000
3463#define APOLLO_PWR_CTRL 0x1020
3464#define APOLLO_PWR_CTRL2 0x1024
3465#define APOLLO_INTR_SPREAD_ENABLE 0x1080
3466#define APOLLO_INTR_SPREAD_USE_STANDBYWFI 0x1084
3467#define APOLLO_INTR_SPREAD_BLOCKING_DURATION 0x1088
3468
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003469static const unsigned long apollo_clk_regs[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003470 APOLLO_PLL_LOCK,
3471 APOLLO_PLL_CON0,
3472 APOLLO_PLL_CON1,
3473 APOLLO_PLL_FREQ_DET,
3474 MUX_SEL_APOLLO0,
3475 MUX_SEL_APOLLO1,
3476 MUX_SEL_APOLLO2,
3477 MUX_ENABLE_APOLLO0,
3478 MUX_ENABLE_APOLLO1,
3479 MUX_ENABLE_APOLLO2,
Chanwoo Choidf40a132015-02-03 09:13:49 +09003480 DIV_APOLLO0,
3481 DIV_APOLLO1,
3482 DIV_APOLLO_PLL_FREQ_DET,
Chanwoo Choidf40a132015-02-03 09:13:49 +09003483 ENABLE_ACLK_APOLLO,
3484 ENABLE_PCLK_APOLLO,
3485 ENABLE_SCLK_APOLLO,
3486 ENABLE_IP_APOLLO0,
3487 ENABLE_IP_APOLLO1,
3488 CLKOUT_CMU_APOLLO,
3489 CLKOUT_CMU_APOLLO_DIV_STAT,
3490 ARMCLK_STOPCTRL,
3491 APOLLO_PWR_CTRL,
3492 APOLLO_PWR_CTRL2,
3493 APOLLO_INTR_SPREAD_ENABLE,
3494 APOLLO_INTR_SPREAD_USE_STANDBYWFI,
3495 APOLLO_INTR_SPREAD_BLOCKING_DURATION,
3496};
3497
3498/* list of all parent clock list */
3499PNAME(mout_apollo_pll_p) = { "oscclk", "fout_apollo_pll", };
3500PNAME(mout_bus_pll_apollo_user_p) = { "oscclk", "sclk_bus_pll_apollo", };
3501PNAME(mout_apollo_p) = { "mout_apollo_pll",
3502 "mout_bus_pll_apollo_user", };
3503
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003504static const struct samsung_pll_clock apollo_pll_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003505 PLL(pll_35xx, CLK_FOUT_APOLLO_PLL, "fout_apollo_pll", "oscclk",
3506 APOLLO_PLL_LOCK, APOLLO_PLL_CON0, exynos5443_pll_rates),
3507};
3508
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003509static const struct samsung_mux_clock apollo_mux_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003510 /* MUX_SEL_APOLLO0 */
3511 MUX_F(CLK_MOUT_APOLLO_PLL, "mout_apollo_pll", mout_apollo_pll_p,
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003512 MUX_SEL_APOLLO0, 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003513
3514 /* MUX_SEL_APOLLO1 */
3515 MUX(CLK_MOUT_BUS_PLL_APOLLO_USER, "mout_bus_pll_apollo_user",
3516 mout_bus_pll_apollo_user_p, MUX_SEL_APOLLO1, 0, 1),
3517
3518 /* MUX_SEL_APOLLO2 */
3519 MUX_F(CLK_MOUT_APOLLO, "mout_apollo", mout_apollo_p, MUX_SEL_APOLLO2,
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003520 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003521};
3522
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003523static const struct samsung_div_clock apollo_div_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003524 /* DIV_APOLLO0 */
3525 DIV_F(CLK_DIV_CNTCLK_APOLLO, "div_cntclk_apollo", "div_apollo2",
3526 DIV_APOLLO0, 24, 3, CLK_GET_RATE_NOCACHE,
3527 CLK_DIVIDER_READ_ONLY),
3528 DIV_F(CLK_DIV_PCLK_DBG_APOLLO, "div_pclk_dbg_apollo", "div_apollo2",
3529 DIV_APOLLO0, 20, 3, CLK_GET_RATE_NOCACHE,
3530 CLK_DIVIDER_READ_ONLY),
3531 DIV_F(CLK_DIV_ATCLK_APOLLO, "div_atclk_apollo", "div_apollo2",
3532 DIV_APOLLO0, 16, 3, CLK_GET_RATE_NOCACHE,
3533 CLK_DIVIDER_READ_ONLY),
3534 DIV_F(CLK_DIV_PCLK_APOLLO, "div_pclk_apollo", "div_apollo2",
3535 DIV_APOLLO0, 12, 3, CLK_GET_RATE_NOCACHE,
3536 CLK_DIVIDER_READ_ONLY),
3537 DIV_F(CLK_DIV_ACLK_APOLLO, "div_aclk_apollo", "div_apollo2",
3538 DIV_APOLLO0, 8, 3, CLK_GET_RATE_NOCACHE,
3539 CLK_DIVIDER_READ_ONLY),
3540 DIV_F(CLK_DIV_APOLLO2, "div_apollo2", "div_apollo1",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003541 DIV_APOLLO0, 4, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003542 DIV_F(CLK_DIV_APOLLO1, "div_apollo1", "mout_apollo",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003543 DIV_APOLLO0, 0, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003544
3545 /* DIV_APOLLO1 */
3546 DIV_F(CLK_DIV_SCLK_HPM_APOLLO, "div_sclk_hpm_apollo", "mout_apollo",
3547 DIV_APOLLO1, 4, 3, CLK_GET_RATE_NOCACHE,
3548 CLK_DIVIDER_READ_ONLY),
3549 DIV_F(CLK_DIV_APOLLO_PLL, "div_apollo_pll", "mout_apollo",
3550 DIV_APOLLO1, 0, 3, CLK_GET_RATE_NOCACHE,
3551 CLK_DIVIDER_READ_ONLY),
3552};
3553
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003554static const struct samsung_gate_clock apollo_gate_clks[] __initconst = {
Chanwoo Choidf40a132015-02-03 09:13:49 +09003555 /* ENABLE_ACLK_APOLLO */
3556 GATE(CLK_ACLK_ASATBSLV_APOLLO_3_CSSYS, "aclk_asatbslv_apollo_3_cssys",
3557 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3558 6, CLK_IGNORE_UNUSED, 0),
3559 GATE(CLK_ACLK_ASATBSLV_APOLLO_2_CSSYS, "aclk_asatbslv_apollo_2_cssys",
3560 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3561 5, CLK_IGNORE_UNUSED, 0),
3562 GATE(CLK_ACLK_ASATBSLV_APOLLO_1_CSSYS, "aclk_asatbslv_apollo_1_cssys",
3563 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3564 4, CLK_IGNORE_UNUSED, 0),
3565 GATE(CLK_ACLK_ASATBSLV_APOLLO_0_CSSYS, "aclk_asatbslv_apollo_0_cssys",
3566 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3567 3, CLK_IGNORE_UNUSED, 0),
3568 GATE(CLK_ACLK_ASYNCACES_APOLLO_CCI, "aclk_asyncaces_apollo_cci",
3569 "div_aclk_apollo", ENABLE_ACLK_APOLLO,
3570 2, CLK_IGNORE_UNUSED, 0),
3571 GATE(CLK_ACLK_AHB2APB_APOLLOP, "aclk_ahb2apb_apollop",
3572 "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3573 1, CLK_IGNORE_UNUSED, 0),
3574 GATE(CLK_ACLK_APOLLONP_200, "aclk_apollonp_200",
3575 "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3576 0, CLK_IGNORE_UNUSED, 0),
3577
3578 /* ENABLE_PCLK_APOLLO */
3579 GATE(CLK_PCLK_ASAPBMST_CSSYS_APOLLO, "pclk_asapbmst_cssys_apollo",
3580 "div_pclk_dbg_apollo", ENABLE_PCLK_APOLLO,
3581 2, CLK_IGNORE_UNUSED, 0),
3582 GATE(CLK_PCLK_PMU_APOLLO, "pclk_pmu_apollo", "div_pclk_apollo",
3583 ENABLE_PCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
3584 GATE(CLK_PCLK_SYSREG_APOLLO, "pclk_sysreg_apollo",
3585 "div_pclk_apollo", ENABLE_PCLK_APOLLO,
3586 0, CLK_IGNORE_UNUSED, 0),
3587
3588 /* ENABLE_SCLK_APOLLO */
3589 GATE(CLK_CNTCLK_APOLLO, "cntclk_apollo", "div_cntclk_apollo",
3590 ENABLE_SCLK_APOLLO, 3, CLK_IGNORE_UNUSED, 0),
3591 GATE(CLK_SCLK_HPM_APOLLO, "sclk_hpm_apollo", "div_sclk_hpm_apollo",
3592 ENABLE_SCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
Chanwoo Choib57c93b2015-04-27 20:36:31 +09003593 GATE(CLK_SCLK_APOLLO, "sclk_apollo", "div_apollo2",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003594 ENABLE_SCLK_APOLLO, 0,
3595 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choidf40a132015-02-03 09:13:49 +09003596};
3597
Chanwoo Choidf40a132015-02-03 09:13:49 +09003598static void __init exynos5433_cmu_apollo_init(struct device_node *np)
3599{
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +02003600 void __iomem *reg_base;
3601 struct samsung_clk_provider *ctx;
3602
3603 reg_base = of_iomap(np, 0);
3604 if (!reg_base) {
3605 panic("%s: failed to map registers\n", __func__);
3606 return;
3607 }
3608
3609 ctx = samsung_clk_init(np, reg_base, APOLLO_NR_CLK);
3610 if (!ctx) {
3611 panic("%s: unable to allocate ctx\n", __func__);
3612 return;
3613 }
3614
3615 samsung_clk_register_pll(ctx, apollo_pll_clks,
3616 ARRAY_SIZE(apollo_pll_clks), reg_base);
3617 samsung_clk_register_mux(ctx, apollo_mux_clks,
3618 ARRAY_SIZE(apollo_mux_clks));
3619 samsung_clk_register_div(ctx, apollo_div_clks,
3620 ARRAY_SIZE(apollo_div_clks));
3621 samsung_clk_register_gate(ctx, apollo_gate_clks,
3622 ARRAY_SIZE(apollo_gate_clks));
3623 samsung_clk_sleep_init(reg_base, apollo_clk_regs,
3624 ARRAY_SIZE(apollo_clk_regs));
3625
3626 samsung_clk_of_add_provider(np, ctx);
Chanwoo Choidf40a132015-02-03 09:13:49 +09003627}
3628CLK_OF_DECLARE(exynos5433_cmu_apollo, "samsung,exynos5433-cmu-apollo",
3629 exynos5433_cmu_apollo_init);
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003630
3631/*
3632 * Register offset definitions for CMU_ATLAS
3633 */
3634#define ATLAS_PLL_LOCK 0x0000
3635#define ATLAS_PLL_CON0 0x0100
3636#define ATLAS_PLL_CON1 0x0104
3637#define ATLAS_PLL_FREQ_DET 0x010c
3638#define MUX_SEL_ATLAS0 0x0200
3639#define MUX_SEL_ATLAS1 0x0204
3640#define MUX_SEL_ATLAS2 0x0208
3641#define MUX_ENABLE_ATLAS0 0x0300
3642#define MUX_ENABLE_ATLAS1 0x0304
3643#define MUX_ENABLE_ATLAS2 0x0308
3644#define MUX_STAT_ATLAS0 0x0400
3645#define MUX_STAT_ATLAS1 0x0404
3646#define MUX_STAT_ATLAS2 0x0408
3647#define DIV_ATLAS0 0x0600
3648#define DIV_ATLAS1 0x0604
3649#define DIV_ATLAS_PLL_FREQ_DET 0x0608
3650#define DIV_STAT_ATLAS0 0x0700
3651#define DIV_STAT_ATLAS1 0x0704
3652#define DIV_STAT_ATLAS_PLL_FREQ_DET 0x0708
3653#define ENABLE_ACLK_ATLAS 0x0800
3654#define ENABLE_PCLK_ATLAS 0x0900
3655#define ENABLE_SCLK_ATLAS 0x0a00
3656#define ENABLE_IP_ATLAS0 0x0b00
3657#define ENABLE_IP_ATLAS1 0x0b04
3658#define CLKOUT_CMU_ATLAS 0x0c00
3659#define CLKOUT_CMU_ATLAS_DIV_STAT 0x0c04
3660#define ARMCLK_STOPCTRL 0x1000
3661#define ATLAS_PWR_CTRL 0x1020
3662#define ATLAS_PWR_CTRL2 0x1024
3663#define ATLAS_INTR_SPREAD_ENABLE 0x1080
3664#define ATLAS_INTR_SPREAD_USE_STANDBYWFI 0x1084
3665#define ATLAS_INTR_SPREAD_BLOCKING_DURATION 0x1088
3666
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003667static const unsigned long atlas_clk_regs[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003668 ATLAS_PLL_LOCK,
3669 ATLAS_PLL_CON0,
3670 ATLAS_PLL_CON1,
3671 ATLAS_PLL_FREQ_DET,
3672 MUX_SEL_ATLAS0,
3673 MUX_SEL_ATLAS1,
3674 MUX_SEL_ATLAS2,
3675 MUX_ENABLE_ATLAS0,
3676 MUX_ENABLE_ATLAS1,
3677 MUX_ENABLE_ATLAS2,
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003678 DIV_ATLAS0,
3679 DIV_ATLAS1,
3680 DIV_ATLAS_PLL_FREQ_DET,
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003681 ENABLE_ACLK_ATLAS,
3682 ENABLE_PCLK_ATLAS,
3683 ENABLE_SCLK_ATLAS,
3684 ENABLE_IP_ATLAS0,
3685 ENABLE_IP_ATLAS1,
3686 CLKOUT_CMU_ATLAS,
3687 CLKOUT_CMU_ATLAS_DIV_STAT,
3688 ARMCLK_STOPCTRL,
3689 ATLAS_PWR_CTRL,
3690 ATLAS_PWR_CTRL2,
3691 ATLAS_INTR_SPREAD_ENABLE,
3692 ATLAS_INTR_SPREAD_USE_STANDBYWFI,
3693 ATLAS_INTR_SPREAD_BLOCKING_DURATION,
3694};
3695
3696/* list of all parent clock list */
3697PNAME(mout_atlas_pll_p) = { "oscclk", "fout_atlas_pll", };
3698PNAME(mout_bus_pll_atlas_user_p) = { "oscclk", "sclk_bus_pll_atlas", };
3699PNAME(mout_atlas_p) = { "mout_atlas_pll",
3700 "mout_bus_pll_atlas_user", };
3701
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003702static const struct samsung_pll_clock atlas_pll_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003703 PLL(pll_35xx, CLK_FOUT_ATLAS_PLL, "fout_atlas_pll", "oscclk",
3704 ATLAS_PLL_LOCK, ATLAS_PLL_CON0, exynos5443_pll_rates),
3705};
3706
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003707static const struct samsung_mux_clock atlas_mux_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003708 /* MUX_SEL_ATLAS0 */
3709 MUX_F(CLK_MOUT_ATLAS_PLL, "mout_atlas_pll", mout_atlas_pll_p,
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003710 MUX_SEL_ATLAS0, 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003711
3712 /* MUX_SEL_ATLAS1 */
3713 MUX(CLK_MOUT_BUS_PLL_ATLAS_USER, "mout_bus_pll_atlas_user",
3714 mout_bus_pll_atlas_user_p, MUX_SEL_ATLAS1, 0, 1),
3715
3716 /* MUX_SEL_ATLAS2 */
3717 MUX_F(CLK_MOUT_ATLAS, "mout_atlas", mout_atlas_p, MUX_SEL_ATLAS2,
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003718 0, 1, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003719};
3720
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003721static const struct samsung_div_clock atlas_div_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003722 /* DIV_ATLAS0 */
3723 DIV_F(CLK_DIV_CNTCLK_ATLAS, "div_cntclk_atlas", "div_atlas2",
3724 DIV_ATLAS0, 24, 3, CLK_GET_RATE_NOCACHE,
3725 CLK_DIVIDER_READ_ONLY),
3726 DIV_F(CLK_DIV_PCLK_DBG_ATLAS, "div_pclk_dbg_atlas", "div_atclk_atlas",
3727 DIV_ATLAS0, 20, 3, CLK_GET_RATE_NOCACHE,
3728 CLK_DIVIDER_READ_ONLY),
3729 DIV_F(CLK_DIV_ATCLK_ATLASO, "div_atclk_atlas", "div_atlas2",
3730 DIV_ATLAS0, 16, 3, CLK_GET_RATE_NOCACHE,
3731 CLK_DIVIDER_READ_ONLY),
3732 DIV_F(CLK_DIV_PCLK_ATLAS, "div_pclk_atlas", "div_atlas2",
3733 DIV_ATLAS0, 12, 3, CLK_GET_RATE_NOCACHE,
3734 CLK_DIVIDER_READ_ONLY),
3735 DIV_F(CLK_DIV_ACLK_ATLAS, "div_aclk_atlas", "div_atlas2",
3736 DIV_ATLAS0, 8, 3, CLK_GET_RATE_NOCACHE,
3737 CLK_DIVIDER_READ_ONLY),
3738 DIV_F(CLK_DIV_ATLAS2, "div_atlas2", "div_atlas1",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003739 DIV_ATLAS0, 4, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003740 DIV_F(CLK_DIV_ATLAS1, "div_atlas1", "mout_atlas",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003741 DIV_ATLAS0, 0, 3, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003742
3743 /* DIV_ATLAS1 */
3744 DIV_F(CLK_DIV_SCLK_HPM_ATLAS, "div_sclk_hpm_atlas", "mout_atlas",
3745 DIV_ATLAS1, 4, 3, CLK_GET_RATE_NOCACHE,
3746 CLK_DIVIDER_READ_ONLY),
3747 DIV_F(CLK_DIV_ATLAS_PLL, "div_atlas_pll", "mout_atlas",
3748 DIV_ATLAS1, 0, 3, CLK_GET_RATE_NOCACHE,
3749 CLK_DIVIDER_READ_ONLY),
3750};
3751
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003752static const struct samsung_gate_clock atlas_gate_clks[] __initconst = {
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003753 /* ENABLE_ACLK_ATLAS */
3754 GATE(CLK_ACLK_ATB_AUD_CSSYS, "aclk_atb_aud_cssys",
3755 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3756 9, CLK_IGNORE_UNUSED, 0),
3757 GATE(CLK_ACLK_ATB_APOLLO3_CSSYS, "aclk_atb_apollo3_cssys",
3758 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3759 8, CLK_IGNORE_UNUSED, 0),
3760 GATE(CLK_ACLK_ATB_APOLLO2_CSSYS, "aclk_atb_apollo2_cssys",
3761 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3762 7, CLK_IGNORE_UNUSED, 0),
3763 GATE(CLK_ACLK_ATB_APOLLO1_CSSYS, "aclk_atb_apollo1_cssys",
3764 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3765 6, CLK_IGNORE_UNUSED, 0),
3766 GATE(CLK_ACLK_ATB_APOLLO0_CSSYS, "aclk_atb_apollo0_cssys",
3767 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3768 5, CLK_IGNORE_UNUSED, 0),
3769 GATE(CLK_ACLK_ASYNCAHBS_CSSYS_SSS, "aclk_asyncahbs_cssys_sss",
3770 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3771 4, CLK_IGNORE_UNUSED, 0),
3772 GATE(CLK_ACLK_ASYNCAXIS_CSSYS_CCIX, "aclk_asyncaxis_cssys_ccix",
3773 "div_pclk_dbg_atlas", ENABLE_ACLK_ATLAS,
3774 3, CLK_IGNORE_UNUSED, 0),
3775 GATE(CLK_ACLK_ASYNCACES_ATLAS_CCI, "aclk_asyncaces_atlas_cci",
3776 "div_aclk_atlas", ENABLE_ACLK_ATLAS,
3777 2, CLK_IGNORE_UNUSED, 0),
3778 GATE(CLK_ACLK_AHB2APB_ATLASP, "aclk_ahb2apb_atlasp", "div_pclk_atlas",
3779 ENABLE_ACLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3780 GATE(CLK_ACLK_ATLASNP_200, "aclk_atlasnp_200", "div_pclk_atlas",
3781 ENABLE_ACLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3782
3783 /* ENABLE_PCLK_ATLAS */
3784 GATE(CLK_PCLK_ASYNCAPB_AUD_CSSYS, "pclk_asyncapb_aud_cssys",
3785 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3786 5, CLK_IGNORE_UNUSED, 0),
3787 GATE(CLK_PCLK_ASYNCAPB_ISP_CSSYS, "pclk_asyncapb_isp_cssys",
3788 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3789 4, CLK_IGNORE_UNUSED, 0),
3790 GATE(CLK_PCLK_ASYNCAPB_APOLLO_CSSYS, "pclk_asyncapb_apollo_cssys",
3791 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3792 3, CLK_IGNORE_UNUSED, 0),
3793 GATE(CLK_PCLK_PMU_ATLAS, "pclk_pmu_atlas", "div_pclk_atlas",
3794 ENABLE_PCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3795 GATE(CLK_PCLK_SYSREG_ATLAS, "pclk_sysreg_atlas", "div_pclk_atlas",
3796 ENABLE_PCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3797 GATE(CLK_PCLK_SECJTAG, "pclk_secjtag", "div_pclk_dbg_atlas",
3798 ENABLE_PCLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3799
3800 /* ENABLE_SCLK_ATLAS */
3801 GATE(CLK_CNTCLK_ATLAS, "cntclk_atlas", "div_cntclk_atlas",
3802 ENABLE_SCLK_ATLAS, 10, CLK_IGNORE_UNUSED, 0),
3803 GATE(CLK_SCLK_HPM_ATLAS, "sclk_hpm_atlas", "div_sclk_hpm_atlas",
3804 ENABLE_SCLK_ATLAS, 7, CLK_IGNORE_UNUSED, 0),
3805 GATE(CLK_TRACECLK, "traceclk", "div_atclk_atlas",
3806 ENABLE_SCLK_ATLAS, 6, CLK_IGNORE_UNUSED, 0),
3807 GATE(CLK_CTMCLK, "ctmclk", "div_atclk_atlas",
3808 ENABLE_SCLK_ATLAS, 5, CLK_IGNORE_UNUSED, 0),
3809 GATE(CLK_HCLK_CSSYS, "hclk_cssys", "div_atclk_atlas",
3810 ENABLE_SCLK_ATLAS, 4, CLK_IGNORE_UNUSED, 0),
3811 GATE(CLK_PCLK_DBG_CSSYS, "pclk_dbg_cssys", "div_pclk_dbg_atlas",
3812 ENABLE_SCLK_ATLAS, 3, CLK_IGNORE_UNUSED, 0),
3813 GATE(CLK_PCLK_DBG, "pclk_dbg", "div_pclk_dbg_atlas",
3814 ENABLE_SCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3815 GATE(CLK_ATCLK, "atclk", "div_atclk_atlas",
3816 ENABLE_SCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3817 GATE(CLK_SCLK_ATLAS, "sclk_atlas", "div_atlas2",
Chanwoo Choif7c172b2015-04-27 20:36:33 +09003818 ENABLE_SCLK_ATLAS, 0,
3819 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003820};
3821
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003822static void __init exynos5433_cmu_atlas_init(struct device_node *np)
3823{
Bartlomiej Zolnierkiewicz0c0cd592016-05-24 15:19:15 +02003824 void __iomem *reg_base;
3825 struct samsung_clk_provider *ctx;
3826
3827 reg_base = of_iomap(np, 0);
3828 if (!reg_base) {
3829 panic("%s: failed to map registers\n", __func__);
3830 return;
3831 }
3832
3833 ctx = samsung_clk_init(np, reg_base, ATLAS_NR_CLK);
3834 if (!ctx) {
3835 panic("%s: unable to allocate ctx\n", __func__);
3836 return;
3837 }
3838
3839 samsung_clk_register_pll(ctx, atlas_pll_clks,
3840 ARRAY_SIZE(atlas_pll_clks), reg_base);
3841 samsung_clk_register_mux(ctx, atlas_mux_clks,
3842 ARRAY_SIZE(atlas_mux_clks));
3843 samsung_clk_register_div(ctx, atlas_div_clks,
3844 ARRAY_SIZE(atlas_div_clks));
3845 samsung_clk_register_gate(ctx, atlas_gate_clks,
3846 ARRAY_SIZE(atlas_gate_clks));
3847 samsung_clk_sleep_init(reg_base, atlas_clk_regs,
3848 ARRAY_SIZE(atlas_clk_regs));
3849
3850 samsung_clk_of_add_provider(np, ctx);
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003851}
3852CLK_OF_DECLARE(exynos5433_cmu_atlas, "samsung,exynos5433-cmu-atlas",
3853 exynos5433_cmu_atlas_init);
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003854
3855/*
3856 * Register offset definitions for CMU_MSCL
3857 */
3858#define MUX_SEL_MSCL0 0x0200
3859#define MUX_SEL_MSCL1 0x0204
3860#define MUX_ENABLE_MSCL0 0x0300
3861#define MUX_ENABLE_MSCL1 0x0304
3862#define MUX_STAT_MSCL0 0x0400
3863#define MUX_STAT_MSCL1 0x0404
3864#define DIV_MSCL 0x0600
3865#define DIV_STAT_MSCL 0x0700
3866#define ENABLE_ACLK_MSCL 0x0800
3867#define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0804
3868#define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0808
3869#define ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG 0x080c
3870#define ENABLE_PCLK_MSCL 0x0900
3871#define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0904
3872#define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0908
Jonghwa Leea84d1f52015-04-27 20:36:29 +09003873#define ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG 0x090c
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003874#define ENABLE_SCLK_MSCL 0x0a00
3875#define ENABLE_IP_MSCL0 0x0b00
3876#define ENABLE_IP_MSCL1 0x0b04
3877#define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0 0x0b08
3878#define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1 0x0b0c
3879#define ENABLE_IP_MSCL_SECURE_SMMU_JPEG 0x0b10
3880
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003881static const unsigned long mscl_clk_regs[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003882 MUX_SEL_MSCL0,
3883 MUX_SEL_MSCL1,
3884 MUX_ENABLE_MSCL0,
3885 MUX_ENABLE_MSCL1,
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003886 DIV_MSCL,
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003887 ENABLE_ACLK_MSCL,
3888 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
3889 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
3890 ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
3891 ENABLE_PCLK_MSCL,
3892 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
3893 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
3894 ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
3895 ENABLE_SCLK_MSCL,
3896 ENABLE_IP_MSCL0,
3897 ENABLE_IP_MSCL1,
3898 ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0,
3899 ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1,
3900 ENABLE_IP_MSCL_SECURE_SMMU_JPEG,
3901};
3902
3903/* list of all parent clock list */
3904PNAME(mout_sclk_jpeg_user_p) = { "oscclk", "sclk_jpeg_mscl", };
3905PNAME(mout_aclk_mscl_400_user_p) = { "oscclk", "aclk_mscl_400", };
3906PNAME(mout_sclk_jpeg_p) = { "mout_sclk_jpeg_user",
3907 "mout_aclk_mscl_400_user", };
3908
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003909static const struct samsung_mux_clock mscl_mux_clks[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003910 /* MUX_SEL_MSCL0 */
3911 MUX(CLK_MOUT_SCLK_JPEG_USER, "mout_sclk_jpeg_user",
3912 mout_sclk_jpeg_user_p, MUX_SEL_MSCL0, 4, 1),
3913 MUX(CLK_MOUT_ACLK_MSCL_400_USER, "mout_aclk_mscl_400_user",
3914 mout_aclk_mscl_400_user_p, MUX_SEL_MSCL0, 0, 1),
3915
3916 /* MUX_SEL_MSCL1 */
3917 MUX(CLK_MOUT_SCLK_JPEG, "mout_sclk_jpeg", mout_sclk_jpeg_p,
3918 MUX_SEL_MSCL1, 0, 1),
3919};
3920
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003921static const struct samsung_div_clock mscl_div_clks[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003922 /* DIV_MSCL */
3923 DIV(CLK_DIV_PCLK_MSCL, "div_pclk_mscl", "mout_aclk_mscl_400_user",
3924 DIV_MSCL, 0, 3),
3925};
3926
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02003927static const struct samsung_gate_clock mscl_gate_clks[] __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003928 /* ENABLE_ACLK_MSCL */
3929 GATE(CLK_ACLK_BTS_JPEG, "aclk_bts_jpeg", "mout_aclk_mscl_400_user",
3930 ENABLE_ACLK_MSCL, 9, 0, 0),
3931 GATE(CLK_ACLK_BTS_M2MSCALER1, "aclk_bts_m2mscaler1",
3932 "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 8, 0, 0),
3933 GATE(CLK_ACLK_BTS_M2MSCALER0, "aclk_bts_m2mscaler0",
3934 "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 7, 0, 0),
3935 GATE(CLK_ACLK_AHB2APB_MSCL0P, "aclk_abh2apb_mscl0p", "div_pclk_mscl",
3936 ENABLE_ACLK_MSCL, 6, CLK_IGNORE_UNUSED, 0),
3937 GATE(CLK_ACLK_XIU_MSCLX, "aclk_xiu_msclx", "mout_aclk_mscl_400_user",
3938 ENABLE_ACLK_MSCL, 5, CLK_IGNORE_UNUSED, 0),
3939 GATE(CLK_ACLK_MSCLNP_100, "aclk_msclnp_100", "div_pclk_mscl",
3940 ENABLE_ACLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
3941 GATE(CLK_ACLK_MSCLND_400, "aclk_msclnd_400", "mout_aclk_mscl_400_user",
3942 ENABLE_ACLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
3943 GATE(CLK_ACLK_JPEG, "aclk_jpeg", "mout_aclk_mscl_400_user",
3944 ENABLE_ACLK_MSCL, 2, 0, 0),
3945 GATE(CLK_ACLK_M2MSCALER1, "aclk_m2mscaler1", "mout_aclk_mscl_400_user",
3946 ENABLE_ACLK_MSCL, 1, 0, 0),
3947 GATE(CLK_ACLK_M2MSCALER0, "aclk_m2mscaler0", "mout_aclk_mscl_400_user",
3948 ENABLE_ACLK_MSCL, 0, 0, 0),
3949
3950 /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 */
3951 GATE(CLK_ACLK_SMMU_M2MSCALER0, "aclk_smmu_m2mscaler0",
3952 "mout_aclk_mscl_400_user",
3953 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
3954 0, CLK_IGNORE_UNUSED, 0),
3955
3956 /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 */
3957 GATE(CLK_ACLK_SMMU_M2MSCALER1, "aclk_smmu_m2mscaler1",
3958 "mout_aclk_mscl_400_user",
3959 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
3960 0, CLK_IGNORE_UNUSED, 0),
3961
3962 /* ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG */
3963 GATE(CLK_ACLK_SMMU_JPEG, "aclk_smmu_jpeg", "mout_aclk_mscl_400_user",
3964 ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
3965 0, CLK_IGNORE_UNUSED, 0),
3966
3967 /* ENABLE_PCLK_MSCL */
3968 GATE(CLK_PCLK_BTS_JPEG, "pclk_bts_jpeg", "div_pclk_mscl",
3969 ENABLE_PCLK_MSCL, 7, 0, 0),
3970 GATE(CLK_PCLK_BTS_M2MSCALER1, "pclk_bts_m2mscaler1", "div_pclk_mscl",
3971 ENABLE_PCLK_MSCL, 6, 0, 0),
3972 GATE(CLK_PCLK_BTS_M2MSCALER0, "pclk_bts_m2mscaler0", "div_pclk_mscl",
3973 ENABLE_PCLK_MSCL, 5, 0, 0),
3974 GATE(CLK_PCLK_PMU_MSCL, "pclk_pmu_mscl", "div_pclk_mscl",
3975 ENABLE_PCLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
3976 GATE(CLK_PCLK_SYSREG_MSCL, "pclk_sysreg_mscl", "div_pclk_mscl",
3977 ENABLE_PCLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
3978 GATE(CLK_PCLK_JPEG, "pclk_jpeg", "div_pclk_mscl",
3979 ENABLE_PCLK_MSCL, 2, 0, 0),
3980 GATE(CLK_PCLK_M2MSCALER1, "pclk_m2mscaler1", "div_pclk_mscl",
3981 ENABLE_PCLK_MSCL, 1, 0, 0),
3982 GATE(CLK_PCLK_M2MSCALER0, "pclk_m2mscaler0", "div_pclk_mscl",
3983 ENABLE_PCLK_MSCL, 0, 0, 0),
3984
3985 /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 */
3986 GATE(CLK_PCLK_SMMU_M2MSCALER0, "pclk_smmu_m2mscaler0", "div_pclk_mscl",
3987 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
3988 0, CLK_IGNORE_UNUSED, 0),
3989
3990 /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 */
3991 GATE(CLK_PCLK_SMMU_M2MSCALER1, "pclk_smmu_m2mscaler1", "div_pclk_mscl",
3992 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
3993 0, CLK_IGNORE_UNUSED, 0),
3994
3995 /* ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG */
3996 GATE(CLK_PCLK_SMMU_JPEG, "pclk_smmu_jpeg", "div_pclk_mscl",
3997 ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
3998 0, CLK_IGNORE_UNUSED, 0),
3999
4000 /* ENABLE_SCLK_MSCL */
4001 GATE(CLK_SCLK_JPEG, "sclk_jpeg", "mout_sclk_jpeg", ENABLE_SCLK_MSCL, 0,
4002 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
4003};
4004
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004005static const struct samsung_cmu_info mscl_cmu_info __initconst = {
Chanwoo Choib274bbf2015-02-03 09:13:51 +09004006 .mux_clks = mscl_mux_clks,
4007 .nr_mux_clks = ARRAY_SIZE(mscl_mux_clks),
4008 .div_clks = mscl_div_clks,
4009 .nr_div_clks = ARRAY_SIZE(mscl_div_clks),
4010 .gate_clks = mscl_gate_clks,
4011 .nr_gate_clks = ARRAY_SIZE(mscl_gate_clks),
4012 .nr_clk_ids = MSCL_NR_CLK,
4013 .clk_regs = mscl_clk_regs,
4014 .nr_clk_regs = ARRAY_SIZE(mscl_clk_regs),
4015};
4016
4017static void __init exynos5433_cmu_mscl_init(struct device_node *np)
4018{
4019 samsung_cmu_register_one(np, &mscl_cmu_info);
4020}
4021CLK_OF_DECLARE(exynos5433_cmu_mscl, "samsung,exynos5433-cmu-mscl",
4022 exynos5433_cmu_mscl_init);
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004023
4024/*
4025 * Register offset definitions for CMU_MFC
4026 */
4027#define MUX_SEL_MFC 0x0200
4028#define MUX_ENABLE_MFC 0x0300
4029#define MUX_STAT_MFC 0x0400
4030#define DIV_MFC 0x0600
4031#define DIV_STAT_MFC 0x0700
4032#define ENABLE_ACLK_MFC 0x0800
4033#define ENABLE_ACLK_MFC_SECURE_SMMU_MFC 0x0804
4034#define ENABLE_PCLK_MFC 0x0900
4035#define ENABLE_PCLK_MFC_SECURE_SMMU_MFC 0x0904
4036#define ENABLE_IP_MFC0 0x0b00
4037#define ENABLE_IP_MFC1 0x0b04
4038#define ENABLE_IP_MFC_SECURE_SMMU_MFC 0x0b08
4039
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004040static const unsigned long mfc_clk_regs[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004041 MUX_SEL_MFC,
4042 MUX_ENABLE_MFC,
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004043 DIV_MFC,
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004044 ENABLE_ACLK_MFC,
4045 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4046 ENABLE_PCLK_MFC,
4047 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4048 ENABLE_IP_MFC0,
4049 ENABLE_IP_MFC1,
4050 ENABLE_IP_MFC_SECURE_SMMU_MFC,
4051};
4052
4053PNAME(mout_aclk_mfc_400_user_p) = { "oscclk", "aclk_mfc_400", };
4054
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004055static const struct samsung_mux_clock mfc_mux_clks[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004056 /* MUX_SEL_MFC */
4057 MUX(CLK_MOUT_ACLK_MFC_400_USER, "mout_aclk_mfc_400_user",
4058 mout_aclk_mfc_400_user_p, MUX_SEL_MFC, 0, 0),
4059};
4060
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004061static const struct samsung_div_clock mfc_div_clks[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004062 /* DIV_MFC */
4063 DIV(CLK_DIV_PCLK_MFC, "div_pclk_mfc", "mout_aclk_mfc_400_user",
4064 DIV_MFC, 0, 2),
4065};
4066
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004067static const struct samsung_gate_clock mfc_gate_clks[] __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004068 /* ENABLE_ACLK_MFC */
4069 GATE(CLK_ACLK_BTS_MFC_1, "aclk_bts_mfc_1", "mout_aclk_mfc_400_user",
4070 ENABLE_ACLK_MFC, 6, 0, 0),
4071 GATE(CLK_ACLK_BTS_MFC_0, "aclk_bts_mfc_0", "mout_aclk_mfc_400_user",
4072 ENABLE_ACLK_MFC, 5, 0, 0),
4073 GATE(CLK_ACLK_AHB2APB_MFCP, "aclk_ahb2apb_mfcp", "div_pclk_mfc",
4074 ENABLE_ACLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4075 GATE(CLK_ACLK_XIU_MFCX, "aclk_xiu_mfcx", "mout_aclk_mfc_400_user",
4076 ENABLE_ACLK_MFC, 3, CLK_IGNORE_UNUSED, 0),
4077 GATE(CLK_ACLK_MFCNP_100, "aclk_mfcnp_100", "div_pclk_mfc",
4078 ENABLE_ACLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4079 GATE(CLK_ACLK_MFCND_400, "aclk_mfcnd_400", "mout_aclk_mfc_400_user",
4080 ENABLE_ACLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4081 GATE(CLK_ACLK_MFC, "aclk_mfc", "mout_aclk_mfc_400_user",
4082 ENABLE_ACLK_MFC, 0, 0, 0),
4083
4084 /* ENABLE_ACLK_MFC_SECURE_SMMU_MFC */
4085 GATE(CLK_ACLK_SMMU_MFC_1, "aclk_smmu_mfc_1", "mout_aclk_mfc_400_user",
4086 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4087 1, CLK_IGNORE_UNUSED, 0),
4088 GATE(CLK_ACLK_SMMU_MFC_0, "aclk_smmu_mfc_0", "mout_aclk_mfc_400_user",
4089 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4090 0, CLK_IGNORE_UNUSED, 0),
4091
4092 /* ENABLE_PCLK_MFC */
4093 GATE(CLK_PCLK_BTS_MFC_1, "pclk_bts_mfc_1", "div_pclk_mfc",
4094 ENABLE_PCLK_MFC, 4, 0, 0),
4095 GATE(CLK_PCLK_BTS_MFC_0, "pclk_bts_mfc_0", "div_pclk_mfc",
4096 ENABLE_PCLK_MFC, 3, 0, 0),
4097 GATE(CLK_PCLK_PMU_MFC, "pclk_pmu_mfc", "div_pclk_mfc",
4098 ENABLE_PCLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4099 GATE(CLK_PCLK_SYSREG_MFC, "pclk_sysreg_mfc", "div_pclk_mfc",
4100 ENABLE_PCLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4101 GATE(CLK_PCLK_MFC, "pclk_mfc", "div_pclk_mfc",
4102 ENABLE_PCLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4103
4104 /* ENABLE_PCLK_MFC_SECURE_SMMU_MFC */
4105 GATE(CLK_PCLK_SMMU_MFC_1, "pclk_smmu_mfc_1", "div_pclk_mfc",
4106 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4107 1, CLK_IGNORE_UNUSED, 0),
4108 GATE(CLK_PCLK_SMMU_MFC_0, "pclk_smmu_mfc_0", "div_pclk_mfc",
4109 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4110 0, CLK_IGNORE_UNUSED, 0),
4111};
4112
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004113static const struct samsung_cmu_info mfc_cmu_info __initconst = {
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004114 .mux_clks = mfc_mux_clks,
4115 .nr_mux_clks = ARRAY_SIZE(mfc_mux_clks),
4116 .div_clks = mfc_div_clks,
4117 .nr_div_clks = ARRAY_SIZE(mfc_div_clks),
4118 .gate_clks = mfc_gate_clks,
4119 .nr_gate_clks = ARRAY_SIZE(mfc_gate_clks),
4120 .nr_clk_ids = MFC_NR_CLK,
4121 .clk_regs = mfc_clk_regs,
4122 .nr_clk_regs = ARRAY_SIZE(mfc_clk_regs),
4123};
4124
4125static void __init exynos5433_cmu_mfc_init(struct device_node *np)
4126{
4127 samsung_cmu_register_one(np, &mfc_cmu_info);
4128}
4129CLK_OF_DECLARE(exynos5433_cmu_mfc, "samsung,exynos5433-cmu-mfc",
4130 exynos5433_cmu_mfc_init);
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004131
4132/*
4133 * Register offset definitions for CMU_HEVC
4134 */
4135#define MUX_SEL_HEVC 0x0200
4136#define MUX_ENABLE_HEVC 0x0300
4137#define MUX_STAT_HEVC 0x0400
4138#define DIV_HEVC 0x0600
4139#define DIV_STAT_HEVC 0x0700
4140#define ENABLE_ACLK_HEVC 0x0800
4141#define ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC 0x0804
4142#define ENABLE_PCLK_HEVC 0x0900
4143#define ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC 0x0904
4144#define ENABLE_IP_HEVC0 0x0b00
4145#define ENABLE_IP_HEVC1 0x0b04
4146#define ENABLE_IP_HEVC_SECURE_SMMU_HEVC 0x0b08
4147
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004148static const unsigned long hevc_clk_regs[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004149 MUX_SEL_HEVC,
4150 MUX_ENABLE_HEVC,
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004151 DIV_HEVC,
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004152 ENABLE_ACLK_HEVC,
4153 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4154 ENABLE_PCLK_HEVC,
4155 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4156 ENABLE_IP_HEVC0,
4157 ENABLE_IP_HEVC1,
4158 ENABLE_IP_HEVC_SECURE_SMMU_HEVC,
4159};
4160
4161PNAME(mout_aclk_hevc_400_user_p) = { "oscclk", "aclk_hevc_400", };
4162
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004163static const struct samsung_mux_clock hevc_mux_clks[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004164 /* MUX_SEL_HEVC */
4165 MUX(CLK_MOUT_ACLK_HEVC_400_USER, "mout_aclk_hevc_400_user",
4166 mout_aclk_hevc_400_user_p, MUX_SEL_HEVC, 0, 0),
4167};
4168
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004169static const struct samsung_div_clock hevc_div_clks[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004170 /* DIV_HEVC */
4171 DIV(CLK_DIV_PCLK_HEVC, "div_pclk_hevc", "mout_aclk_hevc_400_user",
4172 DIV_HEVC, 0, 2),
4173};
4174
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004175static const struct samsung_gate_clock hevc_gate_clks[] __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004176 /* ENABLE_ACLK_HEVC */
4177 GATE(CLK_ACLK_BTS_HEVC_1, "aclk_bts_hevc_1", "mout_aclk_hevc_400_user",
4178 ENABLE_ACLK_HEVC, 6, 0, 0),
4179 GATE(CLK_ACLK_BTS_HEVC_0, "aclk_bts_hevc_0", "mout_aclk_hevc_400_user",
4180 ENABLE_ACLK_HEVC, 5, 0, 0),
4181 GATE(CLK_ACLK_AHB2APB_HEVCP, "aclk_ahb2apb_hevcp", "div_pclk_hevc",
4182 ENABLE_ACLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4183 GATE(CLK_ACLK_XIU_HEVCX, "aclk_xiu_hevcx", "mout_aclk_hevc_400_user",
4184 ENABLE_ACLK_HEVC, 3, CLK_IGNORE_UNUSED, 0),
4185 GATE(CLK_ACLK_HEVCNP_100, "aclk_hevcnp_100", "div_pclk_hevc",
4186 ENABLE_ACLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4187 GATE(CLK_ACLK_HEVCND_400, "aclk_hevcnd_400", "mout_aclk_hevc_400_user",
4188 ENABLE_ACLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4189 GATE(CLK_ACLK_HEVC, "aclk_hevc", "mout_aclk_hevc_400_user",
4190 ENABLE_ACLK_HEVC, 0, 0, 0),
4191
4192 /* ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC */
4193 GATE(CLK_ACLK_SMMU_HEVC_1, "aclk_smmu_hevc_1",
4194 "mout_aclk_hevc_400_user",
4195 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4196 1, CLK_IGNORE_UNUSED, 0),
4197 GATE(CLK_ACLK_SMMU_HEVC_0, "aclk_smmu_hevc_0",
4198 "mout_aclk_hevc_400_user",
4199 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4200 0, CLK_IGNORE_UNUSED, 0),
4201
4202 /* ENABLE_PCLK_HEVC */
4203 GATE(CLK_PCLK_BTS_HEVC_1, "pclk_bts_hevc_1", "div_pclk_hevc",
4204 ENABLE_PCLK_HEVC, 4, 0, 0),
4205 GATE(CLK_PCLK_BTS_HEVC_0, "pclk_bts_hevc_0", "div_pclk_hevc",
4206 ENABLE_PCLK_HEVC, 3, 0, 0),
4207 GATE(CLK_PCLK_PMU_HEVC, "pclk_pmu_hevc", "div_pclk_hevc",
4208 ENABLE_PCLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4209 GATE(CLK_PCLK_SYSREG_HEVC, "pclk_sysreg_hevc", "div_pclk_hevc",
4210 ENABLE_PCLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4211 GATE(CLK_PCLK_HEVC, "pclk_hevc", "div_pclk_hevc",
4212 ENABLE_PCLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4213
4214 /* ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC */
4215 GATE(CLK_PCLK_SMMU_HEVC_1, "pclk_smmu_hevc_1", "div_pclk_hevc",
4216 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4217 1, CLK_IGNORE_UNUSED, 0),
4218 GATE(CLK_PCLK_SMMU_HEVC_0, "pclk_smmu_hevc_0", "div_pclk_hevc",
4219 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4220 0, CLK_IGNORE_UNUSED, 0),
4221};
4222
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004223static const struct samsung_cmu_info hevc_cmu_info __initconst = {
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004224 .mux_clks = hevc_mux_clks,
4225 .nr_mux_clks = ARRAY_SIZE(hevc_mux_clks),
4226 .div_clks = hevc_div_clks,
4227 .nr_div_clks = ARRAY_SIZE(hevc_div_clks),
4228 .gate_clks = hevc_gate_clks,
4229 .nr_gate_clks = ARRAY_SIZE(hevc_gate_clks),
4230 .nr_clk_ids = HEVC_NR_CLK,
4231 .clk_regs = hevc_clk_regs,
4232 .nr_clk_regs = ARRAY_SIZE(hevc_clk_regs),
4233};
4234
4235static void __init exynos5433_cmu_hevc_init(struct device_node *np)
4236{
4237 samsung_cmu_register_one(np, &hevc_cmu_info);
4238}
4239CLK_OF_DECLARE(exynos5433_cmu_hevc, "samsung,exynos5433-cmu-hevc",
4240 exynos5433_cmu_hevc_init);
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004241
4242/*
4243 * Register offset definitions for CMU_ISP
4244 */
4245#define MUX_SEL_ISP 0x0200
4246#define MUX_ENABLE_ISP 0x0300
4247#define MUX_STAT_ISP 0x0400
4248#define DIV_ISP 0x0600
4249#define DIV_STAT_ISP 0x0700
4250#define ENABLE_ACLK_ISP0 0x0800
4251#define ENABLE_ACLK_ISP1 0x0804
4252#define ENABLE_ACLK_ISP2 0x0808
4253#define ENABLE_PCLK_ISP 0x0900
4254#define ENABLE_SCLK_ISP 0x0a00
4255#define ENABLE_IP_ISP0 0x0b00
4256#define ENABLE_IP_ISP1 0x0b04
4257#define ENABLE_IP_ISP2 0x0b08
4258#define ENABLE_IP_ISP3 0x0b0c
4259
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004260static const unsigned long isp_clk_regs[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004261 MUX_SEL_ISP,
4262 MUX_ENABLE_ISP,
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004263 DIV_ISP,
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004264 ENABLE_ACLK_ISP0,
4265 ENABLE_ACLK_ISP1,
4266 ENABLE_ACLK_ISP2,
4267 ENABLE_PCLK_ISP,
4268 ENABLE_SCLK_ISP,
4269 ENABLE_IP_ISP0,
4270 ENABLE_IP_ISP1,
4271 ENABLE_IP_ISP2,
4272 ENABLE_IP_ISP3,
4273};
4274
4275PNAME(mout_aclk_isp_dis_400_user_p) = { "oscclk", "aclk_isp_dis_400", };
4276PNAME(mout_aclk_isp_400_user_p) = { "oscclk", "aclk_isp_400", };
4277
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004278static const struct samsung_mux_clock isp_mux_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004279 /* MUX_SEL_ISP */
4280 MUX(CLK_MOUT_ACLK_ISP_DIS_400_USER, "mout_aclk_isp_dis_400_user",
4281 mout_aclk_isp_dis_400_user_p, MUX_SEL_ISP, 4, 0),
4282 MUX(CLK_MOUT_ACLK_ISP_400_USER, "mout_aclk_isp_400_user",
4283 mout_aclk_isp_400_user_p, MUX_SEL_ISP, 0, 0),
4284};
4285
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004286static const struct samsung_div_clock isp_div_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004287 /* DIV_ISP */
4288 DIV(CLK_DIV_PCLK_ISP_DIS, "div_pclk_isp_dis",
4289 "mout_aclk_isp_dis_400_user", DIV_ISP, 12, 3),
4290 DIV(CLK_DIV_PCLK_ISP, "div_pclk_isp", "mout_aclk_isp_400_user",
4291 DIV_ISP, 8, 3),
4292 DIV(CLK_DIV_ACLK_ISP_D_200, "div_aclk_isp_d_200",
4293 "mout_aclk_isp_400_user", DIV_ISP, 4, 3),
4294 DIV(CLK_DIV_ACLK_ISP_C_200, "div_aclk_isp_c_200",
4295 "mout_aclk_isp_400_user", DIV_ISP, 0, 3),
4296};
4297
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004298static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004299 /* ENABLE_ACLK_ISP0 */
4300 GATE(CLK_ACLK_ISP_D_GLUE, "aclk_isp_d_glue", "mout_aclk_isp_400_user",
4301 ENABLE_ACLK_ISP0, 6, CLK_IGNORE_UNUSED, 0),
4302 GATE(CLK_ACLK_SCALERP, "aclk_scalerp", "mout_aclk_isp_400_user",
4303 ENABLE_ACLK_ISP0, 5, 0, 0),
4304 GATE(CLK_ACLK_3DNR, "aclk_3dnr", "mout_aclk_isp_400_user",
4305 ENABLE_ACLK_ISP0, 4, 0, 0),
4306 GATE(CLK_ACLK_DIS, "aclk_dis", "mout_aclk_isp_dis_400_user",
4307 ENABLE_ACLK_ISP0, 3, 0, 0),
4308 GATE(CLK_ACLK_SCALERC, "aclk_scalerc", "mout_aclk_isp_400_user",
4309 ENABLE_ACLK_ISP0, 2, 0, 0),
4310 GATE(CLK_ACLK_DRC, "aclk_drc", "mout_aclk_isp_400_user",
4311 ENABLE_ACLK_ISP0, 1, 0, 0),
4312 GATE(CLK_ACLK_ISP, "aclk_isp", "mout_aclk_isp_400_user",
4313 ENABLE_ACLK_ISP0, 0, 0, 0),
4314
4315 /* ENABLE_ACLK_ISP1 */
4316 GATE(CLK_ACLK_AXIUS_SCALERP, "aclk_axius_scalerp",
4317 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4318 17, CLK_IGNORE_UNUSED, 0),
4319 GATE(CLK_ACLK_AXIUS_SCALERC, "aclk_axius_scalerc",
4320 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4321 16, CLK_IGNORE_UNUSED, 0),
4322 GATE(CLK_ACLK_AXIUS_DRC, "aclk_axius_drc",
4323 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4324 15, CLK_IGNORE_UNUSED, 0),
4325 GATE(CLK_ACLK_ASYNCAHBM_ISP2P, "aclk_asyncahbm_isp2p",
4326 "div_pclk_isp", ENABLE_ACLK_ISP1,
4327 14, CLK_IGNORE_UNUSED, 0),
4328 GATE(CLK_ACLK_ASYNCAHBM_ISP1P, "aclk_asyncahbm_isp1p",
4329 "div_pclk_isp", ENABLE_ACLK_ISP1,
4330 13, CLK_IGNORE_UNUSED, 0),
4331 GATE(CLK_ACLK_ASYNCAXIS_DIS1, "aclk_asyncaxis_dis1",
4332 "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4333 12, CLK_IGNORE_UNUSED, 0),
4334 GATE(CLK_ACLK_ASYNCAXIS_DIS0, "aclk_asyncaxis_dis0",
4335 "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4336 11, CLK_IGNORE_UNUSED, 0),
4337 GATE(CLK_ACLK_ASYNCAXIM_DIS1, "aclk_asyncaxim_dis1",
4338 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4339 10, CLK_IGNORE_UNUSED, 0),
4340 GATE(CLK_ACLK_ASYNCAXIM_DIS0, "aclk_asyncaxim_dis0",
4341 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4342 9, CLK_IGNORE_UNUSED, 0),
4343 GATE(CLK_ACLK_ASYNCAXIM_ISP2P, "aclk_asyncaxim_isp2p",
4344 "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4345 8, CLK_IGNORE_UNUSED, 0),
4346 GATE(CLK_ACLK_ASYNCAXIM_ISP1P, "aclk_asyncaxim_isp1p",
4347 "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4348 7, CLK_IGNORE_UNUSED, 0),
4349 GATE(CLK_ACLK_AHB2APB_ISP2P, "aclk_ahb2apb_isp2p", "div_pclk_isp",
4350 ENABLE_ACLK_ISP1, 6, CLK_IGNORE_UNUSED, 0),
4351 GATE(CLK_ACLK_AHB2APB_ISP1P, "aclk_ahb2apb_isp1p", "div_pclk_isp",
4352 ENABLE_ACLK_ISP1, 5, CLK_IGNORE_UNUSED, 0),
4353 GATE(CLK_ACLK_AXI2APB_ISP2P, "aclk_axi2apb_isp2p",
4354 "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4355 4, CLK_IGNORE_UNUSED, 0),
4356 GATE(CLK_ACLK_AXI2APB_ISP1P, "aclk_axi2apb_isp1p",
4357 "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4358 3, CLK_IGNORE_UNUSED, 0),
4359 GATE(CLK_ACLK_XIU_ISPEX1, "aclk_xiu_ispex1", "mout_aclk_isp_400_user",
4360 ENABLE_ACLK_ISP1, 2, CLK_IGNORE_UNUSED, 0),
4361 GATE(CLK_ACLK_XIU_ISPEX0, "aclk_xiu_ispex0", "mout_aclk_isp_400_user",
4362 ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4363 GATE(CLK_ACLK_ISPND_400, "aclk_ispnd_400", "mout_aclk_isp_400_user",
4364 ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4365
4366 /* ENABLE_ACLK_ISP2 */
4367 GATE(CLK_ACLK_SMMU_SCALERP, "aclk_smmu_scalerp",
4368 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4369 13, CLK_IGNORE_UNUSED, 0),
4370 GATE(CLK_ACLK_SMMU_3DNR, "aclk_smmu_3dnr", "mout_aclk_isp_400_user",
4371 ENABLE_ACLK_ISP2, 12, CLK_IGNORE_UNUSED, 0),
4372 GATE(CLK_ACLK_SMMU_DIS1, "aclk_smmu_dis1", "mout_aclk_isp_400_user",
4373 ENABLE_ACLK_ISP2, 11, CLK_IGNORE_UNUSED, 0),
4374 GATE(CLK_ACLK_SMMU_DIS0, "aclk_smmu_dis0", "mout_aclk_isp_400_user",
4375 ENABLE_ACLK_ISP2, 10, CLK_IGNORE_UNUSED, 0),
4376 GATE(CLK_ACLK_SMMU_SCALERC, "aclk_smmu_scalerc",
4377 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4378 9, CLK_IGNORE_UNUSED, 0),
4379 GATE(CLK_ACLK_SMMU_DRC, "aclk_smmu_drc", "mout_aclk_isp_400_user",
4380 ENABLE_ACLK_ISP2, 8, CLK_IGNORE_UNUSED, 0),
4381 GATE(CLK_ACLK_SMMU_ISP, "aclk_smmu_isp", "mout_aclk_isp_400_user",
4382 ENABLE_ACLK_ISP2, 7, CLK_IGNORE_UNUSED, 0),
4383 GATE(CLK_ACLK_BTS_SCALERP, "aclk_bts_scalerp",
4384 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4385 6, CLK_IGNORE_UNUSED, 0),
4386 GATE(CLK_ACLK_BTS_3DR, "aclk_bts_3dnr", "mout_aclk_isp_400_user",
4387 ENABLE_ACLK_ISP2, 5, CLK_IGNORE_UNUSED, 0),
4388 GATE(CLK_ACLK_BTS_DIS1, "aclk_bts_dis1", "mout_aclk_isp_400_user",
4389 ENABLE_ACLK_ISP2, 4, CLK_IGNORE_UNUSED, 0),
4390 GATE(CLK_ACLK_BTS_DIS0, "aclk_bts_dis0", "mout_aclk_isp_400_user",
4391 ENABLE_ACLK_ISP2, 3, CLK_IGNORE_UNUSED, 0),
4392 GATE(CLK_ACLK_BTS_SCALERC, "aclk_bts_scalerc",
4393 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4394 2, CLK_IGNORE_UNUSED, 0),
4395 GATE(CLK_ACLK_BTS_DRC, "aclk_bts_drc", "mout_aclk_isp_400_user",
4396 ENABLE_ACLK_ISP2, 1, CLK_IGNORE_UNUSED, 0),
4397 GATE(CLK_ACLK_BTS_ISP, "aclk_bts_isp", "mout_aclk_isp_400_user",
4398 ENABLE_ACLK_ISP2, 0, CLK_IGNORE_UNUSED, 0),
4399
4400 /* ENABLE_PCLK_ISP */
4401 GATE(CLK_PCLK_SMMU_SCALERP, "pclk_smmu_scalerp", "div_aclk_isp_d_200",
4402 ENABLE_PCLK_ISP, 25, CLK_IGNORE_UNUSED, 0),
4403 GATE(CLK_PCLK_SMMU_3DNR, "pclk_smmu_3dnr", "div_aclk_isp_d_200",
4404 ENABLE_PCLK_ISP, 24, CLK_IGNORE_UNUSED, 0),
4405 GATE(CLK_PCLK_SMMU_DIS1, "pclk_smmu_dis1", "div_aclk_isp_d_200",
4406 ENABLE_PCLK_ISP, 23, CLK_IGNORE_UNUSED, 0),
4407 GATE(CLK_PCLK_SMMU_DIS0, "pclk_smmu_dis0", "div_aclk_isp_d_200",
4408 ENABLE_PCLK_ISP, 22, CLK_IGNORE_UNUSED, 0),
4409 GATE(CLK_PCLK_SMMU_SCALERC, "pclk_smmu_scalerc", "div_aclk_isp_c_200",
4410 ENABLE_PCLK_ISP, 21, CLK_IGNORE_UNUSED, 0),
4411 GATE(CLK_PCLK_SMMU_DRC, "pclk_smmu_drc", "div_aclk_isp_c_200",
4412 ENABLE_PCLK_ISP, 20, CLK_IGNORE_UNUSED, 0),
4413 GATE(CLK_PCLK_SMMU_ISP, "pclk_smmu_isp", "div_aclk_isp_c_200",
4414 ENABLE_PCLK_ISP, 19, CLK_IGNORE_UNUSED, 0),
4415 GATE(CLK_PCLK_BTS_SCALERP, "pclk_bts_scalerp", "div_pclk_isp",
4416 ENABLE_PCLK_ISP, 18, CLK_IGNORE_UNUSED, 0),
4417 GATE(CLK_PCLK_BTS_3DNR, "pclk_bts_3dnr", "div_pclk_isp",
4418 ENABLE_PCLK_ISP, 17, CLK_IGNORE_UNUSED, 0),
4419 GATE(CLK_PCLK_BTS_DIS1, "pclk_bts_dis1", "div_pclk_isp",
4420 ENABLE_PCLK_ISP, 16, CLK_IGNORE_UNUSED, 0),
4421 GATE(CLK_PCLK_BTS_DIS0, "pclk_bts_dis0", "div_pclk_isp",
4422 ENABLE_PCLK_ISP, 15, CLK_IGNORE_UNUSED, 0),
4423 GATE(CLK_PCLK_BTS_SCALERC, "pclk_bts_scalerc", "div_pclk_isp",
4424 ENABLE_PCLK_ISP, 14, CLK_IGNORE_UNUSED, 0),
4425 GATE(CLK_PCLK_BTS_DRC, "pclk_bts_drc", "div_pclk_isp",
4426 ENABLE_PCLK_ISP, 13, CLK_IGNORE_UNUSED, 0),
4427 GATE(CLK_PCLK_BTS_ISP, "pclk_bts_isp", "div_pclk_isp",
4428 ENABLE_PCLK_ISP, 12, CLK_IGNORE_UNUSED, 0),
4429 GATE(CLK_PCLK_ASYNCAXI_DIS1, "pclk_asyncaxi_dis1", "div_pclk_isp",
4430 ENABLE_PCLK_ISP, 11, CLK_IGNORE_UNUSED, 0),
4431 GATE(CLK_PCLK_ASYNCAXI_DIS0, "pclk_asyncaxi_dis0", "div_pclk_isp",
4432 ENABLE_PCLK_ISP, 10, CLK_IGNORE_UNUSED, 0),
4433 GATE(CLK_PCLK_PMU_ISP, "pclk_pmu_isp", "div_pclk_isp",
4434 ENABLE_PCLK_ISP, 9, CLK_IGNORE_UNUSED, 0),
4435 GATE(CLK_PCLK_SYSREG_ISP, "pclk_sysreg_isp", "div_pclk_isp",
4436 ENABLE_PCLK_ISP, 8, CLK_IGNORE_UNUSED, 0),
4437 GATE(CLK_PCLK_CMU_ISP_LOCAL, "pclk_cmu_isp_local",
4438 "div_aclk_isp_c_200", ENABLE_PCLK_ISP,
4439 7, CLK_IGNORE_UNUSED, 0),
4440 GATE(CLK_PCLK_SCALERP, "pclk_scalerp", "div_aclk_isp_d_200",
4441 ENABLE_PCLK_ISP, 6, CLK_IGNORE_UNUSED, 0),
4442 GATE(CLK_PCLK_3DNR, "pclk_3dnr", "div_aclk_isp_d_200",
4443 ENABLE_PCLK_ISP, 5, CLK_IGNORE_UNUSED, 0),
4444 GATE(CLK_PCLK_DIS_CORE, "pclk_dis_core", "div_pclk_isp_dis",
4445 ENABLE_PCLK_ISP, 4, CLK_IGNORE_UNUSED, 0),
4446 GATE(CLK_PCLK_DIS, "pclk_dis", "div_aclk_isp_d_200",
4447 ENABLE_PCLK_ISP, 3, CLK_IGNORE_UNUSED, 0),
4448 GATE(CLK_PCLK_SCALERC, "pclk_scalerc", "div_aclk_isp_c_200",
4449 ENABLE_PCLK_ISP, 2, CLK_IGNORE_UNUSED, 0),
4450 GATE(CLK_PCLK_DRC, "pclk_drc", "div_aclk_isp_c_200",
4451 ENABLE_PCLK_ISP, 1, CLK_IGNORE_UNUSED, 0),
4452 GATE(CLK_PCLK_ISP, "pclk_isp", "div_aclk_isp_c_200",
4453 ENABLE_PCLK_ISP, 0, CLK_IGNORE_UNUSED, 0),
4454
4455 /* ENABLE_SCLK_ISP */
4456 GATE(CLK_SCLK_PIXELASYNCS_DIS, "sclk_pixelasyncs_dis",
4457 "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4458 5, CLK_IGNORE_UNUSED, 0),
4459 GATE(CLK_SCLK_PIXELASYNCM_DIS, "sclk_pixelasyncm_dis",
4460 "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4461 4, CLK_IGNORE_UNUSED, 0),
4462 GATE(CLK_SCLK_PIXELASYNCS_SCALERP, "sclk_pixelasyncs_scalerp",
4463 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4464 3, CLK_IGNORE_UNUSED, 0),
4465 GATE(CLK_SCLK_PIXELASYNCM_ISPD, "sclk_pixelasyncm_ispd",
4466 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4467 2, CLK_IGNORE_UNUSED, 0),
4468 GATE(CLK_SCLK_PIXELASYNCS_ISPC, "sclk_pixelasyncs_ispc",
4469 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4470 1, CLK_IGNORE_UNUSED, 0),
4471 GATE(CLK_SCLK_PIXELASYNCM_ISPC, "sclk_pixelasyncm_ispc",
4472 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4473 0, CLK_IGNORE_UNUSED, 0),
4474};
4475
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004476static const struct samsung_cmu_info isp_cmu_info __initconst = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004477 .mux_clks = isp_mux_clks,
4478 .nr_mux_clks = ARRAY_SIZE(isp_mux_clks),
4479 .div_clks = isp_div_clks,
4480 .nr_div_clks = ARRAY_SIZE(isp_div_clks),
4481 .gate_clks = isp_gate_clks,
4482 .nr_gate_clks = ARRAY_SIZE(isp_gate_clks),
4483 .nr_clk_ids = ISP_NR_CLK,
4484 .clk_regs = isp_clk_regs,
4485 .nr_clk_regs = ARRAY_SIZE(isp_clk_regs),
4486};
4487
4488static void __init exynos5433_cmu_isp_init(struct device_node *np)
4489{
4490 samsung_cmu_register_one(np, &isp_cmu_info);
4491}
4492CLK_OF_DECLARE(exynos5433_cmu_isp, "samsung,exynos5433-cmu-isp",
4493 exynos5433_cmu_isp_init);
Chanwoo Choi6958f222015-02-03 09:13:55 +09004494
4495/*
4496 * Register offset definitions for CMU_CAM0
4497 */
4498#define MUX_SEL_CAM00 0x0200
4499#define MUX_SEL_CAM01 0x0204
4500#define MUX_SEL_CAM02 0x0208
4501#define MUX_SEL_CAM03 0x020c
4502#define MUX_SEL_CAM04 0x0210
4503#define MUX_ENABLE_CAM00 0x0300
4504#define MUX_ENABLE_CAM01 0x0304
4505#define MUX_ENABLE_CAM02 0x0308
4506#define MUX_ENABLE_CAM03 0x030c
4507#define MUX_ENABLE_CAM04 0x0310
4508#define MUX_STAT_CAM00 0x0400
4509#define MUX_STAT_CAM01 0x0404
4510#define MUX_STAT_CAM02 0x0408
4511#define MUX_STAT_CAM03 0x040c
4512#define MUX_STAT_CAM04 0x0410
4513#define MUX_IGNORE_CAM01 0x0504
4514#define DIV_CAM00 0x0600
4515#define DIV_CAM01 0x0604
4516#define DIV_CAM02 0x0608
4517#define DIV_CAM03 0x060c
4518#define DIV_STAT_CAM00 0x0700
4519#define DIV_STAT_CAM01 0x0704
4520#define DIV_STAT_CAM02 0x0708
4521#define DIV_STAT_CAM03 0x070c
4522#define ENABLE_ACLK_CAM00 0X0800
4523#define ENABLE_ACLK_CAM01 0X0804
4524#define ENABLE_ACLK_CAM02 0X0808
4525#define ENABLE_PCLK_CAM0 0X0900
4526#define ENABLE_SCLK_CAM0 0X0a00
4527#define ENABLE_IP_CAM00 0X0b00
4528#define ENABLE_IP_CAM01 0X0b04
4529#define ENABLE_IP_CAM02 0X0b08
4530#define ENABLE_IP_CAM03 0X0b0C
4531
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004532static const unsigned long cam0_clk_regs[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004533 MUX_SEL_CAM00,
4534 MUX_SEL_CAM01,
4535 MUX_SEL_CAM02,
4536 MUX_SEL_CAM03,
4537 MUX_SEL_CAM04,
4538 MUX_ENABLE_CAM00,
4539 MUX_ENABLE_CAM01,
4540 MUX_ENABLE_CAM02,
4541 MUX_ENABLE_CAM03,
4542 MUX_ENABLE_CAM04,
Chanwoo Choi6958f222015-02-03 09:13:55 +09004543 MUX_IGNORE_CAM01,
4544 DIV_CAM00,
4545 DIV_CAM01,
4546 DIV_CAM02,
4547 DIV_CAM03,
Chanwoo Choi6958f222015-02-03 09:13:55 +09004548 ENABLE_ACLK_CAM00,
4549 ENABLE_ACLK_CAM01,
4550 ENABLE_ACLK_CAM02,
4551 ENABLE_PCLK_CAM0,
4552 ENABLE_SCLK_CAM0,
4553 ENABLE_IP_CAM00,
4554 ENABLE_IP_CAM01,
4555 ENABLE_IP_CAM02,
4556 ENABLE_IP_CAM03,
4557};
4558PNAME(mout_aclk_cam0_333_user_p) = { "oscclk", "aclk_cam0_333", };
4559PNAME(mout_aclk_cam0_400_user_p) = { "oscclk", "aclk_cam0_400", };
4560PNAME(mout_aclk_cam0_552_user_p) = { "oscclk", "aclk_cam0_552", };
4561
4562PNAME(mout_phyclk_rxbyteclkhs0_s4_user_p) = { "oscclk",
4563 "phyclk_rxbyteclkhs0_s4_phy", };
4564PNAME(mout_phyclk_rxbyteclkhs0_s2a_user_p) = { "oscclk",
4565 "phyclk_rxbyteclkhs0_s2a_phy", };
4566
4567PNAME(mout_aclk_lite_d_b_p) = { "mout_aclk_lite_d_a",
4568 "mout_aclk_cam0_333_user", };
4569PNAME(mout_aclk_lite_d_a_p) = { "mout_aclk_cam0_552_user",
4570 "mout_aclk_cam0_400_user", };
4571PNAME(mout_aclk_lite_b_b_p) = { "mout_aclk_lite_b_a",
4572 "mout_aclk_cam0_333_user", };
4573PNAME(mout_aclk_lite_b_a_p) = { "mout_aclk_cam0_552_user",
4574 "mout_aclk_cam0_400_user", };
4575PNAME(mout_aclk_lite_a_b_p) = { "mout_aclk_lite_a_a",
4576 "mout_aclk_cam0_333_user", };
4577PNAME(mout_aclk_lite_a_a_p) = { "mout_aclk_cam0_552_user",
4578 "mout_aclk_cam0_400_user", };
4579PNAME(mout_aclk_cam0_400_p) = { "mout_aclk_cam0_400_user",
4580 "mout_aclk_cam0_333_user", };
4581
4582PNAME(mout_aclk_csis1_b_p) = { "mout_aclk_csis1_a",
4583 "mout_aclk_cam0_333_user" };
4584PNAME(mout_aclk_csis1_a_p) = { "mout_aclk_cam0_552_user",
4585 "mout_aclk_cam0_400_user", };
4586PNAME(mout_aclk_csis0_b_p) = { "mout_aclk_csis0_a",
4587 "mout_aclk_cam0_333_user", };
4588PNAME(mout_aclk_csis0_a_p) = { "mout_aclk_cam0_552_user",
4589 "mout_aclk-cam0_400_user", };
4590PNAME(mout_aclk_3aa1_b_p) = { "mout_aclk_3aa1_a",
4591 "mout_aclk_cam0_333_user", };
4592PNAME(mout_aclk_3aa1_a_p) = { "mout_aclk_cam0_552_user",
4593 "mout_aclk_cam0_400_user", };
4594PNAME(mout_aclk_3aa0_b_p) = { "mout_aclk_3aa0_a",
4595 "mout_aclk_cam0_333_user", };
4596PNAME(mout_aclk_3aa0_a_p) = { "mout_aclk_cam0_552_user",
4597 "mout_aclk_cam0_400_user", };
4598
4599PNAME(mout_sclk_lite_freecnt_c_p) = { "mout_sclk_lite_freecnt_b",
4600 "div_pclk_lite_d", };
4601PNAME(mout_sclk_lite_freecnt_b_p) = { "mout_sclk_lite_freecnt_a",
4602 "div_pclk_pixelasync_lite_c", };
4603PNAME(mout_sclk_lite_freecnt_a_p) = { "div_pclk_lite_a",
4604 "div_pclk_lite_b", };
4605PNAME(mout_sclk_pixelasync_lite_c_b_p) = { "mout_sclk_pixelasync_lite_c_a",
4606 "mout_aclk_cam0_333_user", };
4607PNAME(mout_sclk_pixelasync_lite_c_a_p) = { "mout_aclk_cam0_552_user",
4608 "mout_aclk_cam0_400_user", };
4609PNAME(mout_sclk_pixelasync_lite_c_init_b_p) = {
4610 "mout_sclk_pixelasync_lite_c_init_a",
4611 "mout_aclk_cam0_400_user", };
4612PNAME(mout_sclk_pixelasync_lite_c_init_a_p) = {
4613 "mout_aclk_cam0_552_user",
4614 "mout_aclk_cam0_400_user", };
4615
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004616static const struct samsung_fixed_rate_clock cam0_fixed_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004617 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S4_PHY, "phyclk_rxbyteclkhs0_s4_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08004618 NULL, 0, 100000000),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004619 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2A_PHY, "phyclk_rxbyteclkhs0_s2a_phy",
Stephen Boyd728f2882016-03-01 10:59:58 -08004620 NULL, 0, 100000000),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004621};
4622
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004623static const struct samsung_mux_clock cam0_mux_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004624 /* MUX_SEL_CAM00 */
4625 MUX(CLK_MOUT_ACLK_CAM0_333_USER, "mout_aclk_cam0_333_user",
4626 mout_aclk_cam0_333_user_p, MUX_SEL_CAM00, 8, 1),
4627 MUX(CLK_MOUT_ACLK_CAM0_400_USER, "mout_aclk_cam0_400_user",
4628 mout_aclk_cam0_400_user_p, MUX_SEL_CAM00, 4, 1),
4629 MUX(CLK_MOUT_ACLK_CAM0_552_USER, "mout_aclk_cam0_552_user",
4630 mout_aclk_cam0_552_user_p, MUX_SEL_CAM00, 0, 1),
4631
4632 /* MUX_SEL_CAM01 */
4633 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S4_USER,
4634 "mout_phyclk_rxbyteclkhs0_s4_user",
4635 mout_phyclk_rxbyteclkhs0_s4_user_p,
4636 MUX_SEL_CAM01, 4, 1),
4637 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2A_USER,
4638 "mout_phyclk_rxbyteclkhs0_s2a_user",
4639 mout_phyclk_rxbyteclkhs0_s2a_user_p,
4640 MUX_SEL_CAM01, 0, 1),
4641
4642 /* MUX_SEL_CAM02 */
4643 MUX(CLK_MOUT_ACLK_LITE_D_B, "mout_aclk_lite_d_b", mout_aclk_lite_d_b_p,
4644 MUX_SEL_CAM02, 24, 1),
4645 MUX(CLK_MOUT_ACLK_LITE_D_A, "mout_aclk_lite_d_a", mout_aclk_lite_d_a_p,
4646 MUX_SEL_CAM02, 20, 1),
4647 MUX(CLK_MOUT_ACLK_LITE_B_B, "mout_aclk_lite_b_b", mout_aclk_lite_b_b_p,
4648 MUX_SEL_CAM02, 16, 1),
4649 MUX(CLK_MOUT_ACLK_LITE_B_A, "mout_aclk_lite_b_a", mout_aclk_lite_b_a_p,
4650 MUX_SEL_CAM02, 12, 1),
4651 MUX(CLK_MOUT_ACLK_LITE_A_B, "mout_aclk_lite_a_b", mout_aclk_lite_a_b_p,
4652 MUX_SEL_CAM02, 8, 1),
4653 MUX(CLK_MOUT_ACLK_LITE_A_A, "mout_aclk_lite_a_a", mout_aclk_lite_a_a_p,
4654 MUX_SEL_CAM02, 4, 1),
4655 MUX(CLK_MOUT_ACLK_CAM0_400, "mout_aclk_cam0_400", mout_aclk_cam0_400_p,
4656 MUX_SEL_CAM02, 0, 1),
4657
4658 /* MUX_SEL_CAM03 */
4659 MUX(CLK_MOUT_ACLK_CSIS1_B, "mout_aclk_csis1_b", mout_aclk_csis1_b_p,
4660 MUX_SEL_CAM03, 28, 1),
4661 MUX(CLK_MOUT_ACLK_CSIS1_A, "mout_aclk_csis1_a", mout_aclk_csis1_a_p,
4662 MUX_SEL_CAM03, 24, 1),
4663 MUX(CLK_MOUT_ACLK_CSIS0_B, "mout_aclk_csis0_b", mout_aclk_csis0_b_p,
4664 MUX_SEL_CAM03, 20, 1),
4665 MUX(CLK_MOUT_ACLK_CSIS0_A, "mout_aclk_csis0_a", mout_aclk_csis0_a_p,
4666 MUX_SEL_CAM03, 16, 1),
4667 MUX(CLK_MOUT_ACLK_3AA1_B, "mout_aclk_3aa1_b", mout_aclk_3aa1_b_p,
4668 MUX_SEL_CAM03, 12, 1),
4669 MUX(CLK_MOUT_ACLK_3AA1_A, "mout_aclk_3aa1_a", mout_aclk_3aa1_a_p,
4670 MUX_SEL_CAM03, 8, 1),
4671 MUX(CLK_MOUT_ACLK_3AA0_B, "mout_aclk_3aa0_b", mout_aclk_3aa0_b_p,
4672 MUX_SEL_CAM03, 4, 1),
4673 MUX(CLK_MOUT_ACLK_3AA0_A, "mout_aclk_3aa0_a", mout_aclk_3aa0_a_p,
4674 MUX_SEL_CAM03, 0, 1),
4675
4676 /* MUX_SEL_CAM04 */
4677 MUX(CLK_MOUT_SCLK_LITE_FREECNT_C, "mout_sclk_lite_freecnt_c",
4678 mout_sclk_lite_freecnt_c_p, MUX_SEL_CAM04, 24, 1),
4679 MUX(CLK_MOUT_SCLK_LITE_FREECNT_B, "mout_sclk_lite_freecnt_b",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004680 mout_sclk_lite_freecnt_b_p, MUX_SEL_CAM04, 20, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004681 MUX(CLK_MOUT_SCLK_LITE_FREECNT_A, "mout_sclk_lite_freecnt_a",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004682 mout_sclk_lite_freecnt_a_p, MUX_SEL_CAM04, 16, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004683 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_B, "mout_sclk_pixelasync_lite_c_b",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004684 mout_sclk_pixelasync_lite_c_b_p, MUX_SEL_CAM04, 12, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004685 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_A, "mout_sclk_pixelasync_lite_c_a",
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004686 mout_sclk_pixelasync_lite_c_a_p, MUX_SEL_CAM04, 8, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004687 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_B,
4688 "mout_sclk_pixelasync_lite_c_init_b",
4689 mout_sclk_pixelasync_lite_c_init_b_p,
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004690 MUX_SEL_CAM04, 4, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004691 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_A,
4692 "mout_sclk_pixelasync_lite_c_init_a",
4693 mout_sclk_pixelasync_lite_c_init_a_p,
Sylwester Nawrockia665d302015-05-27 15:04:43 +02004694 MUX_SEL_CAM04, 0, 1),
Chanwoo Choi6958f222015-02-03 09:13:55 +09004695};
4696
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004697static const struct samsung_div_clock cam0_div_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004698 /* DIV_CAM00 */
4699 DIV(CLK_DIV_PCLK_CAM0_50, "div_pclk_cam0_50", "div_aclk_cam0_200",
4700 DIV_CAM00, 8, 2),
4701 DIV(CLK_DIV_ACLK_CAM0_200, "div_aclk_cam0_200", "mout_aclk_cam0_400",
4702 DIV_CAM00, 4, 3),
4703 DIV(CLK_DIV_ACLK_CAM0_BUS_400, "div_aclk_cam0_bus_400",
4704 "mout_aclk_cam0_400", DIV_CAM00, 0, 3),
4705
4706 /* DIV_CAM01 */
4707 DIV(CLK_DIV_PCLK_LITE_D, "div_pclk_lite_d", "div_aclk_lite_d",
4708 DIV_CAM01, 20, 2),
4709 DIV(CLK_DIV_ACLK_LITE_D, "div_aclk_lite_d", "mout_aclk_lite_d_b",
4710 DIV_CAM01, 16, 3),
4711 DIV(CLK_DIV_PCLK_LITE_B, "div_pclk_lite_b", "div_aclk_lite_b",
4712 DIV_CAM01, 12, 2),
4713 DIV(CLK_DIV_ACLK_LITE_B, "div_aclk_lite_b", "mout_aclk_lite_b_b",
4714 DIV_CAM01, 8, 3),
4715 DIV(CLK_DIV_PCLK_LITE_A, "div_pclk_lite_a", "div_aclk_lite_a",
4716 DIV_CAM01, 4, 2),
4717 DIV(CLK_DIV_ACLK_LITE_A, "div_aclk_lite_a", "mout_aclk_lite_a_b",
4718 DIV_CAM01, 0, 3),
4719
4720 /* DIV_CAM02 */
4721 DIV(CLK_DIV_ACLK_CSIS1, "div_aclk_csis1", "mout_aclk_csis1_b",
4722 DIV_CAM02, 20, 3),
4723 DIV(CLK_DIV_ACLK_CSIS0, "div_aclk_csis0", "mout_aclk_csis0_b",
4724 DIV_CAM02, 16, 3),
4725 DIV(CLK_DIV_PCLK_3AA1, "div_pclk_3aa1", "div_aclk_3aa1",
4726 DIV_CAM02, 12, 2),
4727 DIV(CLK_DIV_ACLK_3AA1, "div_aclk_3aa1", "mout_aclk_3aa1_b",
4728 DIV_CAM02, 8, 3),
4729 DIV(CLK_DIV_PCLK_3AA0, "div_pclk_3aa0", "div_aclk_3aa0",
4730 DIV_CAM02, 4, 2),
4731 DIV(CLK_DIV_ACLK_3AA0, "div_aclk_3aa0", "mout_aclk_3aa0_b",
4732 DIV_CAM02, 0, 3),
4733
4734 /* DIV_CAM03 */
4735 DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C, "div_sclk_pixelasync_lite_c",
4736 "mout_sclk_pixelasync_lite_c_b", DIV_CAM03, 8, 3),
4737 DIV(CLK_DIV_PCLK_PIXELASYNC_LITE_C, "div_pclk_pixelasync_lite_c",
4738 "div_sclk_pixelasync_lite_c_init", DIV_CAM03, 4, 2),
4739 DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C_INIT,
4740 "div_sclk_pixelasync_lite_c_init",
4741 "mout_sclk_pixelasync_lite_c_init_b", DIV_CAM03, 0, 3),
4742};
4743
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004744static const struct samsung_gate_clock cam0_gate_clks[] __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004745 /* ENABLE_ACLK_CAM00 */
4746 GATE(CLK_ACLK_CSIS1, "aclk_csis1", "div_aclk_csis1", ENABLE_ACLK_CAM00,
4747 6, 0, 0),
4748 GATE(CLK_ACLK_CSIS0, "aclk_csis0", "div_aclk_csis0", ENABLE_ACLK_CAM00,
4749 5, 0, 0),
4750 GATE(CLK_ACLK_3AA1, "aclk_3aa1", "div_aclk_3aa1", ENABLE_ACLK_CAM00,
4751 4, 0, 0),
4752 GATE(CLK_ACLK_3AA0, "aclk_3aa0", "div_aclk_3aa0", ENABLE_ACLK_CAM00,
4753 3, 0, 0),
4754 GATE(CLK_ACLK_LITE_D, "aclk_lite_d", "div_aclk_lite_d",
4755 ENABLE_ACLK_CAM00, 2, 0, 0),
4756 GATE(CLK_ACLK_LITE_B, "aclk_lite_b", "div_aclk_lite_b",
4757 ENABLE_ACLK_CAM00, 1, 0, 0),
4758 GATE(CLK_ACLK_LITE_A, "aclk_lite_a", "div_aclk_lite_a",
4759 ENABLE_ACLK_CAM00, 0, 0, 0),
4760
4761 /* ENABLE_ACLK_CAM01 */
4762 GATE(CLK_ACLK_AHBSYNCDN, "aclk_ahbsyncdn", "div_aclk_cam0_200",
4763 ENABLE_ACLK_CAM01, 31, CLK_IGNORE_UNUSED, 0),
4764 GATE(CLK_ACLK_AXIUS_LITE_D, "aclk_axius_lite_d", "div_aclk_cam0_bus_400",
4765 ENABLE_ACLK_CAM01, 30, CLK_IGNORE_UNUSED, 0),
4766 GATE(CLK_ACLK_AXIUS_LITE_B, "aclk_axius_lite_b", "div_aclk_cam0_bus_400",
4767 ENABLE_ACLK_CAM01, 29, CLK_IGNORE_UNUSED, 0),
4768 GATE(CLK_ACLK_AXIUS_LITE_A, "aclk_axius_lite_a", "div_aclk_cam0_bus_400",
4769 ENABLE_ACLK_CAM01, 28, CLK_IGNORE_UNUSED, 0),
4770 GATE(CLK_ACLK_ASYNCAPBM_3AA1, "aclk_asyncapbm_3aa1", "div_pclk_3aa1",
4771 ENABLE_ACLK_CAM01, 27, CLK_IGNORE_UNUSED, 0),
4772 GATE(CLK_ACLK_ASYNCAPBS_3AA1, "aclk_asyncapbs_3aa1", "div_aclk_3aa1",
4773 ENABLE_ACLK_CAM01, 26, CLK_IGNORE_UNUSED, 0),
4774 GATE(CLK_ACLK_ASYNCAPBM_3AA0, "aclk_asyncapbm_3aa0", "div_pclk_3aa0",
4775 ENABLE_ACLK_CAM01, 25, CLK_IGNORE_UNUSED, 0),
4776 GATE(CLK_ACLK_ASYNCAPBS_3AA0, "aclk_asyncapbs_3aa0", "div_aclk_3aa0",
4777 ENABLE_ACLK_CAM01, 24, CLK_IGNORE_UNUSED, 0),
4778 GATE(CLK_ACLK_ASYNCAPBM_LITE_D, "aclk_asyncapbm_lite_d",
4779 "div_pclk_lite_d", ENABLE_ACLK_CAM01,
4780 23, CLK_IGNORE_UNUSED, 0),
4781 GATE(CLK_ACLK_ASYNCAPBS_LITE_D, "aclk_asyncapbs_lite_d",
4782 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4783 22, CLK_IGNORE_UNUSED, 0),
4784 GATE(CLK_ACLK_ASYNCAPBM_LITE_B, "aclk_asyncapbm_lite_b",
4785 "div_pclk_lite_b", ENABLE_ACLK_CAM01,
4786 21, CLK_IGNORE_UNUSED, 0),
4787 GATE(CLK_ACLK_ASYNCAPBS_LITE_B, "aclk_asyncapbs_lite_b",
4788 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4789 20, CLK_IGNORE_UNUSED, 0),
4790 GATE(CLK_ACLK_ASYNCAPBM_LITE_A, "aclk_asyncapbm_lite_a",
4791 "div_pclk_lite_a", ENABLE_ACLK_CAM01,
4792 19, CLK_IGNORE_UNUSED, 0),
4793 GATE(CLK_ACLK_ASYNCAPBS_LITE_A, "aclk_asyncapbs_lite_a",
4794 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4795 18, CLK_IGNORE_UNUSED, 0),
4796 GATE(CLK_ACLK_ASYNCAXIM_ISP0P, "aclk_asyncaxim_isp0p",
4797 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4798 17, CLK_IGNORE_UNUSED, 0),
4799 GATE(CLK_ACLK_ASYNCAXIM_3AA1, "aclk_asyncaxim_3aa1",
4800 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4801 16, CLK_IGNORE_UNUSED, 0),
4802 GATE(CLK_ACLK_ASYNCAXIS_3AA1, "aclk_asyncaxis_3aa1",
4803 "div_aclk_3aa1", ENABLE_ACLK_CAM01,
4804 15, CLK_IGNORE_UNUSED, 0),
4805 GATE(CLK_ACLK_ASYNCAXIM_3AA0, "aclk_asyncaxim_3aa0",
4806 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4807 14, CLK_IGNORE_UNUSED, 0),
4808 GATE(CLK_ACLK_ASYNCAXIS_3AA0, "aclk_asyncaxis_3aa0",
4809 "div_aclk_3aa0", ENABLE_ACLK_CAM01,
4810 13, CLK_IGNORE_UNUSED, 0),
4811 GATE(CLK_ACLK_ASYNCAXIM_LITE_D, "aclk_asyncaxim_lite_d",
4812 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4813 12, CLK_IGNORE_UNUSED, 0),
4814 GATE(CLK_ACLK_ASYNCAXIS_LITE_D, "aclk_asyncaxis_lite_d",
4815 "div_aclk_lite_d", ENABLE_ACLK_CAM01,
4816 11, CLK_IGNORE_UNUSED, 0),
4817 GATE(CLK_ACLK_ASYNCAXIM_LITE_B, "aclk_asyncaxim_lite_b",
4818 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4819 10, CLK_IGNORE_UNUSED, 0),
4820 GATE(CLK_ACLK_ASYNCAXIS_LITE_B, "aclk_asyncaxis_lite_b",
4821 "div_aclk_lite_b", ENABLE_ACLK_CAM01,
4822 9, CLK_IGNORE_UNUSED, 0),
4823 GATE(CLK_ACLK_ASYNCAXIM_LITE_A, "aclk_asyncaxim_lite_a",
4824 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4825 8, CLK_IGNORE_UNUSED, 0),
4826 GATE(CLK_ACLK_ASYNCAXIS_LITE_A, "aclk_asyncaxis_lite_a",
4827 "div_aclk_lite_a", ENABLE_ACLK_CAM01,
4828 7, CLK_IGNORE_UNUSED, 0),
4829 GATE(CLK_ACLK_AHB2APB_ISPSFRP, "aclk_ahb2apb_ispsfrp",
4830 "div_pclk_cam0_50", ENABLE_ACLK_CAM01,
4831 6, CLK_IGNORE_UNUSED, 0),
4832 GATE(CLK_ACLK_AXI2APB_ISP0P, "aclk_axi2apb_isp0p", "div_aclk_cam0_200",
4833 ENABLE_ACLK_CAM01, 5, CLK_IGNORE_UNUSED, 0),
4834 GATE(CLK_ACLK_AXI2AHB_ISP0P, "aclk_axi2ahb_isp0p", "div_aclk_cam0_200",
4835 ENABLE_ACLK_CAM01, 4, CLK_IGNORE_UNUSED, 0),
4836 GATE(CLK_ACLK_XIU_IS0X, "aclk_xiu_is0x", "div_aclk_cam0_200",
4837 ENABLE_ACLK_CAM01, 3, CLK_IGNORE_UNUSED, 0),
4838 GATE(CLK_ACLK_XIU_ISP0EX, "aclk_xiu_isp0ex", "div_aclk_cam0_bus_400",
4839 ENABLE_ACLK_CAM01, 2, CLK_IGNORE_UNUSED, 0),
4840 GATE(CLK_ACLK_CAM0NP_276, "aclk_cam0np_276", "div_aclk_cam0_200",
4841 ENABLE_ACLK_CAM01, 1, CLK_IGNORE_UNUSED, 0),
4842 GATE(CLK_ACLK_CAM0ND_400, "aclk_cam0nd_400", "div_aclk_cam0_bus_400",
4843 ENABLE_ACLK_CAM01, 0, CLK_IGNORE_UNUSED, 0),
4844
4845 /* ENABLE_ACLK_CAM02 */
4846 GATE(CLK_ACLK_SMMU_3AA1, "aclk_smmu_3aa1", "div_aclk_cam0_bus_400",
4847 ENABLE_ACLK_CAM02, 9, CLK_IGNORE_UNUSED, 0),
4848 GATE(CLK_ACLK_SMMU_3AA0, "aclk_smmu_3aa0", "div_aclk_cam0_bus_400",
4849 ENABLE_ACLK_CAM02, 8, CLK_IGNORE_UNUSED, 0),
4850 GATE(CLK_ACLK_SMMU_LITE_D, "aclk_smmu_lite_d", "div_aclk_cam0_bus_400",
4851 ENABLE_ACLK_CAM02, 7, CLK_IGNORE_UNUSED, 0),
4852 GATE(CLK_ACLK_SMMU_LITE_B, "aclk_smmu_lite_b", "div_aclk_cam0_bus_400",
4853 ENABLE_ACLK_CAM02, 6, CLK_IGNORE_UNUSED, 0),
4854 GATE(CLK_ACLK_SMMU_LITE_A, "aclk_smmu_lite_a", "div_aclk_cam0_bus_400",
4855 ENABLE_ACLK_CAM02, 5, CLK_IGNORE_UNUSED, 0),
4856 GATE(CLK_ACLK_BTS_3AA1, "aclk_bts_3aa1", "div_aclk_cam0_bus_400",
4857 ENABLE_ACLK_CAM02, 4, CLK_IGNORE_UNUSED, 0),
4858 GATE(CLK_ACLK_BTS_3AA0, "aclk_bts_3aa0", "div_aclk_cam0_bus_400",
4859 ENABLE_ACLK_CAM02, 3, CLK_IGNORE_UNUSED, 0),
4860 GATE(CLK_ACLK_BTS_LITE_D, "aclk_bts_lite_d", "div_aclk_cam0_bus_400",
4861 ENABLE_ACLK_CAM02, 2, CLK_IGNORE_UNUSED, 0),
4862 GATE(CLK_ACLK_BTS_LITE_B, "aclk_bts_lite_b", "div_aclk_cam0_bus_400",
4863 ENABLE_ACLK_CAM02, 1, CLK_IGNORE_UNUSED, 0),
4864 GATE(CLK_ACLK_BTS_LITE_A, "aclk_bts_lite_a", "div_aclk_cam0_bus_400",
4865 ENABLE_ACLK_CAM02, 0, CLK_IGNORE_UNUSED, 0),
4866
4867 /* ENABLE_PCLK_CAM0 */
4868 GATE(CLK_PCLK_SMMU_3AA1, "pclk_smmu_3aa1", "div_aclk_cam0_200",
4869 ENABLE_PCLK_CAM0, 25, CLK_IGNORE_UNUSED, 0),
4870 GATE(CLK_PCLK_SMMU_3AA0, "pclk_smmu_3aa0", "div_aclk_cam0_200",
4871 ENABLE_PCLK_CAM0, 24, CLK_IGNORE_UNUSED, 0),
4872 GATE(CLK_PCLK_SMMU_LITE_D, "pclk_smmu_lite_d", "div_aclk_cam0_200",
4873 ENABLE_PCLK_CAM0, 23, CLK_IGNORE_UNUSED, 0),
4874 GATE(CLK_PCLK_SMMU_LITE_B, "pclk_smmu_lite_b", "div_aclk_cam0_200",
4875 ENABLE_PCLK_CAM0, 22, CLK_IGNORE_UNUSED, 0),
4876 GATE(CLK_PCLK_SMMU_LITE_A, "pclk_smmu_lite_a", "div_aclk_cam0_200",
4877 ENABLE_PCLK_CAM0, 21, CLK_IGNORE_UNUSED, 0),
4878 GATE(CLK_PCLK_BTS_3AA1, "pclk_bts_3aa1", "div_pclk_cam0_50",
4879 ENABLE_PCLK_CAM0, 20, CLK_IGNORE_UNUSED, 0),
4880 GATE(CLK_PCLK_BTS_3AA0, "pclk_bts_3aa0", "div_pclk_cam0_50",
4881 ENABLE_PCLK_CAM0, 19, CLK_IGNORE_UNUSED, 0),
4882 GATE(CLK_PCLK_BTS_LITE_D, "pclk_bts_lite_d", "div_pclk_cam0_50",
4883 ENABLE_PCLK_CAM0, 18, CLK_IGNORE_UNUSED, 0),
4884 GATE(CLK_PCLK_BTS_LITE_B, "pclk_bts_lite_b", "div_pclk_cam0_50",
4885 ENABLE_PCLK_CAM0, 17, CLK_IGNORE_UNUSED, 0),
4886 GATE(CLK_PCLK_BTS_LITE_A, "pclk_bts_lite_a", "div_pclk_cam0_50",
4887 ENABLE_PCLK_CAM0, 16, CLK_IGNORE_UNUSED, 0),
4888 GATE(CLK_PCLK_ASYNCAXI_CAM1, "pclk_asyncaxi_cam1", "div_pclk_cam0_50",
4889 ENABLE_PCLK_CAM0, 15, CLK_IGNORE_UNUSED, 0),
4890 GATE(CLK_PCLK_ASYNCAXI_3AA1, "pclk_asyncaxi_3aa1", "div_pclk_cam0_50",
4891 ENABLE_PCLK_CAM0, 14, CLK_IGNORE_UNUSED, 0),
4892 GATE(CLK_PCLK_ASYNCAXI_3AA0, "pclk_asyncaxi_3aa0", "div_pclk_cam0_50",
4893 ENABLE_PCLK_CAM0, 13, CLK_IGNORE_UNUSED, 0),
4894 GATE(CLK_PCLK_ASYNCAXI_LITE_D, "pclk_asyncaxi_lite_d",
4895 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4896 12, CLK_IGNORE_UNUSED, 0),
4897 GATE(CLK_PCLK_ASYNCAXI_LITE_B, "pclk_asyncaxi_lite_b",
4898 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4899 11, CLK_IGNORE_UNUSED, 0),
4900 GATE(CLK_PCLK_ASYNCAXI_LITE_A, "pclk_asyncaxi_lite_a",
4901 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4902 10, CLK_IGNORE_UNUSED, 0),
4903 GATE(CLK_PCLK_PMU_CAM0, "pclk_pmu_cam0", "div_pclk_cam0_50",
4904 ENABLE_PCLK_CAM0, 9, CLK_IGNORE_UNUSED, 0),
4905 GATE(CLK_PCLK_SYSREG_CAM0, "pclk_sysreg_cam0", "div_pclk_cam0_50",
4906 ENABLE_PCLK_CAM0, 8, CLK_IGNORE_UNUSED, 0),
4907 GATE(CLK_PCLK_CMU_CAM0_LOCAL, "pclk_cmu_cam0_local",
4908 "div_aclk_cam0_200", ENABLE_PCLK_CAM0,
4909 7, CLK_IGNORE_UNUSED, 0),
4910 GATE(CLK_PCLK_CSIS1, "pclk_csis1", "div_aclk_cam0_200",
4911 ENABLE_PCLK_CAM0, 6, CLK_IGNORE_UNUSED, 0),
4912 GATE(CLK_PCLK_CSIS0, "pclk_csis0", "div_aclk_cam0_200",
4913 ENABLE_PCLK_CAM0, 5, CLK_IGNORE_UNUSED, 0),
4914 GATE(CLK_PCLK_3AA1, "pclk_3aa1", "div_pclk_3aa1",
4915 ENABLE_PCLK_CAM0, 4, CLK_IGNORE_UNUSED, 0),
4916 GATE(CLK_PCLK_3AA0, "pclk_3aa0", "div_pclk_3aa0",
4917 ENABLE_PCLK_CAM0, 3, CLK_IGNORE_UNUSED, 0),
4918 GATE(CLK_PCLK_LITE_D, "pclk_lite_d", "div_pclk_lite_d",
4919 ENABLE_PCLK_CAM0, 2, CLK_IGNORE_UNUSED, 0),
4920 GATE(CLK_PCLK_LITE_B, "pclk_lite_b", "div_pclk_lite_b",
4921 ENABLE_PCLK_CAM0, 1, CLK_IGNORE_UNUSED, 0),
4922 GATE(CLK_PCLK_LITE_A, "pclk_lite_a", "div_pclk_lite_a",
4923 ENABLE_PCLK_CAM0, 0, CLK_IGNORE_UNUSED, 0),
4924
4925 /* ENABLE_SCLK_CAM0 */
4926 GATE(CLK_PHYCLK_RXBYTECLKHS0_S4, "phyclk_rxbyteclkhs0_s4",
4927 "mout_phyclk_rxbyteclkhs0_s4_user",
4928 ENABLE_SCLK_CAM0, 8, 0, 0),
4929 GATE(CLK_PHYCLK_RXBYTECLKHS0_S2A, "phyclk_rxbyteclkhs0_s2a",
4930 "mout_phyclk_rxbyteclkhs0_s2a_user",
4931 ENABLE_SCLK_CAM0, 7, 0, 0),
4932 GATE(CLK_SCLK_LITE_FREECNT, "sclk_lite_freecnt",
4933 "mout_sclk_lite_freecnt_c", ENABLE_SCLK_CAM0, 6, 0, 0),
4934 GATE(CLK_SCLK_PIXELASYNCM_3AA1, "sclk_pixelasycm_3aa1",
4935 "div_aclk_3aa1", ENABLE_SCLK_CAM0, 5, 0, 0),
4936 GATE(CLK_SCLK_PIXELASYNCM_3AA0, "sclk_pixelasycm_3aa0",
4937 "div_aclk_3aa0", ENABLE_SCLK_CAM0, 4, 0, 0),
4938 GATE(CLK_SCLK_PIXELASYNCS_3AA0, "sclk_pixelasycs_3aa0",
4939 "div_aclk_3aa0", ENABLE_SCLK_CAM0, 3, 0, 0),
4940 GATE(CLK_SCLK_PIXELASYNCM_LITE_C, "sclk_pixelasyncm_lite_c",
4941 "div_sclk_pixelasync_lite_c",
4942 ENABLE_SCLK_CAM0, 2, 0, 0),
4943 GATE(CLK_SCLK_PIXELASYNCM_LITE_C_INIT, "sclk_pixelasyncm_lite_c_init",
4944 "div_sclk_pixelasync_lite_c_init",
4945 ENABLE_SCLK_CAM0, 1, 0, 0),
4946 GATE(CLK_SCLK_PIXELASYNCS_LITE_C_INIT, "sclk_pixelasyncs_lite_c_init",
4947 "div_sclk_pixelasync_lite_c",
4948 ENABLE_SCLK_CAM0, 0, 0, 0),
4949};
4950
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004951static const struct samsung_cmu_info cam0_cmu_info __initconst = {
Chanwoo Choi6958f222015-02-03 09:13:55 +09004952 .mux_clks = cam0_mux_clks,
4953 .nr_mux_clks = ARRAY_SIZE(cam0_mux_clks),
4954 .div_clks = cam0_div_clks,
4955 .nr_div_clks = ARRAY_SIZE(cam0_div_clks),
4956 .gate_clks = cam0_gate_clks,
4957 .nr_gate_clks = ARRAY_SIZE(cam0_gate_clks),
4958 .fixed_clks = cam0_fixed_clks,
4959 .nr_fixed_clks = ARRAY_SIZE(cam0_fixed_clks),
4960 .nr_clk_ids = CAM0_NR_CLK,
4961 .clk_regs = cam0_clk_regs,
4962 .nr_clk_regs = ARRAY_SIZE(cam0_clk_regs),
4963};
4964
4965static void __init exynos5433_cmu_cam0_init(struct device_node *np)
4966{
4967 samsung_cmu_register_one(np, &cam0_cmu_info);
4968}
4969CLK_OF_DECLARE(exynos5433_cmu_cam0, "samsung,exynos5433-cmu-cam0",
4970 exynos5433_cmu_cam0_init);
Chanwoo Choia5958a92015-02-03 09:13:56 +09004971
4972/*
4973 * Register offset definitions for CMU_CAM1
4974 */
4975#define MUX_SEL_CAM10 0x0200
4976#define MUX_SEL_CAM11 0x0204
4977#define MUX_SEL_CAM12 0x0208
4978#define MUX_ENABLE_CAM10 0x0300
4979#define MUX_ENABLE_CAM11 0x0304
4980#define MUX_ENABLE_CAM12 0x0308
4981#define MUX_STAT_CAM10 0x0400
4982#define MUX_STAT_CAM11 0x0404
4983#define MUX_STAT_CAM12 0x0408
4984#define MUX_IGNORE_CAM11 0x0504
4985#define DIV_CAM10 0x0600
4986#define DIV_CAM11 0x0604
4987#define DIV_STAT_CAM10 0x0700
4988#define DIV_STAT_CAM11 0x0704
4989#define ENABLE_ACLK_CAM10 0X0800
4990#define ENABLE_ACLK_CAM11 0X0804
4991#define ENABLE_ACLK_CAM12 0X0808
4992#define ENABLE_PCLK_CAM1 0X0900
4993#define ENABLE_SCLK_CAM1 0X0a00
4994#define ENABLE_IP_CAM10 0X0b00
4995#define ENABLE_IP_CAM11 0X0b04
4996#define ENABLE_IP_CAM12 0X0b08
4997
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02004998static const unsigned long cam1_clk_regs[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09004999 MUX_SEL_CAM10,
5000 MUX_SEL_CAM11,
5001 MUX_SEL_CAM12,
5002 MUX_ENABLE_CAM10,
5003 MUX_ENABLE_CAM11,
5004 MUX_ENABLE_CAM12,
Chanwoo Choia5958a92015-02-03 09:13:56 +09005005 MUX_IGNORE_CAM11,
5006 DIV_CAM10,
5007 DIV_CAM11,
Chanwoo Choia5958a92015-02-03 09:13:56 +09005008 ENABLE_ACLK_CAM10,
5009 ENABLE_ACLK_CAM11,
5010 ENABLE_ACLK_CAM12,
5011 ENABLE_PCLK_CAM1,
5012 ENABLE_SCLK_CAM1,
5013 ENABLE_IP_CAM10,
5014 ENABLE_IP_CAM11,
5015 ENABLE_IP_CAM12,
5016};
5017
5018PNAME(mout_sclk_isp_uart_user_p) = { "oscclk", "sclk_isp_uart_cam1", };
5019PNAME(mout_sclk_isp_spi1_user_p) = { "oscclk", "sclk_isp_spi1_cam1", };
5020PNAME(mout_sclk_isp_spi0_user_p) = { "oscclk", "sclk_isp_spi0_cam1", };
5021
5022PNAME(mout_aclk_cam1_333_user_p) = { "oscclk", "aclk_cam1_333", };
5023PNAME(mout_aclk_cam1_400_user_p) = { "oscclk", "aclk_cam1_400", };
5024PNAME(mout_aclk_cam1_552_user_p) = { "oscclk", "aclk_cam1_552", };
5025
5026PNAME(mout_phyclk_rxbyteclkhs0_s2b_user_p) = { "oscclk",
5027 "phyclk_rxbyteclkhs0_s2b_phy", };
5028
5029PNAME(mout_aclk_csis2_b_p) = { "mout_aclk_csis2_a",
5030 "mout_aclk_cam1_333_user", };
5031PNAME(mout_aclk_csis2_a_p) = { "mout_aclk_cam1_552_user",
5032 "mout_aclk_cam1_400_user", };
5033
5034PNAME(mout_aclk_fd_b_p) = { "mout_aclk_fd_a",
5035 "mout_aclk_cam1_333_user", };
5036PNAME(mout_aclk_fd_a_p) = { "mout_aclk_cam1_552_user",
5037 "mout_aclk_cam1_400_user", };
5038
5039PNAME(mout_aclk_lite_c_b_p) = { "mout_aclk_lite_c_a",
5040 "mout_aclk_cam1_333_user", };
5041PNAME(mout_aclk_lite_c_a_p) = { "mout_aclk_cam1_552_user",
5042 "mout_aclk_cam1_400_user", };
5043
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005044static const struct samsung_fixed_rate_clock cam1_fixed_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005045 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2B, "phyclk_rxbyteclkhs0_s2b_phy", NULL,
Stephen Boyd728f2882016-03-01 10:59:58 -08005046 0, 100000000),
Chanwoo Choia5958a92015-02-03 09:13:56 +09005047};
5048
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005049static const struct samsung_mux_clock cam1_mux_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005050 /* MUX_SEL_CAM10 */
5051 MUX(CLK_MOUT_SCLK_ISP_UART_USER, "mout_sclk_isp_uart_user",
5052 mout_sclk_isp_uart_user_p, MUX_SEL_CAM10, 20, 1),
5053 MUX(CLK_MOUT_SCLK_ISP_SPI1_USER, "mout_sclk_isp_spi1_user",
5054 mout_sclk_isp_spi1_user_p, MUX_SEL_CAM10, 16, 1),
5055 MUX(CLK_MOUT_SCLK_ISP_SPI0_USER, "mout_sclk_isp_spi0_user",
5056 mout_sclk_isp_spi0_user_p, MUX_SEL_CAM10, 12, 1),
5057 MUX(CLK_MOUT_ACLK_CAM1_333_USER, "mout_aclk_cam1_333_user",
5058 mout_aclk_cam1_333_user_p, MUX_SEL_CAM10, 8, 1),
5059 MUX(CLK_MOUT_ACLK_CAM1_400_USER, "mout_aclk_cam1_400_user",
Sylwester Nawrocki3795e0f2015-11-06 12:55:30 +01005060 mout_aclk_cam1_400_user_p, MUX_SEL_CAM10, 4, 1),
Chanwoo Choia5958a92015-02-03 09:13:56 +09005061 MUX(CLK_MOUT_ACLK_CAM1_552_USER, "mout_aclk_cam1_552_user",
Sylwester Nawrocki3795e0f2015-11-06 12:55:30 +01005062 mout_aclk_cam1_552_user_p, MUX_SEL_CAM10, 0, 1),
Chanwoo Choia5958a92015-02-03 09:13:56 +09005063
5064 /* MUX_SEL_CAM11 */
5065 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2B_USER,
5066 "mout_phyclk_rxbyteclkhs0_s2b_user",
5067 mout_phyclk_rxbyteclkhs0_s2b_user_p,
5068 MUX_SEL_CAM11, 0, 1),
5069
5070 /* MUX_SEL_CAM12 */
5071 MUX(CLK_MOUT_ACLK_CSIS2_B, "mout_aclk_csis2_b", mout_aclk_csis2_b_p,
5072 MUX_SEL_CAM12, 20, 1),
5073 MUX(CLK_MOUT_ACLK_CSIS2_A, "mout_aclk_csis2_a", mout_aclk_csis2_a_p,
5074 MUX_SEL_CAM12, 16, 1),
5075 MUX(CLK_MOUT_ACLK_FD_B, "mout_aclk_fd_b", mout_aclk_fd_b_p,
5076 MUX_SEL_CAM12, 12, 1),
5077 MUX(CLK_MOUT_ACLK_FD_A, "mout_aclk_fd_a", mout_aclk_fd_a_p,
5078 MUX_SEL_CAM12, 8, 1),
5079 MUX(CLK_MOUT_ACLK_LITE_C_B, "mout_aclk_lite_c_b", mout_aclk_lite_c_b_p,
5080 MUX_SEL_CAM12, 4, 1),
5081 MUX(CLK_MOUT_ACLK_LITE_C_A, "mout_aclk_lite_c_a", mout_aclk_lite_c_a_p,
5082 MUX_SEL_CAM12, 0, 1),
5083};
5084
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005085static const struct samsung_div_clock cam1_div_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005086 /* DIV_CAM10 */
Sylwester Nawrocki3c30e382015-02-18 17:31:35 +01005087 DIV(CLK_DIV_SCLK_ISP_MPWM, "div_sclk_isp_mpwm",
Chanwoo Choia5958a92015-02-03 09:13:56 +09005088 "div_pclk_cam1_83", DIV_CAM10, 16, 2),
5089 DIV(CLK_DIV_PCLK_CAM1_83, "div_pclk_cam1_83",
5090 "mout_aclk_cam1_333_user", DIV_CAM10, 12, 2),
5091 DIV(CLK_DIV_PCLK_CAM1_166, "div_pclk_cam1_166",
5092 "mout_aclk_cam1_333_user", DIV_CAM10, 8, 2),
5093 DIV(CLK_DIV_PCLK_DBG_CAM1, "div_pclk_dbg_cam1",
5094 "mout_aclk_cam1_552_user", DIV_CAM10, 4, 3),
5095 DIV(CLK_DIV_ATCLK_CAM1, "div_atclk_cam1", "mout_aclk_cam1_552_user",
5096 DIV_CAM10, 0, 3),
5097
5098 /* DIV_CAM11 */
5099 DIV(CLK_DIV_ACLK_CSIS2, "div_aclk_csis2", "mout_aclk_csis2_b",
5100 DIV_CAM11, 16, 3),
5101 DIV(CLK_DIV_PCLK_FD, "div_pclk_fd", "div_aclk_fd", DIV_CAM11, 12, 2),
5102 DIV(CLK_DIV_ACLK_FD, "div_aclk_fd", "mout_aclk_fd_b", DIV_CAM11, 8, 3),
5103 DIV(CLK_DIV_PCLK_LITE_C, "div_pclk_lite_c", "div_aclk_lite_c",
5104 DIV_CAM11, 4, 2),
5105 DIV(CLK_DIV_ACLK_LITE_C, "div_aclk_lite_c", "mout_aclk_lite_c_b",
5106 DIV_CAM11, 0, 3),
5107};
5108
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005109static const struct samsung_gate_clock cam1_gate_clks[] __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005110 /* ENABLE_ACLK_CAM10 */
5111 GATE(CLK_ACLK_ISP_GIC, "aclk_isp_gic", "mout_aclk_cam1_333_user",
5112 ENABLE_ACLK_CAM10, 4, 0, 0),
5113 GATE(CLK_ACLK_FD, "aclk_fd", "div_aclk_fd",
5114 ENABLE_ACLK_CAM10, 3, 0, 0),
5115 GATE(CLK_ACLK_LITE_C, "aclk_lite_c", "div_aclk_lite_c",
5116 ENABLE_ACLK_CAM10, 1, 0, 0),
5117 GATE(CLK_ACLK_CSIS2, "aclk_csis2", "div_aclk_csis2",
5118 ENABLE_ACLK_CAM10, 0, 0, 0),
5119
5120 /* ENABLE_ACLK_CAM11 */
5121 GATE(CLK_ACLK_ASYNCAPBM_FD, "aclk_asyncapbm_fd", "div_pclk_fd",
5122 ENABLE_ACLK_CAM11, 29, CLK_IGNORE_UNUSED, 0),
5123 GATE(CLK_ACLK_ASYNCAPBS_FD, "aclk_asyncapbs_fd", "div_pclk_cam1_166",
5124 ENABLE_ACLK_CAM11, 28, CLK_IGNORE_UNUSED, 0),
5125 GATE(CLK_ACLK_ASYNCAPBM_LITE_C, "aclk_asyncapbm_lite_c",
5126 "div_pclk_lite_c", ENABLE_ACLK_CAM11,
5127 27, CLK_IGNORE_UNUSED, 0),
5128 GATE(CLK_ACLK_ASYNCAPBS_LITE_C, "aclk_asyncapbs_lite_c",
5129 "div_pclk_cam1_166", ENABLE_ACLK_CAM11,
5130 26, CLK_IGNORE_UNUSED, 0),
5131 GATE(CLK_ACLK_ASYNCAHBS_SFRISP2H2, "aclk_asyncahbs_sfrisp2h2",
5132 "div_pclk_cam1_83", ENABLE_ACLK_CAM11,
5133 25, CLK_IGNORE_UNUSED, 0),
5134 GATE(CLK_ACLK_ASYNCAHBS_SFRISP2H1, "aclk_asyncahbs_sfrisp2h1",
5135 "div_pclk_cam1_83", ENABLE_ACLK_CAM11,
5136 24, CLK_IGNORE_UNUSED, 0),
5137 GATE(CLK_ACLK_ASYNCAXIM_CA5, "aclk_asyncaxim_ca5",
5138 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5139 23, CLK_IGNORE_UNUSED, 0),
5140 GATE(CLK_ACLK_ASYNCAXIS_CA5, "aclk_asyncaxis_ca5",
5141 "mout_aclk_cam1_552_user", ENABLE_ACLK_CAM11,
5142 22, CLK_IGNORE_UNUSED, 0),
5143 GATE(CLK_ACLK_ASYNCAXIS_ISPX2, "aclk_asyncaxis_ispx2",
5144 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5145 21, CLK_IGNORE_UNUSED, 0),
5146 GATE(CLK_ACLK_ASYNCAXIS_ISPX1, "aclk_asyncaxis_ispx1",
5147 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5148 20, CLK_IGNORE_UNUSED, 0),
5149 GATE(CLK_ACLK_ASYNCAXIS_ISPX0, "aclk_asyncaxis_ispx0",
5150 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5151 19, CLK_IGNORE_UNUSED, 0),
5152 GATE(CLK_ACLK_ASYNCAXIM_ISPEX, "aclk_asyncaxim_ispex",
5153 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5154 18, CLK_IGNORE_UNUSED, 0),
5155 GATE(CLK_ACLK_ASYNCAXIM_ISP3P, "aclk_asyncaxim_isp3p",
5156 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5157 17, CLK_IGNORE_UNUSED, 0),
5158 GATE(CLK_ACLK_ASYNCAXIS_ISP3P, "aclk_asyncaxis_isp3p",
5159 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5160 16, CLK_IGNORE_UNUSED, 0),
5161 GATE(CLK_ACLK_ASYNCAXIM_FD, "aclk_asyncaxim_fd",
5162 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5163 15, CLK_IGNORE_UNUSED, 0),
5164 GATE(CLK_ACLK_ASYNCAXIS_FD, "aclk_asyncaxis_fd", "div_aclk_fd",
5165 ENABLE_ACLK_CAM11, 14, CLK_IGNORE_UNUSED, 0),
5166 GATE(CLK_ACLK_ASYNCAXIM_LITE_C, "aclk_asyncaxim_lite_c",
5167 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM11,
5168 13, CLK_IGNORE_UNUSED, 0),
5169 GATE(CLK_ACLK_ASYNCAXIS_LITE_C, "aclk_asyncaxis_lite_c",
5170 "div_aclk_lite_c", ENABLE_ACLK_CAM11,
5171 12, CLK_IGNORE_UNUSED, 0),
5172 GATE(CLK_ACLK_AHB2APB_ISP5P, "aclk_ahb2apb_isp5p", "div_pclk_cam1_83",
5173 ENABLE_ACLK_CAM11, 11, CLK_IGNORE_UNUSED, 0),
5174 GATE(CLK_ACLK_AHB2APB_ISP3P, "aclk_ahb2apb_isp3p", "div_pclk_cam1_83",
5175 ENABLE_ACLK_CAM11, 10, CLK_IGNORE_UNUSED, 0),
5176 GATE(CLK_ACLK_AXI2APB_ISP3P, "aclk_axi2apb_isp3p",
5177 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM11,
5178 9, CLK_IGNORE_UNUSED, 0),
5179 GATE(CLK_ACLK_AHB_SFRISP2H, "aclk_ahb_sfrisp2h", "div_pclk_cam1_83",
5180 ENABLE_ACLK_CAM11, 8, CLK_IGNORE_UNUSED, 0),
5181 GATE(CLK_ACLK_AXI_ISP_HX_R, "aclk_axi_isp_hx_r", "div_pclk_cam1_166",
5182 ENABLE_ACLK_CAM11, 7, CLK_IGNORE_UNUSED, 0),
5183 GATE(CLK_ACLK_AXI_ISP_CX_R, "aclk_axi_isp_cx_r", "div_pclk_cam1_166",
5184 ENABLE_ACLK_CAM11, 6, CLK_IGNORE_UNUSED, 0),
5185 GATE(CLK_ACLK_AXI_ISP_HX, "aclk_axi_isp_hx", "mout_aclk_cam1_333_user",
5186 ENABLE_ACLK_CAM11, 5, CLK_IGNORE_UNUSED, 0),
5187 GATE(CLK_ACLK_AXI_ISP_CX, "aclk_axi_isp_cx", "mout_aclk_cam1_333_user",
5188 ENABLE_ACLK_CAM11, 4, CLK_IGNORE_UNUSED, 0),
5189 GATE(CLK_ACLK_XIU_ISPX, "aclk_xiu_ispx", "mout_aclk_cam1_333_user",
5190 ENABLE_ACLK_CAM11, 3, CLK_IGNORE_UNUSED, 0),
5191 GATE(CLK_ACLK_XIU_ISPEX, "aclk_xiu_ispex", "mout_aclk_cam1_400_user",
5192 ENABLE_ACLK_CAM11, 2, CLK_IGNORE_UNUSED, 0),
5193 GATE(CLK_ACLK_CAM1NP_333, "aclk_cam1np_333", "mout_aclk_cam1_333_user",
5194 ENABLE_ACLK_CAM11, 1, CLK_IGNORE_UNUSED, 0),
5195 GATE(CLK_ACLK_CAM1ND_400, "aclk_cam1nd_400", "mout_aclk_cam1_400_user",
5196 ENABLE_ACLK_CAM11, 0, CLK_IGNORE_UNUSED, 0),
5197
5198 /* ENABLE_ACLK_CAM12 */
5199 GATE(CLK_ACLK_SMMU_ISPCPU, "aclk_smmu_ispcpu",
5200 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5201 10, CLK_IGNORE_UNUSED, 0),
5202 GATE(CLK_ACLK_SMMU_FD, "aclk_smmu_fd", "mout_aclk_cam1_400_user",
5203 ENABLE_ACLK_CAM12, 9, CLK_IGNORE_UNUSED, 0),
5204 GATE(CLK_ACLK_SMMU_LITE_C, "aclk_smmu_lite_c",
5205 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5206 8, CLK_IGNORE_UNUSED, 0),
5207 GATE(CLK_ACLK_BTS_ISP3P, "aclk_bts_isp3p", "mout_aclk_cam1_400_user",
5208 ENABLE_ACLK_CAM12, 7, CLK_IGNORE_UNUSED, 0),
5209 GATE(CLK_ACLK_BTS_FD, "aclk_bts_fd", "mout_aclk_cam1_400_user",
5210 ENABLE_ACLK_CAM12, 6, CLK_IGNORE_UNUSED, 0),
5211 GATE(CLK_ACLK_BTS_LITE_C, "aclk_bts_lite_c", "mout_aclk_cam1_400_user",
5212 ENABLE_ACLK_CAM12, 5, CLK_IGNORE_UNUSED, 0),
5213 GATE(CLK_ACLK_AHBDN_SFRISP2H, "aclk_ahbdn_sfrisp2h",
5214 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM12,
5215 4, CLK_IGNORE_UNUSED, 0),
5216 GATE(CLK_ACLK_AHBDN_ISP5P, "aclk_aclk-shbdn_isp5p",
5217 "mout_aclk_cam1_333_user", ENABLE_ACLK_CAM12,
5218 3, CLK_IGNORE_UNUSED, 0),
5219 GATE(CLK_ACLK_AXIUS_ISP3P, "aclk_axius_isp3p",
5220 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5221 2, CLK_IGNORE_UNUSED, 0),
5222 GATE(CLK_ACLK_AXIUS_FD, "aclk_axius_fd", "mout_aclk_cam1_400_user",
5223 ENABLE_ACLK_CAM12, 1, CLK_IGNORE_UNUSED, 0),
5224 GATE(CLK_ACLK_AXIUS_LITE_C, "aclk_axius_lite_c",
5225 "mout_aclk_cam1_400_user", ENABLE_ACLK_CAM12,
5226 0, CLK_IGNORE_UNUSED, 0),
5227
5228 /* ENABLE_PCLK_CAM1 */
5229 GATE(CLK_PCLK_SMMU_ISPCPU, "pclk_smmu_ispcpu", "div_pclk_cam1_166",
5230 ENABLE_PCLK_CAM1, 27, CLK_IGNORE_UNUSED, 0),
5231 GATE(CLK_PCLK_SMMU_FD, "pclk_smmu_fd", "div_pclk_cam1_166",
5232 ENABLE_PCLK_CAM1, 26, CLK_IGNORE_UNUSED, 0),
5233 GATE(CLK_PCLK_SMMU_LITE_C, "pclk_smmu_lite_c", "div_pclk_cam1_166",
5234 ENABLE_PCLK_CAM1, 25, CLK_IGNORE_UNUSED, 0),
5235 GATE(CLK_PCLK_BTS_ISP3P, "pclk_bts_isp3p", "div_pclk_cam1_83",
5236 ENABLE_PCLK_CAM1, 24, CLK_IGNORE_UNUSED, 0),
5237 GATE(CLK_PCLK_BTS_FD, "pclk_bts_fd", "div_pclk_cam1_83",
5238 ENABLE_PCLK_CAM1, 23, CLK_IGNORE_UNUSED, 0),
5239 GATE(CLK_PCLK_BTS_LITE_C, "pclk_bts_lite_c", "div_pclk_cam1_83",
5240 ENABLE_PCLK_CAM1, 22, CLK_IGNORE_UNUSED, 0),
5241 GATE(CLK_PCLK_ASYNCAXIM_CA5, "pclk_asyncaxim_ca5", "div_pclk_cam1_166",
5242 ENABLE_PCLK_CAM1, 21, CLK_IGNORE_UNUSED, 0),
5243 GATE(CLK_PCLK_ASYNCAXIM_ISPEX, "pclk_asyncaxim_ispex",
5244 "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5245 20, CLK_IGNORE_UNUSED, 0),
5246 GATE(CLK_PCLK_ASYNCAXIM_ISP3P, "pclk_asyncaxim_isp3p",
5247 "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5248 19, CLK_IGNORE_UNUSED, 0),
5249 GATE(CLK_PCLK_ASYNCAXIM_FD, "pclk_asyncaxim_fd", "div_pclk_cam1_83",
5250 ENABLE_PCLK_CAM1, 18, CLK_IGNORE_UNUSED, 0),
5251 GATE(CLK_PCLK_ASYNCAXIM_LITE_C, "pclk_asyncaxim_lite_c",
5252 "div_pclk_cam1_83", ENABLE_PCLK_CAM1,
5253 17, CLK_IGNORE_UNUSED, 0),
5254 GATE(CLK_PCLK_PMU_CAM1, "pclk_pmu_cam1", "div_pclk_cam1_83",
5255 ENABLE_PCLK_CAM1, 16, CLK_IGNORE_UNUSED, 0),
5256 GATE(CLK_PCLK_SYSREG_CAM1, "pclk_sysreg_cam1", "div_pclk_cam1_83",
5257 ENABLE_PCLK_CAM1, 15, CLK_IGNORE_UNUSED, 0),
5258 GATE(CLK_PCLK_CMU_CAM1_LOCAL, "pclk_cmu_cam1_local",
5259 "div_pclk_cam1_166", ENABLE_PCLK_CAM1,
5260 14, CLK_IGNORE_UNUSED, 0),
5261 GATE(CLK_PCLK_ISP_MCTADC, "pclk_isp_mctadc", "div_pclk_cam1_83",
5262 ENABLE_PCLK_CAM1, 13, CLK_IGNORE_UNUSED, 0),
5263 GATE(CLK_PCLK_ISP_WDT, "pclk_isp_wdt", "div_pclk_cam1_83",
5264 ENABLE_PCLK_CAM1, 12, CLK_IGNORE_UNUSED, 0),
5265 GATE(CLK_PCLK_ISP_PWM, "pclk_isp_pwm", "div_pclk_cam1_83",
5266 ENABLE_PCLK_CAM1, 11, CLK_IGNORE_UNUSED, 0),
5267 GATE(CLK_PCLK_ISP_UART, "pclk_isp_uart", "div_pclk_cam1_83",
5268 ENABLE_PCLK_CAM1, 10, CLK_IGNORE_UNUSED, 0),
5269 GATE(CLK_PCLK_ISP_MCUCTL, "pclk_isp_mcuctl", "div_pclk_cam1_83",
5270 ENABLE_PCLK_CAM1, 9, CLK_IGNORE_UNUSED, 0),
5271 GATE(CLK_PCLK_ISP_SPI1, "pclk_isp_spi1", "div_pclk_cam1_83",
5272 ENABLE_PCLK_CAM1, 8, CLK_IGNORE_UNUSED, 0),
5273 GATE(CLK_PCLK_ISP_SPI0, "pclk_isp_spi0", "div_pclk_cam1_83",
5274 ENABLE_PCLK_CAM1, 7, CLK_IGNORE_UNUSED, 0),
5275 GATE(CLK_PCLK_ISP_I2C2, "pclk_isp_i2c2", "div_pclk_cam1_83",
5276 ENABLE_PCLK_CAM1, 6, CLK_IGNORE_UNUSED, 0),
5277 GATE(CLK_PCLK_ISP_I2C1, "pclk_isp_i2c1", "div_pclk_cam1_83",
5278 ENABLE_PCLK_CAM1, 5, CLK_IGNORE_UNUSED, 0),
5279 GATE(CLK_PCLK_ISP_I2C0, "pclk_isp_i2c0", "div_pclk_cam1_83",
5280 ENABLE_PCLK_CAM1, 4, CLK_IGNORE_UNUSED, 0),
Sylwester Nawrocki3c30e382015-02-18 17:31:35 +01005281 GATE(CLK_PCLK_ISP_MPWM, "pclk_isp_mpwm", "div_pclk_cam1_83",
Chanwoo Choia5958a92015-02-03 09:13:56 +09005282 ENABLE_PCLK_CAM1, 3, CLK_IGNORE_UNUSED, 0),
5283 GATE(CLK_PCLK_FD, "pclk_fd", "div_pclk_fd",
5284 ENABLE_PCLK_CAM1, 3, CLK_IGNORE_UNUSED, 0),
5285 GATE(CLK_PCLK_LITE_C, "pclk_lite_c", "div_pclk_lite_c",
5286 ENABLE_PCLK_CAM1, 1, CLK_IGNORE_UNUSED, 0),
5287 GATE(CLK_PCLK_CSIS2, "pclk_csis2", "div_pclk_cam1_166",
5288 ENABLE_PCLK_CAM1, 0, CLK_IGNORE_UNUSED, 0),
5289
5290 /* ENABLE_SCLK_CAM1 */
5291 GATE(CLK_SCLK_ISP_I2C2, "sclk_isp_i2c2", "oscclk", ENABLE_SCLK_CAM1,
5292 15, 0, 0),
5293 GATE(CLK_SCLK_ISP_I2C1, "sclk_isp_i2c1", "oscclk", ENABLE_SCLK_CAM1,
5294 14, 0, 0),
5295 GATE(CLK_SCLK_ISP_I2C0, "sclk_isp_i2c0", "oscclk", ENABLE_SCLK_CAM1,
5296 13, 0, 0),
5297 GATE(CLK_SCLK_ISP_PWM, "sclk_isp_pwm", "oscclk", ENABLE_SCLK_CAM1,
5298 12, 0, 0),
5299 GATE(CLK_PHYCLK_RXBYTECLKHS0_S2B, "phyclk_rxbyteclkhs0_s2b",
5300 "mout_phyclk_rxbyteclkhs0_s2b_user",
5301 ENABLE_SCLK_CAM1, 11, 0, 0),
5302 GATE(CLK_SCLK_LITE_C_FREECNT, "sclk_lite_c_freecnt", "div_pclk_lite_c",
5303 ENABLE_SCLK_CAM1, 10, 0, 0),
5304 GATE(CLK_SCLK_PIXELASYNCM_FD, "sclk_pixelasyncm_fd", "div_aclk_fd",
5305 ENABLE_SCLK_CAM1, 9, 0, 0),
5306 GATE(CLK_SCLK_ISP_MCTADC, "sclk_isp_mctadc", "sclk_isp_mctadc_cam1",
5307 ENABLE_SCLK_CAM1, 7, 0, 0),
5308 GATE(CLK_SCLK_ISP_UART, "sclk_isp_uart", "mout_sclk_isp_uart_user",
5309 ENABLE_SCLK_CAM1, 6, 0, 0),
5310 GATE(CLK_SCLK_ISP_SPI1, "sclk_isp_spi1", "mout_sclk_isp_spi1_user",
5311 ENABLE_SCLK_CAM1, 5, 0, 0),
5312 GATE(CLK_SCLK_ISP_SPI0, "sclk_isp_spi0", "mout_sclk_isp_spi0_user",
5313 ENABLE_SCLK_CAM1, 4, 0, 0),
Sylwester Nawrocki3c30e382015-02-18 17:31:35 +01005314 GATE(CLK_SCLK_ISP_MPWM, "sclk_isp_mpwm", "div_sclk_isp_mpwm",
Chanwoo Choia5958a92015-02-03 09:13:56 +09005315 ENABLE_SCLK_CAM1, 3, 0, 0),
5316 GATE(CLK_PCLK_DBG_ISP, "sclk_dbg_isp", "div_pclk_dbg_cam1",
5317 ENABLE_SCLK_CAM1, 2, 0, 0),
5318 GATE(CLK_ATCLK_ISP, "atclk_isp", "div_atclk_cam1",
5319 ENABLE_SCLK_CAM1, 1, 0, 0),
5320 GATE(CLK_SCLK_ISP_CA5, "sclk_isp_ca5", "mout_aclk_cam1_552_user",
5321 ENABLE_SCLK_CAM1, 0, 0, 0),
5322};
5323
Krzysztof Kozlowskia6cd1fb2016-05-11 14:02:10 +02005324static const struct samsung_cmu_info cam1_cmu_info __initconst = {
Chanwoo Choia5958a92015-02-03 09:13:56 +09005325 .mux_clks = cam1_mux_clks,
5326 .nr_mux_clks = ARRAY_SIZE(cam1_mux_clks),
5327 .div_clks = cam1_div_clks,
5328 .nr_div_clks = ARRAY_SIZE(cam1_div_clks),
5329 .gate_clks = cam1_gate_clks,
5330 .nr_gate_clks = ARRAY_SIZE(cam1_gate_clks),
5331 .fixed_clks = cam1_fixed_clks,
5332 .nr_fixed_clks = ARRAY_SIZE(cam1_fixed_clks),
5333 .nr_clk_ids = CAM1_NR_CLK,
5334 .clk_regs = cam1_clk_regs,
5335 .nr_clk_regs = ARRAY_SIZE(cam1_clk_regs),
5336};
5337
5338static void __init exynos5433_cmu_cam1_init(struct device_node *np)
5339{
5340 samsung_cmu_register_one(np, &cam1_cmu_info);
5341}
5342CLK_OF_DECLARE(exynos5433_cmu_cam1, "samsung,exynos5433-cmu-cam1",
5343 exynos5433_cmu_cam1_init);