blob: b2b79354d5c02be2b172b508a80af29ffec5a880 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Liad Kaufman553452e2015-04-16 17:21:12 +03008 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020010 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24 * USA
25 *
26 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020027 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030028 *
29 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020030 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030031 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32 *
33 * BSD LICENSE
34 *
Liad Kaufman553452e2015-04-16 17:21:12 +030035 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbach62d74762016-01-05 15:25:43 +020037 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030038 * All rights reserved.
39 *
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
42 * are met:
43 *
44 * * Redistributions of source code must retain the above copyright
45 * notice, this list of conditions and the following disclaimer.
46 * * Redistributions in binary form must reproduce the above copyright
47 * notice, this list of conditions and the following disclaimer in
48 * the documentation and/or other materials provided with the
49 * distribution.
50 * * Neither the name Intel Corporation nor the names of its
51 * contributors may be used to endorse or promote products derived
52 * from this software without specific prior written permission.
53 *
54 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65 *
66 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080067#include <linux/pci.h>
68#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070070#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020071#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070072#include <linux/bitops.h>
73#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030074#include <linux/vmalloc.h>
Luca Coelhob3ff1272016-01-06 18:40:38 -020075#include <linux/pm_runtime.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070076
Johannes Berg82575102012-04-03 16:44:37 -070077#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070079#include "iwl-csr.h"
80#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020081#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070082#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020083#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020084#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020085#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080086
Arik Nemtsovfe457732014-11-17 15:46:37 +020087/* extended range in FW SRAM */
88#define IWL_FW_MEM_EXTENDED_START 0x40000
89#define IWL_FW_MEM_EXTENDED_END 0x57FFF
90
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030091static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
92{
93 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
94
95 if (!trans_pcie->fw_mon_page)
96 return;
97
98 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
99 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
100 __free_pages(trans_pcie->fw_mon_page,
101 get_order(trans_pcie->fw_mon_size));
102 trans_pcie->fw_mon_page = NULL;
103 trans_pcie->fw_mon_phys = 0;
104 trans_pcie->fw_mon_size = 0;
105}
106
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300107static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300108{
109 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Liad Kaufman553452e2015-04-16 17:21:12 +0300110 struct page *page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300111 dma_addr_t phys;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300112 u32 size = 0;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300113 u8 power;
114
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300115 if (!max_power) {
116 /* default max_power is maximum */
117 max_power = 26;
118 } else {
119 max_power += 11;
120 }
121
122 if (WARN(max_power > 26,
123 "External buffer size for monitor is too big %d, check the FW TLV\n",
124 max_power))
125 return;
126
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300127 if (trans_pcie->fw_mon_page) {
128 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
129 trans_pcie->fw_mon_size,
130 DMA_FROM_DEVICE);
131 return;
132 }
133
134 phys = 0;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300135 for (power = max_power; power >= 11; power--) {
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300136 int order;
137
138 size = BIT(power);
139 order = get_order(size);
140 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
141 order);
142 if (!page)
143 continue;
144
145 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
146 DMA_FROM_DEVICE);
147 if (dma_mapping_error(trans->dev, phys)) {
148 __free_pages(page, order);
Liad Kaufman553452e2015-04-16 17:21:12 +0300149 page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300150 continue;
151 }
152 IWL_INFO(trans,
153 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
154 size, order);
155 break;
156 }
157
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300158 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300159 return;
160
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300161 if (power != max_power)
162 IWL_ERR(trans,
163 "Sorry - debug buffer is only %luK while you requested %luK\n",
164 (unsigned long)BIT(power - 10),
165 (unsigned long)BIT(max_power - 10));
166
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300167 trans_pcie->fw_mon_page = page;
168 trans_pcie->fw_mon_phys = phys;
169 trans_pcie->fw_mon_size = size;
170}
171
Alexander Bondara812cba2014-02-18 16:45:00 +0100172static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
173{
174 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
175 ((reg & 0x0000ffff) | (2 << 28)));
176 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
177}
178
179static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
180{
181 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
182 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
183 ((reg & 0x0000ffff) | (3 << 28)));
184}
185
Johannes Bergddaf5a52013-01-08 11:25:44 +0100186static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300187{
Dreyfuss, Haim66337b72015-06-04 11:45:33 +0300188 if (trans->cfg->apmg_not_supported)
Avri Altman95411d02015-05-11 11:04:34 +0300189 return;
190
Johannes Bergddaf5a52013-01-08 11:25:44 +0100191 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
192 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
193 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
194 ~APMG_PS_CTRL_MSK_PWR_SRC);
195 else
196 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
197 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
198 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300199}
200
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200201/* PCI registers */
202#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200203
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200204static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200205{
Johannes Berg20d3b642012-05-16 22:54:29 +0200206 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200207 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300208 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200209
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200210 /*
211 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
212 * Check if BIOS (or OS) enabled L1-ASPM on this device.
213 * If so (likely), disable L0S, so device moves directly L0->L1;
214 * costs negligible amount of power savings.
215 * If not (unlikely), enable L0S, so there is at least some
216 * power savings, even without L1.
217 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200218 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300219 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200220 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300221 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200222 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700223 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300224
225 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
226 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
227 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
228 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
229 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200230}
231
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200232/*
233 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200234 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200235 * NOTE: This does not load uCode nor start the embedded processor
236 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200237static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200238{
239 int ret = 0;
240 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
241
242 /*
243 * Use "set_bit" below rather than "write", to preserve any hardware
244 * bits already set by default after reset.
245 */
246
247 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200248 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
249 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
250 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200251
252 /*
253 * Disable L0s without affecting L1;
254 * don't wait for ICH L0s (ICH bug W/A)
255 */
256 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200257 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200258
259 /* Set FH wait threshold to maximum (HW error during stress W/A) */
260 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
261
262 /*
263 * Enable HAP INTA (interrupt from management bus) to
264 * wake device's PCI Express link L1a -> L0s
265 */
266 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200267 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200268
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200269 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200270
271 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700272 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200273 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700274 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200275
276 /*
277 * Set "initialization complete" bit to move adapter from
278 * D0U* --> D0A* (powered-up active) state.
279 */
280 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
281
282 /*
283 * Wait for clock stabilization; once stabilized, access to
284 * device-internal resources is supported, e.g. iwl_write_prph()
285 * and accesses to uCode SRAM.
286 */
287 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200288 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
289 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200290 if (ret < 0) {
291 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
292 goto out;
293 }
294
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200295 if (trans->cfg->host_interrupt_operation_mode) {
296 /*
297 * This is a bit of an abuse - This is needed for 7260 / 3160
298 * only check host_interrupt_operation_mode even if this is
299 * not related to host_interrupt_operation_mode.
300 *
301 * Enable the oscillator to count wake up time for L1 exit. This
302 * consumes slightly more power (100uA) - but allows to be sure
303 * that we wake up from L1 on time.
304 *
305 * This looks weird: read twice the same register, discard the
306 * value, set a bit, and yet again, read that same register
307 * just to discard the value. But that's the way the hardware
308 * seems to like it.
309 */
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_read_prph(trans, OSC_CLK);
312 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
313 iwl_read_prph(trans, OSC_CLK);
314 iwl_read_prph(trans, OSC_CLK);
315 }
316
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200317 /*
318 * Enable DMA clock and wait for it to stabilize.
319 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200320 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
321 * bits do not disable clocks. This preserves any hardware
322 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200323 */
Avri Altman95411d02015-05-11 11:04:34 +0300324 if (!trans->cfg->apmg_not_supported) {
Eran Harary3073d8c2013-12-29 14:09:59 +0200325 iwl_write_prph(trans, APMG_CLK_EN_REG,
326 APMG_CLK_VAL_DMA_CLK_RQT);
327 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200328
Eran Harary3073d8c2013-12-29 14:09:59 +0200329 /* Disable L1-Active */
330 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
331 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200332
Eran Harary3073d8c2013-12-29 14:09:59 +0200333 /* Clear the interrupt in APMG if the NIC is in RFKILL */
334 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
335 APMG_RTC_INT_STT_RFKILL);
336 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300337
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200338 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200339
340out:
341 return ret;
342}
343
Alexander Bondara812cba2014-02-18 16:45:00 +0100344/*
345 * Enable LP XTAL to avoid HW bug where device may consume much power if
346 * FW is not loaded after device reset. LP XTAL is disabled by default
347 * after device HW reset. Do it only if XTAL is fed by internal source.
348 * Configure device's "persistence" mode to avoid resetting XTAL again when
349 * SHRD_HW_RST occurs in S3.
350 */
351static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
352{
353 int ret;
354 u32 apmg_gp1_reg;
355 u32 apmg_xtal_cfg_reg;
356 u32 dl_cfg_reg;
357
358 /* Force XTAL ON */
359 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
360 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
361
362 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
363 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
364
365 udelay(10);
366
367 /*
368 * Set "initialization complete" bit to move adapter from
369 * D0U* --> D0A* (powered-up active) state.
370 */
371 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
372
373 /*
374 * Wait for clock stabilization; once stabilized, access to
375 * device-internal resources is possible.
376 */
377 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
378 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
379 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
380 25000);
381 if (WARN_ON(ret < 0)) {
382 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
383 /* Release XTAL ON request */
384 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
385 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
386 return;
387 }
388
389 /*
390 * Clear "disable persistence" to avoid LP XTAL resetting when
391 * SHRD_HW_RST is applied in S3.
392 */
393 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
394 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
395
396 /*
397 * Force APMG XTAL to be active to prevent its disabling by HW
398 * caused by APMG idle state.
399 */
400 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
401 SHR_APMG_XTAL_CFG_REG);
402 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
403 apmg_xtal_cfg_reg |
404 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
405
406 /*
407 * Reset entire device again - do controller reset (results in
408 * SHRD_HW_RST). Turn MAC off before proceeding.
409 */
410 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
411
412 udelay(10);
413
414 /* Enable LP XTAL by indirect access through CSR */
415 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
416 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
417 SHR_APMG_GP1_WF_XTAL_LP_EN |
418 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
419
420 /* Clear delay line clock power up */
421 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
422 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
423 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
424
425 /*
426 * Enable persistence mode to avoid LP XTAL resetting when
427 * SHRD_HW_RST is applied in S3.
428 */
429 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
430 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
431
432 /*
433 * Clear "initialization complete" bit to move adapter from
434 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
435 */
436 iwl_clear_bit(trans, CSR_GP_CNTRL,
437 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
438
439 /* Activates XTAL resources monitor */
440 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
441 CSR_MONITOR_XTAL_RESOURCES);
442
443 /* Release XTAL ON request */
444 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
445 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
446 udelay(10);
447
448 /* Release APMG XTAL */
449 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
450 apmg_xtal_cfg_reg &
451 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
452}
453
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200454static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200455{
456 int ret = 0;
457
458 /* stop device's busmaster DMA activity */
459 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
460
461 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200462 CSR_RESET_REG_FLAG_MASTER_DISABLED,
463 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300464 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200465 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
466
467 IWL_DEBUG_INFO(trans, "stop master\n");
468
469 return ret;
470}
471
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200472static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200473{
474 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
475
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200476 if (op_mode_leave) {
477 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
478 iwl_pcie_apm_init(trans);
479
480 /* inform ME that we are leaving */
481 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
482 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
483 APMG_PCIDEV_STT_VAL_WAKE_ME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300484 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
485 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
486 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200487 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
488 CSR_HW_IF_CONFIG_REG_PREPARE |
489 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300490 mdelay(1);
491 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
492 CSR_RESET_LINK_PWR_MGMT_DISABLED);
493 }
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200494 mdelay(5);
495 }
496
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200497 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200498
499 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200500 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200501
Alexander Bondara812cba2014-02-18 16:45:00 +0100502 if (trans->cfg->lp_xtal_workaround) {
503 iwl_pcie_apm_lp_xtal_enable(trans);
504 return;
505 }
506
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200507 /* Reset the entire device */
508 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
509
510 udelay(10);
511
512 /*
513 * Clear "initialization complete" bit to move adapter from
514 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
515 */
516 iwl_clear_bit(trans, CSR_GP_CNTRL,
517 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
518}
519
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200520static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300521{
Johannes Berg7b114882012-02-05 13:55:11 -0800522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300523
524 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200525 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200526 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300527
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200528 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300529
Avri Altman95411d02015-05-11 11:04:34 +0300530 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300531
Johannes Bergecdb9752012-03-06 13:31:03 -0800532 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300533
534 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200535 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300536
537 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200538 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300539 return -ENOMEM;
540
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700541 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300542 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200543 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200544 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300545 }
546
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300547 return 0;
548}
549
550#define HW_READY_TIMEOUT (50)
551
552/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200553static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300554{
555 int ret;
556
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200557 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200558 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300559
560 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200561 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200562 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
563 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
564 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300565
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200566 if (ret >= 0)
567 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
568
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300570 return ret;
571}
572
573/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200574static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300575{
576 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300577 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300578 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300579
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300581
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200582 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200583 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300584 if (ret >= 0)
585 return 0;
586
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300587 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
588 CSR_RESET_LINK_PWR_MGMT_DISABLED);
589 msleep(1);
590
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300591 for (iter = 0; iter < 10; iter++) {
592 /* If HW is not ready, prepare the conditions to check again */
593 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
594 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300595
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300596 do {
597 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach03a19cb2015-10-21 19:55:32 +0300598 if (ret >= 0)
599 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300600
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300601 usleep_range(200, 1000);
602 t += 200;
603 } while (t < 150000);
604 msleep(25);
605 }
606
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300607 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300608
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300609 return ret;
610}
611
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200612/*
613 * ucode
614 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200615static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200616 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200617{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800618 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200619 unsigned long flags;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200620 int ret;
621
Johannes Berg13df1aa2012-03-06 13:31:00 -0800622 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200623
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200624 if (!iwl_trans_grab_nic_access(trans, &flags))
625 return -EIO;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200626
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200627 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
628 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200629
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200630 iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
631 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200632
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200633 iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
634 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200635
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200636 iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
637 (iwl_get_dma_hi_addr(phy_addr)
638 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200639
Emmanuel Grumbachbac842d2016-01-31 09:29:39 +0200640 iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
641 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
642 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
643 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
644
645 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
646 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
647 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
648 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
649
650 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200651
Johannes Berg13df1aa2012-03-06 13:31:00 -0800652 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
653 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200654 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200655 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200656 return -ETIMEDOUT;
657 }
658
659 return 0;
660}
661
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200662static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200663 const struct fw_desc *section)
664{
665 u8 *v_addr;
666 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200667 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200668 int ret = 0;
669
670 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
671 section_num);
672
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300673 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
674 GFP_KERNEL | __GFP_NOWARN);
675 if (!v_addr) {
676 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
677 chunk_sz = PAGE_SIZE;
678 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
679 &p_addr, GFP_KERNEL);
680 if (!v_addr)
681 return -ENOMEM;
682 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200683
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300684 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200685 u32 copy_size, dst_addr;
686 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200687
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300688 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200689 dst_addr = section->offset + offset;
690
691 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
692 dst_addr <= IWL_FW_MEM_EXTENDED_END)
693 extended_addr = true;
694
695 if (extended_addr)
696 iwl_set_bits_prph(trans, LMPM_CHICK,
697 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200698
699 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200700 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
701 copy_size);
702
703 if (extended_addr)
704 iwl_clear_bits_prph(trans, LMPM_CHICK,
705 LMPM_CHICK_EXTENDED_ADDR_SPACE);
706
Johannes Berg83f84d72012-09-10 11:50:18 +0200707 if (ret) {
708 IWL_ERR(trans,
709 "Could not load the [%d] uCode section\n",
710 section_num);
711 break;
712 }
713 }
714
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300715 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200716 return ret;
717}
718
Eran Harary16bc1192015-03-03 13:53:28 +0200719/*
720 * Driver Takes the ownership on secure machine before FW load
721 * and prevent race with the BT load.
722 * W/A for ROM bug. (should be remove in the next Si step)
723 */
724static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
725{
726 u32 val, loop = 1000;
727
Eran Harary1e167072015-03-19 13:01:07 +0200728 /*
729 * Check the RSA semaphore is accessible.
730 * If the HW isn't locked and the rsa semaphore isn't accessible,
731 * we are in trouble.
732 */
Eran Harary16bc1192015-03-03 13:53:28 +0200733 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
734 if (val & (BIT(1) | BIT(17))) {
Emmanuel Grumbach9fc515b2016-03-10 13:07:17 +0200735 IWL_DEBUG_INFO(trans,
736 "can't access the RSA semaphore it is write protected\n");
Eran Harary16bc1192015-03-03 13:53:28 +0200737 return 0;
738 }
739
740 /* take ownership on the AUX IF */
741 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
742 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
743
744 do {
745 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
746 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
747 if (val == 0x1) {
748 iwl_write_prph(trans, RSA_ENABLE, 0);
749 return 0;
750 }
751
752 udelay(10);
753 loop--;
754 } while (loop > 0);
755
756 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
757 return -EIO;
758}
759
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200760static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
761 const struct fw_img *image,
762 int cpu,
763 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300764{
765 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200766 int i, ret = 0, sec_num = 0x1;
767 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300768
769 if (cpu == 1) {
770 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200771 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300772 } else {
773 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200774 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300775 }
776
Eran Harary034846c2014-01-29 08:10:17 +0200777 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
778 last_read_idx = i;
779
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300780 /*
781 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
782 * CPU1 to CPU2.
783 * PAGING_SEPARATOR_SECTION delimiter - separate between
784 * CPU2 non paged to CPU2 paging sec.
785 */
Eran Harary034846c2014-01-29 08:10:17 +0200786 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300787 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
788 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200789 IWL_DEBUG_FW(trans,
790 "Break since Data not valid or Empty section, sec = %d\n",
791 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200792 break;
Eran Harary034846c2014-01-29 08:10:17 +0200793 }
794
Eran Harary189fa2f2014-01-23 16:26:32 +0200795 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
796 if (ret)
797 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200798
799 /* Notify the ucode of the loaded section number and status */
800 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
801 val = val | (sec_num << shift_param);
802 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
803 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200804 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300805
Eran Harary034846c2014-01-29 08:10:17 +0200806 *first_ucode_section = last_read_idx;
807
Eran Hararyafb88912015-01-20 15:37:34 +0200808 if (cpu == 1)
809 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF);
810 else
811 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
812
Eran Harary189fa2f2014-01-23 16:26:32 +0200813 return 0;
814}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300815
Eran Harary189fa2f2014-01-23 16:26:32 +0200816static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
817 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200818 int cpu,
819 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200820{
821 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200822 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200823 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200824
825 if (cpu == 1) {
826 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200827 *first_ucode_section = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200828 } else {
829 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200830 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300831 }
832
Eran Harary034846c2014-01-29 08:10:17 +0200833 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
834 last_read_idx = i;
835
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300836 /*
837 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
838 * CPU1 to CPU2.
839 * PAGING_SEPARATOR_SECTION delimiter - separate between
840 * CPU2 non paged to CPU2 paging sec.
841 */
Eran Harary034846c2014-01-29 08:10:17 +0200842 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300843 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
844 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200845 IWL_DEBUG_FW(trans,
846 "Break since Data not valid or Empty section, sec = %d\n",
847 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200848 break;
Eran Harary034846c2014-01-29 08:10:17 +0200849 }
850
Eran Harary189fa2f2014-01-23 16:26:32 +0200851 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
852 if (ret)
853 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300854 }
855
Eran Harary189fa2f2014-01-23 16:26:32 +0200856 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
857 iwl_set_bits_prph(trans,
858 CSR_UCODE_LOAD_STATUS_ADDR,
859 (LMPM_CPU_UCODE_LOADING_COMPLETED |
860 LMPM_CPU_HDRS_LOADING_COMPLETED |
861 LMPM_CPU_UCODE_LOADING_STARTED) <<
862 shift_param);
863
Eran Harary034846c2014-01-29 08:10:17 +0200864 *first_ucode_section = last_read_idx;
865
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300866 return 0;
867}
868
Liad Kaufman09e350f2014-11-17 11:41:07 +0200869static void iwl_pcie_apply_destination(struct iwl_trans *trans)
870{
871 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
872 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
873 int i;
874
875 if (dest->version)
876 IWL_ERR(trans,
877 "DBG DEST version is %d - expect issues\n",
878 dest->version);
879
880 IWL_INFO(trans, "Applying debug destination %s\n",
881 get_fw_dbg_mode_string(dest->monitor_mode));
882
883 if (dest->monitor_mode == EXTERNAL_MODE)
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300884 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200885 else
886 IWL_WARN(trans, "PCI should have external buffer debug\n");
887
888 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
889 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
890 u32 val = le32_to_cpu(dest->reg_ops[i].val);
891
892 switch (dest->reg_ops[i].op) {
893 case CSR_ASSIGN:
894 iwl_write32(trans, addr, val);
895 break;
896 case CSR_SETBIT:
897 iwl_set_bit(trans, addr, BIT(val));
898 break;
899 case CSR_CLEARBIT:
900 iwl_clear_bit(trans, addr, BIT(val));
901 break;
902 case PRPH_ASSIGN:
903 iwl_write_prph(trans, addr, val);
904 break;
905 case PRPH_SETBIT:
906 iwl_set_bits_prph(trans, addr, BIT(val));
907 break;
908 case PRPH_CLEARBIT:
909 iwl_clear_bits_prph(trans, addr, BIT(val));
910 break;
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300911 case PRPH_BLOCKBIT:
912 if (iwl_read_prph(trans, addr) & BIT(val)) {
913 IWL_ERR(trans,
914 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
915 val, addr);
916 goto monitor;
917 }
918 break;
Liad Kaufman09e350f2014-11-17 11:41:07 +0200919 default:
920 IWL_ERR(trans, "FW debug - unknown OP %d\n",
921 dest->reg_ops[i].op);
922 break;
923 }
924 }
925
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300926monitor:
Liad Kaufman09e350f2014-11-17 11:41:07 +0200927 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
928 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
929 trans_pcie->fw_mon_phys >> dest->base_shift);
Emmanuel Grumbach62d74762016-01-05 15:25:43 +0200930 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
931 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
932 (trans_pcie->fw_mon_phys +
933 trans_pcie->fw_mon_size - 256) >>
934 dest->end_shift);
935 else
936 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
937 (trans_pcie->fw_mon_phys +
938 trans_pcie->fw_mon_size) >>
939 dest->end_shift);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200940 }
941}
942
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200943static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800944 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200945{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300946 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200947 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200948 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200949
Eran Hararydcab8ec2014-10-19 12:20:14 +0200950 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300951 image->is_dual_cpus ? "Dual" : "Single");
952
Eran Hararydcab8ec2014-10-19 12:20:14 +0200953 /* load to FW the binary non secured sections of CPU1 */
954 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
955 if (ret)
956 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300957
958 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200959 /* set CPU2 header address */
960 iwl_write_prph(trans,
961 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
962 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300963
Eran Harary189fa2f2014-01-23 16:26:32 +0200964 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +0200965 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
966 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200967 if (ret)
968 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300969 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200970
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300971 /* supported for 7000 only for the moment */
972 if (iwlwifi_mod_params.fw_monitor &&
973 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300974 iwl_pcie_alloc_fw_monitor(trans, 0);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300975
976 if (trans_pcie->fw_mon_size) {
977 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
978 trans_pcie->fw_mon_phys >> 4);
979 iwl_write_prph(trans, MON_BUFF_END_ADDR,
980 (trans_pcie->fw_mon_phys +
981 trans_pcie->fw_mon_size) >> 4);
982 }
Liad Kaufman09e350f2014-11-17 11:41:07 +0200983 } else if (trans->dbg_dest_tlv) {
984 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300985 }
986
Eran Hararye12ba842013-12-02 12:18:10 +0200987 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200988 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +0200989
Eran Hararydcab8ec2014-10-19 12:20:14 +0200990 return 0;
991}
Eran Harary189fa2f2014-01-23 16:26:32 +0200992
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200993static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
994 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +0200995{
996 int ret = 0;
997 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200998
999 IWL_DEBUG_FW(trans, "working with %s CPU\n",
1000 image->is_dual_cpus ? "Dual" : "Single");
1001
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +02001002 if (trans->dbg_dest_tlv)
1003 iwl_pcie_apply_destination(trans);
1004
Eran Harary16bc1192015-03-03 13:53:28 +02001005 /* TODO: remove in the next Si step */
1006 ret = iwl_pcie_rsa_race_bug_wa(trans);
1007 if (ret)
1008 return ret;
1009
Eran Hararydcab8ec2014-10-19 12:20:14 +02001010 /* configure the ucode to be ready to get the secured image */
1011 /* release CPU reset */
1012 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1013
1014 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001015 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1016 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001017 if (ret)
1018 return ret;
1019
1020 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach47dbab22015-04-28 21:32:47 +03001021 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1022 &first_ucode_section);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001023}
1024
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001025static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001026{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001027 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001028 bool hw_rfkill, was_hw_rfkill;
1029
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001030 lockdep_assert_held(&trans_pcie->mutex);
1031
1032 if (trans_pcie->is_down)
1033 return;
1034
1035 trans_pcie->is_down = true;
1036
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001037 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001038
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001039 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001040 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001041 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001042 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001043
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001044 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001045 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001046
1047 /*
1048 * If a HW restart happens during firmware loading,
1049 * then the firmware loading might call this function
1050 * and later it might be called again due to the
1051 * restart. So don't process again if the device is
1052 * already dead.
1053 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001054 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001055 IWL_DEBUG_INFO(trans,
1056 "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001057 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001058 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001059
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001060 /* Power-down device's busmaster DMA clocks */
Avri Altman95411d02015-05-11 11:04:34 +03001061 if (!trans->cfg->apmg_not_supported) {
Avri Altman1aa02b52015-04-29 05:11:10 +03001062 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1063 APMG_CLK_VAL_DMA_CLK_RQT);
1064 udelay(5);
1065 }
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001066 }
1067
1068 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001069 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001070 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001071
1072 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001073 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001074
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001075 /* stop and reset the on-board processor */
1076 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1077 udelay(20);
1078
1079 /*
1080 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1081 * This is a bug in certain verions of the hardware.
1082 * Certain devices also keep sending HW RF kill interrupt all
1083 * the time, unless the interrupt is ACKed even if the interrupt
1084 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001085 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001086 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001087 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001088 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001089
Don Fry74fda972012-03-20 16:36:54 -07001090 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001091 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1092 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001093 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1094 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001095
1096 /*
1097 * Even if we stop the HW, we still want the RF kill
1098 * interrupt
1099 */
1100 iwl_enable_rfkill_int(trans);
1101
1102 /*
1103 * Check again since the RF kill state may have changed while
1104 * all the interrupts were disabled, in this case we couldn't
1105 * receive the RF kill interrupt and update the state in the
1106 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001107 * Don't call the op_mode if the rkfill state hasn't changed.
1108 * This allows the op_mode to call stop_device from the rfkill
1109 * notification without endless recursion. Under very rare
1110 * circumstances, we might have a small recursion if the rfkill
1111 * state changed exactly now while we were called from stop_device.
1112 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001113 */
1114 hw_rfkill = iwl_is_rfkill_set(trans);
1115 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001116 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001117 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001118 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001119 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001120 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001121
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001122 /* re-take ownership to prevent other users from stealing the device */
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001123 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001124}
1125
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001126static void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1127{
1128 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1129
1130 if (trans_pcie->msix_enabled) {
1131 int i;
1132
1133 for (i = 0; i < trans_pcie->allocated_vector; i++)
1134 synchronize_irq(trans_pcie->msix_entries[i].vector);
1135 } else {
1136 synchronize_irq(trans_pcie->pci_dev->irq);
1137 }
1138}
1139
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001140static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1141 const struct fw_img *fw, bool run_in_rfkill)
1142{
1143 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1144 bool hw_rfkill;
1145 int ret;
1146
1147 /* This may fail if AMT took ownership of the device */
1148 if (iwl_pcie_prepare_card_hw(trans)) {
1149 IWL_WARN(trans, "Exit HW not ready\n");
1150 ret = -EIO;
1151 goto out;
1152 }
1153
1154 iwl_enable_rfkill_int(trans);
1155
1156 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1157
1158 /*
1159 * We enabled the RF-Kill interrupt and the handler may very
1160 * well be running. Disable the interrupts to make sure no other
1161 * interrupt can be fired.
1162 */
1163 iwl_disable_interrupts(trans);
1164
1165 /* Make sure it finished running */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001166 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001167
1168 mutex_lock(&trans_pcie->mutex);
1169
1170 /* If platform's RF_KILL switch is NOT set to KILL */
1171 hw_rfkill = iwl_is_rfkill_set(trans);
1172 if (hw_rfkill)
1173 set_bit(STATUS_RFKILL, &trans->status);
1174 else
1175 clear_bit(STATUS_RFKILL, &trans->status);
1176 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1177 if (hw_rfkill && !run_in_rfkill) {
1178 ret = -ERFKILL;
1179 goto out;
1180 }
1181
1182 /* Someone called stop_device, don't try to start_fw */
1183 if (trans_pcie->is_down) {
1184 IWL_WARN(trans,
1185 "Can't start_fw since the HW hasn't been started\n");
Anton Protopopov20aa99b2016-02-11 08:35:15 +02001186 ret = -EIO;
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001187 goto out;
1188 }
1189
1190 /* make sure rfkill handshake bits are cleared */
1191 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1192 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1193 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1194
1195 /* clear (again), then enable host interrupts */
1196 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1197
1198 ret = iwl_pcie_nic_init(trans);
1199 if (ret) {
1200 IWL_ERR(trans, "Unable to init nic\n");
1201 goto out;
1202 }
1203
1204 /*
1205 * Now, we load the firmware and don't want to be interrupted, even
1206 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1207 * FH_TX interrupt which is needed to load the firmware). If the
1208 * RF-Kill switch is toggled, we will find out after having loaded
1209 * the firmware and return the proper value to the caller.
1210 */
1211 iwl_enable_fw_load_int(trans);
1212
1213 /* really make sure rfkill handshake bits are cleared */
1214 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1215 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1216
1217 /* Load the given image to the HW */
1218 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1219 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1220 else
1221 ret = iwl_pcie_load_given_ucode(trans, fw);
1222 iwl_enable_interrupts(trans);
1223
1224 /* re-check RF-Kill state since we may have missed the interrupt */
1225 hw_rfkill = iwl_is_rfkill_set(trans);
1226 if (hw_rfkill)
1227 set_bit(STATUS_RFKILL, &trans->status);
1228 else
1229 clear_bit(STATUS_RFKILL, &trans->status);
1230
1231 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1232 if (hw_rfkill && !run_in_rfkill)
1233 ret = -ERFKILL;
1234
1235out:
1236 mutex_unlock(&trans_pcie->mutex);
1237 return ret;
1238}
1239
1240static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1241{
1242 iwl_pcie_reset_ict(trans);
1243 iwl_pcie_tx_start(trans, scd_addr);
1244}
1245
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001246static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1247{
1248 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1249
1250 mutex_lock(&trans_pcie->mutex);
1251 _iwl_trans_pcie_stop_device(trans, low_power);
1252 mutex_unlock(&trans_pcie->mutex);
1253}
1254
Johannes Berg14cfca72014-02-25 20:50:53 +01001255void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1256{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001257 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1258 IWL_TRANS_GET_PCIE_TRANS(trans);
1259
1260 lockdep_assert_held(&trans_pcie->mutex);
1261
Johannes Berg14cfca72014-02-25 20:50:53 +01001262 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001263 _iwl_trans_pcie_stop_device(trans, true);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001264}
1265
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001266static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1267 bool reset)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001268{
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001269 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001270 /* Enable persistence mode to avoid reset */
1271 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1272 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1273 }
1274
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001275 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001276
1277 /*
1278 * in testing mode, the host stays awake and the
1279 * hardware won't be reset (not even partially)
1280 */
1281 if (test)
1282 return;
1283
Johannes Bergddaf5a52013-01-08 11:25:44 +01001284 iwl_pcie_disable_ict(trans);
1285
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001286 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001287
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001288 iwl_clear_bit(trans, CSR_GP_CNTRL,
1289 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001290 iwl_clear_bit(trans, CSR_GP_CNTRL,
1291 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1292
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001293 if (reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001294 /*
1295 * reset TX queues -- some of their registers reset during S3
1296 * so if we don't reset everything here the D3 image would try
1297 * to execute some invalid memory upon resume
1298 */
1299 iwl_trans_pcie_tx_reset(trans);
1300 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001301
1302 iwl_pcie_set_pwr(trans, true);
1303}
1304
1305static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001306 enum iwl_d3_status *status,
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001307 bool test, bool reset)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001308{
1309 u32 val;
1310 int ret;
1311
Johannes Bergdebff612013-05-14 13:53:45 +02001312 if (test) {
1313 iwl_enable_interrupts(trans);
1314 *status = IWL_D3_STATUS_ALIVE;
1315 return 0;
1316 }
1317
Johannes Bergddaf5a52013-01-08 11:25:44 +01001318 /*
1319 * Also enables interrupts - none will happen as the device doesn't
1320 * know we're waking it up, only when the opmode actually tells it
1321 * after this call.
1322 */
1323 iwl_pcie_reset_ict(trans);
1324
1325 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1326 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1327
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001328 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1329 udelay(2);
1330
Johannes Bergddaf5a52013-01-08 11:25:44 +01001331 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1332 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1333 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1334 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001335 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001336 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1337 return ret;
1338 }
1339
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001340 iwl_pcie_set_pwr(trans, false);
1341
Matti Gottlieb23ae6122015-12-31 18:18:02 +02001342 if (!reset) {
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001343 iwl_clear_bit(trans, CSR_GP_CNTRL,
1344 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1345 } else {
1346 iwl_trans_pcie_tx_reset(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001347
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001348 ret = iwl_pcie_rx_init(trans);
1349 if (ret) {
1350 IWL_ERR(trans,
1351 "Failed to resume the device (RX reset)\n");
1352 return ret;
1353 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001354 }
1355
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001356 val = iwl_read32(trans, CSR_RESET);
1357 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1358 *status = IWL_D3_STATUS_RESET;
1359 else
1360 *status = IWL_D3_STATUS_ALIVE;
1361
Johannes Bergddaf5a52013-01-08 11:25:44 +01001362 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001363}
1364
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001365struct iwl_causes_list {
1366 u32 cause_num;
1367 u32 mask_reg;
1368 u8 addr;
1369};
1370
1371static struct iwl_causes_list causes_list[] = {
1372 {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0},
1373 {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1},
1374 {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3},
1375 {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5},
1376 {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10},
1377 {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11},
1378 {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16},
1379 {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17},
1380 {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18},
1381 {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29},
1382 {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1383 {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1384 {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1385 {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1386};
1387
1388static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1389{
1390 u32 val, max_rx_vector, i;
1391 struct iwl_trans *trans = trans_pcie->trans;
1392
1393 max_rx_vector = trans_pcie->allocated_vector - 1;
1394
1395 if (!trans_pcie->msix_enabled)
1396 return;
1397
1398 iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1399
1400 /*
1401 * Each cause from the list above and the RX causes is represented as
1402 * a byte in the IVAR table. We access the first (N - 1) bytes and map
1403 * them to the (N - 1) vectors so these vectors will be used as rx
1404 * vectors. Then access all non rx causes and map them to the
1405 * default queue (N'th queue).
1406 */
1407 for (i = 0; i < max_rx_vector; i++) {
1408 iwl_write8(trans, CSR_MSIX_RX_IVAR(i), MSIX_FH_INT_CAUSES_Q(i));
1409 iwl_clear_bit(trans, CSR_MSIX_FH_INT_MASK_AD,
1410 BIT(MSIX_FH_INT_CAUSES_Q(i)));
1411 }
1412
1413 for (i = 0; i < ARRAY_SIZE(causes_list); i++) {
1414 val = trans_pcie->default_irq_num |
1415 MSIX_NON_AUTO_CLEAR_CAUSE;
1416 iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val);
1417 iwl_clear_bit(trans, causes_list[i].mask_reg,
1418 causes_list[i].cause_num);
1419 }
1420 trans_pcie->fh_init_mask =
1421 ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1422 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1423 trans_pcie->hw_init_mask =
1424 ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1425 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1426}
1427
1428static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1429 struct iwl_trans *trans)
1430{
1431 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1432 u16 pci_cmd;
1433 int max_vector;
1434 int ret, i;
1435
1436 if (trans->cfg->mq_rx_supported) {
1437 max_vector = min_t(u32, (num_possible_cpus() + 1),
1438 IWL_MAX_RX_HW_QUEUES);
1439 for (i = 0; i < max_vector; i++)
1440 trans_pcie->msix_entries[i].entry = i;
1441
1442 ret = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1443 MSIX_MIN_INTERRUPT_VECTORS,
1444 max_vector);
1445 if (ret > 1) {
1446 IWL_DEBUG_INFO(trans,
1447 "Enable MSI-X allocate %d interrupt vector\n",
1448 ret);
1449 trans_pcie->allocated_vector = ret;
1450 trans_pcie->default_irq_num =
1451 trans_pcie->allocated_vector - 1;
1452 trans_pcie->trans->num_rx_queues =
1453 trans_pcie->allocated_vector - 1;
1454 trans_pcie->msix_enabled = true;
1455
1456 return;
1457 }
1458 IWL_DEBUG_INFO(trans,
1459 "ret = %d %s move to msi mode\n", ret,
1460 (ret == 1) ?
1461 "can't allocate more than 1 interrupt vector" :
1462 "failed to enable msi-x mode");
1463 pci_disable_msix(pdev);
1464 }
1465
1466 ret = pci_enable_msi(pdev);
1467 if (ret) {
1468 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", ret);
1469 /* enable rfkill interrupt: hw bug w/a */
1470 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1471 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1472 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1473 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1474 }
1475 }
1476}
1477
1478static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1479 struct iwl_trans_pcie *trans_pcie)
1480{
1481 int i, last_vector;
1482
1483 last_vector = trans_pcie->trans->num_rx_queues;
1484
1485 for (i = 0; i < trans_pcie->allocated_vector; i++) {
1486 int ret;
1487
1488 ret = request_threaded_irq(trans_pcie->msix_entries[i].vector,
1489 iwl_pcie_msix_isr,
1490 (i == last_vector) ?
1491 iwl_pcie_irq_msix_handler :
1492 iwl_pcie_irq_rx_msix_handler,
1493 IRQF_SHARED,
1494 DRV_NAME,
1495 &trans_pcie->msix_entries[i]);
1496 if (ret) {
1497 int j;
1498
1499 IWL_ERR(trans_pcie->trans,
1500 "Error allocating IRQ %d\n", i);
1501 for (j = 0; j < i; j++)
1502 free_irq(trans_pcie->msix_entries[i].vector,
1503 &trans_pcie->msix_entries[i]);
1504 pci_disable_msix(pdev);
1505 return ret;
1506 }
1507 }
1508
1509 return 0;
1510}
1511
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001512static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001513{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001514 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001515 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +01001516 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001517
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001518 lockdep_assert_held(&trans_pcie->mutex);
1519
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001520 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001521 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001522 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001523 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001524 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001525
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001526 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001527 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001528
1529 usleep_range(10, 15);
1530
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001531 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001532
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001533 iwl_pcie_init_msix(trans_pcie);
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001534 /* From now on, the op_mode will be kept updated about RF kill state */
1535 iwl_enable_rfkill_int(trans);
1536
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001537 /* Set is_down to false here so that...*/
1538 trans_pcie->is_down = false;
1539
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001540 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001541 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001542 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001543 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001544 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001545 /* ... rfkill can call stop_device and set it false if needed */
Johannes Berg14cfca72014-02-25 20:50:53 +01001546 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001547
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001548 /* Make sure we sync here, because we'll need full access later */
1549 if (low_power)
1550 pm_runtime_resume(trans->dev);
1551
Johannes Berga8b691e2012-12-27 23:08:06 +01001552 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001553}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001554
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001555static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1556{
1557 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1558 int ret;
1559
1560 mutex_lock(&trans_pcie->mutex);
1561 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1562 mutex_unlock(&trans_pcie->mutex);
1563
1564 return ret;
1565}
1566
Arik Nemtsova4082842013-11-24 19:10:46 +02001567static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001568{
Johannes Berg20d3b642012-05-16 22:54:29 +02001569 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001570
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001571 mutex_lock(&trans_pcie->mutex);
1572
Arik Nemtsova4082842013-11-24 19:10:46 +02001573 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001574 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001575 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001576 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001577
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001578 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001579
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001580 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001581 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001582 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001583
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001584 iwl_pcie_disable_ict(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001585
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001586 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001587
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001588 iwl_pcie_synchronize_irqs(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001589}
1590
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001591static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1592{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001593 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001594}
1595
1596static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1597{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001598 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001599}
1600
1601static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1602{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001603 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001604}
1605
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001606static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1607{
Amnon Pazf9477c12013-02-27 11:28:16 +02001608 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1609 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001610 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1611}
1612
1613static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1614 u32 val)
1615{
1616 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001617 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001618 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1619}
1620
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001621static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001622 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001623{
1624 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1625
1626 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001627 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001628 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001629 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1630 trans_pcie->n_no_reclaim_cmds = 0;
1631 else
1632 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1633 if (trans_pcie->n_no_reclaim_cmds)
1634 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1635 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001636
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +02001637 trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1638 trans_pcie->rx_page_order =
1639 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001640
Aviya Erenfeldab021652015-06-09 16:45:52 +03001641 trans_pcie->wide_cmd_header = trans_cfg->wide_cmd_header;
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001642 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001643 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03001644 trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001645
Sharon Dvir39bdb172015-10-15 18:18:09 +03001646 trans->command_groups = trans_cfg->command_groups;
1647 trans->command_groups_size = trans_cfg->command_groups_size;
1648
Johannes Bergf14d6b32014-03-21 13:30:03 +01001649 /* Initialize NAPI here - it should be before registering to mac80211
1650 * in the opmode but after the HW struct is allocated.
1651 * As this function may be called again in some corner cases don't
1652 * do anything if NAPI was already initialized.
1653 */
Sara Sharonbce97732016-01-25 18:14:49 +02001654 if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
Johannes Bergf14d6b32014-03-21 13:30:03 +01001655 init_dummy_netdev(&trans_pcie->napi_dev);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001656}
1657
Johannes Bergd1ff5252012-04-12 06:24:30 -07001658void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001659{
Johannes Berg20d3b642012-05-16 22:54:29 +02001660 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001661 int i;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001662
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001663 iwl_pcie_synchronize_irqs(trans);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001664
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001665 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001666 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001667
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001668 if (trans_pcie->msix_enabled) {
1669 for (i = 0; i < trans_pcie->allocated_vector; i++)
1670 free_irq(trans_pcie->msix_entries[i].vector,
1671 &trans_pcie->msix_entries[i]);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001672
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001673 pci_disable_msix(trans_pcie->pci_dev);
1674 trans_pcie->msix_enabled = false;
1675 } else {
1676 free_irq(trans_pcie->pci_dev->irq, trans);
1677
1678 iwl_pcie_free_ict(trans);
1679
1680 pci_disable_msi(trans_pcie->pci_dev);
1681 }
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001682 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001683 pci_release_regions(trans_pcie->pci_dev);
1684 pci_disable_device(trans_pcie->pci_dev);
1685
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001686 iwl_pcie_free_fw_monitor(trans);
1687
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001688 for_each_possible_cpu(i) {
1689 struct iwl_tso_hdr_page *p =
1690 per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1691
1692 if (p->page)
1693 __free_page(p->page);
1694 }
1695
1696 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02001697 iwl_trans_free(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001698}
1699
Don Fry47107e82012-03-15 13:27:06 -07001700static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1701{
Don Fry47107e82012-03-15 13:27:06 -07001702 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001703 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001704 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001705 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001706}
1707
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001708static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1709 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001710{
1711 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001712 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1713
1714 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001715
Ilan Peerfc8a3502015-05-13 14:34:07 +03001716 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001717 goto out;
1718
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001719 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001720 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1721 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001722 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1723 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001724
1725 /*
1726 * These bits say the device is running, and should keep running for
1727 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1728 * but they do not indicate that embedded SRAM is restored yet;
1729 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1730 * to/from host DRAM when sleeping/waking for power-saving.
1731 * Each direction takes approximately 1/4 millisecond; with this
1732 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1733 * series of register accesses are expected (e.g. reading Event Log),
1734 * to keep device from sleeping.
1735 *
1736 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1737 * SRAM is okay/restored. We don't check that here because this call
1738 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1739 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1740 *
1741 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1742 * and do not save/restore SRAM when power cycling.
1743 */
1744 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1745 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1746 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1747 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1748 if (unlikely(ret < 0)) {
1749 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001750 WARN_ONCE(1,
1751 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1752 iwl_read32(trans, CSR_GP_CNTRL));
1753 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1754 return false;
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001755 }
1756
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001757out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001758 /*
1759 * Fool sparse by faking we release the lock - sparse will
1760 * track nic_access anyway.
1761 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001762 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001763 return true;
1764}
1765
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001766static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1767 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001768{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001769 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001770
Johannes Bergcfb4e622013-06-20 22:02:05 +02001771 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001772
1773 /*
1774 * Fool sparse by faking we acquiring the lock - sparse will
1775 * track nic_access anyway.
1776 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001777 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001778
Ilan Peerfc8a3502015-05-13 14:34:07 +03001779 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001780 goto out;
1781
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001782 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1783 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001784 /*
1785 * Above we read the CSR_GP_CNTRL register, which will flush
1786 * any previous writes, but we need the write that clears the
1787 * MAC_ACCESS_REQ bit to be performed before any other writes
1788 * scheduled on different CPUs (after we drop reg_lock).
1789 */
1790 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001791out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001792 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001793}
1794
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001795static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1796 void *buf, int dwords)
1797{
1798 unsigned long flags;
1799 int offs, ret = 0;
1800 u32 *vals = buf;
1801
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001802 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001803 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1804 for (offs = 0; offs < dwords; offs++)
1805 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001806 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001807 } else {
1808 ret = -EBUSY;
1809 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001810 return ret;
1811}
1812
1813static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001814 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001815{
1816 unsigned long flags;
1817 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001818 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001819
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02001820 if (iwl_trans_grab_nic_access(trans, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001821 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1822 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001823 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1824 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001825 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001826 } else {
1827 ret = -EBUSY;
1828 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001829 return ret;
1830}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001831
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001832static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1833 unsigned long txqs,
1834 bool freeze)
1835{
1836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1837 int queue;
1838
1839 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1840 struct iwl_txq *txq = &trans_pcie->txq[queue];
1841 unsigned long now;
1842
1843 spin_lock_bh(&txq->lock);
1844
1845 now = jiffies;
1846
1847 if (txq->frozen == freeze)
1848 goto next_queue;
1849
1850 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1851 freeze ? "Freezing" : "Waking", queue);
1852
1853 txq->frozen = freeze;
1854
1855 if (txq->q.read_ptr == txq->q.write_ptr)
1856 goto next_queue;
1857
1858 if (freeze) {
1859 if (unlikely(time_after(now,
1860 txq->stuck_timer.expires))) {
1861 /*
1862 * The timer should have fired, maybe it is
1863 * spinning right now on the lock.
1864 */
1865 goto next_queue;
1866 }
1867 /* remember how long until the timer fires */
1868 txq->frozen_expiry_remainder =
1869 txq->stuck_timer.expires - now;
1870 del_timer(&txq->stuck_timer);
1871 goto next_queue;
1872 }
1873
1874 /*
1875 * Wake a non-empty queue -> arm timer with the
1876 * remainder before it froze
1877 */
1878 mod_timer(&txq->stuck_timer,
1879 now + txq->frozen_expiry_remainder);
1880
1881next_queue:
1882 spin_unlock_bh(&txq->lock);
1883 }
1884}
1885
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02001886static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
1887{
1888 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1889 int i;
1890
1891 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1892 struct iwl_txq *txq = &trans_pcie->txq[i];
1893
1894 if (i == trans_pcie->cmd_queue)
1895 continue;
1896
1897 spin_lock_bh(&txq->lock);
1898
1899 if (!block && !(WARN_ON_ONCE(!txq->block))) {
1900 txq->block--;
1901 if (!txq->block) {
1902 iwl_write32(trans, HBUS_TARG_WRPTR,
1903 txq->q.write_ptr | (i << 8));
1904 }
1905 } else if (block) {
1906 txq->block++;
1907 }
1908
1909 spin_unlock_bh(&txq->lock);
1910 }
1911}
1912
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001913#define IWL_FLUSH_WAIT_MS 2000
1914
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001915static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001916{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001917 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001918 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001919 struct iwl_queue *q;
1920 int cnt;
1921 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001922 u32 scd_sram_addr;
1923 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001924 int ret = 0;
1925
1926 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001927 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001928 u8 wr_ptr;
1929
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001930 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001931 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001932 if (!test_bit(cnt, trans_pcie->queue_used))
1933 continue;
1934 if (!(BIT(cnt) & txq_bm))
1935 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001936
1937 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001938 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001939 q = &txq->q;
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001940 wr_ptr = ACCESS_ONCE(q->write_ptr);
1941
1942 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1943 !time_after(jiffies,
1944 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1945 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1946
1947 if (WARN_ONCE(wr_ptr != write_ptr,
1948 "WR pointer moved while flushing %d -> %d\n",
1949 wr_ptr, write_ptr))
1950 return -ETIMEDOUT;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001951 msleep(1);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001952 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001953
1954 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001955 IWL_ERR(trans,
1956 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001957 ret = -ETIMEDOUT;
1958 break;
1959 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001960 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001961 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001962
1963 if (!ret)
1964 return 0;
1965
1966 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1967 txq->q.read_ptr, txq->q.write_ptr);
1968
1969 scd_sram_addr = trans_pcie->scd_base_addr +
1970 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1971 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1972
1973 iwl_print_hex_error(trans, buf, sizeof(buf));
1974
1975 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1976 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1977 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1978
1979 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1980 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1981 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1982 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1983 u32 tbl_dw =
1984 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1985 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1986
1987 if (cnt & 0x1)
1988 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1989 else
1990 tbl_dw = tbl_dw & 0x0000FFFF;
1991
1992 IWL_ERR(trans,
1993 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1994 cnt, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +02001995 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1996 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001997 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1998 }
1999
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002000 return ret;
2001}
2002
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002003static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2004 u32 mask, u32 value)
2005{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002006 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002007 unsigned long flags;
2008
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002009 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002010 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002011 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002012}
2013
Eliad Peller7616f332014-11-20 17:33:43 +02002014void iwl_trans_pcie_ref(struct iwl_trans *trans)
2015{
2016 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2017 unsigned long flags;
2018
2019 if (iwlwifi_mod_params.d0i3_disable)
2020 return;
2021
2022 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
2023 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
2024 trans_pcie->ref_count++;
Luca Coelhob3ff1272016-01-06 18:40:38 -02002025 pm_runtime_get(&trans_pcie->pci_dev->dev);
Eliad Peller7616f332014-11-20 17:33:43 +02002026 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
2027}
2028
2029void iwl_trans_pcie_unref(struct iwl_trans *trans)
2030{
2031 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2032 unsigned long flags;
2033
2034 if (iwlwifi_mod_params.d0i3_disable)
2035 return;
2036
2037 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
2038 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
2039 if (WARN_ON_ONCE(trans_pcie->ref_count == 0)) {
2040 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
2041 return;
2042 }
2043 trans_pcie->ref_count--;
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002044
Luca Coelhob3ff1272016-01-06 18:40:38 -02002045 pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
2046 pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
Luca Coelhob3ff1272016-01-06 18:40:38 -02002047
Eliad Peller7616f332014-11-20 17:33:43 +02002048 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
2049}
2050
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002051static const char *get_csr_string(int cmd)
2052{
Johannes Bergd9fb6462012-03-26 08:23:39 -07002053#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002054 switch (cmd) {
2055 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2056 IWL_CMD(CSR_INT_COALESCING);
2057 IWL_CMD(CSR_INT);
2058 IWL_CMD(CSR_INT_MASK);
2059 IWL_CMD(CSR_FH_INT_STATUS);
2060 IWL_CMD(CSR_GPIO_IN);
2061 IWL_CMD(CSR_RESET);
2062 IWL_CMD(CSR_GP_CNTRL);
2063 IWL_CMD(CSR_HW_REV);
2064 IWL_CMD(CSR_EEPROM_REG);
2065 IWL_CMD(CSR_EEPROM_GP);
2066 IWL_CMD(CSR_OTP_GP_REG);
2067 IWL_CMD(CSR_GIO_REG);
2068 IWL_CMD(CSR_GP_UCODE_REG);
2069 IWL_CMD(CSR_GP_DRIVER_REG);
2070 IWL_CMD(CSR_UCODE_DRV_GP1);
2071 IWL_CMD(CSR_UCODE_DRV_GP2);
2072 IWL_CMD(CSR_LED_REG);
2073 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2074 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2075 IWL_CMD(CSR_ANA_PLL_CFG);
2076 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01002077 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002078 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2079 default:
2080 return "UNKNOWN";
2081 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07002082#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002083}
2084
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002085void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002086{
2087 int i;
2088 static const u32 csr_tbl[] = {
2089 CSR_HW_IF_CONFIG_REG,
2090 CSR_INT_COALESCING,
2091 CSR_INT,
2092 CSR_INT_MASK,
2093 CSR_FH_INT_STATUS,
2094 CSR_GPIO_IN,
2095 CSR_RESET,
2096 CSR_GP_CNTRL,
2097 CSR_HW_REV,
2098 CSR_EEPROM_REG,
2099 CSR_EEPROM_GP,
2100 CSR_OTP_GP_REG,
2101 CSR_GIO_REG,
2102 CSR_GP_UCODE_REG,
2103 CSR_GP_DRIVER_REG,
2104 CSR_UCODE_DRV_GP1,
2105 CSR_UCODE_DRV_GP2,
2106 CSR_LED_REG,
2107 CSR_DRAM_INT_TBL_REG,
2108 CSR_GIO_CHICKEN_BITS,
2109 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01002110 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002111 CSR_HW_REV_WA_REG,
2112 CSR_DBG_HPET_MEM_REG
2113 };
2114 IWL_ERR(trans, "CSR values:\n");
2115 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2116 "CSR_INT_PERIODIC_REG)\n");
2117 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2118 IWL_ERR(trans, " %25s: 0X%08x\n",
2119 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02002120 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07002121 }
2122}
2123
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002124#ifdef CONFIG_IWLWIFI_DEBUGFS
2125/* create and remove of files */
2126#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002127 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002128 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002129 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002130} while (0)
2131
2132/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002133#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002134static const struct file_operations iwl_dbgfs_##name##_ops = { \
2135 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002136 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002137 .llseek = generic_file_llseek, \
2138};
2139
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002140#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002141static const struct file_operations iwl_dbgfs_##name##_ops = { \
2142 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002143 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002144 .llseek = generic_file_llseek, \
2145};
2146
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002147#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002148static const struct file_operations iwl_dbgfs_##name##_ops = { \
2149 .write = iwl_dbgfs_##name##_write, \
2150 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07002151 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002152 .llseek = generic_file_llseek, \
2153};
2154
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002155static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002156 char __user *user_buf,
2157 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002158{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002159 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002160 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002161 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002162 struct iwl_queue *q;
2163 char *buf;
2164 int pos = 0;
2165 int cnt;
2166 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08002167 size_t bufsz;
2168
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02002169 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002170
Johannes Bergf9e75442012-03-30 09:37:39 +02002171 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002172 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02002173
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002174 buf = kzalloc(bufsz, GFP_KERNEL);
2175 if (!buf)
2176 return -ENOMEM;
2177
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002178 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002179 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002180 q = &txq->q;
2181 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02002182 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002183 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07002184 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002185 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02002186 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07002187 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002188 }
2189 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2190 kfree(buf);
2191 return ret;
2192}
2193
2194static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002195 char __user *user_buf,
2196 size_t count, loff_t *ppos)
2197{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07002198 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002199 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +02002200 char *buf;
2201 int pos = 0, i, ret;
2202 size_t bufsz = sizeof(buf);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002203
Sara Sharon78485052015-12-14 17:44:11 +02002204 bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2205
2206 if (!trans_pcie->rxq)
2207 return -EAGAIN;
2208
2209 buf = kzalloc(bufsz, GFP_KERNEL);
2210 if (!buf)
2211 return -ENOMEM;
2212
2213 for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2214 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2215
2216 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2217 i);
2218 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2219 rxq->read);
2220 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2221 rxq->write);
2222 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2223 rxq->write_actual);
2224 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2225 rxq->need_update);
2226 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2227 rxq->free_count);
2228 if (rxq->rb_stts) {
2229 pos += scnprintf(buf + pos, bufsz - pos,
2230 "\tclosed_rb_num: %u\n",
2231 le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2232 0x0FFF);
2233 } else {
2234 pos += scnprintf(buf + pos, bufsz - pos,
2235 "\tclosed_rb_num: Not Allocated\n");
Emmanuel Grumbach60c0a882016-02-07 10:28:13 +02002236 }
Sara Sharon78485052015-12-14 17:44:11 +02002237 }
2238 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2239 kfree(buf);
2240
2241 return ret;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002242}
2243
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002244static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2245 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02002246 size_t count, loff_t *ppos)
2247{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002248 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002249 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002250 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2251
2252 int pos = 0;
2253 char *buf;
2254 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2255 ssize_t ret;
2256
2257 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02002258 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002259 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002260
2261 pos += scnprintf(buf + pos, bufsz - pos,
2262 "Interrupt Statistics Report:\n");
2263
2264 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2265 isr_stats->hw);
2266 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2267 isr_stats->sw);
2268 if (isr_stats->sw || isr_stats->hw) {
2269 pos += scnprintf(buf + pos, bufsz - pos,
2270 "\tLast Restarting Code: 0x%X\n",
2271 isr_stats->err_code);
2272 }
2273#ifdef CONFIG_IWLWIFI_DEBUG
2274 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2275 isr_stats->sch);
2276 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2277 isr_stats->alive);
2278#endif
2279 pos += scnprintf(buf + pos, bufsz - pos,
2280 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2281
2282 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2283 isr_stats->ctkill);
2284
2285 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2286 isr_stats->wakeup);
2287
2288 pos += scnprintf(buf + pos, bufsz - pos,
2289 "Rx command responses:\t\t %u\n", isr_stats->rx);
2290
2291 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2292 isr_stats->tx);
2293
2294 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2295 isr_stats->unhandled);
2296
2297 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2298 kfree(buf);
2299 return ret;
2300}
2301
2302static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2303 const char __user *user_buf,
2304 size_t count, loff_t *ppos)
2305{
2306 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002307 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002308 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2309
2310 char buf[8];
2311 int buf_size;
2312 u32 reset_flag;
2313
2314 memset(buf, 0, sizeof(buf));
2315 buf_size = min(count, sizeof(buf) - 1);
2316 if (copy_from_user(buf, user_buf, buf_size))
2317 return -EFAULT;
2318 if (sscanf(buf, "%x", &reset_flag) != 1)
2319 return -EFAULT;
2320 if (reset_flag == 0)
2321 memset(isr_stats, 0, sizeof(*isr_stats));
2322
2323 return count;
2324}
2325
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002326static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002327 const char __user *user_buf,
2328 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002329{
2330 struct iwl_trans *trans = file->private_data;
2331 char buf[8];
2332 int buf_size;
2333 int csr;
2334
2335 memset(buf, 0, sizeof(buf));
2336 buf_size = min(count, sizeof(buf) - 1);
2337 if (copy_from_user(buf, user_buf, buf_size))
2338 return -EFAULT;
2339 if (sscanf(buf, "%d", &csr) != 1)
2340 return -EFAULT;
2341
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002342 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002343
2344 return count;
2345}
2346
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002347static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002348 char __user *user_buf,
2349 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002350{
2351 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002352 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01002353 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002354
Johannes Berg56c24772014-01-21 21:19:18 +01002355 ret = iwl_dump_fh(trans, &buf);
2356 if (ret < 0)
2357 return ret;
2358 if (!buf)
2359 return -EINVAL;
2360 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2361 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002362 return ret;
2363}
2364
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002365DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002366DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002367DEBUGFS_READ_FILE_OPS(rx_queue);
2368DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002369DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002370
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002371/* Create the debugfs files and directories */
2372int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002373{
Johannes Bergf8a1edb2015-11-11 11:53:32 +01002374 struct dentry *dir = trans->dbgfs_dir;
2375
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002376 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2377 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002378 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002379 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2380 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002381 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002382
2383err:
2384 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2385 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002386}
Johannes Bergaadede62014-10-09 17:01:36 +02002387#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002388
2389static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
2390{
2391 u32 cmdlen = 0;
2392 int i;
2393
2394 for (i = 0; i < IWL_NUM_OF_TBS; i++)
2395 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
2396
2397 return cmdlen;
2398}
2399
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002400static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2401 struct iwl_fw_error_dump_data **data,
2402 int allocated_rb_nums)
2403{
2404 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2405 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Sara Sharon78485052015-12-14 17:44:11 +02002406 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2407 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002408 u32 i, r, j, rb_len = 0;
2409
2410 spin_lock(&rxq->lock);
2411
2412 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2413
2414 for (i = rxq->read, j = 0;
2415 i != r && j < allocated_rb_nums;
2416 i = (i + 1) & RX_QUEUE_MASK, j++) {
2417 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2418 struct iwl_fw_error_dump_rb *rb;
2419
2420 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2421 DMA_FROM_DEVICE);
2422
2423 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2424
2425 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2426 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2427 rb = (void *)(*data)->data;
2428 rb->index = cpu_to_le32(i);
2429 memcpy(rb->data, page_address(rxb->page), max_len);
2430 /* remap the page for the free benefit */
2431 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2432 max_len,
2433 DMA_FROM_DEVICE);
2434
2435 *data = iwl_fw_error_next_data(*data);
2436 }
2437
2438 spin_unlock(&rxq->lock);
2439
2440 return rb_len;
2441}
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002442#define IWL_CSR_TO_DUMP (0x250)
2443
2444static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2445 struct iwl_fw_error_dump_data **data)
2446{
2447 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2448 __le32 *val;
2449 int i;
2450
2451 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2452 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2453 val = (void *)(*data)->data;
2454
2455 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2456 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2457
2458 *data = iwl_fw_error_next_data(*data);
2459
2460 return csr_len;
2461}
2462
Liad Kaufman06d51e02014-11-23 13:56:21 +02002463static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2464 struct iwl_fw_error_dump_data **data)
2465{
2466 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2467 unsigned long flags;
2468 __le32 *val;
2469 int i;
2470
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002471 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufman06d51e02014-11-23 13:56:21 +02002472 return 0;
2473
2474 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2475 (*data)->len = cpu_to_le32(fh_regs_len);
2476 val = (void *)(*data)->data;
2477
2478 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2479 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2480
2481 iwl_trans_release_nic_access(trans, &flags);
2482
2483 *data = iwl_fw_error_next_data(*data);
2484
2485 return sizeof(**data) + fh_regs_len;
2486}
2487
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002488static u32
2489iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2490 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2491 u32 monitor_len)
2492{
2493 u32 buf_size_in_dwords = (monitor_len >> 2);
2494 u32 *buffer = (u32 *)fw_mon_data->data;
2495 unsigned long flags;
2496 u32 i;
2497
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002498 if (!iwl_trans_grab_nic_access(trans, &flags))
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002499 return 0;
2500
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002501 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002502 for (i = 0; i < buf_size_in_dwords; i++)
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002503 buffer[i] = iwl_read_prph_no_grab(trans,
2504 MON_DMARB_RD_DATA_ADDR);
2505 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002506
2507 iwl_trans_release_nic_access(trans, &flags);
2508
2509 return monitor_len;
2510}
2511
Oren Givon36fb9012015-07-15 15:47:28 +03002512static u32
2513iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2514 struct iwl_fw_error_dump_data **data,
2515 u32 monitor_len)
2516{
2517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2518 u32 len = 0;
2519
2520 if ((trans_pcie->fw_mon_page &&
2521 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2522 trans->dbg_dest_tlv) {
2523 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2524 u32 base, write_ptr, wrap_cnt;
2525
2526 /* If there was a dest TLV - use the values from there */
2527 if (trans->dbg_dest_tlv) {
2528 write_ptr =
2529 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2530 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2531 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2532 } else {
2533 base = MON_BUFF_BASE_ADDR;
2534 write_ptr = MON_BUFF_WRPTR;
2535 wrap_cnt = MON_BUFF_CYCLE_CNT;
2536 }
2537
2538 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2539 fw_mon_data = (void *)(*data)->data;
2540 fw_mon_data->fw_mon_wr_ptr =
2541 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2542 fw_mon_data->fw_mon_cycle_cnt =
2543 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2544 fw_mon_data->fw_mon_base_ptr =
2545 cpu_to_le32(iwl_read_prph(trans, base));
2546
2547 len += sizeof(**data) + sizeof(*fw_mon_data);
2548 if (trans_pcie->fw_mon_page) {
2549 /*
2550 * The firmware is now asserted, it won't write anything
2551 * to the buffer. CPU can take ownership to fetch the
2552 * data. The buffer will be handed back to the device
2553 * before the firmware will be restarted.
2554 */
2555 dma_sync_single_for_cpu(trans->dev,
2556 trans_pcie->fw_mon_phys,
2557 trans_pcie->fw_mon_size,
2558 DMA_FROM_DEVICE);
2559 memcpy(fw_mon_data->data,
2560 page_address(trans_pcie->fw_mon_page),
2561 trans_pcie->fw_mon_size);
2562
2563 monitor_len = trans_pcie->fw_mon_size;
2564 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2565 /*
2566 * Update pointers to reflect actual values after
2567 * shifting
2568 */
2569 base = iwl_read_prph(trans, base) <<
2570 trans->dbg_dest_tlv->base_shift;
2571 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2572 monitor_len / sizeof(u32));
2573 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2574 monitor_len =
2575 iwl_trans_pci_dump_marbh_monitor(trans,
2576 fw_mon_data,
2577 monitor_len);
2578 } else {
2579 /* Didn't match anything - output no monitor data */
2580 monitor_len = 0;
2581 }
2582
2583 len += monitor_len;
2584 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2585 }
2586
2587 return len;
2588}
2589
2590static struct iwl_trans_dump_data
2591*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
Emmanuel Grumbacha80c7a62016-01-05 09:14:08 +02002592 const struct iwl_fw_dbg_trigger_tlv *trigger)
Johannes Berg4d075002014-04-24 10:41:31 +02002593{
2594 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2595 struct iwl_fw_error_dump_data *data;
2596 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2597 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002598 struct iwl_trans_dump_data *dump_data;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002599 u32 len, num_rbs;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002600 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002601 int i, ptr;
Sara Sharon96a64972015-12-23 15:10:03 +02002602 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2603 !trans->cfg->mq_rx_supported;
Johannes Berg4d075002014-04-24 10:41:31 +02002604
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002605 /* transport dump header */
2606 len = sizeof(*dump_data);
2607
2608 /* host commands */
2609 len += sizeof(*data) +
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002610 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2611
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002612 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002613 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002614 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002615 trans_pcie->fw_mon_size;
2616 monitor_len = trans_pcie->fw_mon_size;
2617 } else if (trans->dbg_dest_tlv) {
2618 u32 base, end;
2619
2620 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2621 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2622
2623 base = iwl_read_prph(trans, base) <<
2624 trans->dbg_dest_tlv->base_shift;
2625 end = iwl_read_prph(trans, end) <<
2626 trans->dbg_dest_tlv->end_shift;
2627
2628 /* Make "end" point to the actual end */
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002629 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2630 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
Liad Kaufman99684ae2014-11-17 11:44:03 +02002631 end += (1 << trans->dbg_dest_tlv->end_shift);
2632 monitor_len = end - base;
2633 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2634 monitor_len;
2635 } else {
2636 monitor_len = 0;
2637 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002638
Oren Givon36fb9012015-07-15 15:47:28 +03002639 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2640 dump_data = vzalloc(len);
2641 if (!dump_data)
2642 return NULL;
2643
2644 data = (void *)dump_data->data;
2645 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2646 dump_data->len = len;
2647
2648 return dump_data;
2649 }
2650
2651 /* CSR registers */
2652 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2653
Oren Givon36fb9012015-07-15 15:47:28 +03002654 /* FH registers */
2655 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2656
2657 if (dump_rbs) {
Sara Sharon78485052015-12-14 17:44:11 +02002658 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2659 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
Oren Givon36fb9012015-07-15 15:47:28 +03002660 /* RBs */
Sara Sharon78485052015-12-14 17:44:11 +02002661 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
Oren Givon36fb9012015-07-15 15:47:28 +03002662 & 0x0FFF;
Sara Sharon78485052015-12-14 17:44:11 +02002663 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
Oren Givon36fb9012015-07-15 15:47:28 +03002664 len += num_rbs * (sizeof(*data) +
2665 sizeof(struct iwl_fw_error_dump_rb) +
2666 (PAGE_SIZE << trans_pcie->rx_page_order));
2667 }
2668
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002669 dump_data = vzalloc(len);
2670 if (!dump_data)
2671 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002672
2673 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002674 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002675 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2676 txcmd = (void *)data->data;
2677 spin_lock_bh(&cmdq->lock);
2678 ptr = cmdq->q.write_ptr;
2679 for (i = 0; i < cmdq->q.n_window; i++) {
2680 u8 idx = get_cmd_index(&cmdq->q, ptr);
2681 u32 caplen, cmdlen;
2682
2683 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2684 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2685
2686 if (cmdlen) {
2687 len += sizeof(*txcmd) + caplen;
2688 txcmd->cmdlen = cpu_to_le32(cmdlen);
2689 txcmd->caplen = cpu_to_le32(caplen);
2690 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2691 txcmd = (void *)((u8 *)txcmd->data + caplen);
2692 }
2693
2694 ptr = iwl_queue_dec_wrap(ptr);
2695 }
2696 spin_unlock_bh(&cmdq->lock);
2697
2698 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002699 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002700 data = iwl_fw_error_next_data(data);
2701
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002702 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002703 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002704 if (dump_rbs)
2705 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002706
Oren Givon36fb9012015-07-15 15:47:28 +03002707 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002708
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002709 dump_data->len = len;
2710
2711 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002712}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002713
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002714#ifdef CONFIG_PM_SLEEP
2715static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2716{
2717 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2718 return iwl_pci_fw_enter_d0i3(trans);
2719
2720 return 0;
2721}
2722
2723static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2724{
2725 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2726 iwl_pci_fw_exit_d0i3(trans);
2727}
2728#endif /* CONFIG_PM_SLEEP */
2729
Johannes Bergd1ff5252012-04-12 06:24:30 -07002730static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002731 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02002732 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002733 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002734 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002735 .stop_device = iwl_trans_pcie_stop_device,
2736
Johannes Bergddaf5a52013-01-08 11:25:44 +01002737 .d3_suspend = iwl_trans_pcie_d3_suspend,
2738 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002739
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002740#ifdef CONFIG_PM_SLEEP
2741 .suspend = iwl_trans_pcie_suspend,
2742 .resume = iwl_trans_pcie_resume,
2743#endif /* CONFIG_PM_SLEEP */
2744
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002745 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002746
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002747 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002748 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002749
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002750 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002751 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002752
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002753 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02002754 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +02002755 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002756
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002757 .write8 = iwl_trans_pcie_write8,
2758 .write32 = iwl_trans_pcie_write32,
2759 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02002760 .read_prph = iwl_trans_pcie_read_prph,
2761 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02002762 .read_mem = iwl_trans_pcie_read_mem,
2763 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002764 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002765 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02002766 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002767 .release_nic_access = iwl_trans_pcie_release_nic_access,
2768 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02002769
Eliad Peller7616f332014-11-20 17:33:43 +02002770 .ref = iwl_trans_pcie_ref,
2771 .unref = iwl_trans_pcie_unref,
2772
Johannes Berg4d075002014-04-24 10:41:31 +02002773 .dump_data = iwl_trans_pcie_dump_data,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002774};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002775
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002776struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002777 const struct pci_device_id *ent,
2778 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002779{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002780 struct iwl_trans_pcie *trans_pcie;
2781 struct iwl_trans *trans;
Sara Sharon96a64972015-12-23 15:10:03 +02002782 int ret, addr_size;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002783
Johannes Berg7b501d12015-05-22 11:28:58 +02002784 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2785 &pdev->dev, cfg, &trans_ops_pcie, 0);
2786 if (!trans)
2787 return ERR_PTR(-ENOMEM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002788
Johannes Berg206eea72015-04-17 16:38:31 +02002789 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS;
2790
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002791 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2792
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002793 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002794 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002795 spin_lock_init(&trans_pcie->reg_lock);
Johannes Bergdad33ec2015-01-19 21:09:09 +01002796 spin_lock_init(&trans_pcie->ref_lock);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03002797 mutex_init(&trans_pcie->mutex);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002798 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002799 trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
2800 if (!trans_pcie->tso_hdr_page) {
2801 ret = -ENOMEM;
2802 goto out_no_pci;
2803 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002804
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002805 ret = pci_enable_device(pdev);
2806 if (ret)
Johannes Bergd819c6c2013-09-30 11:02:46 +02002807 goto out_no_pci;
2808
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002809 if (!cfg->base_params->pcie_l1_allowed) {
2810 /*
2811 * W/A - seems to solve weird behavior. We need to remove this
2812 * if we don't want to stay in L1 all the time. This wastes a
2813 * lot of power.
2814 */
2815 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2816 PCIE_LINK_STATE_L1 |
2817 PCIE_LINK_STATE_CLKPM);
2818 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002819
Sara Sharon96a64972015-12-23 15:10:03 +02002820 if (cfg->mq_rx_supported)
2821 addr_size = 64;
2822 else
2823 addr_size = 36;
2824
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002825 pci_set_master(pdev);
2826
Sara Sharon96a64972015-12-23 15:10:03 +02002827 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002828 if (!ret)
Sara Sharon96a64972015-12-23 15:10:03 +02002829 ret = pci_set_consistent_dma_mask(pdev,
2830 DMA_BIT_MASK(addr_size));
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002831 if (ret) {
2832 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2833 if (!ret)
2834 ret = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002835 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002836 /* both attempts failed: */
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002837 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002838 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002839 goto out_pci_disable_device;
2840 }
2841 }
2842
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002843 ret = pci_request_regions(pdev, DRV_NAME);
2844 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002845 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002846 goto out_pci_disable_device;
2847 }
2848
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002849 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002850 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002851 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002852 ret = -ENODEV;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002853 goto out_pci_release_regions;
2854 }
2855
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002856 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2857 * PCI Tx retries from interfering with C3 CPU state */
2858 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2859
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002860 trans->dev = &pdev->dev;
2861 trans_pcie->pci_dev = pdev;
2862 iwl_disable_interrupts(trans);
2863
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02002864 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002865 /*
2866 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2867 * changed, and now the revision step also includes bit 0-1 (no more
2868 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2869 * in the old format.
2870 */
Eran Harary7a42baa2015-02-25 14:24:51 +02002871 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
2872 unsigned long flags;
Eran Harary7a42baa2015-02-25 14:24:51 +02002873
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002874 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03002875 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002876
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03002877 ret = iwl_pcie_prepare_card_hw(trans);
2878 if (ret) {
2879 IWL_WARN(trans, "Exit HW not ready\n");
2880 goto out_pci_disable_msi;
2881 }
2882
Eran Harary7a42baa2015-02-25 14:24:51 +02002883 /*
2884 * in-order to recognize C step driver should read chip version
2885 * id located at the AUX bus MISC address space.
2886 */
2887 iwl_set_bit(trans, CSR_GP_CNTRL,
2888 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
2889 udelay(2);
2890
2891 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2892 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2893 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2894 25000);
2895 if (ret < 0) {
2896 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
2897 goto out_pci_disable_msi;
2898 }
2899
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +02002900 if (iwl_trans_grab_nic_access(trans, &flags)) {
Eran Harary7a42baa2015-02-25 14:24:51 +02002901 u32 hw_step;
2902
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002903 hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02002904 hw_step |= ENABLE_WFPM;
Golan Ben-Ami14ef1b42015-10-21 15:16:58 +03002905 iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
2906 hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
Eran Harary7a42baa2015-02-25 14:24:51 +02002907 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
2908 if (hw_step == 0x3)
2909 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
2910 (SILICON_C_STEP << 2);
2911 iwl_trans_release_nic_access(trans, &flags);
2912 }
2913 }
2914
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02002915 iwl_pcie_set_interrupt_capa(pdev, trans);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002916 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002917 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2918 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002919
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002920 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02002921 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002922
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03002923 init_waitqueue_head(&trans_pcie->d0i3_waitq);
2924
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02002925 if (trans_pcie->msix_enabled) {
2926 if (iwl_pcie_init_msix_handler(pdev, trans_pcie))
2927 goto out_pci_release_regions;
2928 } else {
2929 ret = iwl_pcie_alloc_ict(trans);
2930 if (ret)
2931 goto out_pci_disable_msi;
Johannes Berga8b691e2012-12-27 23:08:06 +01002932
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02002933 ret = request_threaded_irq(pdev->irq, iwl_pcie_isr,
2934 iwl_pcie_irq_handler,
2935 IRQF_SHARED, DRV_NAME, trans);
2936 if (ret) {
2937 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2938 goto out_free_ict;
2939 }
2940 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2941 }
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002942
Luca Coelhob3ff1272016-01-06 18:40:38 -02002943#ifdef CONFIG_IWLWIFI_PCIE_RTPM
2944 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
2945#else
2946 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
2947#endif /* CONFIG_IWLWIFI_PCIE_RTPM */
2948
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002949 return trans;
2950
Johannes Berga8b691e2012-12-27 23:08:06 +01002951out_free_ict:
2952 iwl_pcie_free_ict(trans);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002953out_pci_disable_msi:
2954 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002955out_pci_release_regions:
2956 pci_release_regions(pdev);
2957out_pci_disable_device:
2958 pci_disable_device(pdev);
2959out_no_pci:
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002960 free_percpu(trans_pcie->tso_hdr_page);
Johannes Berg7b501d12015-05-22 11:28:58 +02002961 iwl_trans_free(trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002962 return ERR_PTR(ret);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002963}