blob: 99d210bbf4e2627be22450826f69c5caef75844f [file] [log] [blame]
Rob Clarke7792ce2013-01-08 19:21:02 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18
19
Russell King893c3e52013-08-27 01:27:42 +010020#include <linux/hdmi.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060021#include <linux/module.h>
Jean-Francois Moine12473b72014-01-25 18:14:38 +010022#include <linux/irq.h>
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +010023#include <sound/asoundef.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060024
25#include <drm/drmP.h>
26#include <drm/drm_crtc_helper.h>
27#include <drm/drm_encoder_slave.h>
28#include <drm/drm_edid.h>
Russell Kingc4c11dd2013-08-14 21:43:30 +020029#include <drm/i2c/tda998x.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060030
31#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
32
33struct tda998x_priv {
34 struct i2c_client *cec;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +010035 struct i2c_client *hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -060036 uint16_t rev;
37 uint8_t current_page;
38 int dpms;
Russell Kingc4c11dd2013-08-14 21:43:30 +020039 bool is_hdmi_sink;
Russell King5e74c222013-08-14 21:43:29 +020040 u8 vip_cntrl_0;
41 u8 vip_cntrl_1;
42 u8 vip_cntrl_2;
Russell Kingc4c11dd2013-08-14 21:43:30 +020043 struct tda998x_encoder_params params;
Jean-Francois Moine12473b72014-01-25 18:14:38 +010044
45 wait_queue_head_t wq_edid;
46 volatile int wq_edid_wait;
47 struct drm_encoder *encoder;
Rob Clarke7792ce2013-01-08 19:21:02 -060048};
49
50#define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
51
52/* The TDA9988 series of devices use a paged register scheme.. to simplify
53 * things we encode the page # in upper bits of the register #. To read/
54 * write a given register, we need to make sure CURPAGE register is set
55 * appropriately. Which implies reads/writes are not atomic. Fun!
56 */
57
58#define REG(page, addr) (((page) << 8) | (addr))
59#define REG2ADDR(reg) ((reg) & 0xff)
60#define REG2PAGE(reg) (((reg) >> 8) & 0xff)
61
62#define REG_CURPAGE 0xff /* write */
63
64
65/* Page 00h: General Control */
66#define REG_VERSION_LSB REG(0x00, 0x00) /* read */
67#define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
68# define MAIN_CNTRL0_SR (1 << 0)
69# define MAIN_CNTRL0_DECS (1 << 1)
70# define MAIN_CNTRL0_DEHS (1 << 2)
71# define MAIN_CNTRL0_CECS (1 << 3)
72# define MAIN_CNTRL0_CEHS (1 << 4)
73# define MAIN_CNTRL0_SCALER (1 << 7)
74#define REG_VERSION_MSB REG(0x00, 0x02) /* read */
75#define REG_SOFTRESET REG(0x00, 0x0a) /* write */
76# define SOFTRESET_AUDIO (1 << 0)
77# define SOFTRESET_I2C_MASTER (1 << 1)
78#define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
79#define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
80#define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
81# define I2C_MASTER_DIS_MM (1 << 0)
82# define I2C_MASTER_DIS_FILT (1 << 1)
83# define I2C_MASTER_APP_STRT_LAT (1 << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +020084#define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
85# define FEAT_POWERDOWN_SPDIF (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -060086#define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
87#define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
88#define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
89# define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +020090#define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -060091#define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
92#define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
93#define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
94#define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
95#define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
96# define VIP_CNTRL_0_MIRR_A (1 << 7)
97# define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
98# define VIP_CNTRL_0_MIRR_B (1 << 3)
99# define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
100#define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
101# define VIP_CNTRL_1_MIRR_C (1 << 7)
102# define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
103# define VIP_CNTRL_1_MIRR_D (1 << 3)
104# define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
105#define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
106# define VIP_CNTRL_2_MIRR_E (1 << 7)
107# define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
108# define VIP_CNTRL_2_MIRR_F (1 << 3)
109# define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
110#define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
111# define VIP_CNTRL_3_X_TGL (1 << 0)
112# define VIP_CNTRL_3_H_TGL (1 << 1)
113# define VIP_CNTRL_3_V_TGL (1 << 2)
114# define VIP_CNTRL_3_EMB (1 << 3)
115# define VIP_CNTRL_3_SYNC_DE (1 << 4)
116# define VIP_CNTRL_3_SYNC_HS (1 << 5)
117# define VIP_CNTRL_3_DE_INT (1 << 6)
118# define VIP_CNTRL_3_EDGE (1 << 7)
119#define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
120# define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
121# define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
122# define VIP_CNTRL_4_CCIR656 (1 << 4)
123# define VIP_CNTRL_4_656_ALT (1 << 5)
124# define VIP_CNTRL_4_TST_656 (1 << 6)
125# define VIP_CNTRL_4_TST_PAT (1 << 7)
126#define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
127# define VIP_CNTRL_5_CKCASE (1 << 0)
128# define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200129#define REG_MUX_AP REG(0x00, 0x26) /* read/write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100130# define MUX_AP_SELECT_I2S 0x64
131# define MUX_AP_SELECT_SPDIF 0x40
Russell Kingbcb24812013-08-14 21:43:27 +0200132#define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600133#define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
134# define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
135# define MAT_CONTRL_MAT_BP (1 << 2)
136#define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
137#define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
138#define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
139#define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
140#define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
141#define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
142#define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
143#define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
144#define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
145#define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
146#define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
147#define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
148#define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
149#define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
150#define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
151#define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
152#define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200153#define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
154#define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600155#define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
156#define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200157#define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
158#define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600159#define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
160#define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
161#define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
162#define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
163#define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
164#define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
165#define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
166#define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
167#define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
168#define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200169#define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
170#define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
171#define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
172#define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600173#define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
174#define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
175#define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
176#define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
177#define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200178# define TBG_CNTRL_0_TOP_TGL (1 << 0)
179# define TBG_CNTRL_0_TOP_SEL (1 << 1)
180# define TBG_CNTRL_0_DE_EXT (1 << 2)
181# define TBG_CNTRL_0_TOP_EXT (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -0600182# define TBG_CNTRL_0_FRAME_DIS (1 << 5)
183# define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
184# define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
185#define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200186# define TBG_CNTRL_1_H_TGL (1 << 0)
187# define TBG_CNTRL_1_V_TGL (1 << 1)
188# define TBG_CNTRL_1_TGL_EN (1 << 2)
189# define TBG_CNTRL_1_X_EXT (1 << 3)
190# define TBG_CNTRL_1_H_EXT (1 << 4)
191# define TBG_CNTRL_1_V_EXT (1 << 5)
Rob Clarke7792ce2013-01-08 19:21:02 -0600192# define TBG_CNTRL_1_DWIN_DIS (1 << 6)
193#define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
194#define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
195# define HVF_CNTRL_0_SM (1 << 7)
196# define HVF_CNTRL_0_RWB (1 << 6)
197# define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
198# define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
199#define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
200# define HVF_CNTRL_1_FOR (1 << 0)
201# define HVF_CNTRL_1_YUVBLK (1 << 1)
202# define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
203# define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
204# define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
205#define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200206#define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
207# define I2S_FORMAT(x) (((x) & 3) << 0)
208#define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100209# define AIP_CLKSEL_AIP_SPDIF (0 << 3)
210# define AIP_CLKSEL_AIP_I2S (1 << 3)
211# define AIP_CLKSEL_FS_ACLK (0 << 0)
212# define AIP_CLKSEL_FS_MCLK (1 << 0)
213# define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600214
215/* Page 02h: PLL settings */
216#define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
217# define PLL_SERIAL_1_SRL_FDN (1 << 0)
218# define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
219# define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
220#define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100221# define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600222# define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
223#define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
224# define PLL_SERIAL_3_SRL_CCIR (1 << 0)
225# define PLL_SERIAL_3_SRL_DE (1 << 2)
226# define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
227#define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
228#define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
229#define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
230#define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
231#define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
232#define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
233#define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
234#define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
235#define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200236# define AUDIO_DIV_SERCLK_1 0
237# define AUDIO_DIV_SERCLK_2 1
238# define AUDIO_DIV_SERCLK_4 2
239# define AUDIO_DIV_SERCLK_8 3
240# define AUDIO_DIV_SERCLK_16 4
241# define AUDIO_DIV_SERCLK_32 5
Rob Clarke7792ce2013-01-08 19:21:02 -0600242#define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
243# define SEL_CLK_SEL_CLK1 (1 << 0)
244# define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
245# define SEL_CLK_ENA_SC_CLK (1 << 3)
246#define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
247
248
249/* Page 09h: EDID Control */
250#define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
251/* next 127 successive registers are the EDID block */
252#define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
253#define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
254#define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
255#define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
256#define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
257
258
259/* Page 10h: information frames and packets */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200260#define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
261#define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
262#define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
263#define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
264#define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600265
266
267/* Page 11h: audio settings and content info packets */
268#define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
269# define AIP_CNTRL_0_RST_FIFO (1 << 0)
270# define AIP_CNTRL_0_SWAP (1 << 1)
271# define AIP_CNTRL_0_LAYOUT (1 << 2)
272# define AIP_CNTRL_0_ACR_MAN (1 << 5)
273# define AIP_CNTRL_0_RST_CTS (1 << 6)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200274#define REG_CA_I2S REG(0x11, 0x01) /* read/write */
275# define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
276# define CA_I2S_HBR_CHSTAT (1 << 6)
277#define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
278#define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
279#define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
280#define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
281#define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
282#define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
283#define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
284#define REG_CTS_N REG(0x11, 0x0c) /* read/write */
285# define CTS_N_K(x) (((x) & 7) << 0)
286# define CTS_N_M(x) (((x) & 3) << 4)
Rob Clarke7792ce2013-01-08 19:21:02 -0600287#define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
288# define ENC_CNTRL_RST_ENC (1 << 0)
289# define ENC_CNTRL_RST_SEL (1 << 1)
290# define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200291#define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
292# define DIP_FLAGS_ACR (1 << 0)
293# define DIP_FLAGS_GC (1 << 1)
294#define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
295# define DIP_IF_FLAGS_IF1 (1 << 1)
296# define DIP_IF_FLAGS_IF2 (1 << 2)
297# define DIP_IF_FLAGS_IF3 (1 << 3)
298# define DIP_IF_FLAGS_IF4 (1 << 4)
299# define DIP_IF_FLAGS_IF5 (1 << 5)
300#define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600301
302
303/* Page 12h: HDCP and OTP */
304#define REG_TX3 REG(0x12, 0x9a) /* read/write */
Russell King063b4722013-08-14 21:43:26 +0200305#define REG_TX4 REG(0x12, 0x9b) /* read/write */
306# define TX4_PD_RAM (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600307#define REG_TX33 REG(0x12, 0xb8) /* read/write */
308# define TX33_HDMI (1 << 1)
309
310
311/* Page 13h: Gamut related metadata packets */
312
313
314
315/* CEC registers: (not paged)
316 */
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100317#define REG_CEC_INTSTATUS 0xee /* read */
318# define CEC_INTSTATUS_CEC (1 << 0)
319# define CEC_INTSTATUS_HDMI (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600320#define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
321# define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
322# define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
323# define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
324# define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100325#define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
326#define REG_CEC_RXSHPDINT 0xfd /* read */
Rob Clarke7792ce2013-01-08 19:21:02 -0600327#define REG_CEC_RXSHPDLEV 0xfe /* read */
328# define CEC_RXSHPDLEV_RXSENS (1 << 0)
329# define CEC_RXSHPDLEV_HPD (1 << 1)
330
331#define REG_CEC_ENAMODS 0xff /* read/write */
332# define CEC_ENAMODS_DIS_FRO (1 << 6)
333# define CEC_ENAMODS_DIS_CCLK (1 << 5)
334# define CEC_ENAMODS_EN_RXSENS (1 << 2)
335# define CEC_ENAMODS_EN_HDMI (1 << 1)
336# define CEC_ENAMODS_EN_CEC (1 << 0)
337
338
339/* Device versions: */
340#define TDA9989N2 0x0101
341#define TDA19989 0x0201
342#define TDA19989N2 0x0202
343#define TDA19988 0x0301
344
345static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100346cec_write(struct tda998x_priv *priv, uint16_t addr, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600347{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100348 struct i2c_client *client = priv->cec;
Rob Clarke7792ce2013-01-08 19:21:02 -0600349 uint8_t buf[] = {addr, val};
350 int ret;
351
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100352 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600353 if (ret < 0)
354 dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
355}
356
357static uint8_t
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100358cec_read(struct tda998x_priv *priv, uint8_t addr)
Rob Clarke7792ce2013-01-08 19:21:02 -0600359{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100360 struct i2c_client *client = priv->cec;
Rob Clarke7792ce2013-01-08 19:21:02 -0600361 uint8_t val;
362 int ret;
363
364 ret = i2c_master_send(client, &addr, sizeof(addr));
365 if (ret < 0)
366 goto fail;
367
368 ret = i2c_master_recv(client, &val, sizeof(val));
369 if (ret < 0)
370 goto fail;
371
372 return val;
373
374fail:
375 dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
376 return 0;
377}
378
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100379static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100380set_page(struct tda998x_priv *priv, uint16_t reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600381{
Rob Clarke7792ce2013-01-08 19:21:02 -0600382 if (REG2PAGE(reg) != priv->current_page) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100383 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600384 uint8_t buf[] = {
385 REG_CURPAGE, REG2PAGE(reg)
386 };
387 int ret = i2c_master_send(client, buf, sizeof(buf));
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100388 if (ret < 0) {
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100389 dev_err(&client->dev, "setpage %04x err %d\n",
390 reg, ret);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100391 return ret;
392 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600393
394 priv->current_page = REG2PAGE(reg);
395 }
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100396 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -0600397}
398
399static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100400reg_read_range(struct tda998x_priv *priv, uint16_t reg, char *buf, int cnt)
Rob Clarke7792ce2013-01-08 19:21:02 -0600401{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100402 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600403 uint8_t addr = REG2ADDR(reg);
404 int ret;
405
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100406 ret = set_page(priv, reg);
407 if (ret < 0)
408 return ret;
Rob Clarke7792ce2013-01-08 19:21:02 -0600409
410 ret = i2c_master_send(client, &addr, sizeof(addr));
411 if (ret < 0)
412 goto fail;
413
414 ret = i2c_master_recv(client, buf, cnt);
415 if (ret < 0)
416 goto fail;
417
418 return ret;
419
420fail:
421 dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
422 return ret;
423}
424
Russell Kingc4c11dd2013-08-14 21:43:30 +0200425static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100426reg_write_range(struct tda998x_priv *priv, uint16_t reg, uint8_t *p, int cnt)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200427{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100428 struct i2c_client *client = priv->hdmi;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200429 uint8_t buf[cnt+1];
430 int ret;
431
432 buf[0] = REG2ADDR(reg);
433 memcpy(&buf[1], p, cnt);
434
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100435 ret = set_page(priv, reg);
436 if (ret < 0)
437 return;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200438
439 ret = i2c_master_send(client, buf, cnt + 1);
440 if (ret < 0)
441 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
442}
443
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100444static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100445reg_read(struct tda998x_priv *priv, uint16_t reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600446{
447 uint8_t val = 0;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100448 int ret;
449
450 ret = reg_read_range(priv, reg, &val, sizeof(val));
451 if (ret < 0)
452 return ret;
Rob Clarke7792ce2013-01-08 19:21:02 -0600453 return val;
454}
455
456static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100457reg_write(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600458{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100459 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600460 uint8_t buf[] = {REG2ADDR(reg), val};
461 int ret;
462
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100463 ret = set_page(priv, reg);
464 if (ret < 0)
465 return;
Rob Clarke7792ce2013-01-08 19:21:02 -0600466
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100467 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600468 if (ret < 0)
469 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
470}
471
472static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100473reg_write16(struct tda998x_priv *priv, uint16_t reg, uint16_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600474{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100475 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600476 uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
477 int ret;
478
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100479 ret = set_page(priv, reg);
480 if (ret < 0)
481 return;
Rob Clarke7792ce2013-01-08 19:21:02 -0600482
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100483 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600484 if (ret < 0)
485 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
486}
487
488static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100489reg_set(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600490{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100491 int old_val;
492
493 old_val = reg_read(priv, reg);
494 if (old_val >= 0)
495 reg_write(priv, reg, old_val | val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600496}
497
498static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100499reg_clear(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600500{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100501 int old_val;
502
503 old_val = reg_read(priv, reg);
504 if (old_val >= 0)
505 reg_write(priv, reg, old_val & ~val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600506}
507
508static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100509tda998x_reset(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -0600510{
511 /* reset audio and i2c master: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100512 reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
Rob Clarke7792ce2013-01-08 19:21:02 -0600513 msleep(50);
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100514 reg_write(priv, REG_SOFTRESET, 0);
Rob Clarke7792ce2013-01-08 19:21:02 -0600515 msleep(50);
516
517 /* reset transmitter: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100518 reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
519 reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
Rob Clarke7792ce2013-01-08 19:21:02 -0600520
521 /* PLL registers common configuration */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100522 reg_write(priv, REG_PLL_SERIAL_1, 0x00);
523 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
524 reg_write(priv, REG_PLL_SERIAL_3, 0x00);
525 reg_write(priv, REG_SERIALIZER, 0x00);
526 reg_write(priv, REG_BUFFER_OUT, 0x00);
527 reg_write(priv, REG_PLL_SCG1, 0x00);
528 reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
529 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
530 reg_write(priv, REG_PLL_SCGN1, 0xfa);
531 reg_write(priv, REG_PLL_SCGN2, 0x00);
532 reg_write(priv, REG_PLL_SCGR1, 0x5b);
533 reg_write(priv, REG_PLL_SCGR2, 0x00);
534 reg_write(priv, REG_PLL_SCG2, 0x10);
Russell Kingbcb24812013-08-14 21:43:27 +0200535
536 /* Write the default value MUX register */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100537 reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
Rob Clarke7792ce2013-01-08 19:21:02 -0600538}
539
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100540/*
541 * only 2 interrupts may occur: screen plug/unplug and EDID read
542 */
543static irqreturn_t tda998x_irq_thread(int irq, void *data)
544{
545 struct tda998x_priv *priv = data;
546 u8 sta, cec, lvl, flag0, flag1, flag2;
547
548 if (!priv)
549 return IRQ_HANDLED;
550 sta = cec_read(priv, REG_CEC_INTSTATUS);
551 cec = cec_read(priv, REG_CEC_RXSHPDINT);
552 lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
553 flag0 = reg_read(priv, REG_INT_FLAGS_0);
554 flag1 = reg_read(priv, REG_INT_FLAGS_1);
555 flag2 = reg_read(priv, REG_INT_FLAGS_2);
556 DRM_DEBUG_DRIVER(
557 "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
558 sta, cec, lvl, flag0, flag1, flag2);
559 if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
560 priv->wq_edid_wait = 0;
561 wake_up(&priv->wq_edid);
562 } else if (cec != 0) { /* HPD change */
563 if (priv->encoder && priv->encoder->dev)
564 drm_helper_hpd_irq_event(priv->encoder->dev);
565 }
566 return IRQ_HANDLED;
567}
568
Russell Kingc4c11dd2013-08-14 21:43:30 +0200569static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
570{
571 uint8_t sum = 0;
572
573 while (bytes--)
574 sum += *buf++;
575 return (255 - sum) + 1;
576}
577
578#define HB(x) (x)
579#define PB(x) (HB(2) + 1 + (x))
580
581static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100582tda998x_write_if(struct tda998x_priv *priv, uint8_t bit, uint16_t addr,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200583 uint8_t *buf, size_t size)
584{
585 buf[PB(0)] = tda998x_cksum(buf, size);
586
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100587 reg_clear(priv, REG_DIP_IF_FLAGS, bit);
588 reg_write_range(priv, addr, buf, size);
589 reg_set(priv, REG_DIP_IF_FLAGS, bit);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200590}
591
592static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100593tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200594{
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100595 u8 buf[PB(HDMI_AUDIO_INFOFRAME_SIZE) + 1];
Russell Kingc4c11dd2013-08-14 21:43:30 +0200596
Jean-Francois Moine7288ca02014-01-25 18:14:44 +0100597 memset(buf, 0, sizeof(buf));
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100598 buf[HB(0)] = HDMI_INFOFRAME_TYPE_AUDIO;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200599 buf[HB(1)] = 0x01;
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100600 buf[HB(2)] = HDMI_AUDIO_INFOFRAME_SIZE;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200601 buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
602 buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
603 buf[PB(4)] = p->audio_frame[4];
604 buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
605
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100606 tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200607 sizeof(buf));
608}
609
610static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100611tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200612{
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100613 u8 buf[PB(HDMI_AVI_INFOFRAME_SIZE) + 1];
Russell Kingc4c11dd2013-08-14 21:43:30 +0200614
615 memset(buf, 0, sizeof(buf));
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100616 buf[HB(0)] = HDMI_INFOFRAME_TYPE_AVI;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200617 buf[HB(1)] = 0x02;
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100618 buf[HB(2)] = HDMI_AVI_INFOFRAME_SIZE;
Russell King893c3e52013-08-27 01:27:42 +0100619 buf[PB(1)] = HDMI_SCAN_MODE_UNDERSCAN;
Jean-Francois Moinebdf63452014-01-25 18:14:40 +0100620 buf[PB(2)] = HDMI_ACTIVE_ASPECT_PICTURE;
Russell King893c3e52013-08-27 01:27:42 +0100621 buf[PB(3)] = HDMI_QUANTIZATION_RANGE_FULL << 2;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200622 buf[PB(4)] = drm_match_cea_mode(mode);
623
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100624 tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200625 sizeof(buf));
626}
627
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100628static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200629{
630 if (on) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100631 reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
632 reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
633 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200634 } else {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100635 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200636 }
637}
638
639static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100640tda998x_configure_audio(struct tda998x_priv *priv,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200641 struct drm_display_mode *mode, struct tda998x_encoder_params *p)
642{
643 uint8_t buf[6], clksel_aip, clksel_fs, ca_i2s, cts_n, adiv;
644 uint32_t n;
645
646 /* Enable audio ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100647 reg_write(priv, REG_ENA_AP, p->audio_cfg);
648 reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200649
650 /* Set audio input source */
651 switch (p->audio_format) {
652 case AFMT_SPDIF:
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100653 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
654 clksel_aip = AIP_CLKSEL_AIP_SPDIF;
655 clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200656 cts_n = CTS_N_M(3) | CTS_N_K(3);
657 ca_i2s = 0;
658 break;
659
660 case AFMT_I2S:
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100661 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
662 clksel_aip = AIP_CLKSEL_AIP_I2S;
663 clksel_fs = AIP_CLKSEL_FS_ACLK;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200664 cts_n = CTS_N_M(3) | CTS_N_K(3);
665 ca_i2s = CA_I2S_CA_I2S(0);
666 break;
David Herrmann3b288022013-09-01 15:23:04 +0200667
668 default:
669 BUG();
670 return;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200671 }
672
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100673 reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
674 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200675
676 /* Enable automatic CTS generation */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100677 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_ACR_MAN);
678 reg_write(priv, REG_CTS_N, cts_n);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200679
680 /*
681 * Audio input somehow depends on HDMI line rate which is
682 * related to pixclk. Testing showed that modes with pixclk
683 * >100MHz need a larger divider while <40MHz need the default.
684 * There is no detailed info in the datasheet, so we just
685 * assume 100MHz requires larger divider.
686 */
687 if (mode->clock > 100000)
688 adiv = AUDIO_DIV_SERCLK_16;
689 else
690 adiv = AUDIO_DIV_SERCLK_8;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100691 reg_write(priv, REG_AUDIO_DIV, adiv);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200692
693 /*
694 * This is the approximate value of N, which happens to be
695 * the recommended values for non-coherent clocks.
696 */
697 n = 128 * p->audio_sample_rate / 1000;
698
699 /* Write the CTS and N values */
700 buf[0] = 0x44;
701 buf[1] = 0x42;
702 buf[2] = 0x01;
703 buf[3] = n;
704 buf[4] = n >> 8;
705 buf[5] = n >> 16;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100706 reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200707
708 /* Set CTS clock reference */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100709 reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200710
711 /* Reset CTS generator */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100712 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
713 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200714
715 /* Write the channel status */
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +0100716 buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200717 buf[1] = 0x00;
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +0100718 buf[2] = IEC958_AES3_CON_FS_NOTID;
719 buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
720 IEC958_AES4_CON_MAX_WORDLEN_24;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100721 reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200722
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100723 tda998x_audio_mute(priv, true);
Jean-Francois Moine73d5e252014-01-25 18:14:44 +0100724 msleep(20);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100725 tda998x_audio_mute(priv, false);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200726
727 /* Write the audio information packet */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100728 tda998x_write_aif(priv, p);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200729}
730
Rob Clarke7792ce2013-01-08 19:21:02 -0600731/* DRM encoder functions */
732
733static void
734tda998x_encoder_set_config(struct drm_encoder *encoder, void *params)
735{
Russell Kingc4c11dd2013-08-14 21:43:30 +0200736 struct tda998x_priv *priv = to_tda998x_priv(encoder);
737 struct tda998x_encoder_params *p = params;
738
739 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
740 (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
741 VIP_CNTRL_0_SWAP_B(p->swap_b) |
742 (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
743 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
744 (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
745 VIP_CNTRL_1_SWAP_D(p->swap_d) |
746 (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
747 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
748 (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
749 VIP_CNTRL_2_SWAP_F(p->swap_f) |
750 (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
751
752 priv->params = *p;
Rob Clarke7792ce2013-01-08 19:21:02 -0600753}
754
755static void
756tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
757{
758 struct tda998x_priv *priv = to_tda998x_priv(encoder);
759
760 /* we only care about on or off: */
761 if (mode != DRM_MODE_DPMS_ON)
762 mode = DRM_MODE_DPMS_OFF;
763
764 if (mode == priv->dpms)
765 return;
766
767 switch (mode) {
768 case DRM_MODE_DPMS_ON:
Russell Kingc4c11dd2013-08-14 21:43:30 +0200769 /* enable video ports, audio will be enabled later */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100770 reg_write(priv, REG_ENA_VP_0, 0xff);
771 reg_write(priv, REG_ENA_VP_1, 0xff);
772 reg_write(priv, REG_ENA_VP_2, 0xff);
Rob Clarke7792ce2013-01-08 19:21:02 -0600773 /* set muxing after enabling ports: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100774 reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
775 reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
776 reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
Rob Clarke7792ce2013-01-08 19:21:02 -0600777 break;
778 case DRM_MODE_DPMS_OFF:
Russell Kingdb6aaf42013-09-24 10:37:13 +0100779 /* disable video ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100780 reg_write(priv, REG_ENA_VP_0, 0x00);
781 reg_write(priv, REG_ENA_VP_1, 0x00);
782 reg_write(priv, REG_ENA_VP_2, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -0600783 break;
784 }
785
786 priv->dpms = mode;
787}
788
789static void
790tda998x_encoder_save(struct drm_encoder *encoder)
791{
792 DBG("");
793}
794
795static void
796tda998x_encoder_restore(struct drm_encoder *encoder)
797{
798 DBG("");
799}
800
801static bool
802tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
803 const struct drm_display_mode *mode,
804 struct drm_display_mode *adjusted_mode)
805{
806 return true;
807}
808
809static int
810tda998x_encoder_mode_valid(struct drm_encoder *encoder,
811 struct drm_display_mode *mode)
812{
813 return MODE_OK;
814}
815
816static void
817tda998x_encoder_mode_set(struct drm_encoder *encoder,
818 struct drm_display_mode *mode,
819 struct drm_display_mode *adjusted_mode)
820{
821 struct tda998x_priv *priv = to_tda998x_priv(encoder);
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200822 uint16_t ref_pix, ref_line, n_pix, n_line;
823 uint16_t hs_pix_s, hs_pix_e;
824 uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
825 uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
826 uint16_t vwin1_line_s, vwin1_line_e;
827 uint16_t vwin2_line_s, vwin2_line_e;
828 uint16_t de_pix_s, de_pix_e;
Rob Clarke7792ce2013-01-08 19:21:02 -0600829 uint8_t reg, div, rep;
830
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200831 /*
832 * Internally TDA998x is using ITU-R BT.656 style sync but
833 * we get VESA style sync. TDA998x is using a reference pixel
834 * relative to ITU to sync to the input frame and for output
835 * sync generation. Currently, we are using reference detection
836 * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
837 * which is position of rising VS with coincident rising HS.
838 *
839 * Now there is some issues to take care of:
840 * - HDMI data islands require sync-before-active
841 * - TDA998x register values must be > 0 to be enabled
842 * - REFLINE needs an additional offset of +1
843 * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
844 *
845 * So we add +1 to all horizontal and vertical register values,
846 * plus an additional +3 for REFPIX as we are using RGB input only.
Rob Clarke7792ce2013-01-08 19:21:02 -0600847 */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200848 n_pix = mode->htotal;
849 n_line = mode->vtotal;
Rob Clarke7792ce2013-01-08 19:21:02 -0600850
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200851 hs_pix_e = mode->hsync_end - mode->hdisplay;
852 hs_pix_s = mode->hsync_start - mode->hdisplay;
853 de_pix_e = mode->htotal;
854 de_pix_s = mode->htotal - mode->hdisplay;
855 ref_pix = 3 + hs_pix_s;
856
Sebastian Hesselbarth179f1aa2013-08-14 21:43:32 +0200857 /*
858 * Attached LCD controllers may generate broken sync. Allow
859 * those to adjust the position of the rising VS edge by adding
860 * HSKEW to ref_pix.
861 */
862 if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
863 ref_pix += adjusted_mode->hskew;
864
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200865 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
866 ref_line = 1 + mode->vsync_start - mode->vdisplay;
867 vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
868 vwin1_line_e = vwin1_line_s + mode->vdisplay;
869 vs1_pix_s = vs1_pix_e = hs_pix_s;
870 vs1_line_s = mode->vsync_start - mode->vdisplay;
871 vs1_line_e = vs1_line_s +
872 mode->vsync_end - mode->vsync_start;
873 vwin2_line_s = vwin2_line_e = 0;
874 vs2_pix_s = vs2_pix_e = 0;
875 vs2_line_s = vs2_line_e = 0;
876 } else {
877 ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
878 vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
879 vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
880 vs1_pix_s = vs1_pix_e = hs_pix_s;
881 vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
882 vs1_line_e = vs1_line_s +
883 (mode->vsync_end - mode->vsync_start)/2;
884 vwin2_line_s = vwin1_line_s + mode->vtotal/2;
885 vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
886 vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
887 vs2_line_s = vs1_line_s + mode->vtotal/2 ;
888 vs2_line_e = vs2_line_s +
889 (mode->vsync_end - mode->vsync_start)/2;
890 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600891
892 div = 148500 / mode->clock;
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100893 if (div != 0) {
894 div--;
895 if (div > 3)
896 div = 3;
897 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600898
Rob Clarke7792ce2013-01-08 19:21:02 -0600899 /* mute the audio FIFO: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100900 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Rob Clarke7792ce2013-01-08 19:21:02 -0600901
902 /* set HDMI HDCP mode off: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100903 reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100904 reg_clear(priv, REG_TX33, TX33_HDMI);
905 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600906
Rob Clarke7792ce2013-01-08 19:21:02 -0600907 /* no pre-filter or interpolator: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100908 reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600909 HVF_CNTRL_0_INTPOL(0));
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100910 reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
911 reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600912 VIP_CNTRL_4_BLC(0));
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100913 reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
Rob Clarke7792ce2013-01-08 19:21:02 -0600914
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100915 reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
916 reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
917 reg_write(priv, REG_SERIALIZER, 0);
918 reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600919
920 /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
921 rep = 0;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100922 reg_write(priv, REG_RPT_CNTRL, 0);
923 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600924 SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
925
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100926 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600927 PLL_SERIAL_2_SRL_PR(rep));
928
Rob Clarke7792ce2013-01-08 19:21:02 -0600929 /* set color matrix bypass flag: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100930 reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
931 MAT_CONTRL_MAT_SC(1));
Rob Clarke7792ce2013-01-08 19:21:02 -0600932
933 /* set BIAS tmds value: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100934 reg_write(priv, REG_ANA_GENERAL, 0x09);
Rob Clarke7792ce2013-01-08 19:21:02 -0600935
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100936 reg_write(priv, REG_TBG_CNTRL_0, 0);
Rob Clarke7792ce2013-01-08 19:21:02 -0600937
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200938 /*
939 * Sync on rising HSYNC/VSYNC
940 */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100941 reg = VIP_CNTRL_3_SYNC_HS;
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200942
943 /*
944 * TDA19988 requires high-active sync at input stage,
945 * so invert low-active sync provided by master encoder here
946 */
947 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100948 reg |= VIP_CNTRL_3_H_TGL;
Rob Clarke7792ce2013-01-08 19:21:02 -0600949 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100950 reg |= VIP_CNTRL_3_V_TGL;
951 reg_write(priv, REG_VIP_CNTRL_3, reg);
Rob Clarke7792ce2013-01-08 19:21:02 -0600952
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100953 reg_write(priv, REG_VIDFORMAT, 0x00);
954 reg_write16(priv, REG_REFPIX_MSB, ref_pix);
955 reg_write16(priv, REG_REFLINE_MSB, ref_line);
956 reg_write16(priv, REG_NPIX_MSB, n_pix);
957 reg_write16(priv, REG_NLINE_MSB, n_line);
958 reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
959 reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
960 reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
961 reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
962 reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
963 reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
964 reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
965 reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
966 reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
967 reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
968 reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
969 reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
970 reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
971 reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
972 reg_write16(priv, REG_DE_START_MSB, de_pix_s);
973 reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
Rob Clarke7792ce2013-01-08 19:21:02 -0600974
975 if (priv->rev == TDA19988) {
976 /* let incoming pixels fill the active space (if any) */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100977 reg_write(priv, REG_ENABLE_SPACE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -0600978 }
979
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100980 /*
981 * Always generate sync polarity relative to input sync and
982 * revert input stage toggled sync at output stage
983 */
984 reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
985 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
986 reg |= TBG_CNTRL_1_H_TGL;
987 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
988 reg |= TBG_CNTRL_1_V_TGL;
989 reg_write(priv, REG_TBG_CNTRL_1, reg);
990
Rob Clarke7792ce2013-01-08 19:21:02 -0600991 /* must be last register set: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100992 reg_write(priv, REG_TBG_CNTRL_0, 0);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200993
994 /* Only setup the info frames if the sink is HDMI */
995 if (priv->is_hdmi_sink) {
996 /* We need to turn HDMI HDCP stuff on to get audio through */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100997 reg &= ~TBG_CNTRL_1_DWIN_DIS;
998 reg_write(priv, REG_TBG_CNTRL_1, reg);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100999 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
1000 reg_set(priv, REG_TX33, TX33_HDMI);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001001
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001002 tda998x_write_avi(priv, adjusted_mode);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001003
1004 if (priv->params.audio_cfg)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001005 tda998x_configure_audio(priv, adjusted_mode,
Russell Kingc4c11dd2013-08-14 21:43:30 +02001006 &priv->params);
1007 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001008}
1009
1010static enum drm_connector_status
1011tda998x_encoder_detect(struct drm_encoder *encoder,
1012 struct drm_connector *connector)
1013{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001014 struct tda998x_priv *priv = to_tda998x_priv(encoder);
1015 uint8_t val = cec_read(priv, REG_CEC_RXSHPDLEV);
1016
Rob Clarke7792ce2013-01-08 19:21:02 -06001017 return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
1018 connector_status_disconnected;
1019}
1020
1021static int
1022read_edid_block(struct drm_encoder *encoder, uint8_t *buf, int blk)
1023{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001024 struct tda998x_priv *priv = to_tda998x_priv(encoder);
Rob Clarke7792ce2013-01-08 19:21:02 -06001025 uint8_t offset, segptr;
1026 int ret, i;
1027
Rob Clarke7792ce2013-01-08 19:21:02 -06001028 offset = (blk & 1) ? 128 : 0;
1029 segptr = blk / 2;
1030
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001031 reg_write(priv, REG_DDC_ADDR, 0xa0);
1032 reg_write(priv, REG_DDC_OFFS, offset);
1033 reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
1034 reg_write(priv, REG_DDC_SEGM, segptr);
Rob Clarke7792ce2013-01-08 19:21:02 -06001035
1036 /* enable reading EDID: */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001037 priv->wq_edid_wait = 1;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001038 reg_write(priv, REG_EDID_CTRL, 0x1);
Rob Clarke7792ce2013-01-08 19:21:02 -06001039
1040 /* flag must be cleared by sw: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001041 reg_write(priv, REG_EDID_CTRL, 0x0);
Rob Clarke7792ce2013-01-08 19:21:02 -06001042
1043 /* wait for block read to complete: */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001044 if (priv->hdmi->irq) {
1045 i = wait_event_timeout(priv->wq_edid,
1046 !priv->wq_edid_wait,
1047 msecs_to_jiffies(100));
1048 if (i < 0) {
1049 dev_err(encoder->dev->dev, "read edid wait err %d\n", i);
1050 return i;
1051 }
1052 } else {
1053 for (i = 10; i > 0; i--) {
1054 msleep(10);
1055 ret = reg_read(priv, REG_INT_FLAGS_2);
1056 if (ret < 0)
1057 return ret;
1058 if (ret & INT_FLAGS_2_EDID_BLK_RD)
1059 break;
1060 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001061 }
1062
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001063 if (i == 0) {
1064 dev_err(encoder->dev->dev, "read edid timeout\n");
Rob Clarke7792ce2013-01-08 19:21:02 -06001065 return -ETIMEDOUT;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001066 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001067
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001068 ret = reg_read_range(priv, REG_EDID_DATA_0, buf, EDID_LENGTH);
Rob Clarke7792ce2013-01-08 19:21:02 -06001069 if (ret != EDID_LENGTH) {
Jean-Francois Moine704d63f2014-01-25 18:14:46 +01001070 dev_err(encoder->dev->dev, "failed to read edid block %d: %d\n",
Rob Clarke7792ce2013-01-08 19:21:02 -06001071 blk, ret);
1072 return ret;
1073 }
1074
Rob Clarke7792ce2013-01-08 19:21:02 -06001075 return 0;
1076}
1077
1078static uint8_t *
1079do_get_edid(struct drm_encoder *encoder)
1080{
Russell King063b4722013-08-14 21:43:26 +02001081 struct tda998x_priv *priv = to_tda998x_priv(encoder);
Jean-Francois Moine704d63f2014-01-25 18:14:46 +01001082 int j, valid_extensions = 0;
Rob Clarke7792ce2013-01-08 19:21:02 -06001083 uint8_t *block, *new;
1084 bool print_bad_edid = drm_debug & DRM_UT_KMS;
1085
1086 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1087 return NULL;
1088
Russell King063b4722013-08-14 21:43:26 +02001089 if (priv->rev == TDA19988)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001090 reg_clear(priv, REG_TX4, TX4_PD_RAM);
Russell King063b4722013-08-14 21:43:26 +02001091
Rob Clarke7792ce2013-01-08 19:21:02 -06001092 /* base block fetch */
1093 if (read_edid_block(encoder, block, 0))
1094 goto fail;
1095
1096 if (!drm_edid_block_valid(block, 0, print_bad_edid))
1097 goto fail;
1098
1099 /* if there's no extensions, we're done */
1100 if (block[0x7e] == 0)
Russell King063b4722013-08-14 21:43:26 +02001101 goto done;
Rob Clarke7792ce2013-01-08 19:21:02 -06001102
1103 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1104 if (!new)
1105 goto fail;
1106 block = new;
1107
1108 for (j = 1; j <= block[0x7e]; j++) {
1109 uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
1110 if (read_edid_block(encoder, ext_block, j))
1111 goto fail;
1112
1113 if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
1114 goto fail;
1115
1116 valid_extensions++;
1117 }
1118
1119 if (valid_extensions != block[0x7e]) {
1120 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1121 block[0x7e] = valid_extensions;
1122 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1123 if (!new)
1124 goto fail;
1125 block = new;
1126 }
1127
Russell King063b4722013-08-14 21:43:26 +02001128done:
1129 if (priv->rev == TDA19988)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001130 reg_set(priv, REG_TX4, TX4_PD_RAM);
Russell King063b4722013-08-14 21:43:26 +02001131
Rob Clarke7792ce2013-01-08 19:21:02 -06001132 return block;
1133
1134fail:
Russell King063b4722013-08-14 21:43:26 +02001135 if (priv->rev == TDA19988)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001136 reg_set(priv, REG_TX4, TX4_PD_RAM);
Rob Clarke7792ce2013-01-08 19:21:02 -06001137 dev_warn(encoder->dev->dev, "failed to read EDID\n");
1138 kfree(block);
1139 return NULL;
1140}
1141
1142static int
1143tda998x_encoder_get_modes(struct drm_encoder *encoder,
1144 struct drm_connector *connector)
1145{
Russell Kingc4c11dd2013-08-14 21:43:30 +02001146 struct tda998x_priv *priv = to_tda998x_priv(encoder);
Rob Clarke7792ce2013-01-08 19:21:02 -06001147 struct edid *edid = (struct edid *)do_get_edid(encoder);
1148 int n = 0;
1149
1150 if (edid) {
1151 drm_mode_connector_update_edid_property(connector, edid);
1152 n = drm_add_edid_modes(connector, edid);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001153 priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
Rob Clarke7792ce2013-01-08 19:21:02 -06001154 kfree(edid);
1155 }
1156
1157 return n;
1158}
1159
1160static int
1161tda998x_encoder_create_resources(struct drm_encoder *encoder,
1162 struct drm_connector *connector)
1163{
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001164 struct tda998x_priv *priv = to_tda998x_priv(encoder);
1165
1166 if (priv->hdmi->irq)
1167 connector->polled = DRM_CONNECTOR_POLL_HPD;
1168 else
1169 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1170 DRM_CONNECTOR_POLL_DISCONNECT;
Rob Clarke7792ce2013-01-08 19:21:02 -06001171 return 0;
1172}
1173
1174static int
1175tda998x_encoder_set_property(struct drm_encoder *encoder,
1176 struct drm_connector *connector,
1177 struct drm_property *property,
1178 uint64_t val)
1179{
1180 DBG("");
1181 return 0;
1182}
1183
1184static void
1185tda998x_encoder_destroy(struct drm_encoder *encoder)
1186{
1187 struct tda998x_priv *priv = to_tda998x_priv(encoder);
1188 drm_i2c_encoder_destroy(encoder);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001189
1190 /* disable all IRQs and free the IRQ handler */
1191 cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
1192 reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1193 if (priv->hdmi->irq)
1194 free_irq(priv->hdmi->irq, priv);
1195
Jean-Francois Moinefc275a72014-01-25 18:14:42 +01001196 if (priv->cec)
1197 i2c_unregister_device(priv->cec);
Rob Clarke7792ce2013-01-08 19:21:02 -06001198 kfree(priv);
1199}
1200
1201static struct drm_encoder_slave_funcs tda998x_encoder_funcs = {
1202 .set_config = tda998x_encoder_set_config,
1203 .destroy = tda998x_encoder_destroy,
1204 .dpms = tda998x_encoder_dpms,
1205 .save = tda998x_encoder_save,
1206 .restore = tda998x_encoder_restore,
1207 .mode_fixup = tda998x_encoder_mode_fixup,
1208 .mode_valid = tda998x_encoder_mode_valid,
1209 .mode_set = tda998x_encoder_mode_set,
1210 .detect = tda998x_encoder_detect,
1211 .get_modes = tda998x_encoder_get_modes,
1212 .create_resources = tda998x_encoder_create_resources,
1213 .set_property = tda998x_encoder_set_property,
1214};
1215
1216/* I2C driver functions */
1217
1218static int
1219tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
1220{
1221 return 0;
1222}
1223
1224static int
1225tda998x_remove(struct i2c_client *client)
1226{
1227 return 0;
1228}
1229
1230static int
1231tda998x_encoder_init(struct i2c_client *client,
1232 struct drm_device *dev,
1233 struct drm_encoder_slave *encoder_slave)
1234{
Rob Clarke7792ce2013-01-08 19:21:02 -06001235 struct tda998x_priv *priv;
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001236 struct device_node *np = client->dev.of_node;
1237 u32 video;
Russell Kingfb7544d2014-02-02 16:18:24 +00001238 int rev_lo, rev_hi, ret;
Rob Clarke7792ce2013-01-08 19:21:02 -06001239
1240 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
1241 if (!priv)
1242 return -ENOMEM;
1243
Russell King5e74c222013-08-14 21:43:29 +02001244 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
1245 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
1246 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
1247
Jean-Francois Moine2eb4c7b2014-01-25 18:14:45 +01001248 priv->current_page = 0xff;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001249 priv->hdmi = client;
Rob Clarke7792ce2013-01-08 19:21:02 -06001250 priv->cec = i2c_new_dummy(client->adapter, 0x34);
Dave Jones71c68c42014-02-12 22:47:51 -05001251 if (!priv->cec) {
1252 kfree(priv);
Jean-Francois Moine6ae668c2014-01-25 18:14:43 +01001253 return -ENODEV;
Dave Jones71c68c42014-02-12 22:47:51 -05001254 }
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001255
1256 priv->encoder = &encoder_slave->base;
Rob Clarke7792ce2013-01-08 19:21:02 -06001257 priv->dpms = DRM_MODE_DPMS_OFF;
1258
1259 encoder_slave->slave_priv = priv;
1260 encoder_slave->slave_funcs = &tda998x_encoder_funcs;
1261
1262 /* wake up the device: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001263 cec_write(priv, REG_CEC_ENAMODS,
Rob Clarke7792ce2013-01-08 19:21:02 -06001264 CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
1265
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001266 tda998x_reset(priv);
Rob Clarke7792ce2013-01-08 19:21:02 -06001267
1268 /* read version: */
Russell Kingfb7544d2014-02-02 16:18:24 +00001269 rev_lo = reg_read(priv, REG_VERSION_LSB);
1270 rev_hi = reg_read(priv, REG_VERSION_MSB);
1271 if (rev_lo < 0 || rev_hi < 0) {
1272 ret = rev_lo < 0 ? rev_lo : rev_hi;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +01001273 goto fail;
Russell Kingfb7544d2014-02-02 16:18:24 +00001274 }
1275
1276 priv->rev = rev_lo | rev_hi << 8;
Rob Clarke7792ce2013-01-08 19:21:02 -06001277
1278 /* mask off feature bits: */
1279 priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
1280
1281 switch (priv->rev) {
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001282 case TDA9989N2:
1283 dev_info(&client->dev, "found TDA9989 n2");
1284 break;
1285 case TDA19989:
1286 dev_info(&client->dev, "found TDA19989");
1287 break;
1288 case TDA19989N2:
1289 dev_info(&client->dev, "found TDA19989 n2");
1290 break;
1291 case TDA19988:
1292 dev_info(&client->dev, "found TDA19988");
1293 break;
Rob Clarke7792ce2013-01-08 19:21:02 -06001294 default:
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001295 dev_err(&client->dev, "found unsupported device: %04x\n",
1296 priv->rev);
Rob Clarke7792ce2013-01-08 19:21:02 -06001297 goto fail;
1298 }
1299
1300 /* after reset, enable DDC: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001301 reg_write(priv, REG_DDC_DISABLE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001302
1303 /* set clock on DDC channel: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001304 reg_write(priv, REG_TX3, 39);
Rob Clarke7792ce2013-01-08 19:21:02 -06001305
1306 /* if necessary, disable multi-master: */
1307 if (priv->rev == TDA19989)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001308 reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
Rob Clarke7792ce2013-01-08 19:21:02 -06001309
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001310 cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
Rob Clarke7792ce2013-01-08 19:21:02 -06001311 CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
1312
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001313 /* initialize the optional IRQ */
1314 if (client->irq) {
1315 int irqf_trigger;
1316
1317 /* init read EDID waitqueue */
1318 init_waitqueue_head(&priv->wq_edid);
1319
1320 /* clear pending interrupts */
1321 reg_read(priv, REG_INT_FLAGS_0);
1322 reg_read(priv, REG_INT_FLAGS_1);
1323 reg_read(priv, REG_INT_FLAGS_2);
1324
1325 irqf_trigger =
1326 irqd_get_trigger_type(irq_get_irq_data(client->irq));
1327 ret = request_threaded_irq(client->irq, NULL,
1328 tda998x_irq_thread,
1329 irqf_trigger | IRQF_ONESHOT,
1330 "tda998x", priv);
1331 if (ret) {
1332 dev_err(&client->dev,
1333 "failed to request IRQ#%u: %d\n",
1334 client->irq, ret);
1335 goto fail;
1336 }
1337
1338 /* enable HPD irq */
1339 cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
1340 }
1341
Jean-Francois Moinee4782622014-01-25 18:14:38 +01001342 /* enable EDID read irq: */
1343 reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1344
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001345 if (!np)
1346 return 0; /* non-DT */
1347
1348 /* get the optional video properties */
1349 ret = of_property_read_u32(np, "video-ports", &video);
1350 if (ret == 0) {
1351 priv->vip_cntrl_0 = video >> 16;
1352 priv->vip_cntrl_1 = video >> 8;
1353 priv->vip_cntrl_2 = video;
1354 }
1355
Rob Clarke7792ce2013-01-08 19:21:02 -06001356 return 0;
1357
1358fail:
1359 /* if encoder_init fails, the encoder slave is never registered,
1360 * so cleanup here:
1361 */
1362 if (priv->cec)
1363 i2c_unregister_device(priv->cec);
1364 kfree(priv);
1365 encoder_slave->slave_priv = NULL;
1366 encoder_slave->slave_funcs = NULL;
1367 return -ENXIO;
1368}
1369
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001370#ifdef CONFIG_OF
1371static const struct of_device_id tda998x_dt_ids[] = {
1372 { .compatible = "nxp,tda998x", },
1373 { }
1374};
1375MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
1376#endif
1377
Rob Clarke7792ce2013-01-08 19:21:02 -06001378static struct i2c_device_id tda998x_ids[] = {
1379 { "tda998x", 0 },
1380 { }
1381};
1382MODULE_DEVICE_TABLE(i2c, tda998x_ids);
1383
1384static struct drm_i2c_encoder_driver tda998x_driver = {
1385 .i2c_driver = {
1386 .probe = tda998x_probe,
1387 .remove = tda998x_remove,
1388 .driver = {
1389 .name = "tda998x",
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001390 .of_match_table = of_match_ptr(tda998x_dt_ids),
Rob Clarke7792ce2013-01-08 19:21:02 -06001391 },
1392 .id_table = tda998x_ids,
1393 },
1394 .encoder_init = tda998x_encoder_init,
1395};
1396
1397/* Module initialization */
1398
1399static int __init
1400tda998x_init(void)
1401{
1402 DBG("");
1403 return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
1404}
1405
1406static void __exit
1407tda998x_exit(void)
1408{
1409 DBG("");
1410 drm_i2c_encoder_unregister(&tda998x_driver);
1411}
1412
1413MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1414MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
1415MODULE_LICENSE("GPL");
1416
1417module_init(tda998x_init);
1418module_exit(tda998x_exit);