blob: 016fbc263e5509cdac92d4c232439cc3a3cf17b7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
4 *
5 * Copyright(c) 2004 Intel Corporation. All rights reserved.
6 *
7 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8 * PeiSen Hou <pshou@realtek.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the Free
12 * Software Foundation; either version 2 of the License, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; if not, write to the Free Software Foundation, Inc., 59
22 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 * CONTACTS:
25 *
26 * Matt Jared matt.jared@intel.com
27 * Andy Kopp andy.kopp@intel.com
28 * Dan Kogan dan.d.kogan@intel.com
29 *
30 * CHANGES:
31 *
32 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
33 *
34 */
35
36#include <sound/driver.h>
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Clemens Ladischb7fe4622005-10-04 08:46:51 +020052static int index = SNDRV_DEFAULT_IDX1;
53static char *id = SNDRV_DEFAULT_STR1;
54static char *model;
55static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010056static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010057static int single_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Clemens Ladischb7fe4622005-10-04 08:46:51 +020059module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070060MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020061module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020063module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020065module_param(position_fix, int, 0444);
Takashi Iwai0be3b5d2005-09-05 17:11:40 +020066MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010067module_param(probe_mask, int, 0444);
68MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010069module_param(single_cmd, bool, 0444);
70MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
Takashi Iwai606ad752005-11-24 16:03:40 +010071
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Takashi Iwai2b3e5842005-10-06 13:47:23 +020073/* just for backward compatibility */
74static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020075module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077MODULE_LICENSE("GPL");
78MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
79 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070080 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020081 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010082 "{Intel, ICH8},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020083 "{ATI, SB450},"
84 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +020085 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +020086 "{SiS, SIS966},"
87 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_DESCRIPTION("Intel HDA driver");
89
90#define SFX "hda-intel: "
91
92/*
93 * registers
94 */
95#define ICH6_REG_GCAP 0x00
96#define ICH6_REG_VMIN 0x02
97#define ICH6_REG_VMAJ 0x03
98#define ICH6_REG_OUTPAY 0x04
99#define ICH6_REG_INPAY 0x06
100#define ICH6_REG_GCTL 0x08
101#define ICH6_REG_WAKEEN 0x0c
102#define ICH6_REG_STATESTS 0x0e
103#define ICH6_REG_GSTS 0x10
104#define ICH6_REG_INTCTL 0x20
105#define ICH6_REG_INTSTS 0x24
106#define ICH6_REG_WALCLK 0x30
107#define ICH6_REG_SYNC 0x34
108#define ICH6_REG_CORBLBASE 0x40
109#define ICH6_REG_CORBUBASE 0x44
110#define ICH6_REG_CORBWP 0x48
111#define ICH6_REG_CORBRP 0x4A
112#define ICH6_REG_CORBCTL 0x4c
113#define ICH6_REG_CORBSTS 0x4d
114#define ICH6_REG_CORBSIZE 0x4e
115
116#define ICH6_REG_RIRBLBASE 0x50
117#define ICH6_REG_RIRBUBASE 0x54
118#define ICH6_REG_RIRBWP 0x58
119#define ICH6_REG_RINTCNT 0x5a
120#define ICH6_REG_RIRBCTL 0x5c
121#define ICH6_REG_RIRBSTS 0x5d
122#define ICH6_REG_RIRBSIZE 0x5e
123
124#define ICH6_REG_IC 0x60
125#define ICH6_REG_IR 0x64
126#define ICH6_REG_IRS 0x68
127#define ICH6_IRS_VALID (1<<1)
128#define ICH6_IRS_BUSY (1<<0)
129
130#define ICH6_REG_DPLBASE 0x70
131#define ICH6_REG_DPUBASE 0x74
132#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
133
134/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
135enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
136
137/* stream register offsets from stream base */
138#define ICH6_REG_SD_CTL 0x00
139#define ICH6_REG_SD_STS 0x03
140#define ICH6_REG_SD_LPIB 0x04
141#define ICH6_REG_SD_CBL 0x08
142#define ICH6_REG_SD_LVI 0x0c
143#define ICH6_REG_SD_FIFOW 0x0e
144#define ICH6_REG_SD_FIFOSIZE 0x10
145#define ICH6_REG_SD_FORMAT 0x12
146#define ICH6_REG_SD_BDLPL 0x18
147#define ICH6_REG_SD_BDLPU 0x1c
148
149/* PCI space */
150#define ICH6_PCIREG_TCSEL 0x44
151
152/*
153 * other constants
154 */
155
156/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200157/* ICH, ATI and VIA have 4 playback and 4 capture */
158#define ICH6_CAPTURE_INDEX 0
159#define ICH6_NUM_CAPTURE 4
160#define ICH6_PLAYBACK_INDEX 4
161#define ICH6_NUM_PLAYBACK 4
162
163/* ULI has 6 playback and 5 capture */
164#define ULI_CAPTURE_INDEX 0
165#define ULI_NUM_CAPTURE 5
166#define ULI_PLAYBACK_INDEX 5
167#define ULI_NUM_PLAYBACK 6
168
169/* this number is statically defined for simplicity */
170#define MAX_AZX_DEV 16
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200173#define BDL_SIZE PAGE_ALIGN(8192)
174#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/* max buffer size - no h/w limit, you can increase as you like */
176#define AZX_MAX_BUF_SIZE (1024*1024*1024)
177/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200178#define AZX_MAX_AUDIO_PCMS 6
179#define AZX_MAX_MODEM_PCMS 2
180#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182/* RIRB int mask: overrun[2], response[0] */
183#define RIRB_INT_RESPONSE 0x01
184#define RIRB_INT_OVERRUN 0x04
185#define RIRB_INT_MASK 0x05
186
187/* STATESTS int mask: SD2,SD1,SD0 */
188#define STATESTS_INT_MASK 0x07
Frederick Lif5d40b32005-05-12 14:55:20 +0200189#define AZX_MAX_CODECS 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191/* SD_CTL bits */
192#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
193#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
194#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
195#define SD_CTL_STREAM_TAG_SHIFT 20
196
197/* SD_CTL and SD_STS */
198#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
199#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
200#define SD_INT_COMPLETE 0x04 /* completion interrupt */
201#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
202
203/* SD_STS */
204#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
205
206/* INTCTL and INTSTS */
207#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
208#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
209#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
210
Matt41e2fce2005-07-04 17:49:55 +0200211/* GCTL unsolicited response enable bit */
212#define ICH6_GCTL_UREN (1<<8)
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214/* GCTL reset bit */
215#define ICH6_GCTL_RESET (1<<0)
216
217/* CORB/RIRB control, read/write pointer */
218#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
219#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
220#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
221/* below are so far hardcoded - should read registers in future */
222#define ICH6_MAX_CORB_ENTRIES 256
223#define ICH6_MAX_RIRB_ENTRIES 256
224
Takashi Iwaic74db862005-05-12 14:26:27 +0200225/* position fix mode */
226enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200227 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200228 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200229 POS_FIX_POSBUF,
230 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200231};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Frederick Lif5d40b32005-05-12 14:55:20 +0200233/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200234#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
235#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
236
Vinod Gda3fca22005-09-13 18:49:12 +0200237/* Defines for Nvidia HDA support */
238#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
239#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 */
243
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100244struct azx_dev {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u32 *bdl; /* virtual address of the BDL */
246 dma_addr_t bdl_addr; /* physical address of the BDL */
247 volatile u32 *posbuf; /* position buffer pointer */
248
249 unsigned int bufsize; /* size of the play buffer in bytes */
250 unsigned int fragsize; /* size of each period in bytes */
251 unsigned int frags; /* number for period in the play buffer */
252 unsigned int fifo_size; /* FIFO size */
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200253 unsigned int last_pos; /* last updated period position */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
255 void __iomem *sd_addr; /* stream descriptor pointer */
256
257 u32 sd_int_sta_mask; /* stream int status mask */
258
259 /* pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100260 struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 unsigned int format_val; /* format value to be set in the controller and the codec */
262 unsigned char stream_tag; /* assigned stream */
263 unsigned char index; /* stream index */
264
265 unsigned int opened: 1;
266 unsigned int running: 1;
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200267 unsigned int period_updating: 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268};
269
270/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100271struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 u32 *buf; /* CORB/RIRB buffer
273 * Each CORB entry is 4byte, RIRB is 8byte
274 */
275 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
276 /* for RIRB */
277 unsigned short rp, wp; /* read/write pointers */
278 int cmds; /* number of pending requests */
279 u32 res; /* last read value */
280};
281
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100282struct azx {
283 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 struct pci_dev *pci;
285
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200286 /* chip type specific */
287 int driver_type;
288 int playback_streams;
289 int playback_index_offset;
290 int capture_streams;
291 int capture_index_offset;
292 int num_streams;
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 /* pci resources */
295 unsigned long addr;
296 void __iomem *remap_addr;
297 int irq;
298
299 /* locks */
300 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100301 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200303 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100304 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306 /* PCM */
307 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100308 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310 /* HD codec */
311 unsigned short codec_mask;
312 struct hda_bus *bus;
313
314 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100315 struct azx_rb corb;
316 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 /* BDL, CORB/RIRB and position buffers */
319 struct snd_dma_buffer bdl;
320 struct snd_dma_buffer rb;
321 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200322
323 /* flags */
324 int position_fix;
Takashi Iwaice43fba2005-05-30 20:33:44 +0200325 unsigned int initialized: 1;
Takashi Iwai27346162006-01-12 18:28:44 +0100326 unsigned int single_cmd: 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327};
328
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200329/* driver types */
330enum {
331 AZX_DRIVER_ICH,
332 AZX_DRIVER_ATI,
333 AZX_DRIVER_VIA,
334 AZX_DRIVER_SIS,
335 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200336 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200337};
338
339static char *driver_short_names[] __devinitdata = {
340 [AZX_DRIVER_ICH] = "HDA Intel",
341 [AZX_DRIVER_ATI] = "HDA ATI SB",
342 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
343 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200344 [AZX_DRIVER_ULI] = "HDA ULI M5461",
345 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200346};
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348/*
349 * macros for easy use
350 */
351#define azx_writel(chip,reg,value) \
352 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
353#define azx_readl(chip,reg) \
354 readl((chip)->remap_addr + ICH6_REG_##reg)
355#define azx_writew(chip,reg,value) \
356 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
357#define azx_readw(chip,reg) \
358 readw((chip)->remap_addr + ICH6_REG_##reg)
359#define azx_writeb(chip,reg,value) \
360 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
361#define azx_readb(chip,reg) \
362 readb((chip)->remap_addr + ICH6_REG_##reg)
363
364#define azx_sd_writel(dev,reg,value) \
365 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
366#define azx_sd_readl(dev,reg) \
367 readl((dev)->sd_addr + ICH6_REG_##reg)
368#define azx_sd_writew(dev,reg,value) \
369 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
370#define azx_sd_readw(dev,reg) \
371 readw((dev)->sd_addr + ICH6_REG_##reg)
372#define azx_sd_writeb(dev,reg,value) \
373 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
374#define azx_sd_readb(dev,reg) \
375 readb((dev)->sd_addr + ICH6_REG_##reg)
376
377/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100378#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380/* Get the upper 32bit of the given dma_addr_t
381 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
382 */
383#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
384
385
386/*
387 * Interface for HD codec
388 */
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390/*
391 * CORB / RIRB interface
392 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100393static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 int err;
396
397 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
398 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
399 PAGE_SIZE, &chip->rb);
400 if (err < 0) {
401 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
402 return err;
403 }
404 return 0;
405}
406
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100407static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
409 /* CORB set up */
410 chip->corb.addr = chip->rb.addr;
411 chip->corb.buf = (u32 *)chip->rb.area;
412 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
413 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
414
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200415 /* set the corb size to 256 entries (ULI requires explicitly) */
416 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 /* set the corb write pointer to 0 */
418 azx_writew(chip, CORBWP, 0);
419 /* reset the corb hw read pointer */
420 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
421 /* enable corb dma */
422 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
423
424 /* RIRB set up */
425 chip->rirb.addr = chip->rb.addr + 2048;
426 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
427 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
428 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
429
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200430 /* set the rirb size to 256 entries (ULI requires explicitly) */
431 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* reset the rirb hw write pointer */
433 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
434 /* set N=1, get RIRB response interrupt for new entry */
435 azx_writew(chip, RINTCNT, 1);
436 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 chip->rirb.rp = chip->rirb.cmds = 0;
439}
440
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442{
443 /* disable ringbuffer DMAs */
444 azx_writeb(chip, RIRBCTL, 0);
445 azx_writeb(chip, CORBCTL, 0);
446}
447
448/* send a command */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100449static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
450 unsigned int verb, unsigned int para)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100452 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 unsigned int wp;
454 u32 val;
455
456 val = (u32)(codec->addr & 0x0f) << 28;
457 val |= (u32)direct << 27;
458 val |= (u32)nid << 20;
459 val |= verb << 8;
460 val |= para;
461
462 /* add command to corb */
463 wp = azx_readb(chip, CORBWP);
464 wp++;
465 wp %= ICH6_MAX_CORB_ENTRIES;
466
467 spin_lock_irq(&chip->reg_lock);
468 chip->rirb.cmds++;
469 chip->corb.buf[wp] = cpu_to_le32(val);
470 azx_writel(chip, CORBWP, wp);
471 spin_unlock_irq(&chip->reg_lock);
472
473 return 0;
474}
475
476#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
477
478/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100479static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
481 unsigned int rp, wp;
482 u32 res, res_ex;
483
484 wp = azx_readb(chip, RIRBWP);
485 if (wp == chip->rirb.wp)
486 return;
487 chip->rirb.wp = wp;
488
489 while (chip->rirb.rp != wp) {
490 chip->rirb.rp++;
491 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
492
493 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
494 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
495 res = le32_to_cpu(chip->rirb.buf[rp]);
496 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
497 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
498 else if (chip->rirb.cmds) {
499 chip->rirb.cmds--;
500 chip->rirb.res = res;
501 }
502 }
503}
504
505/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100506static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100508 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 int timeout = 50;
510
511 while (chip->rirb.cmds) {
512 if (! --timeout) {
Takashi Iwai111d3af2006-02-16 18:17:58 +0100513 snd_printk(KERN_ERR
514 "hda_intel: azx_get_response timeout, "
515 "switching to single_cmd mode...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 chip->rirb.rp = azx_readb(chip, RIRBWP);
517 chip->rirb.cmds = 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100518 /* switch to single_cmd mode */
519 chip->single_cmd = 1;
520 azx_free_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 return -1;
522 }
523 msleep(1);
524 }
525 return chip->rirb.res; /* the last value */
526}
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528/*
529 * Use the single immediate command instead of CORB/RIRB for simplicity
530 *
531 * Note: according to Intel, this is not preferred use. The command was
532 * intended for the BIOS only, and may get confused with unsolicited
533 * responses. So, we shouldn't use it for normal operation from the
534 * driver.
535 * I left the codes, however, for debugging/testing purposes.
536 */
537
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538/* send a command */
Takashi Iwai27346162006-01-12 18:28:44 +0100539static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
540 int direct, unsigned int verb,
541 unsigned int para)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100543 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 u32 val;
545 int timeout = 50;
546
547 val = (u32)(codec->addr & 0x0f) << 28;
548 val |= (u32)direct << 27;
549 val |= (u32)nid << 20;
550 val |= verb << 8;
551 val |= para;
552
553 while (timeout--) {
554 /* check ICB busy bit */
555 if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
556 /* Clear IRV valid bit */
557 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
558 azx_writel(chip, IC, val);
559 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
560 return 0;
561 }
562 udelay(1);
563 }
564 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
565 return -EIO;
566}
567
568/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100569static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100571 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 int timeout = 50;
573
574 while (timeout--) {
575 /* check IRV busy bit */
576 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
577 return azx_readl(chip, IR);
578 udelay(1);
579 }
580 snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
581 return (unsigned int)-1;
582}
583
Takashi Iwai111d3af2006-02-16 18:17:58 +0100584/*
585 * The below are the main callbacks from hda_codec.
586 *
587 * They are just the skeleton to call sub-callbacks according to the
588 * current setting of chip->single_cmd.
589 */
590
591/* send a command */
592static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
593 int direct, unsigned int verb,
594 unsigned int para)
595{
596 struct azx *chip = codec->bus->private_data;
597 if (chip->single_cmd)
598 return azx_single_send_cmd(codec, nid, direct, verb, para);
599 else
600 return azx_corb_send_cmd(codec, nid, direct, verb, para);
601}
602
603/* get a response */
604static unsigned int azx_get_response(struct hda_codec *codec)
605{
606 struct azx *chip = codec->bus->private_data;
607 if (chip->single_cmd)
608 return azx_single_get_response(codec);
609 else
610 return azx_rirb_get_response(codec);
611}
612
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100615static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
617 int count;
618
619 /* reset controller */
620 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
621
622 count = 50;
623 while (azx_readb(chip, GCTL) && --count)
624 msleep(1);
625
626 /* delay for >= 100us for codec PLL to settle per spec
627 * Rev 0.9 section 5.5.1
628 */
629 msleep(1);
630
631 /* Bring controller out of reset */
632 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
633
634 count = 50;
635 while (! azx_readb(chip, GCTL) && --count)
636 msleep(1);
637
638 /* Brent Chartrand said to wait >= 540us for codecs to intialize */
639 msleep(1);
640
641 /* check to see if controller is ready */
642 if (! azx_readb(chip, GCTL)) {
643 snd_printd("azx_reset: controller not ready!\n");
644 return -EBUSY;
645 }
646
Matt41e2fce2005-07-04 17:49:55 +0200647 /* Accept unsolicited responses */
648 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* detect codecs */
651 if (! chip->codec_mask) {
652 chip->codec_mask = azx_readw(chip, STATESTS);
653 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
654 }
655
656 return 0;
657}
658
659
660/*
661 * Lowlevel interface
662 */
663
664/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100665static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 /* enable controller CIE and GIE */
668 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
669 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
670}
671
672/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100673static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
675 int i;
676
677 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200678 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100679 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 azx_sd_writeb(azx_dev, SD_CTL,
681 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
682 }
683
684 /* disable SIE for all streams */
685 azx_writeb(chip, INTCTL, 0);
686
687 /* disable controller CIE and GIE */
688 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
689 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
690}
691
692/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100693static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694{
695 int i;
696
697 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200698 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100699 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
701 }
702
703 /* clear STATESTS */
704 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
705
706 /* clear rirb status */
707 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
708
709 /* clear int status */
710 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
711}
712
713/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100714static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715{
716 /* enable SIE */
717 azx_writeb(chip, INTCTL,
718 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
719 /* set DMA start and interrupt mask */
720 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
721 SD_CTL_DMA_START | SD_INT_MASK);
722}
723
724/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100725static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726{
727 /* stop DMA */
728 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
729 ~(SD_CTL_DMA_START | SD_INT_MASK));
730 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
731 /* disable SIE */
732 azx_writeb(chip, INTCTL,
733 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
734}
735
736
737/*
738 * initialize the chip
739 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100740static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
Vinod Gda3fca22005-09-13 18:49:12 +0200742 unsigned char reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
744 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
745 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
746 * Ensuring these bits are 0 clears playback static on some HD Audio codecs
747 */
Vinod Gda3fca22005-09-13 18:49:12 +0200748 pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
749 pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* reset controller */
752 azx_reset(chip);
753
754 /* initialize interrupts */
755 azx_int_clear(chip);
756 azx_int_enable(chip);
757
758 /* initialize the codec command I/O */
Takashi Iwai27346162006-01-12 18:28:44 +0100759 if (! chip->single_cmd)
760 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200762 /* program the position buffer */
763 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
764 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200765
Vinod Gda3fca22005-09-13 18:49:12 +0200766 switch (chip->driver_type) {
767 case AZX_DRIVER_ATI:
768 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Frederick Lif5d40b32005-05-12 14:55:20 +0200769 pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
Vinod Gda3fca22005-09-13 18:49:12 +0200770 &reg);
Frederick Lif5d40b32005-05-12 14:55:20 +0200771 pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
Vinod Gda3fca22005-09-13 18:49:12 +0200772 (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
773 break;
774 case AZX_DRIVER_NVIDIA:
775 /* For NVIDIA HDA, enable snoop */
776 pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
777 pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
778 (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
779 break;
780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
782
783
784/*
785 * interrupt handler
786 */
787static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
788{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100789 struct azx *chip = dev_id;
790 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 u32 status;
792 int i;
793
794 spin_lock(&chip->reg_lock);
795
796 status = azx_readl(chip, INTSTS);
797 if (status == 0) {
798 spin_unlock(&chip->reg_lock);
799 return IRQ_NONE;
800 }
801
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200802 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 azx_dev = &chip->azx_dev[i];
804 if (status & azx_dev->sd_int_sta_mask) {
805 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
806 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200807 azx_dev->period_updating = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 spin_unlock(&chip->reg_lock);
809 snd_pcm_period_elapsed(azx_dev->substream);
810 spin_lock(&chip->reg_lock);
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200811 azx_dev->period_updating = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 }
813 }
814 }
815
816 /* clear rirb int */
817 status = azx_readb(chip, RIRBSTS);
818 if (status & RIRB_INT_MASK) {
Takashi Iwai27346162006-01-12 18:28:44 +0100819 if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 azx_update_rirb(chip);
821 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
822 }
823
824#if 0
825 /* clear state status int */
826 if (azx_readb(chip, STATESTS) & 0x04)
827 azx_writeb(chip, STATESTS, 0x04);
828#endif
829 spin_unlock(&chip->reg_lock);
830
831 return IRQ_HANDLED;
832}
833
834
835/*
836 * set up BDL entries
837 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100838static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839{
840 u32 *bdl = azx_dev->bdl;
841 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
842 int idx;
843
844 /* reset BDL address */
845 azx_sd_writel(azx_dev, SD_BDLPL, 0);
846 azx_sd_writel(azx_dev, SD_BDLPU, 0);
847
848 /* program the initial BDL entries */
849 for (idx = 0; idx < azx_dev->frags; idx++) {
850 unsigned int off = idx << 2; /* 4 dword step */
851 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
852 /* program the address field of the BDL entry */
853 bdl[off] = cpu_to_le32((u32)addr);
854 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
855
856 /* program the size field of the BDL entry */
857 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
858
859 /* program the IOC to enable interrupt when buffer completes */
860 bdl[off+3] = cpu_to_le32(0x01);
861 }
862}
863
864/*
865 * set up the SD for streaming
866 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100867static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868{
869 unsigned char val;
870 int timeout;
871
872 /* make sure the run bit is zero for SD */
873 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
874 /* reset stream */
875 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
876 udelay(3);
877 timeout = 300;
878 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
879 --timeout)
880 ;
881 val &= ~SD_CTL_STREAM_RESET;
882 azx_sd_writeb(azx_dev, SD_CTL, val);
883 udelay(3);
884
885 timeout = 300;
886 /* waiting for hardware to report that the stream is out of reset */
887 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
888 --timeout)
889 ;
890
891 /* program the stream_tag */
892 azx_sd_writel(azx_dev, SD_CTL,
893 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
894 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
895
896 /* program the length of samples in cyclic buffer */
897 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
898
899 /* program the stream format */
900 /* this value needs to be the same as the one programmed */
901 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
902
903 /* program the stream LVI (last valid index) of the BDL */
904 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
905
906 /* program the BDL address */
907 /* lower BDL address */
908 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
909 /* upper BDL address */
910 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
911
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200912 /* enable the position buffer */
913 if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
914 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +0200915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 /* set the interrupt enable bits in the descriptor control register */
917 azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
918
919 return 0;
920}
921
922
923/*
924 * Codec initialization
925 */
926
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100927static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928{
929 struct hda_bus_template bus_temp;
930 int c, codecs, err;
931
932 memset(&bus_temp, 0, sizeof(bus_temp));
933 bus_temp.private_data = chip;
934 bus_temp.modelname = model;
935 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100936 bus_temp.ops.command = azx_send_cmd;
937 bus_temp.ops.get_response = azx_get_response;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
939 if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
940 return err;
941
942 codecs = 0;
943 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +0100944 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 err = snd_hda_codec_new(chip->bus, c, NULL);
946 if (err < 0)
947 continue;
948 codecs++;
949 }
950 }
951 if (! codecs) {
952 snd_printk(KERN_ERR SFX "no codecs initialized\n");
953 return -ENXIO;
954 }
955
956 return 0;
957}
958
959
960/*
961 * PCM support
962 */
963
964/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100965static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200967 int dev, i, nums;
968 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
969 dev = chip->playback_index_offset;
970 nums = chip->playback_streams;
971 } else {
972 dev = chip->capture_index_offset;
973 nums = chip->capture_streams;
974 }
975 for (i = 0; i < nums; i++, dev++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 if (! chip->azx_dev[dev].opened) {
977 chip->azx_dev[dev].opened = 1;
978 return &chip->azx_dev[dev];
979 }
980 return NULL;
981}
982
983/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100984static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985{
986 azx_dev->opened = 0;
987}
988
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100989static struct snd_pcm_hardware azx_pcm_hw = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
991 SNDRV_PCM_INFO_BLOCK_TRANSFER |
992 SNDRV_PCM_INFO_MMAP_VALID |
Jaroslav Kysela47123192005-08-15 20:53:07 +0200993 SNDRV_PCM_INFO_PAUSE /*|*/
994 /*SNDRV_PCM_INFO_RESUME*/),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 .formats = SNDRV_PCM_FMTBIT_S16_LE,
996 .rates = SNDRV_PCM_RATE_48000,
997 .rate_min = 48000,
998 .rate_max = 48000,
999 .channels_min = 2,
1000 .channels_max = 2,
1001 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1002 .period_bytes_min = 128,
1003 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1004 .periods_min = 2,
1005 .periods_max = AZX_MAX_FRAG,
1006 .fifo_size = 0,
1007};
1008
1009struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001010 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 struct hda_codec *codec;
1012 struct hda_pcm_stream *hinfo[2];
1013};
1014
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001015static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1018 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001019 struct azx *chip = apcm->chip;
1020 struct azx_dev *azx_dev;
1021 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 unsigned long flags;
1023 int err;
1024
Ingo Molnar62932df2006-01-16 16:34:20 +01001025 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 azx_dev = azx_assign_device(chip, substream->stream);
1027 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001028 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 return -EBUSY;
1030 }
1031 runtime->hw = azx_pcm_hw;
1032 runtime->hw.channels_min = hinfo->channels_min;
1033 runtime->hw.channels_max = hinfo->channels_max;
1034 runtime->hw.formats = hinfo->formats;
1035 runtime->hw.rates = hinfo->rates;
1036 snd_pcm_limit_hw_rates(runtime);
1037 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1038 if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
1039 azx_release_device(azx_dev);
Ingo Molnar62932df2006-01-16 16:34:20 +01001040 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 return err;
1042 }
1043 spin_lock_irqsave(&chip->reg_lock, flags);
1044 azx_dev->substream = substream;
1045 azx_dev->running = 0;
1046 spin_unlock_irqrestore(&chip->reg_lock, flags);
1047
1048 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001049 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 return 0;
1051}
1052
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001053static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
1055 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1056 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001057 struct azx *chip = apcm->chip;
1058 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 unsigned long flags;
1060
Ingo Molnar62932df2006-01-16 16:34:20 +01001061 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 spin_lock_irqsave(&chip->reg_lock, flags);
1063 azx_dev->substream = NULL;
1064 azx_dev->running = 0;
1065 spin_unlock_irqrestore(&chip->reg_lock, flags);
1066 azx_release_device(azx_dev);
1067 hinfo->ops.close(hinfo, apcm->codec, substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001068 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return 0;
1070}
1071
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001072static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073{
1074 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
1075}
1076
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001077static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078{
1079 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001080 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1082
1083 /* reset BDL address */
1084 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1085 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1086 azx_sd_writel(azx_dev, SD_CTL, 0);
1087
1088 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1089
1090 return snd_pcm_lib_free_pages(substream);
1091}
1092
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001093static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094{
1095 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001096 struct azx *chip = apcm->chip;
1097 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001099 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
1101 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1102 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1103 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1104 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1105 runtime->channels,
1106 runtime->format,
1107 hinfo->maxbps);
1108 if (! azx_dev->format_val) {
1109 snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
1110 runtime->rate, runtime->channels, runtime->format);
1111 return -EINVAL;
1112 }
1113
1114 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
1115 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1116 azx_setup_periods(azx_dev);
1117 azx_setup_controller(chip, azx_dev);
1118 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1119 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1120 else
1121 azx_dev->fifo_size = 0;
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001122 azx_dev->last_pos = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1125 azx_dev->format_val, substream);
1126}
1127
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
1130 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001131 struct azx_dev *azx_dev = get_azx_dev(substream);
1132 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 int err = 0;
1134
1135 spin_lock(&chip->reg_lock);
1136 switch (cmd) {
1137 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1138 case SNDRV_PCM_TRIGGER_RESUME:
1139 case SNDRV_PCM_TRIGGER_START:
1140 azx_stream_start(chip, azx_dev);
1141 azx_dev->running = 1;
1142 break;
1143 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001144 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 case SNDRV_PCM_TRIGGER_STOP:
1146 azx_stream_stop(chip, azx_dev);
1147 azx_dev->running = 0;
1148 break;
1149 default:
1150 err = -EINVAL;
1151 }
1152 spin_unlock(&chip->reg_lock);
1153 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001154 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 cmd == SNDRV_PCM_TRIGGER_STOP) {
1156 int timeout = 5000;
1157 while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
1158 ;
1159 }
1160 return err;
1161}
1162
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001163static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164{
Takashi Iwaic74db862005-05-12 14:26:27 +02001165 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001166 struct azx *chip = apcm->chip;
1167 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 unsigned int pos;
1169
Takashi Iwaic74db862005-05-12 14:26:27 +02001170 if (chip->position_fix == POS_FIX_POSBUF) {
1171 /* use the position buffer */
1172 pos = *azx_dev->posbuf;
1173 } else {
1174 /* read LPIB */
1175 pos = azx_sd_readl(azx_dev, SD_LPIB);
1176 if (chip->position_fix == POS_FIX_FIFO)
1177 pos += azx_dev->fifo_size;
1178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 if (pos >= azx_dev->bufsize)
1180 pos = 0;
1181 return bytes_to_frames(substream->runtime, pos);
1182}
1183
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001184static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 .open = azx_pcm_open,
1186 .close = azx_pcm_close,
1187 .ioctl = snd_pcm_lib_ioctl,
1188 .hw_params = azx_pcm_hw_params,
1189 .hw_free = azx_pcm_hw_free,
1190 .prepare = azx_pcm_prepare,
1191 .trigger = azx_pcm_trigger,
1192 .pointer = azx_pcm_pointer,
1193};
1194
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001195static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196{
1197 kfree(pcm->private_data);
1198}
1199
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001200static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 struct hda_pcm *cpcm, int pcm_dev)
1202{
1203 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001204 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 struct azx_pcm *apcm;
1206
1207 snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
1208 snd_assert(cpcm->name, return -EINVAL);
1209
1210 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1211 cpcm->stream[0].substreams, cpcm->stream[1].substreams,
1212 &pcm);
1213 if (err < 0)
1214 return err;
1215 strcpy(pcm->name, cpcm->name);
1216 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1217 if (apcm == NULL)
1218 return -ENOMEM;
1219 apcm->chip = chip;
1220 apcm->codec = codec;
1221 apcm->hinfo[0] = &cpcm->stream[0];
1222 apcm->hinfo[1] = &cpcm->stream[1];
1223 pcm->private_data = apcm;
1224 pcm->private_free = azx_pcm_free;
1225 if (cpcm->stream[0].substreams)
1226 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1227 if (cpcm->stream[1].substreams)
1228 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1229 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1230 snd_dma_pci_data(chip->pci),
1231 1024 * 64, 1024 * 128);
1232 chip->pcm[pcm_dev] = pcm;
Jaroslav Kysela47123192005-08-15 20:53:07 +02001233 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 return 0;
1236}
1237
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001238static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239{
1240 struct list_head *p;
1241 struct hda_codec *codec;
1242 int c, err;
1243 int pcm_dev;
1244
1245 if ((err = snd_hda_build_pcms(chip->bus)) < 0)
1246 return err;
1247
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001248 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 pcm_dev = 0;
1250 list_for_each(p, &chip->bus->codec_list) {
1251 codec = list_entry(p, struct hda_codec, list);
1252 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001253 if (codec->pcm_info[c].is_modem)
1254 continue; /* create later */
1255 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
1256 snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
1257 return -EINVAL;
1258 }
1259 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1260 if (err < 0)
1261 return err;
1262 pcm_dev++;
1263 }
1264 }
1265
1266 /* create modem PCMs */
1267 pcm_dev = AZX_MAX_AUDIO_PCMS;
1268 list_for_each(p, &chip->bus->codec_list) {
1269 codec = list_entry(p, struct hda_codec, list);
1270 for (c = 0; c < codec->num_pcms; c++) {
1271 if (! codec->pcm_info[c].is_modem)
1272 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001273 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001274 snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 return -EINVAL;
1276 }
1277 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1278 if (err < 0)
1279 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001280 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 pcm_dev++;
1282 }
1283 }
1284 return 0;
1285}
1286
1287/*
1288 * mixer creation - all stuff is implemented in hda module
1289 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001290static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291{
1292 return snd_hda_build_controls(chip->bus);
1293}
1294
1295
1296/*
1297 * initialize SD streams
1298 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001299static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
1301 int i;
1302
1303 /* initialize each stream (aka device)
1304 * assign the starting bdl address to each stream (device) and initialize
1305 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001306 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001308 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1310 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001311 azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1313 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1314 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1315 azx_dev->sd_int_sta_mask = 1 << i;
1316 /* stream tag: must be non-zero and unique */
1317 azx_dev->index = i;
1318 azx_dev->stream_tag = i + 1;
1319 }
1320
1321 return 0;
1322}
1323
1324
1325#ifdef CONFIG_PM
1326/*
1327 * power management
1328 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001329static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330{
Takashi Iwai421a1252005-11-17 16:11:09 +01001331 struct snd_card *card = pci_get_drvdata(pci);
1332 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 int i;
1334
Takashi Iwai421a1252005-11-17 16:11:09 +01001335 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001337 snd_pcm_suspend_all(chip->pcm[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 snd_hda_suspend(chip->bus, state);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001339 azx_free_cmd_io(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001340 pci_disable_device(pci);
1341 pci_save_state(pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 return 0;
1343}
1344
Takashi Iwai421a1252005-11-17 16:11:09 +01001345static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
Takashi Iwai421a1252005-11-17 16:11:09 +01001347 struct snd_card *card = pci_get_drvdata(pci);
1348 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Takashi Iwai421a1252005-11-17 16:11:09 +01001350 pci_restore_state(pci);
1351 pci_enable_device(pci);
1352 pci_set_master(pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 azx_init_chip(chip);
1354 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001355 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 return 0;
1357}
1358#endif /* CONFIG_PM */
1359
1360
1361/*
1362 * destructor
1363 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001364static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001366 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 int i;
1368
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001369 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 azx_stream_stop(chip, &chip->azx_dev[i]);
1371
1372 /* disable interrupts */
1373 azx_int_disable(chip);
1374 azx_int_clear(chip);
1375
1376 /* disable CORB/RIRB */
Takashi Iwai111d3af2006-02-16 18:17:58 +01001377 azx_free_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379 /* disable position buffer */
1380 azx_writel(chip, DPLBASE, 0);
1381 azx_writel(chip, DPUBASE, 0);
1382
1383 /* wait a little for interrupts to finish */
1384 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 }
1386
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001387 if (chip->remap_addr)
1388 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 if (chip->irq >= 0)
1390 free_irq(chip->irq, (void*)chip);
1391
1392 if (chip->bdl.area)
1393 snd_dma_free_pages(&chip->bdl);
1394 if (chip->rb.area)
1395 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 if (chip->posbuf.area)
1397 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 pci_release_regions(chip->pci);
1399 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001400 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 kfree(chip);
1402
1403 return 0;
1404}
1405
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001406static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407{
1408 return azx_free(device->device_data);
1409}
1410
1411/*
1412 * constructor
1413 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001414static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001415 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001416 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001418 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 int err = 0;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001420 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 .dev_free = azx_dev_free,
1422 };
1423
1424 *rchip = NULL;
1425
1426 if ((err = pci_enable_device(pci)) < 0)
1427 return err;
1428
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001429 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
1431 if (NULL == chip) {
1432 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1433 pci_disable_device(pci);
1434 return -ENOMEM;
1435 }
1436
1437 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001438 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 chip->card = card;
1440 chip->pci = pci;
1441 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001442 chip->driver_type = driver_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Takashi Iwai606ad752005-11-24 16:03:40 +01001444 chip->position_fix = position_fix ? position_fix : POS_FIX_POSBUF;
Takashi Iwai27346162006-01-12 18:28:44 +01001445 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001446
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001447#if BITS_PER_LONG != 64
1448 /* Fix up base address on ULI M5461 */
1449 if (chip->driver_type == AZX_DRIVER_ULI) {
1450 u16 tmp3;
1451 pci_read_config_word(pci, 0x40, &tmp3);
1452 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1453 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1454 }
1455#endif
1456
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
1458 kfree(chip);
1459 pci_disable_device(pci);
1460 return err;
1461 }
1462
1463 chip->addr = pci_resource_start(pci,0);
1464 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1465 if (chip->remap_addr == NULL) {
1466 snd_printk(KERN_ERR SFX "ioremap error\n");
1467 err = -ENXIO;
1468 goto errout;
1469 }
1470
1471 if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
1472 "HDA Intel", (void*)chip)) {
1473 snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
1474 err = -EBUSY;
1475 goto errout;
1476 }
1477 chip->irq = pci->irq;
1478
1479 pci_set_master(pci);
1480 synchronize_irq(chip->irq);
1481
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001482 switch (chip->driver_type) {
1483 case AZX_DRIVER_ULI:
1484 chip->playback_streams = ULI_NUM_PLAYBACK;
1485 chip->capture_streams = ULI_NUM_CAPTURE;
1486 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1487 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1488 break;
1489 default:
1490 chip->playback_streams = ICH6_NUM_PLAYBACK;
1491 chip->capture_streams = ICH6_NUM_CAPTURE;
1492 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1493 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1494 break;
1495 }
1496 chip->num_streams = chip->playback_streams + chip->capture_streams;
1497 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
1498 if (! chip->azx_dev) {
1499 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1500 goto errout;
1501 }
1502
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 /* allocate memory for the BDL for each stream */
1504 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001505 BDL_SIZE, &chip->bdl)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1507 goto errout;
1508 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001509 /* allocate memory for the position buffer */
1510 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
1511 chip->num_streams * 8, &chip->posbuf)) < 0) {
1512 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1513 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 /* allocate CORB/RIRB */
Takashi Iwai27346162006-01-12 18:28:44 +01001516 if (! chip->single_cmd)
1517 if ((err = azx_alloc_cmd_io(chip)) < 0)
1518 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
1520 /* initialize streams */
1521 azx_init_stream(chip);
1522
1523 /* initialize chip */
1524 azx_init_chip(chip);
1525
Takashi Iwaice43fba2005-05-30 20:33:44 +02001526 chip->initialized = 1;
1527
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 /* codec detection */
1529 if (! chip->codec_mask) {
1530 snd_printk(KERN_ERR SFX "no codecs found!\n");
1531 err = -ENODEV;
1532 goto errout;
1533 }
1534
1535 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
1536 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1537 goto errout;
1538 }
1539
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001540 strcpy(card->driver, "HDA-Intel");
1541 strcpy(card->shortname, driver_short_names[chip->driver_type]);
1542 sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
1543
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 *rchip = chip;
1545 return 0;
1546
1547 errout:
1548 azx_free(chip);
1549 return err;
1550}
1551
1552static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
1553{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001554 struct snd_card *card;
1555 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 int err = 0;
1557
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001558 card = snd_card_new(index, id, THIS_MODULE, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 if (NULL == card) {
1560 snd_printk(KERN_ERR SFX "Error creating card!\n");
1561 return -ENOMEM;
1562 }
1563
Takashi Iwai606ad752005-11-24 16:03:40 +01001564 if ((err = azx_create(card, pci, pci_id->driver_data,
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001565 &chip)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 snd_card_free(card);
1567 return err;
1568 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001569 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 /* create codec instances */
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001572 if ((err = azx_codec_create(chip, model)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 snd_card_free(card);
1574 return err;
1575 }
1576
1577 /* create PCM streams */
1578 if ((err = azx_pcm_create(chip)) < 0) {
1579 snd_card_free(card);
1580 return err;
1581 }
1582
1583 /* create mixer controls */
1584 if ((err = azx_mixer_create(chip)) < 0) {
1585 snd_card_free(card);
1586 return err;
1587 }
1588
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 snd_card_set_dev(card, &pci->dev);
1590
1591 if ((err = snd_card_register(card)) < 0) {
1592 snd_card_free(card);
1593 return err;
1594 }
1595
1596 pci_set_drvdata(pci, card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
1598 return err;
1599}
1600
1601static void __devexit azx_remove(struct pci_dev *pci)
1602{
1603 snd_card_free(pci_get_drvdata(pci));
1604 pci_set_drvdata(pci, NULL);
1605}
1606
1607/* PCI IDs */
1608static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001609 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1610 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1611 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001612 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001613 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
1614 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1615 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1616 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Vinod Gda3fca22005-09-13 18:49:12 +02001617 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
1618 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 { 0, }
1620};
1621MODULE_DEVICE_TABLE(pci, azx_ids);
1622
1623/* pci_driver definition */
1624static struct pci_driver driver = {
1625 .name = "HDA Intel",
1626 .id_table = azx_ids,
1627 .probe = azx_probe,
1628 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001629#ifdef CONFIG_PM
1630 .suspend = azx_suspend,
1631 .resume = azx_resume,
1632#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633};
1634
1635static int __init alsa_card_azx_init(void)
1636{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001637 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638}
1639
1640static void __exit alsa_card_azx_exit(void)
1641{
1642 pci_unregister_driver(&driver);
1643}
1644
1645module_init(alsa_card_azx_init)
1646module_exit(alsa_card_azx_exit)