blob: 973e762efc24a5759bb8dcf389e50bc795c696d7 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080023#include <linux/dma-mapping.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020024#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/kernel.h>
Al Virofaa2fb42007-05-15 20:36:10 +010028#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010030#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/pci.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020032#include <linux/spinlock.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080033
Stefan Richterc26f0232007-08-20 21:40:30 +020034#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020035#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050036
Stefan Richterea8d0062008-03-01 02:42:56 +010037#ifdef CONFIG_PPC_PMAC
38#include <asm/pmac_feature.h>
39#endif
40
Kristian Høgsberged568912006-12-19 19:58:35 -050041#include "fw-ohci.h"
Stefan Richtera7fb60d2007-08-20 21:41:22 +020042#include "fw-transaction.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050043
Kristian Høgsberga77754a2007-05-07 20:33:35 -040044#define DESCRIPTOR_OUTPUT_MORE 0
45#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
46#define DESCRIPTOR_INPUT_MORE (2 << 12)
47#define DESCRIPTOR_INPUT_LAST (3 << 12)
48#define DESCRIPTOR_STATUS (1 << 11)
49#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
50#define DESCRIPTOR_PING (1 << 7)
51#define DESCRIPTOR_YY (1 << 6)
52#define DESCRIPTOR_NO_IRQ (0 << 4)
53#define DESCRIPTOR_IRQ_ERROR (1 << 4)
54#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
55#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
56#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050057
58struct descriptor {
59 __le16 req_count;
60 __le16 control;
61 __le32 data_address;
62 __le32 branch_address;
63 __le16 res_count;
64 __le16 transfer_status;
65} __attribute__((aligned(16)));
66
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050067struct db_descriptor {
68 __le16 first_size;
69 __le16 control;
70 __le16 second_req_count;
71 __le16 first_req_count;
72 __le32 branch_address;
73 __le16 second_res_count;
74 __le16 first_res_count;
75 __le32 reserved0;
76 __le32 first_buffer;
77 __le32 second_buffer;
78 __le32 reserved1;
79} __attribute__((aligned(16)));
80
Kristian Høgsberga77754a2007-05-07 20:33:35 -040081#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050085
Kristian Høgsberg32b46092007-02-06 14:49:30 -050086struct ar_buffer {
87 struct descriptor descriptor;
88 struct ar_buffer *next;
89 __le32 data[0];
90};
91
Kristian Høgsberged568912006-12-19 19:58:35 -050092struct ar_context {
93 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094 struct ar_buffer *current_buffer;
95 struct ar_buffer *last_buffer;
96 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050097 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050098 struct tasklet_struct tasklet;
99};
100
Kristian Høgsberg30200732007-02-16 17:34:39 -0500101struct context;
102
103typedef int (*descriptor_callback_t)(struct context *ctx,
104 struct descriptor *d,
105 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500106
107/*
108 * A buffer that contains a block of DMA-able coherent memory used for
109 * storing a portion of a DMA descriptor program.
110 */
111struct descriptor_buffer {
112 struct list_head list;
113 dma_addr_t buffer_bus;
114 size_t buffer_size;
115 size_t used;
116 struct descriptor buffer[0];
117};
118
Kristian Høgsberg30200732007-02-16 17:34:39 -0500119struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100120 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500121 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500122 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100123
David Moorefe5ca632008-01-06 17:21:41 -0500124 /*
125 * List of page-sized buffers for storing DMA descriptors.
126 * Head of list contains buffers in use and tail of list contains
127 * free buffers.
128 */
129 struct list_head buffer_list;
130
131 /*
132 * Pointer to a buffer inside buffer_list that contains the tail
133 * end of the current DMA program.
134 */
135 struct descriptor_buffer *buffer_tail;
136
137 /*
138 * The descriptor containing the branch address of the first
139 * descriptor that has not yet been filled by the device.
140 */
141 struct descriptor *last;
142
143 /*
144 * The last descriptor in the DMA program. It contains the branch
145 * address that must be updated upon appending a new descriptor.
146 */
147 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148
149 descriptor_callback_t callback;
150
Stefan Richter373b2ed2007-03-04 14:45:18 +0100151 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500152};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500153
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400154#define IT_HEADER_SY(v) ((v) << 0)
155#define IT_HEADER_TCODE(v) ((v) << 4)
156#define IT_HEADER_CHANNEL(v) ((v) << 8)
157#define IT_HEADER_TAG(v) ((v) << 14)
158#define IT_HEADER_SPEED(v) ((v) << 16)
159#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500160
161struct iso_context {
162 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500164 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500165 void *header;
166 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500167};
168
169#define CONFIG_ROM_SIZE 1024
170
171struct fw_ohci {
172 struct fw_card card;
173
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500174 u32 version;
Kristian Høgsberged568912006-12-19 19:58:35 -0500175 __iomem char *registers;
176 dma_addr_t self_id_bus;
177 __le32 *self_id_cpu;
178 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500179 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500180 int generation;
181 int request_generation;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -0500182 u32 bus_seconds;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100183 bool old_uninorth;
Kristian Høgsberged568912006-12-19 19:58:35 -0500184
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400185 /*
186 * Spinlock for accessing fw_ohci data. Never call out of
187 * this driver with this lock held.
188 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500189 spinlock_t lock;
190 u32 self_id_buffer[512];
191
192 /* Config rom buffers */
193 __be32 *config_rom;
194 dma_addr_t config_rom_bus;
195 __be32 *next_config_rom;
196 dma_addr_t next_config_rom_bus;
197 u32 next_header;
198
199 struct ar_context ar_request_ctx;
200 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500201 struct context at_request_ctx;
202 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500203
204 u32 it_context_mask;
205 struct iso_context *it_context_list;
206 u32 ir_context_mask;
207 struct iso_context *ir_context_list;
208};
209
Adrian Bunk95688e92007-01-22 19:17:37 +0100210static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500211{
212 return container_of(card, struct fw_ohci, card);
213}
214
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500215#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
216#define IR_CONTEXT_BUFFER_FILL 0x80000000
217#define IR_CONTEXT_ISOCH_HEADER 0x40000000
218#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
219#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
220#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500221
222#define CONTEXT_RUN 0x8000
223#define CONTEXT_WAKE 0x1000
224#define CONTEXT_DEAD 0x0800
225#define CONTEXT_ACTIVE 0x0400
226
227#define OHCI1394_MAX_AT_REQ_RETRIES 0x2
228#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
229#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
230
231#define FW_OHCI_MAJOR 240
232#define OHCI1394_REGISTER_SIZE 0x800
233#define OHCI_LOOP_COUNT 500
234#define OHCI1394_PCI_HCI_Control 0x40
235#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500236#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500237#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500238
Kristian Høgsberged568912006-12-19 19:58:35 -0500239static char ohci_driver_name[] = KBUILD_MODNAME;
240
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100241#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
242
243#define OHCI_PARAM_DEBUG_IRQS 1
244#define OHCI_PARAM_DEBUG_SELFIDS 2
245#define OHCI_PARAM_DEBUG_AT_AR 4
246
247static int param_debug;
248module_param_named(debug, param_debug, int, 0644);
249MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
250 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
251 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
252 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
253 ", or a combination, or all = -1)");
254
255static void log_irqs(u32 evt)
256{
257 if (likely(!(param_debug & OHCI_PARAM_DEBUG_IRQS)))
258 return;
259
260 printk(KERN_DEBUG KBUILD_MODNAME ": IRQ %08x%s%s%s%s%s%s%s%s%s%s%s\n",
261 evt,
262 evt & OHCI1394_selfIDComplete ? " selfID" : "",
263 evt & OHCI1394_RQPkt ? " AR_req" : "",
264 evt & OHCI1394_RSPkt ? " AR_resp" : "",
265 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
266 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
267 evt & OHCI1394_isochRx ? " IR" : "",
268 evt & OHCI1394_isochTx ? " IT" : "",
269 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
270 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
271 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
272 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
273 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
274 OHCI1394_respTxComplete | OHCI1394_isochRx |
275 OHCI1394_isochTx | OHCI1394_postedWriteErr |
276 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds)
277 ? " ?" : "");
278}
279
280static const char *speed[] = {
281 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
282};
283static const char *power[] = {
284 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
285 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
286};
287static const char port[] = { '.', '-', 'p', 'c', };
288
289static char _p(u32 *s, int shift)
290{
291 return port[*s >> shift & 3];
292}
293
294static void log_selfids(int generation, int self_id_count, u32 *s)
295{
296 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
297 return;
298
299 printk(KERN_DEBUG KBUILD_MODNAME ": %d selfIDs, generation %d\n",
300 self_id_count, generation);
301
302 for (; self_id_count--; ++s)
303 if ((*s & 1 << 23) == 0)
304 printk(KERN_DEBUG "selfID 0: %08x, phy %d [%c%c%c] "
305 "%s gc=%d %s %s%s%s\n",
306 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
307 speed[*s >> 14 & 3], *s >> 16 & 63,
308 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
309 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
310 else
311 printk(KERN_DEBUG "selfID n: %08x, phy %d "
312 "[%c%c%c%c%c%c%c%c]\n",
313 *s, *s >> 24 & 63,
314 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
315 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
316}
317
318static const char *evts[] = {
319 [0x00] = "evt_no_status", [0x01] = "-reserved-",
320 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
321 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
322 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
323 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
324 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
325 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
326 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
327 [0x10] = "-reserved-", [0x11] = "ack_complete",
328 [0x12] = "ack_pending ", [0x13] = "-reserved-",
329 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
330 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
331 [0x18] = "-reserved-", [0x19] = "-reserved-",
332 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
333 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
334 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
335 [0x20] = "pending/cancelled",
336};
337static const char *tcodes[] = {
338 [0x0] = "QW req", [0x1] = "BW req",
339 [0x2] = "W resp", [0x3] = "-reserved-",
340 [0x4] = "QR req", [0x5] = "BR req",
341 [0x6] = "QR resp", [0x7] = "BR resp",
342 [0x8] = "cycle start", [0x9] = "Lk req",
343 [0xa] = "async stream packet", [0xb] = "Lk resp",
344 [0xc] = "-reserved-", [0xd] = "-reserved-",
345 [0xe] = "link internal", [0xf] = "-reserved-",
346};
347static const char *phys[] = {
348 [0x0] = "phy config packet", [0x1] = "link-on packet",
349 [0x2] = "self-id packet", [0x3] = "-reserved-",
350};
351
352static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
353{
354 int tcode = header[0] >> 4 & 0xf;
355 char specific[12];
356
357 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
358 return;
359
360 if (unlikely(evt >= ARRAY_SIZE(evts)))
361 evt = 0x1f;
362
363 if (header[0] == ~header[1]) {
364 printk(KERN_DEBUG "A%c %s, %s, %08x\n",
365 dir, evts[evt], phys[header[0] >> 30 & 0x3],
366 header[0]);
367 return;
368 }
369
370 switch (tcode) {
371 case 0x0: case 0x6: case 0x8:
372 snprintf(specific, sizeof(specific), " = %08x",
373 be32_to_cpu((__force __be32)header[3]));
374 break;
375 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
376 snprintf(specific, sizeof(specific), " %x,%x",
377 header[3] >> 16, header[3] & 0xffff);
378 break;
379 default:
380 specific[0] = '\0';
381 }
382
383 switch (tcode) {
384 case 0xe: case 0xa:
385 printk(KERN_DEBUG "A%c %s, %s\n",
386 dir, evts[evt], tcodes[tcode]);
387 break;
388 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
389 printk(KERN_DEBUG "A%c spd %x tl %02x, "
390 "%04x -> %04x, %s, "
391 "%s, %04x%08x%s\n",
392 dir, speed, header[0] >> 10 & 0x3f,
393 header[1] >> 16, header[0] >> 16, evts[evt],
394 tcodes[tcode], header[1] & 0xffff, header[2], specific);
395 break;
396 default:
397 printk(KERN_DEBUG "A%c spd %x tl %02x, "
398 "%04x -> %04x, %s, "
399 "%s%s\n",
400 dir, speed, header[0] >> 10 & 0x3f,
401 header[1] >> 16, header[0] >> 16, evts[evt],
402 tcodes[tcode], specific);
403 }
404}
405
406#else
407
408#define log_irqs(evt)
409#define log_selfids(generation, self_id_count, sid)
410#define log_ar_at_event(dir, speed, header, evt)
411
412#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
413
Adrian Bunk95688e92007-01-22 19:17:37 +0100414static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500415{
416 writel(data, ohci->registers + offset);
417}
418
Adrian Bunk95688e92007-01-22 19:17:37 +0100419static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500420{
421 return readl(ohci->registers + offset);
422}
423
Adrian Bunk95688e92007-01-22 19:17:37 +0100424static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500425{
426 /* Do a dummy read to flush writes. */
427 reg_read(ohci, OHCI1394_Version);
428}
429
430static int
431ohci_update_phy_reg(struct fw_card *card, int addr,
432 int clear_bits, int set_bits)
433{
434 struct fw_ohci *ohci = fw_ohci(card);
435 u32 val, old;
436
437 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200438 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500439 msleep(2);
440 val = reg_read(ohci, OHCI1394_PhyControl);
441 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
442 fw_error("failed to set phy reg bits.\n");
443 return -EBUSY;
444 }
445
446 old = OHCI1394_PhyControl_ReadData(val);
447 old = (old & ~clear_bits) | set_bits;
448 reg_write(ohci, OHCI1394_PhyControl,
449 OHCI1394_PhyControl_Write(addr, old));
450
451 return 0;
452}
453
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500454static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500455{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500456 struct device *dev = ctx->ohci->card.device;
457 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100458 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500459 size_t offset;
460
Jarod Wilsonbde17092008-03-12 17:43:26 -0400461 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500462 if (ab == NULL)
463 return -ENOMEM;
464
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400465 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400466 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
467 DESCRIPTOR_STATUS |
468 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500469 offset = offsetof(struct ar_buffer, data);
470 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
471 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
472 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
473 ab->descriptor.branch_address = 0;
474
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400475 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500476 ctx->last_buffer->next = ab;
477 ctx->last_buffer = ab;
478
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400479 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500480 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500481
482 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500483}
484
Stefan Richter11bf20a2008-03-01 02:47:15 +0100485#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
486#define cond_le32_to_cpu(v) \
487 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
488#else
489#define cond_le32_to_cpu(v) le32_to_cpu(v)
490#endif
491
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500492static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500493{
Kristian Høgsberged568912006-12-19 19:58:35 -0500494 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500495 struct fw_packet p;
496 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100497 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500498
Stefan Richter11bf20a2008-03-01 02:47:15 +0100499 p.header[0] = cond_le32_to_cpu(buffer[0]);
500 p.header[1] = cond_le32_to_cpu(buffer[1]);
501 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500502
503 tcode = (p.header[0] >> 4) & 0x0f;
504 switch (tcode) {
505 case TCODE_WRITE_QUADLET_REQUEST:
506 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500507 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500508 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500509 p.payload_length = 0;
510 break;
511
512 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100513 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500514 p.header_length = 16;
515 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500516 break;
517
518 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500519 case TCODE_READ_BLOCK_RESPONSE:
520 case TCODE_LOCK_REQUEST:
521 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100522 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500523 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500524 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500525 break;
526
527 case TCODE_WRITE_RESPONSE:
528 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500529 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500530 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500531 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500532 break;
533 }
534
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500535 p.payload = (void *) buffer + p.header_length;
536
537 /* FIXME: What to do about evt_* errors? */
538 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100539 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100540 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500541
Stefan Richter43286562008-03-11 21:22:26 +0100542 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500543 p.speed = (status >> 21) & 0x7;
544 p.timestamp = status & 0xffff;
545 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500546
Stefan Richter43286562008-03-11 21:22:26 +0100547 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100548
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400549 /*
550 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500551 * the new generation number when a bus reset happens (see
552 * section 8.4.2.3). This helps us determine when a request
553 * was received and make sure we send the response in the same
554 * generation. We only need this for requests; for responses
555 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400556 * request.
557 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500558
Stefan Richter43286562008-03-11 21:22:26 +0100559 if (evt == OHCI1394_evt_bus_reset)
Stefan Richter25df2872008-02-23 12:24:17 +0100560 ohci->request_generation = (p.header[2] >> 16) & 0xff;
Kristian Høgsberged568912006-12-19 19:58:35 -0500561 else if (ctx == &ohci->ar_request_ctx)
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500562 fw_core_handle_request(&ohci->card, &p);
Kristian Høgsberged568912006-12-19 19:58:35 -0500563 else
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500564 fw_core_handle_response(&ohci->card, &p);
Kristian Høgsberged568912006-12-19 19:58:35 -0500565
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500566 return buffer + length + 1;
567}
Kristian Høgsberged568912006-12-19 19:58:35 -0500568
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500569static void ar_context_tasklet(unsigned long data)
570{
571 struct ar_context *ctx = (struct ar_context *)data;
572 struct fw_ohci *ohci = ctx->ohci;
573 struct ar_buffer *ab;
574 struct descriptor *d;
575 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500576
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500577 ab = ctx->current_buffer;
578 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500579
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500580 if (d->res_count == 0) {
581 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400582 dma_addr_t start_bus;
583 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500584
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400585 /*
586 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500587 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400588 * reuse the page for reassembling the split packet.
589 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500590
591 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400592 start = buffer = ab;
593 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500594
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500595 ab = ab->next;
596 d = &ab->descriptor;
597 size = buffer + PAGE_SIZE - ctx->pointer;
598 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
599 memmove(buffer, ctx->pointer, size);
600 memcpy(buffer + size, ab->data, rest);
601 ctx->current_buffer = ab;
602 ctx->pointer = (void *) ab->data + rest;
603 end = buffer + size + rest;
604
605 while (buffer < end)
606 buffer = handle_ar_packet(ctx, buffer);
607
Jarod Wilsonbde17092008-03-12 17:43:26 -0400608 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400609 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500610 ar_context_add_page(ctx);
611 } else {
612 buffer = ctx->pointer;
613 ctx->pointer = end =
614 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
615
616 while (buffer < end)
617 buffer = handle_ar_packet(ctx, buffer);
618 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500619}
620
621static int
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500622ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500623{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500624 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500625
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500626 ctx->regs = regs;
627 ctx->ohci = ohci;
628 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500629 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
630
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500631 ar_context_add_page(ctx);
632 ar_context_add_page(ctx);
633 ctx->current_buffer = ab.next;
634 ctx->pointer = ctx->current_buffer->data;
635
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400636 return 0;
637}
638
639static void ar_context_run(struct ar_context *ctx)
640{
641 struct ar_buffer *ab = ctx->current_buffer;
642 dma_addr_t ab_bus;
643 size_t offset;
644
645 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200646 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400647
648 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400649 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500650 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500651}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100652
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500653static struct descriptor *
654find_branch_descriptor(struct descriptor *d, int z)
655{
656 int b, key;
657
658 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
659 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
660
661 /* figure out which descriptor the branch address goes in */
662 if (z == 2 && (b == 3 || key == 2))
663 return d;
664 else
665 return d + z - 1;
666}
667
Kristian Høgsberg30200732007-02-16 17:34:39 -0500668static void context_tasklet(unsigned long data)
669{
670 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500671 struct descriptor *d, *last;
672 u32 address;
673 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500674 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500675
David Moorefe5ca632008-01-06 17:21:41 -0500676 desc = list_entry(ctx->buffer_list.next,
677 struct descriptor_buffer, list);
678 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500679 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500680 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500681 address = le32_to_cpu(last->branch_address);
682 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500683 address &= ~0xf;
684
685 /* If the branch address points to a buffer outside of the
686 * current buffer, advance to the next buffer. */
687 if (address < desc->buffer_bus ||
688 address >= desc->buffer_bus + desc->used)
689 desc = list_entry(desc->list.next,
690 struct descriptor_buffer, list);
691 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500692 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500693
694 if (!ctx->callback(ctx, d, last))
695 break;
696
David Moorefe5ca632008-01-06 17:21:41 -0500697 if (old_desc != desc) {
698 /* If we've advanced to the next buffer, move the
699 * previous buffer to the free list. */
700 unsigned long flags;
701 old_desc->used = 0;
702 spin_lock_irqsave(&ctx->ohci->lock, flags);
703 list_move_tail(&old_desc->list, &ctx->buffer_list);
704 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
705 }
706 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500707 }
708}
709
David Moorefe5ca632008-01-06 17:21:41 -0500710/*
711 * Allocate a new buffer and add it to the list of free buffers for this
712 * context. Must be called with ohci->lock held.
713 */
714static int
715context_add_buffer(struct context *ctx)
716{
717 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100718 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500719 int offset;
720
721 /*
722 * 16MB of descriptors should be far more than enough for any DMA
723 * program. This will catch run-away userspace or DoS attacks.
724 */
725 if (ctx->total_allocation >= 16*1024*1024)
726 return -ENOMEM;
727
728 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
729 &bus_addr, GFP_ATOMIC);
730 if (!desc)
731 return -ENOMEM;
732
733 offset = (void *)&desc->buffer - (void *)desc;
734 desc->buffer_size = PAGE_SIZE - offset;
735 desc->buffer_bus = bus_addr + offset;
736 desc->used = 0;
737
738 list_add_tail(&desc->list, &ctx->buffer_list);
739 ctx->total_allocation += PAGE_SIZE;
740
741 return 0;
742}
743
Kristian Høgsberg30200732007-02-16 17:34:39 -0500744static int
745context_init(struct context *ctx, struct fw_ohci *ohci,
David Moorefe5ca632008-01-06 17:21:41 -0500746 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500747{
748 ctx->ohci = ohci;
749 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500750 ctx->total_allocation = 0;
751
752 INIT_LIST_HEAD(&ctx->buffer_list);
753 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500754 return -ENOMEM;
755
David Moorefe5ca632008-01-06 17:21:41 -0500756 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
757 struct descriptor_buffer, list);
758
Kristian Høgsberg30200732007-02-16 17:34:39 -0500759 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
760 ctx->callback = callback;
761
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400762 /*
763 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500764 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500765 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400766 */
David Moorefe5ca632008-01-06 17:21:41 -0500767 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
768 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
769 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
770 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
771 ctx->last = ctx->buffer_tail->buffer;
772 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500773
774 return 0;
775}
776
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500777static void
Kristian Høgsberg30200732007-02-16 17:34:39 -0500778context_release(struct context *ctx)
779{
780 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500781 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500782
David Moorefe5ca632008-01-06 17:21:41 -0500783 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
784 dma_free_coherent(card->device, PAGE_SIZE, desc,
785 desc->buffer_bus -
786 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500787}
788
David Moorefe5ca632008-01-06 17:21:41 -0500789/* Must be called with ohci->lock held */
Kristian Høgsberg30200732007-02-16 17:34:39 -0500790static struct descriptor *
791context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
792{
David Moorefe5ca632008-01-06 17:21:41 -0500793 struct descriptor *d = NULL;
794 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500795
David Moorefe5ca632008-01-06 17:21:41 -0500796 if (z * sizeof(*d) > desc->buffer_size)
797 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500798
David Moorefe5ca632008-01-06 17:21:41 -0500799 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
800 /* No room for the descriptor in this buffer, so advance to the
801 * next one. */
802
803 if (desc->list.next == &ctx->buffer_list) {
804 /* If there is no free buffer next in the list,
805 * allocate one. */
806 if (context_add_buffer(ctx) < 0)
807 return NULL;
808 }
809 desc = list_entry(desc->list.next,
810 struct descriptor_buffer, list);
811 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500812 }
813
David Moorefe5ca632008-01-06 17:21:41 -0500814 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400815 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500816 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500817
818 return d;
819}
820
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500821static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500822{
823 struct fw_ohci *ohci = ctx->ohci;
824
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400825 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500826 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400827 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
828 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500829 flush_writes(ohci);
830}
831
832static void context_append(struct context *ctx,
833 struct descriptor *d, int z, int extra)
834{
835 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500836 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500837
David Moorefe5ca632008-01-06 17:21:41 -0500838 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500839
David Moorefe5ca632008-01-06 17:21:41 -0500840 desc->used += (z + extra) * sizeof(*d);
841 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
842 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500843
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400844 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500845 flush_writes(ctx->ohci);
846}
847
848static void context_stop(struct context *ctx)
849{
850 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500851 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500852
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400853 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500854 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500855
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500856 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400857 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500858 if ((reg & CONTEXT_ACTIVE) == 0)
859 break;
860
861 fw_notify("context_stop: still active (0x%08x)\n", reg);
Stefan Richterb980f5a2007-07-12 22:25:14 +0200862 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500863 }
Kristian Høgsberg30200732007-02-16 17:34:39 -0500864}
Kristian Høgsberged568912006-12-19 19:58:35 -0500865
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500866struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500867 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500868};
869
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400870/*
871 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500872 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400873 * generation handling and locking around packet queue manipulation.
874 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500875static int
876at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
877{
Kristian Høgsberged568912006-12-19 19:58:35 -0500878 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200879 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500880 struct driver_data *driver_data;
881 struct descriptor *d, *last;
882 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500883 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500884 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500885
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500886 d = context_get_descriptors(ctx, 4, &d_bus);
887 if (d == NULL) {
888 packet->ack = RCODE_SEND_ERROR;
889 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500890 }
891
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400892 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500893 d[0].res_count = cpu_to_le16(packet->timestamp);
894
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400895 /*
896 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500897 * from the IEEE1394 layout, so shift the fields around
898 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400899 * which we need to prepend an extra quadlet.
900 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500901
902 header = (__le32 *) &d[1];
Kristian Høgsberged568912006-12-19 19:58:35 -0500903 if (packet->header_length > 8) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500904 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
905 (packet->speed << 16));
906 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
907 (packet->header[0] & 0xffff0000));
908 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500909
910 tcode = (packet->header[0] >> 4) & 0x0f;
911 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500912 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500913 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500914 header[3] = (__force __le32) packet->header[3];
915
916 d[0].req_count = cpu_to_le16(packet->header_length);
Kristian Høgsberged568912006-12-19 19:58:35 -0500917 } else {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500918 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
919 (packet->speed << 16));
920 header[1] = cpu_to_le32(packet->header[0]);
921 header[2] = cpu_to_le32(packet->header[1]);
922 d[0].req_count = cpu_to_le16(12);
Kristian Høgsberged568912006-12-19 19:58:35 -0500923 }
924
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500925 driver_data = (struct driver_data *) &d[3];
926 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400927 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500928
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500929 if (packet->payload_length > 0) {
930 payload_bus =
931 dma_map_single(ohci->card.device, packet->payload,
932 packet->payload_length, DMA_TO_DEVICE);
933 if (dma_mapping_error(payload_bus)) {
934 packet->ack = RCODE_SEND_ERROR;
935 return -1;
936 }
937
938 d[2].req_count = cpu_to_le16(packet->payload_length);
939 d[2].data_address = cpu_to_le32(payload_bus);
940 last = &d[2];
941 z = 3;
942 } else {
943 last = &d[0];
944 z = 2;
945 }
946
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400947 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
948 DESCRIPTOR_IRQ_ALWAYS |
949 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500950
Kristian Høgsberged568912006-12-19 19:58:35 -0500951 /* FIXME: Document how the locking works. */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500952 if (ohci->generation != packet->generation) {
Stefan Richterab88ca42007-08-29 19:40:28 +0200953 if (packet->payload_length > 0)
954 dma_unmap_single(ohci->card.device, payload_bus,
955 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500956 packet->ack = RCODE_GENERATION;
957 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500958 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500959
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500960 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -0500961
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500962 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400963 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -0400964 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500965 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -0500966
967 return 0;
968}
969
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500970static int handle_at_packet(struct context *context,
971 struct descriptor *d,
972 struct descriptor *last)
973{
974 struct driver_data *driver_data;
975 struct fw_packet *packet;
976 struct fw_ohci *ohci = context->ohci;
977 dma_addr_t payload_bus;
978 int evt;
979
980 if (last->transfer_status == 0)
981 /* This descriptor isn't done yet, stop iteration. */
982 return 0;
983
984 driver_data = (struct driver_data *) &d[3];
985 packet = driver_data->packet;
986 if (packet == NULL)
987 /* This packet was cancelled, just continue. */
988 return 1;
989
990 payload_bus = le32_to_cpu(last->data_address);
991 if (payload_bus != 0)
992 dma_unmap_single(ohci->card.device, payload_bus,
993 packet->payload_length, DMA_TO_DEVICE);
994
995 evt = le16_to_cpu(last->transfer_status) & 0x1f;
996 packet->timestamp = le16_to_cpu(last->res_count);
997
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100998 log_ar_at_event('T', packet->speed, packet->header, evt);
999
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001000 switch (evt) {
1001 case OHCI1394_evt_timeout:
1002 /* Async response transmit timed out. */
1003 packet->ack = RCODE_CANCELLED;
1004 break;
1005
1006 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001007 /*
1008 * The packet was flushed should give same error as
1009 * when we try to use a stale generation count.
1010 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001011 packet->ack = RCODE_GENERATION;
1012 break;
1013
1014 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001015 /*
1016 * Using a valid (current) generation count, but the
1017 * node is not on the bus or not sending acks.
1018 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001019 packet->ack = RCODE_NO_ACK;
1020 break;
1021
1022 case ACK_COMPLETE + 0x10:
1023 case ACK_PENDING + 0x10:
1024 case ACK_BUSY_X + 0x10:
1025 case ACK_BUSY_A + 0x10:
1026 case ACK_BUSY_B + 0x10:
1027 case ACK_DATA_ERROR + 0x10:
1028 case ACK_TYPE_ERROR + 0x10:
1029 packet->ack = evt - 0x10;
1030 break;
1031
1032 default:
1033 packet->ack = RCODE_SEND_ERROR;
1034 break;
1035 }
1036
1037 packet->callback(packet, &ohci->card, packet->ack);
1038
1039 return 1;
1040}
1041
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001042#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1043#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1044#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1045#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1046#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001047
1048static void
1049handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1050{
1051 struct fw_packet response;
1052 int tcode, length, i;
1053
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001054 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001055 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001056 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001057 else
1058 length = 4;
1059
1060 i = csr - CSR_CONFIG_ROM;
1061 if (i + length > CONFIG_ROM_SIZE) {
1062 fw_fill_response(&response, packet->header,
1063 RCODE_ADDRESS_ERROR, NULL, 0);
1064 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1065 fw_fill_response(&response, packet->header,
1066 RCODE_TYPE_ERROR, NULL, 0);
1067 } else {
1068 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1069 (void *) ohci->config_rom + i, length);
1070 }
1071
1072 fw_core_handle_response(&ohci->card, &response);
1073}
1074
1075static void
1076handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
1077{
1078 struct fw_packet response;
1079 int tcode, length, ext_tcode, sel;
1080 __be32 *payload, lock_old;
1081 u32 lock_arg, lock_data;
1082
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001083 tcode = HEADER_GET_TCODE(packet->header[0]);
1084 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001085 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001086 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001087
1088 if (tcode == TCODE_LOCK_REQUEST &&
1089 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1090 lock_arg = be32_to_cpu(payload[0]);
1091 lock_data = be32_to_cpu(payload[1]);
1092 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1093 lock_arg = 0;
1094 lock_data = 0;
1095 } else {
1096 fw_fill_response(&response, packet->header,
1097 RCODE_TYPE_ERROR, NULL, 0);
1098 goto out;
1099 }
1100
1101 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1102 reg_write(ohci, OHCI1394_CSRData, lock_data);
1103 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1104 reg_write(ohci, OHCI1394_CSRControl, sel);
1105
1106 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1107 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1108 else
1109 fw_notify("swap not done yet\n");
1110
1111 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001112 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001113 out:
1114 fw_core_handle_response(&ohci->card, &response);
1115}
1116
1117static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001118handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001119{
1120 u64 offset;
1121 u32 csr;
1122
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001123 if (ctx == &ctx->ohci->at_request_ctx) {
1124 packet->ack = ACK_PENDING;
1125 packet->callback(packet, &ctx->ohci->card, packet->ack);
1126 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001127
1128 offset =
1129 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001130 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001131 packet->header[2];
1132 csr = offset - CSR_REGISTER_BASE;
1133
1134 /* Handle config rom reads. */
1135 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1136 handle_local_rom(ctx->ohci, packet, csr);
1137 else switch (csr) {
1138 case CSR_BUS_MANAGER_ID:
1139 case CSR_BANDWIDTH_AVAILABLE:
1140 case CSR_CHANNELS_AVAILABLE_HI:
1141 case CSR_CHANNELS_AVAILABLE_LO:
1142 handle_local_lock(ctx->ohci, packet, csr);
1143 break;
1144 default:
1145 if (ctx == &ctx->ohci->at_request_ctx)
1146 fw_core_handle_request(&ctx->ohci->card, packet);
1147 else
1148 fw_core_handle_response(&ctx->ohci->card, packet);
1149 break;
1150 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001151
1152 if (ctx == &ctx->ohci->at_response_ctx) {
1153 packet->ack = ACK_COMPLETE;
1154 packet->callback(packet, &ctx->ohci->card, packet->ack);
1155 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001156}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001157
Kristian Høgsberged568912006-12-19 19:58:35 -05001158static void
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001159at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001160{
Kristian Høgsberged568912006-12-19 19:58:35 -05001161 unsigned long flags;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001162 int retval;
Kristian Høgsberged568912006-12-19 19:58:35 -05001163
1164 spin_lock_irqsave(&ctx->ohci->lock, flags);
1165
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001166 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001167 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001168 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1169 handle_local_request(ctx, packet);
1170 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001171 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001172
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001173 retval = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001174 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1175
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001176 if (retval < 0)
1177 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001178
Kristian Høgsberged568912006-12-19 19:58:35 -05001179}
1180
1181static void bus_reset_tasklet(unsigned long data)
1182{
1183 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001184 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001185 int generation, new_generation;
1186 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001187 void *free_rom = NULL;
1188 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001189
1190 reg = reg_read(ohci, OHCI1394_NodeID);
1191 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001192 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001193 return;
1194 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001195 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1196 fw_notify("malconfigured bus\n");
1197 return;
1198 }
1199 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1200 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001201
Stefan Richterc8a9a492008-03-19 21:40:32 +01001202 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1203 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1204 fw_notify("inconsistent self IDs\n");
1205 return;
1206 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001207 /*
1208 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001209 * bytes in the self ID receive buffer. Since we also receive
1210 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001211 * bit extra to get the actual number of self IDs.
1212 */
Stefan Richterc8a9a492008-03-19 21:40:32 +01001213 self_id_count = (reg >> 3) & 0x3ff;
Stefan Richter016bf3d2008-03-19 22:05:02 +01001214 if (self_id_count == 0) {
1215 fw_notify("inconsistent self IDs\n");
1216 return;
1217 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001218 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001219 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001220
1221 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001222 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1223 fw_notify("inconsistent self IDs\n");
1224 return;
1225 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001226 ohci->self_id_buffer[j] =
1227 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001228 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001229 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001230
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001231 /*
1232 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001233 * problem we face is that a new bus reset can start while we
1234 * read out the self IDs from the DMA buffer. If this happens,
1235 * the DMA buffer will be overwritten with new self IDs and we
1236 * will read out inconsistent data. The OHCI specification
1237 * (section 11.2) recommends a technique similar to
1238 * linux/seqlock.h, where we remember the generation of the
1239 * self IDs in the buffer before reading them out and compare
1240 * it to the current generation after reading them out. If
1241 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001242 * of self IDs.
1243 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001244
1245 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1246 if (new_generation != generation) {
1247 fw_notify("recursive bus reset detected, "
1248 "discarding self ids\n");
1249 return;
1250 }
1251
1252 /* FIXME: Document how the locking works. */
1253 spin_lock_irqsave(&ohci->lock, flags);
1254
1255 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001256 context_stop(&ohci->at_request_ctx);
1257 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001258 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1259
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001260 /*
1261 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001262 * have to do it under the spinlock also. If a new config rom
1263 * was set up before this reset, the old one is now no longer
1264 * in use and we can free it. Update the config rom pointers
1265 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001266 * next_config_rom pointer so a new udpate can take place.
1267 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001268
1269 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001270 if (ohci->next_config_rom != ohci->config_rom) {
1271 free_rom = ohci->config_rom;
1272 free_rom_bus = ohci->config_rom_bus;
1273 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001274 ohci->config_rom = ohci->next_config_rom;
1275 ohci->config_rom_bus = ohci->next_config_rom_bus;
1276 ohci->next_config_rom = NULL;
1277
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001278 /*
1279 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001280 * config_rom registers. Writing the header quadlet
1281 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001282 * do that last.
1283 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001284 reg_write(ohci, OHCI1394_BusOptions,
1285 be32_to_cpu(ohci->config_rom[2]));
1286 ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
1287 reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
1288 }
1289
Stefan Richter080de8c2008-02-28 20:54:43 +01001290#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1291 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1292 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1293#endif
1294
Kristian Høgsberged568912006-12-19 19:58:35 -05001295 spin_unlock_irqrestore(&ohci->lock, flags);
1296
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001297 if (free_rom)
1298 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1299 free_rom, free_rom_bus);
1300
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001301 log_selfids(generation, self_id_count, ohci->self_id_buffer);
1302
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001303 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001304 self_id_count, ohci->self_id_buffer);
1305}
1306
1307static irqreturn_t irq_handler(int irq, void *data)
1308{
1309 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001310 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001311 int i;
1312
1313 event = reg_read(ohci, OHCI1394_IntEventClear);
1314
Stefan Richtera5159582007-06-09 19:31:14 +02001315 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001316 return IRQ_NONE;
1317
1318 reg_write(ohci, OHCI1394_IntEventClear, event);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001319 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001320
1321 if (event & OHCI1394_selfIDComplete)
1322 tasklet_schedule(&ohci->bus_reset_tasklet);
1323
1324 if (event & OHCI1394_RQPkt)
1325 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1326
1327 if (event & OHCI1394_RSPkt)
1328 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1329
1330 if (event & OHCI1394_reqTxComplete)
1331 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1332
1333 if (event & OHCI1394_respTxComplete)
1334 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1335
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001336 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001337 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1338
1339 while (iso_event) {
1340 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001341 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001342 iso_event &= ~(1 << i);
1343 }
1344
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001345 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001346 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1347
1348 while (iso_event) {
1349 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001350 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001351 iso_event &= ~(1 << i);
1352 }
1353
Stefan Richtere524f6162007-08-20 21:58:30 +02001354 if (unlikely(event & OHCI1394_postedWriteErr))
1355 fw_error("PCI posted write error\n");
1356
Stefan Richterbb9f2202007-12-22 22:14:52 +01001357 if (unlikely(event & OHCI1394_cycleTooLong)) {
1358 if (printk_ratelimit())
1359 fw_notify("isochronous cycle too long\n");
1360 reg_write(ohci, OHCI1394_LinkControlSet,
1361 OHCI1394_LinkControl_cycleMaster);
1362 }
1363
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001364 if (event & OHCI1394_cycle64Seconds) {
1365 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1366 if ((cycle_time & 0x80000000) == 0)
1367 ohci->bus_seconds++;
1368 }
1369
Kristian Høgsberged568912006-12-19 19:58:35 -05001370 return IRQ_HANDLED;
1371}
1372
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001373static int software_reset(struct fw_ohci *ohci)
1374{
1375 int i;
1376
1377 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1378
1379 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1380 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1381 OHCI1394_HCControl_softReset) == 0)
1382 return 0;
1383 msleep(1);
1384 }
1385
1386 return -EBUSY;
1387}
1388
Kristian Høgsberged568912006-12-19 19:58:35 -05001389static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
1390{
1391 struct fw_ohci *ohci = fw_ohci(card);
1392 struct pci_dev *dev = to_pci_dev(card->device);
1393
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001394 if (software_reset(ohci)) {
1395 fw_error("Failed to reset ohci card.\n");
1396 return -EBUSY;
1397 }
1398
1399 /*
1400 * Now enable LPS, which we need in order to start accessing
1401 * most of the registers. In fact, on some cards (ALI M5251),
1402 * accessing registers in the SClk domain without LPS enabled
1403 * will lock up the machine. Wait 50msec to make sure we have
1404 * full link enabled.
1405 */
1406 reg_write(ohci, OHCI1394_HCControlSet,
1407 OHCI1394_HCControl_LPS |
1408 OHCI1394_HCControl_postedWriteEnable);
1409 flush_writes(ohci);
1410 msleep(50);
1411
1412 reg_write(ohci, OHCI1394_HCControlClear,
1413 OHCI1394_HCControl_noByteSwapData);
1414
1415 reg_write(ohci, OHCI1394_LinkControlSet,
1416 OHCI1394_LinkControl_rcvSelfID |
1417 OHCI1394_LinkControl_cycleTimerEnable |
1418 OHCI1394_LinkControl_cycleMaster);
1419
1420 reg_write(ohci, OHCI1394_ATRetries,
1421 OHCI1394_MAX_AT_REQ_RETRIES |
1422 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1423 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1424
1425 ar_context_run(&ohci->ar_request_ctx);
1426 ar_context_run(&ohci->ar_response_ctx);
1427
1428 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
1429 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1430 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1431 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1432 reg_write(ohci, OHCI1394_IntMaskSet,
1433 OHCI1394_selfIDComplete |
1434 OHCI1394_RQPkt | OHCI1394_RSPkt |
1435 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1436 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001437 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
1438 OHCI1394_cycle64Seconds | OHCI1394_masterIntEnable);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001439
1440 /* Activate link_on bit and contender bit in our self ID packets.*/
1441 if (ohci_update_phy_reg(card, 4, 0,
1442 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1443 return -EIO;
1444
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001445 /*
1446 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001447 * update mechanism described below in ohci_set_config_rom()
1448 * is not active. We have to update ConfigRomHeader and
1449 * BusOptions manually, and the write to ConfigROMmap takes
1450 * effect immediately. We tie this to the enabling of the
1451 * link, so we have a valid config rom before enabling - the
1452 * OHCI requires that ConfigROMhdr and BusOptions have valid
1453 * values before enabling.
1454 *
1455 * However, when the ConfigROMmap is written, some controllers
1456 * always read back quadlets 0 and 2 from the config rom to
1457 * the ConfigRomHeader and BusOptions registers on bus reset.
1458 * They shouldn't do that in this initial case where the link
1459 * isn't enabled. This means we have to use the same
1460 * workaround here, setting the bus header to 0 and then write
1461 * the right values in the bus reset tasklet.
1462 */
1463
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001464 if (config_rom) {
1465 ohci->next_config_rom =
1466 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1467 &ohci->next_config_rom_bus,
1468 GFP_KERNEL);
1469 if (ohci->next_config_rom == NULL)
1470 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001471
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001472 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1473 fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
1474 } else {
1475 /*
1476 * In the suspend case, config_rom is NULL, which
1477 * means that we just reuse the old config rom.
1478 */
1479 ohci->next_config_rom = ohci->config_rom;
1480 ohci->next_config_rom_bus = ohci->config_rom_bus;
1481 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001482
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001483 ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001484 ohci->next_config_rom[0] = 0;
1485 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001486 reg_write(ohci, OHCI1394_BusOptions,
1487 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001488 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1489
1490 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1491
1492 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001493 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001494 fw_error("Failed to allocate shared interrupt %d.\n",
1495 dev->irq);
1496 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1497 ohci->config_rom, ohci->config_rom_bus);
1498 return -EIO;
1499 }
1500
1501 reg_write(ohci, OHCI1394_HCControlSet,
1502 OHCI1394_HCControl_linkEnable |
1503 OHCI1394_HCControl_BIBimageValid);
1504 flush_writes(ohci);
1505
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001506 /*
1507 * We are ready to go, initiate bus reset to finish the
1508 * initialization.
1509 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001510
1511 fw_core_initiate_bus_reset(&ohci->card, 1);
1512
1513 return 0;
1514}
1515
1516static int
1517ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
1518{
1519 struct fw_ohci *ohci;
1520 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001521 int retval = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001522 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001523 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001524
1525 ohci = fw_ohci(card);
1526
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001527 /*
1528 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001529 * mechanism is a bit tricky, but easy enough to use. See
1530 * section 5.5.6 in the OHCI specification.
1531 *
1532 * The OHCI controller caches the new config rom address in a
1533 * shadow register (ConfigROMmapNext) and needs a bus reset
1534 * for the changes to take place. When the bus reset is
1535 * detected, the controller loads the new values for the
1536 * ConfigRomHeader and BusOptions registers from the specified
1537 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1538 * shadow register. All automatically and atomically.
1539 *
1540 * Now, there's a twist to this story. The automatic load of
1541 * ConfigRomHeader and BusOptions doesn't honor the
1542 * noByteSwapData bit, so with a be32 config rom, the
1543 * controller will load be32 values in to these registers
1544 * during the atomic update, even on litte endian
1545 * architectures. The workaround we use is to put a 0 in the
1546 * header quadlet; 0 is endian agnostic and means that the
1547 * config rom isn't ready yet. In the bus reset tasklet we
1548 * then set up the real values for the two registers.
1549 *
1550 * We use ohci->lock to avoid racing with the code that sets
1551 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1552 */
1553
1554 next_config_rom =
1555 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1556 &next_config_rom_bus, GFP_KERNEL);
1557 if (next_config_rom == NULL)
1558 return -ENOMEM;
1559
1560 spin_lock_irqsave(&ohci->lock, flags);
1561
1562 if (ohci->next_config_rom == NULL) {
1563 ohci->next_config_rom = next_config_rom;
1564 ohci->next_config_rom_bus = next_config_rom_bus;
1565
1566 memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
1567 fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
1568 length * 4);
1569
1570 ohci->next_header = config_rom[0];
1571 ohci->next_config_rom[0] = 0;
1572
1573 reg_write(ohci, OHCI1394_ConfigROMmap,
1574 ohci->next_config_rom_bus);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001575 retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001576 }
1577
1578 spin_unlock_irqrestore(&ohci->lock, flags);
1579
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001580 /*
1581 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001582 * effect. We clean up the old config rom memory and DMA
1583 * mappings in the bus reset tasklet, since the OHCI
1584 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001585 * takes effect.
1586 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001587 if (retval == 0)
1588 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001589 else
1590 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1591 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001592
1593 return retval;
1594}
1595
1596static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1597{
1598 struct fw_ohci *ohci = fw_ohci(card);
1599
1600 at_context_transmit(&ohci->at_request_ctx, packet);
1601}
1602
1603static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1604{
1605 struct fw_ohci *ohci = fw_ohci(card);
1606
1607 at_context_transmit(&ohci->at_response_ctx, packet);
1608}
1609
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001610static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1611{
1612 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001613 struct context *ctx = &ohci->at_request_ctx;
1614 struct driver_data *driver_data = packet->driver_data;
1615 int retval = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001616
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001617 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001618
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001619 if (packet->ack != 0)
1620 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001621
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001622 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001623 driver_data->packet = NULL;
1624 packet->ack = RCODE_CANCELLED;
1625 packet->callback(packet, &ohci->card, packet->ack);
1626 retval = 0;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001627
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001628 out:
1629 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001630
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001631 return retval;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001632}
1633
Kristian Høgsberged568912006-12-19 19:58:35 -05001634static int
1635ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
1636{
Stefan Richter080de8c2008-02-28 20:54:43 +01001637#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1638 return 0;
1639#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001640 struct fw_ohci *ohci = fw_ohci(card);
1641 unsigned long flags;
Stefan Richter907293d2007-01-23 21:11:43 +01001642 int n, retval = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001643
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001644 /*
1645 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1646 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1647 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001648
1649 spin_lock_irqsave(&ohci->lock, flags);
1650
1651 if (ohci->generation != generation) {
1652 retval = -ESTALE;
1653 goto out;
1654 }
1655
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001656 /*
1657 * Note, if the node ID contains a non-local bus ID, physical DMA is
1658 * enabled for _all_ nodes on remote buses.
1659 */
Stefan Richter907293d2007-01-23 21:11:43 +01001660
1661 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1662 if (n < 32)
1663 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1664 else
1665 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1666
Kristian Høgsberged568912006-12-19 19:58:35 -05001667 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001668 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001669 spin_unlock_irqrestore(&ohci->lock, flags);
Kristian Høgsberged568912006-12-19 19:58:35 -05001670 return retval;
Stefan Richter080de8c2008-02-28 20:54:43 +01001671#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001672}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001673
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001674static u64
1675ohci_get_bus_time(struct fw_card *card)
1676{
1677 struct fw_ohci *ohci = fw_ohci(card);
1678 u32 cycle_time;
1679 u64 bus_time;
1680
1681 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1682 bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
1683
1684 return bus_time;
1685}
1686
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001687static int handle_ir_dualbuffer_packet(struct context *context,
1688 struct descriptor *d,
1689 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001690{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001691 struct iso_context *ctx =
1692 container_of(context, struct iso_context, context);
1693 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001694 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001695 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001696 void *p, *end;
1697 int i;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001698
Stefan Richterefbf3902008-02-23 12:24:57 +01001699 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001700 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1701 /* This descriptor isn't done yet, stop iteration. */
1702 return 0;
1703 }
1704 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1705 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001706
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001707 header_length = le16_to_cpu(db->first_req_count) -
1708 le16_to_cpu(db->first_res_count);
1709
1710 i = ctx->header_length;
1711 p = db + 1;
1712 end = p + header_length;
1713 while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001714 /*
1715 * The iso header is byteswapped to little endian by
Kristian Høgsberg15536222007-04-10 18:11:16 -04001716 * the controller, but the remaining header quadlets
1717 * are big endian. We want to present all the headers
1718 * as big endian, so we have to swap the first
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001719 * quadlet.
1720 */
Kristian Høgsberg15536222007-04-10 18:11:16 -04001721 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1722 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001723 i += ctx->base.header_size;
David Moore0642b652007-12-19 03:09:18 -05001724 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001725 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001726 p += ctx->base.header_size + 4;
1727 }
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001728 ctx->header_length = i;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001729
David Moore0642b652007-12-19 03:09:18 -05001730 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1731 le16_to_cpu(db->second_res_count);
1732
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001733 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001734 ir_header = (__le32 *) (db + 1);
1735 ctx->base.callback(&ctx->base,
1736 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001737 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001738 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001739 ctx->header_length = 0;
1740 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001741
1742 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001743}
1744
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001745static int handle_ir_packet_per_buffer(struct context *context,
1746 struct descriptor *d,
1747 struct descriptor *last)
1748{
1749 struct iso_context *ctx =
1750 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001751 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001752 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001753 void *p;
1754 int i;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001755
David Moorebcee8932007-12-19 15:26:38 -05001756 for (pd = d; pd <= last; pd++) {
1757 if (pd->transfer_status)
1758 break;
1759 }
1760 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001761 /* Descriptor(s) not done yet, stop iteration */
1762 return 0;
1763
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001764 i = ctx->header_length;
David Moorebcee8932007-12-19 15:26:38 -05001765 p = last + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001766
David Moorebcee8932007-12-19 15:26:38 -05001767 if (ctx->base.header_size > 0 &&
1768 i + ctx->base.header_size <= PAGE_SIZE) {
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001769 /*
1770 * The iso header is byteswapped to little endian by
1771 * the controller, but the remaining header quadlets
1772 * are big endian. We want to present all the headers
1773 * as big endian, so we have to swap the first quadlet.
1774 */
1775 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1776 memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
David Moorebcee8932007-12-19 15:26:38 -05001777 ctx->header_length += ctx->base.header_size;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001778 }
1779
David Moorebcee8932007-12-19 15:26:38 -05001780 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1781 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001782 ctx->base.callback(&ctx->base,
1783 le32_to_cpu(ir_header[0]) & 0xffff,
1784 ctx->header_length, ctx->header,
1785 ctx->base.callback_data);
1786 ctx->header_length = 0;
1787 }
1788
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001789 return 1;
1790}
1791
Kristian Høgsberg30200732007-02-16 17:34:39 -05001792static int handle_it_packet(struct context *context,
1793 struct descriptor *d,
1794 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001795{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001796 struct iso_context *ctx =
1797 container_of(context, struct iso_context, context);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001798
Kristian Høgsberg30200732007-02-16 17:34:39 -05001799 if (last->transfer_status == 0)
1800 /* This descriptor isn't done yet, stop iteration. */
1801 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001802
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001803 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001804 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
1805 0, NULL, ctx->base.callback_data);
Kristian Høgsberged568912006-12-19 19:58:35 -05001806
Kristian Høgsberg30200732007-02-16 17:34:39 -05001807 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001808}
1809
Kristian Høgsberg30200732007-02-16 17:34:39 -05001810static struct fw_iso_context *
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001811ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001812{
1813 struct fw_ohci *ohci = fw_ohci(card);
1814 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001815 descriptor_callback_t callback;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001816 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001817 unsigned long flags;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001818 int index, retval = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001819
1820 if (type == FW_ISO_CONTEXT_TRANSMIT) {
1821 mask = &ohci->it_context_mask;
1822 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001823 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001824 } else {
Stefan Richter373b2ed2007-03-04 14:45:18 +01001825 mask = &ohci->ir_context_mask;
1826 list = ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001827 if (ohci->version >= OHCI_VERSION_1_1)
1828 callback = handle_ir_dualbuffer_packet;
1829 else
1830 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001831 }
1832
1833 spin_lock_irqsave(&ohci->lock, flags);
1834 index = ffs(*mask) - 1;
1835 if (index >= 0)
1836 *mask &= ~(1 << index);
1837 spin_unlock_irqrestore(&ohci->lock, flags);
1838
1839 if (index < 0)
1840 return ERR_PTR(-EBUSY);
1841
Stefan Richter373b2ed2007-03-04 14:45:18 +01001842 if (type == FW_ISO_CONTEXT_TRANSMIT)
1843 regs = OHCI1394_IsoXmitContextBase(index);
1844 else
1845 regs = OHCI1394_IsoRcvContextBase(index);
1846
Kristian Høgsberged568912006-12-19 19:58:35 -05001847 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001848 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001849 ctx->header_length = 0;
1850 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1851 if (ctx->header == NULL)
1852 goto out;
1853
David Moorefe5ca632008-01-06 17:21:41 -05001854 retval = context_init(&ctx->context, ohci, regs, callback);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001855 if (retval < 0)
1856 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001857
1858 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001859
1860 out_with_header:
1861 free_page((unsigned long)ctx->header);
1862 out:
1863 spin_lock_irqsave(&ohci->lock, flags);
1864 *mask |= 1 << index;
1865 spin_unlock_irqrestore(&ohci->lock, flags);
1866
1867 return ERR_PTR(retval);
Kristian Høgsberged568912006-12-19 19:58:35 -05001868}
1869
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001870static int ohci_start_iso(struct fw_iso_context *base,
1871 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001872{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001873 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001874 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001875 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001876 int index;
1877
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001878 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1879 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001880 match = 0;
1881 if (cycle >= 0)
1882 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001883 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001884
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001885 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1886 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001887 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001888 } else {
1889 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001890 control = IR_CONTEXT_ISOCH_HEADER;
1891 if (ohci->version >= OHCI_VERSION_1_1)
1892 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001893 match = (tags << 28) | (sync << 8) | ctx->base.channel;
1894 if (cycle >= 0) {
1895 match |= (cycle & 0x07fff) << 12;
1896 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
1897 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001898
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001899 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
1900 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001901 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001902 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001903 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001904
1905 return 0;
1906}
1907
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001908static int ohci_stop_iso(struct fw_iso_context *base)
1909{
1910 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001911 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001912 int index;
1913
1914 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1915 index = ctx - ohci->it_context_list;
1916 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
1917 } else {
1918 index = ctx - ohci->ir_context_list;
1919 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
1920 }
1921 flush_writes(ohci);
1922 context_stop(&ctx->context);
1923
1924 return 0;
1925}
1926
Kristian Høgsberged568912006-12-19 19:58:35 -05001927static void ohci_free_iso_context(struct fw_iso_context *base)
1928{
1929 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01001930 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05001931 unsigned long flags;
1932 int index;
1933
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001934 ohci_stop_iso(base);
1935 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001936 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001937
Kristian Høgsberged568912006-12-19 19:58:35 -05001938 spin_lock_irqsave(&ohci->lock, flags);
1939
1940 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1941 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05001942 ohci->it_context_mask |= 1 << index;
1943 } else {
1944 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05001945 ohci->ir_context_mask |= 1 << index;
1946 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001947
1948 spin_unlock_irqrestore(&ohci->lock, flags);
1949}
1950
1951static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001952ohci_queue_iso_transmit(struct fw_iso_context *base,
1953 struct fw_iso_packet *packet,
1954 struct fw_iso_buffer *buffer,
1955 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05001956{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001957 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001958 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05001959 struct fw_iso_packet *p;
1960 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05001961 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05001962 u32 z, header_z, payload_z, irq;
1963 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001964 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05001965
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001966 /*
1967 * FIXME: Cycle lost behavior should be configurable: lose
1968 * packet, retransmit or terminate..
1969 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001970
1971 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05001972 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05001973
1974 if (p->skip)
1975 z = 1;
1976 else
1977 z = 2;
1978 if (p->header_length > 0)
1979 z++;
1980
1981 /* Determine the first page the payload isn't contained in. */
1982 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
1983 if (p->payload_length > 0)
1984 payload_z = end_page - (payload_index >> PAGE_SHIFT);
1985 else
1986 payload_z = 0;
1987
1988 z += payload_z;
1989
1990 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001991 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05001992
Kristian Høgsberg30200732007-02-16 17:34:39 -05001993 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
1994 if (d == NULL)
1995 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001996
1997 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001998 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05001999 d[0].req_count = cpu_to_le16(8);
2000
2001 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002002 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2003 IT_HEADER_TAG(p->tag) |
2004 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2005 IT_HEADER_CHANNEL(ctx->base.channel) |
2006 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002007 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002008 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002009 p->payload_length));
2010 }
2011
2012 if (p->header_length > 0) {
2013 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002014 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002015 memcpy(&d[z], p->header, p->header_length);
2016 }
2017
2018 pd = d + z - payload_z;
2019 payload_end_index = payload_index + p->payload_length;
2020 for (i = 0; i < payload_z; i++) {
2021 page = payload_index >> PAGE_SHIFT;
2022 offset = payload_index & ~PAGE_MASK;
2023 next_page_index = (page + 1) << PAGE_SHIFT;
2024 length =
2025 min(next_page_index, payload_end_index) - payload_index;
2026 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002027
2028 page_bus = page_private(buffer->pages[page]);
2029 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002030
2031 payload_index += length;
2032 }
2033
Kristian Høgsberged568912006-12-19 19:58:35 -05002034 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002035 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002036 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002037 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002038
Kristian Høgsberg30200732007-02-16 17:34:39 -05002039 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002040 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2041 DESCRIPTOR_STATUS |
2042 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002043 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002044
Kristian Høgsberg30200732007-02-16 17:34:39 -05002045 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002046
2047 return 0;
2048}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002049
Kristian Høgsberg98b6cbe2007-02-16 17:34:51 -05002050static int
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002051ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2052 struct fw_iso_packet *packet,
2053 struct fw_iso_buffer *buffer,
2054 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002055{
2056 struct iso_context *ctx = container_of(base, struct iso_context, base);
2057 struct db_descriptor *db = NULL;
2058 struct descriptor *d;
2059 struct fw_iso_packet *p;
2060 dma_addr_t d_bus, page_bus;
2061 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002062 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002063
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002064 /*
2065 * FIXME: Cycle lost behavior should be configurable: lose
2066 * packet, retransmit or terminate..
2067 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002068
2069 p = packet;
2070 z = 2;
2071
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002072 /*
2073 * The OHCI controller puts the status word in the header
2074 * buffer too, so we need 4 extra bytes per packet.
2075 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002076 packet_count = p->header_length / ctx->base.header_size;
2077 header_size = packet_count * (ctx->base.header_size + 4);
2078
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002079 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002080 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002081 page = payload >> PAGE_SHIFT;
2082 offset = payload & ~PAGE_MASK;
2083 rest = p->payload_length;
2084
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002085 /* FIXME: make packet-per-buffer/dual-buffer a context option */
2086 while (rest > 0) {
2087 d = context_get_descriptors(&ctx->context,
2088 z + header_z, &d_bus);
2089 if (d == NULL)
2090 return -ENOMEM;
2091
2092 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002093 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2094 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002095 db->first_size = cpu_to_le16(ctx->base.header_size + 4);
David Moore0642b652007-12-19 03:09:18 -05002096 if (p->skip && rest == p->payload_length) {
2097 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2098 db->first_req_count = db->first_size;
2099 } else {
2100 db->first_req_count = cpu_to_le16(header_size);
2101 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002102 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002103 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002104
David Moore0642b652007-12-19 03:09:18 -05002105 if (p->skip && rest == p->payload_length)
2106 length = 4;
2107 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002108 length = rest;
2109 else
2110 length = PAGE_SIZE - offset;
2111
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002112 db->second_req_count = cpu_to_le16(length);
2113 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002114 page_bus = page_private(buffer->pages[page]);
2115 db->second_buffer = cpu_to_le32(page_bus + offset);
2116
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002117 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002118 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002119
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002120 context_append(&ctx->context, d, z, header_z);
2121 offset = (offset + length) & ~PAGE_MASK;
2122 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002123 if (offset == 0)
2124 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002125 }
2126
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002127 return 0;
2128}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002129
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002130static int
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002131ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2132 struct fw_iso_packet *packet,
2133 struct fw_iso_buffer *buffer,
2134 unsigned long payload)
2135{
2136 struct iso_context *ctx = container_of(base, struct iso_context, base);
2137 struct descriptor *d = NULL, *pd = NULL;
David Moorebcee8932007-12-19 15:26:38 -05002138 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002139 dma_addr_t d_bus, page_bus;
2140 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002141 int i, j, length;
2142 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002143
2144 /*
2145 * The OHCI controller puts the status word in the
2146 * buffer too, so we need 4 extra bytes per packet.
2147 */
2148 packet_count = p->header_length / ctx->base.header_size;
David Moorebcee8932007-12-19 15:26:38 -05002149 header_size = ctx->base.header_size + 4;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002150
2151 /* Get header size in number of descriptors. */
2152 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2153 page = payload >> PAGE_SHIFT;
2154 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002155 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002156
2157 for (i = 0; i < packet_count; i++) {
2158 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002159 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002160 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002161 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002162 if (d == NULL)
2163 return -ENOMEM;
2164
David Moorebcee8932007-12-19 15:26:38 -05002165 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2166 DESCRIPTOR_INPUT_MORE);
2167 if (p->skip && i == 0)
2168 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002169 d->req_count = cpu_to_le16(header_size);
2170 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002171 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002172 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2173
David Moorebcee8932007-12-19 15:26:38 -05002174 rest = payload_per_buffer;
2175 for (j = 1; j < z; j++) {
2176 pd = d + j;
2177 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2178 DESCRIPTOR_INPUT_MORE);
2179
2180 if (offset + rest < PAGE_SIZE)
2181 length = rest;
2182 else
2183 length = PAGE_SIZE - offset;
2184 pd->req_count = cpu_to_le16(length);
2185 pd->res_count = pd->req_count;
2186 pd->transfer_status = 0;
2187
2188 page_bus = page_private(buffer->pages[page]);
2189 pd->data_address = cpu_to_le32(page_bus + offset);
2190
2191 offset = (offset + length) & ~PAGE_MASK;
2192 rest -= length;
2193 if (offset == 0)
2194 page++;
2195 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002196 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2197 DESCRIPTOR_INPUT_LAST |
2198 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002199 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002200 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2201
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002202 context_append(&ctx->context, d, z, header_z);
2203 }
2204
2205 return 0;
2206}
2207
2208static int
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002209ohci_queue_iso(struct fw_iso_context *base,
2210 struct fw_iso_packet *packet,
2211 struct fw_iso_buffer *buffer,
2212 unsigned long payload)
2213{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002214 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002215 unsigned long flags;
2216 int retval;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002217
David Moorefe5ca632008-01-06 17:21:41 -05002218 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002219 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
David Moorefe5ca632008-01-06 17:21:41 -05002220 retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002221 else if (ctx->context.ohci->version >= OHCI_VERSION_1_1)
David Moorefe5ca632008-01-06 17:21:41 -05002222 retval = ohci_queue_iso_receive_dualbuffer(base, packet,
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002223 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002224 else
David Moorefe5ca632008-01-06 17:21:41 -05002225 retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002226 buffer,
2227 payload);
David Moorefe5ca632008-01-06 17:21:41 -05002228 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2229
2230 return retval;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002231}
2232
Stefan Richter21ebcd12007-01-14 15:29:07 +01002233static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002234 .name = ohci_driver_name,
2235 .enable = ohci_enable,
2236 .update_phy_reg = ohci_update_phy_reg,
2237 .set_config_rom = ohci_set_config_rom,
2238 .send_request = ohci_send_request,
2239 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002240 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002241 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002242 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002243
2244 .allocate_iso_context = ohci_allocate_iso_context,
2245 .free_iso_context = ohci_free_iso_context,
2246 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002247 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002248 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002249};
2250
Stefan Richter2ed0f182008-03-01 12:35:29 +01002251#ifdef CONFIG_PPC_PMAC
2252static void ohci_pmac_on(struct pci_dev *dev)
2253{
2254 if (machine_is(powermac)) {
2255 struct device_node *ofn = pci_device_to_OF_node(dev);
2256
2257 if (ofn) {
2258 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2259 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2260 }
2261 }
2262}
2263
2264static void ohci_pmac_off(struct pci_dev *dev)
2265{
2266 if (machine_is(powermac)) {
2267 struct device_node *ofn = pci_device_to_OF_node(dev);
2268
2269 if (ofn) {
2270 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2271 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2272 }
2273 }
2274}
2275#else
2276#define ohci_pmac_on(dev)
2277#define ohci_pmac_off(dev)
2278#endif /* CONFIG_PPC_PMAC */
2279
Kristian Høgsberged568912006-12-19 19:58:35 -05002280static int __devinit
2281pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
2282{
2283 struct fw_ohci *ohci;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002284 u32 bus_options, max_receive, link_speed;
Kristian Høgsberged568912006-12-19 19:58:35 -05002285 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002286 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002287 size_t size;
2288
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002289 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002290 if (ohci == NULL) {
2291 fw_error("Could not malloc fw_ohci data.\n");
2292 return -ENOMEM;
2293 }
2294
2295 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2296
Stefan Richter130d5492008-03-24 20:55:28 +01002297 ohci_pmac_on(dev);
2298
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002299 err = pci_enable_device(dev);
2300 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002301 fw_error("Failed to enable OHCI hardware.\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002302 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002303 }
2304
2305 pci_set_master(dev);
2306 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2307 pci_set_drvdata(dev, ohci);
2308
Stefan Richter11bf20a2008-03-01 02:47:15 +01002309#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2310 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2311 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2312#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002313 spin_lock_init(&ohci->lock);
2314
2315 tasklet_init(&ohci->bus_reset_tasklet,
2316 bus_reset_tasklet, (unsigned long)ohci);
2317
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002318 err = pci_request_region(dev, 0, ohci_driver_name);
2319 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002320 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002321 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002322 }
2323
2324 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2325 if (ohci->registers == NULL) {
2326 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002327 err = -ENXIO;
2328 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002329 }
2330
Kristian Høgsberged568912006-12-19 19:58:35 -05002331 ar_context_init(&ohci->ar_request_ctx, ohci,
2332 OHCI1394_AsReqRcvContextControlSet);
2333
2334 ar_context_init(&ohci->ar_response_ctx, ohci,
2335 OHCI1394_AsRspRcvContextControlSet);
2336
David Moorefe5ca632008-01-06 17:21:41 -05002337 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002338 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002339
David Moorefe5ca632008-01-06 17:21:41 -05002340 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002341 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002342
Kristian Høgsberged568912006-12-19 19:58:35 -05002343 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2344 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2345 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2346 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2347 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2348
2349 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2350 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2351 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2352 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2353 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2354
2355 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
2356 fw_error("Out of memory for it/ir contexts.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002357 err = -ENOMEM;
2358 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002359 }
2360
2361 /* self-id dma buffer allocation */
2362 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2363 SELF_ID_BUF_SIZE,
2364 &ohci->self_id_bus,
2365 GFP_KERNEL);
2366 if (ohci->self_id_cpu == NULL) {
2367 fw_error("Out of memory for self ID buffer.\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002368 err = -ENOMEM;
2369 goto fail_registers;
Kristian Høgsberged568912006-12-19 19:58:35 -05002370 }
2371
Kristian Høgsberged568912006-12-19 19:58:35 -05002372 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2373 max_receive = (bus_options >> 12) & 0xf;
2374 link_speed = bus_options & 0x7;
2375 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2376 reg_read(ohci, OHCI1394_GUIDLo);
2377
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002378 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
2379 if (err < 0)
2380 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002381
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002382 ohci->version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Kristian Høgsberg500be722007-02-16 17:34:43 -05002383 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002384 dev->dev.bus_id, ohci->version >> 16, ohci->version & 0xff);
Kristian Høgsberged568912006-12-19 19:58:35 -05002385 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002386
2387 fail_self_id:
2388 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2389 ohci->self_id_cpu, ohci->self_id_bus);
2390 fail_registers:
2391 kfree(ohci->it_context_list);
2392 kfree(ohci->ir_context_list);
2393 pci_iounmap(dev, ohci->registers);
2394 fail_iomem:
2395 pci_release_region(dev, 0);
2396 fail_disable:
2397 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002398 fail_free:
2399 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002400 ohci_pmac_off(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002401
2402 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002403}
2404
2405static void pci_remove(struct pci_dev *dev)
2406{
2407 struct fw_ohci *ohci;
2408
2409 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002410 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2411 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002412 fw_core_remove_card(&ohci->card);
2413
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002414 /*
2415 * FIXME: Fail all pending packets here, now that the upper
2416 * layers can't queue any more.
2417 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002418
2419 software_reset(ohci);
2420 free_irq(dev->irq, ohci);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002421 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2422 ohci->self_id_cpu, ohci->self_id_bus);
2423 kfree(ohci->it_context_list);
2424 kfree(ohci->ir_context_list);
2425 pci_iounmap(dev, ohci->registers);
2426 pci_release_region(dev, 0);
2427 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002428 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002429 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002430
Kristian Høgsberged568912006-12-19 19:58:35 -05002431 fw_notify("Removed fw-ohci device.\n");
2432}
2433
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002434#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002435static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002436{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002437 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002438 int err;
2439
2440 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002441 free_irq(dev->irq, ohci);
2442 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002443 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002444 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002445 return err;
2446 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002447 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002448 if (err)
2449 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002450 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002451
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002452 return 0;
2453}
2454
Stefan Richter2ed0f182008-03-01 12:35:29 +01002455static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002456{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002457 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002458 int err;
2459
Stefan Richter2ed0f182008-03-01 12:35:29 +01002460 ohci_pmac_on(dev);
2461 pci_set_power_state(dev, PCI_D0);
2462 pci_restore_state(dev);
2463 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002464 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002465 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002466 return err;
2467 }
2468
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002469 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002470}
2471#endif
2472
Kristian Høgsberged568912006-12-19 19:58:35 -05002473static struct pci_device_id pci_table[] = {
2474 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2475 { }
2476};
2477
2478MODULE_DEVICE_TABLE(pci, pci_table);
2479
2480static struct pci_driver fw_ohci_pci_driver = {
2481 .name = ohci_driver_name,
2482 .id_table = pci_table,
2483 .probe = pci_probe,
2484 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002485#ifdef CONFIG_PM
2486 .resume = pci_resume,
2487 .suspend = pci_suspend,
2488#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002489};
2490
2491MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2492MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2493MODULE_LICENSE("GPL");
2494
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002495/* Provide a module alias so root-on-sbp2 initrds don't break. */
2496#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2497MODULE_ALIAS("ohci1394");
2498#endif
2499
Kristian Høgsberged568912006-12-19 19:58:35 -05002500static int __init fw_ohci_init(void)
2501{
2502 return pci_register_driver(&fw_ohci_pci_driver);
2503}
2504
2505static void __exit fw_ohci_cleanup(void)
2506{
2507 pci_unregister_driver(&fw_ohci_pci_driver);
2508}
2509
2510module_init(fw_ohci_init);
2511module_exit(fw_ohci_cleanup);