blob: ce7332c64efb2c5b417cd40fec2428522186142a [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070048#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053049#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020050#define AR9300_DEVID_AR9330 0x0035
Gabor Juhosb1233772012-07-03 19:13:15 +020051#define AR9300_DEVID_QCA955X 0x0038
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053052#define AR9485_DEVID_AR1111 0x0037
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040053
Sujith394cf0a2009-02-09 13:26:54 +053054#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040055
Sujith394cf0a2009-02-09 13:26:54 +053056#define AR_SUBVENDOR_ID_NOG 0x0e11
57#define AR_SUBVENDOR_ID_NEW_A 0x7065
58#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053060#define AR9280_COEX2WIRE_SUBSYSID 0x309b
61#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
62#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
63
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070064#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
65
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070066#define ATH_DEFAULT_NOISE_FLOOR -95
67
John W. Linville04658fb2009-11-13 13:12:59 -050068#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070069
Felix Fietkaucac42202010-10-09 02:39:30 +020070#define ATH9K_NUM_CHANNELS 38
71
Sujith394cf0a2009-02-09 13:26:54 +053072/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070073#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010074 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070075
76#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010077 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078
Sujith Manoharan09a525d2011-01-04 13:17:18 +053079#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010080 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053081
Felix Fietkau845e03c2011-03-23 20:57:25 +010082#define REG_RMW(_ah, _reg, _set, _clr) \
83 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
84
Sujith20b3efd2010-04-16 11:53:55 +053085#define ENABLE_REGWRITE_BUFFER(_ah) \
86 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010087 if ((_ah)->reg_ops.enable_write_buffer) \
88 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053089 } while (0)
90
Sujith20b3efd2010-04-16 11:53:55 +053091#define REGWRITE_BUFFER_FLUSH(_ah) \
92 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010093 if ((_ah)->reg_ops.write_flush) \
94 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053095 } while (0)
96
Rajkumar Manoharan26526202011-07-29 17:38:08 +053097#define PR_EEP(_s, _val) \
98 do { \
99 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
100 _s, (_val)); \
101 } while (0)
102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define SM(_v, _f) (((_v) << _f##_S) & _f)
104#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530105#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100106 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400107#define REG_READ_FIELD(_a, _r, _f) \
108 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530109#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100110 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530111#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100112 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530114#define DO_DELAY(x) do { \
115 if (((++(x) % 64) == 0) && \
116 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
117 != ATH_USB)) \
118 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530119 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100121#define REG_WRITE_ARRAY(iniarray, column, regWr) \
122 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123
Sujith394cf0a2009-02-09 13:26:54 +0530124#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
125#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
126#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
127#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530128#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530129#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
130#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Mohammed Shafi Shajakhan93d36e92011-11-30 10:41:14 +0530131#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
132#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
133#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
134#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
135#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
136#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
137#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
138#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
139#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
140#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700141
Sujith394cf0a2009-02-09 13:26:54 +0530142#define AR_GPIOD_MASK 0x00001FFF
143#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700144
Sujith394cf0a2009-02-09 13:26:54 +0530145#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530146#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530147#define COEF_SCALE_S 24
148#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700149
Sujith394cf0a2009-02-09 13:26:54 +0530150#define ATH9K_ANTENNA0_CHAINMASK 0x1
151#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700152
Sujith394cf0a2009-02-09 13:26:54 +0530153#define ATH9K_NUM_DMA_DEBUG_REGS 8
154#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155
Sujith394cf0a2009-02-09 13:26:54 +0530156#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530157#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200158#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530159#define AH_TIME_QUANTUM 10
160#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530161#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530162#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530163#define UPPER_5G_SUB_BAND_START 5700
164#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujith394cf0a2009-02-09 13:26:54 +0530166#define CAB_TIMEOUT_VAL 10
167#define BEACON_TIMEOUT_VAL 10
168#define MIN_BEACON_TIMEOUT_VAL 1
169#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170
Sujith394cf0a2009-02-09 13:26:54 +0530171#define INIT_CONFIG_STATUS 0x00000000
172#define INIT_RSSI_THR 0x00000700
173#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174
Sujith394cf0a2009-02-09 13:26:54 +0530175#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400177#define ATH9K_HW_RX_HP_QDEPTH 16
178#define ATH9K_HW_RX_LP_QDEPTH 128
179
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530180#define PAPRD_GAIN_TABLE_ENTRIES 32
181#define PAPRD_TABLE_SZ 24
182#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400183
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530184/*
185 * Wake on Wireless
186 */
187
188/* Keep Alive Frame */
189#define KAL_FRAME_LEN 28
190#define KAL_FRAME_TYPE 0x2 /* data frame */
191#define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
192#define KAL_DURATION_ID 0x3d
193#define KAL_NUM_DATA_WORDS 6
194#define KAL_NUM_DESC_WORDS 12
195#define KAL_ANTENNA_MODE 1
196#define KAL_TO_DS 1
197#define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
198#define KAL_TIMEOUT 900
199
200#define MAX_PATTERN_SIZE 256
201#define MAX_PATTERN_MASK_SIZE 32
202#define MAX_NUM_PATTERN 8
203#define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
204 deauthenticate packets */
205
206/*
207 * WoW trigger mapping to hardware code
208 */
209
210#define AH_WOW_USER_PATTERN_EN BIT(0)
211#define AH_WOW_MAGIC_PATTERN_EN BIT(1)
212#define AH_WOW_LINK_CHANGE BIT(2)
213#define AH_WOW_BEACON_MISS BIT(3)
214
Felix Fietkau066dae92010-11-07 14:59:39 +0100215enum ath_hw_txq_subtype {
216 ATH_TXQ_AC_BE = 0,
217 ATH_TXQ_AC_BK = 1,
218 ATH_TXQ_AC_VI = 2,
219 ATH_TXQ_AC_VO = 3,
220};
221
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400222enum ath_ini_subsys {
223 ATH_INI_PRE = 0,
224 ATH_INI_CORE,
225 ATH_INI_POST,
226 ATH_INI_NUM_SPLIT,
227};
228
Sujith394cf0a2009-02-09 13:26:54 +0530229enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200230 ATH9K_HW_CAP_HT = BIT(0),
231 ATH9K_HW_CAP_RFSILENT = BIT(1),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530232 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
233 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
234 ATH9K_HW_CAP_EDMA = BIT(4),
235 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
236 ATH9K_HW_CAP_LDPC = BIT(6),
237 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
238 ATH9K_HW_CAP_SGI_20 = BIT(8),
239 ATH9K_HW_CAP_PAPRD = BIT(9),
240 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
241 ATH9K_HW_CAP_2GHZ = BIT(11),
242 ATH9K_HW_CAP_5GHZ = BIT(12),
243 ATH9K_HW_CAP_APM = BIT(13),
244 ATH9K_HW_CAP_RTT = BIT(14),
245 ATH9K_HW_CAP_MCI = BIT(15),
246 ATH9K_HW_CAP_DFS = BIT(16),
Mohammed Shafi Shajakhan8e981382012-07-10 14:54:53 +0530247 ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17),
248 ATH9K_HW_WOW_PATTERN_MATCH_EXACT = BIT(18),
249 ATH9K_HW_WOW_PATTERN_MATCH_DWORD = BIT(19),
Sujith394cf0a2009-02-09 13:26:54 +0530250};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700251
Mohammed Shafi Shajakhan8e981382012-07-10 14:54:53 +0530252/*
253 * WoW device capabilities
254 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
255 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
256 * an exact user defined pattern or de-authentication/disassoc pattern.
257 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
258 * bytes of the pattern for user defined pattern, de-authentication and
259 * disassociation patterns for all types of possible frames recieved
260 * of those types.
261 */
262
Sujith394cf0a2009-02-09 13:26:54 +0530263struct ath9k_hw_capabilities {
264 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530265 u16 rts_aggr_limit;
266 u8 tx_chainmask;
267 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800268 u8 max_txchains;
269 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530270 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400271 u8 rx_hp_qdepth;
272 u8 rx_lp_qdepth;
273 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400274 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400275 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800276 u16 pcie_lcr_offset;
277 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530278};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700279
Sujith394cf0a2009-02-09 13:26:54 +0530280struct ath9k_ops_config {
281 int dma_beacon_response_time;
282 int sw_beacon_response_time;
283 int additional_swba_backoff;
284 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400285 u32 cwm_ignore_extcca;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400286 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530287 u8 pcie_clock_req;
288 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530289 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800290 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530291 u32 ofdm_trig_low;
292 u32 ofdm_trig_high;
293 u32 cck_trig_high;
294 u32 cck_trig_low;
295 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530296 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530297 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400298 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530299#define SPUR_DISABLE 0
300#define SPUR_ENABLE_IOCTL 1
301#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530302#define AR_SPUR_5413_1 1640
303#define AR_SPUR_5413_2 1200
304#define AR_NO_SPUR 0x8000
305#define AR_BASE_FREQ_2GHZ 2300
306#define AR_BASE_FREQ_5GHZ 4900
307#define AR_SPUR_FEEQ_BOUND_HT40 19
308#define AR_SPUR_FEEQ_BOUND_HT20 10
309 int spurmode;
310 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500311 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400312 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530313};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700314
Sujith394cf0a2009-02-09 13:26:54 +0530315enum ath9k_int {
316 ATH9K_INT_RX = 0x00000001,
317 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400318 ATH9K_INT_RXHP = 0x00000001,
319 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530320 ATH9K_INT_RXNOFRM = 0x00000008,
321 ATH9K_INT_RXEOL = 0x00000010,
322 ATH9K_INT_RXORN = 0x00000020,
323 ATH9K_INT_TX = 0x00000040,
324 ATH9K_INT_TXDESC = 0x00000080,
325 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530326 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400327 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530328 ATH9K_INT_TXURN = 0x00000800,
329 ATH9K_INT_MIB = 0x00001000,
330 ATH9K_INT_RXPHY = 0x00004000,
331 ATH9K_INT_RXKCM = 0x00008000,
332 ATH9K_INT_SWBA = 0x00010000,
333 ATH9K_INT_BMISS = 0x00040000,
334 ATH9K_INT_BNR = 0x00100000,
335 ATH9K_INT_TIM = 0x00200000,
336 ATH9K_INT_DTIM = 0x00400000,
337 ATH9K_INT_DTIMSYNC = 0x00800000,
338 ATH9K_INT_GPIO = 0x01000000,
339 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530340 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530341 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530342 ATH9K_INT_CST = 0x10000000,
343 ATH9K_INT_GTT = 0x20000000,
344 ATH9K_INT_FATAL = 0x40000000,
345 ATH9K_INT_GLOBAL = 0x80000000,
346 ATH9K_INT_BMISC = ATH9K_INT_TIM |
347 ATH9K_INT_DTIM |
348 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530349 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530350 ATH9K_INT_CABEND,
351 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
352 ATH9K_INT_RXDESC |
353 ATH9K_INT_RXEOL |
354 ATH9K_INT_RXORN |
355 ATH9K_INT_TXURN |
356 ATH9K_INT_TXDESC |
357 ATH9K_INT_MIB |
358 ATH9K_INT_RXPHY |
359 ATH9K_INT_RXKCM |
360 ATH9K_INT_SWBA |
361 ATH9K_INT_BMISS |
362 ATH9K_INT_GPIO,
363 ATH9K_INT_NOCARD = 0xffffffff
364};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700365
Sujith394cf0a2009-02-09 13:26:54 +0530366#define CHANNEL_CW_INT 0x00002
367#define CHANNEL_CCK 0x00020
368#define CHANNEL_OFDM 0x00040
369#define CHANNEL_2GHZ 0x00080
370#define CHANNEL_5GHZ 0x00100
371#define CHANNEL_PASSIVE 0x00200
372#define CHANNEL_DYN 0x00400
373#define CHANNEL_HALF 0x04000
374#define CHANNEL_QUARTER 0x08000
375#define CHANNEL_HT20 0x10000
376#define CHANNEL_HT40PLUS 0x20000
377#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378
Sujith394cf0a2009-02-09 13:26:54 +0530379#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
380#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
381#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
382#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
383#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
384#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
385#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
386#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
387#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
388#define CHANNEL_ALL \
389 (CHANNEL_OFDM| \
390 CHANNEL_CCK| \
391 CHANNEL_2GHZ | \
392 CHANNEL_5GHZ | \
393 CHANNEL_HT20 | \
394 CHANNEL_HT40PLUS | \
395 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530397#define MAX_RTT_TABLE_ENTRY 6
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530398#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530399#define MAX_CL_TAB_ENTRY 16
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530400
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200401struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530402 u16 channel;
403 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530404 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530405 int8_t iCoff;
406 int8_t qCoff;
Sujith Manoharan8a905552012-05-04 13:23:59 +0530407 bool rtt_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400408 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200409 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200410 bool nfcal_interference;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530411 bool done_txiqcal_once;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530412 bool done_txclcal_once;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400413 u16 small_signal_gain[AR9300_MAX_CHAINS];
414 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530415 u32 num_measures[AR9300_MAX_CHAINS];
416 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530417 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Sujith Manoharan8a905552012-05-04 13:23:59 +0530418 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200419 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
420};
421
422struct ath9k_channel {
423 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200424 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200425 u16 channel;
426 u32 channelFlags;
427 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200428 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530429};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430
Sujith394cf0a2009-02-09 13:26:54 +0530431#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
432 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
433 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
434 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
435#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
436#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
437#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530438#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
439#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400440#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530441 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400442 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443
Sujith394cf0a2009-02-09 13:26:54 +0530444/* These macros check chanmode and not channelFlags */
445#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
446#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
447 ((_c)->chanmode == CHANNEL_G_HT20))
448#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
449 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
450 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
451 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
452#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453
Sujith394cf0a2009-02-09 13:26:54 +0530454enum ath9k_power_mode {
455 ATH9K_PM_AWAKE = 0,
456 ATH9K_PM_FULL_SLEEP,
457 ATH9K_PM_NETWORK_SLEEP,
458 ATH9K_PM_UNDEFINED
459};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
Sujith394cf0a2009-02-09 13:26:54 +0530461enum ser_reg_mode {
462 SER_REG_MODE_OFF = 0,
463 SER_REG_MODE_ON = 1,
464 SER_REG_MODE_AUTO = 2,
465};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400467enum ath9k_rx_qtype {
468 ATH9K_RX_QUEUE_HP,
469 ATH9K_RX_QUEUE_LP,
470 ATH9K_RX_QUEUE_MAX,
471};
472
Sujith394cf0a2009-02-09 13:26:54 +0530473struct ath9k_beacon_state {
474 u32 bs_nexttbtt;
475 u32 bs_nextdtim;
476 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530477#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530478 u32 bs_dtimperiod;
479 u16 bs_cfpperiod;
480 u16 bs_cfpmaxduration;
481 u32 bs_cfpnext;
482 u16 bs_timoffset;
483 u16 bs_bmissthreshold;
484 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530485 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530486};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487
Sujith394cf0a2009-02-09 13:26:54 +0530488struct chan_centers {
489 u16 synth_center;
490 u16 ctl_center;
491 u16 ext_center;
492};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493
Sujith394cf0a2009-02-09 13:26:54 +0530494enum {
495 ATH9K_RESET_POWER_ON,
496 ATH9K_RESET_WARM,
497 ATH9K_RESET_COLD,
498};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499
Sujithd535a422009-02-09 13:27:06 +0530500struct ath9k_hw_version {
501 u32 magic;
502 u16 devid;
503 u16 subvendorid;
504 u32 macVersion;
505 u16 macRev;
506 u16 phyRev;
507 u16 analog5GhzRev;
508 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530509 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530510};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530512/* Generic TSF timer definitions */
513
514#define ATH_MAX_GEN_TIMER 16
515
516#define AR_GENTMR_BIT(_index) (1 << (_index))
517
518/*
Walter Goldens77c20612010-05-18 04:44:54 -0700519 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530520 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
521 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530522#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530523
524struct ath_gen_timer_configuration {
525 u32 next_addr;
526 u32 period_addr;
527 u32 mode_addr;
528 u32 mode_mask;
529};
530
531struct ath_gen_timer {
532 void (*trigger)(void *arg);
533 void (*overflow)(void *arg);
534 void *arg;
535 u8 index;
536};
537
538struct ath_gen_timer_table {
539 u32 gen_timer_index[32];
540 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
541 union {
542 unsigned long timer_bits;
543 u16 val;
544 } timer_mask;
545};
546
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700547struct ath_hw_antcomb_conf {
548 u8 main_lna_conf;
549 u8 alt_lna_conf;
550 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530551 u8 main_gaintb;
552 u8 alt_gaintb;
553 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530554 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700555};
556
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400557/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100558 * struct ath_hw_radar_conf - radar detection initialization parameters
559 *
560 * @pulse_inband: threshold for checking the ratio of in-band power
561 * to total power for short radar pulses (half dB steps)
562 * @pulse_inband_step: threshold for checking an in-band power to total
563 * power ratio increase for short radar pulses (half dB steps)
564 * @pulse_height: threshold for detecting the beginning of a short
565 * radar pulse (dB step)
566 * @pulse_rssi: threshold for detecting if a short radar pulse is
567 * gone (dB step)
568 * @pulse_maxlen: maximum pulse length (0.8 us steps)
569 *
570 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
571 * @radar_inband: threshold for checking the ratio of in-band power
572 * to total power for long radar pulses (half dB steps)
573 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
574 *
575 * @ext_channel: enable extension channel radar detection
576 */
577struct ath_hw_radar_conf {
578 unsigned int pulse_inband;
579 unsigned int pulse_inband_step;
580 unsigned int pulse_height;
581 unsigned int pulse_rssi;
582 unsigned int pulse_maxlen;
583
584 unsigned int radar_rssi;
585 unsigned int radar_inband;
586 int fir_power;
587
588 bool ext_channel;
589};
590
591/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400592 * struct ath_hw_private_ops - callbacks used internally by hardware code
593 *
594 * This structure contains private callbacks designed to only be used internally
595 * by the hardware core.
596 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400597 * @init_cal_settings: setup types of calibrations supported
598 * @init_cal: starts actual calibration
599 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400600 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400601 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400602 *
603 * @rf_set_freq: change frequency
604 * @spur_mitigate_freq: spur mitigation
605 * @rf_alloc_ext_banks:
606 * @rf_free_ext_banks:
607 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400608 * @compute_pll_control: compute the PLL control value to use for
609 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400610 * @setup_calibration: set up calibration
611 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400612 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400613 * @ani_cache_ini_regs: cache the values for ANI from the initial
614 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 */
616struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400617 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400619 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
620
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400621 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400622 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400623 void (*setup_calibration)(struct ath_hw *ah,
624 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400625
626 /* PHY ops */
627 int (*rf_set_freq)(struct ath_hw *ah,
628 struct ath9k_channel *chan);
629 void (*spur_mitigate_freq)(struct ath_hw *ah,
630 struct ath9k_channel *chan);
631 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
632 void (*rf_free_ext_banks)(struct ath_hw *ah);
633 bool (*set_rf_regs)(struct ath_hw *ah,
634 struct ath9k_channel *chan,
635 u16 modesIndex);
636 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
637 void (*init_bb)(struct ath_hw *ah,
638 struct ath9k_channel *chan);
639 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
640 void (*olc_init)(struct ath_hw *ah);
641 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
642 void (*mark_phy_inactive)(struct ath_hw *ah);
643 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
644 bool (*rfbus_req)(struct ath_hw *ah);
645 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400646 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400647 u32 (*compute_pll_control)(struct ath_hw *ah,
648 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400649 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
650 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400651 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100652 void (*set_radar_params)(struct ath_hw *ah,
653 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530654 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
655 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400656
657 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400658 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400659};
660
661/**
662 * struct ath_hw_ops - callbacks used by hardware code and driver code
663 *
664 * This structure contains callbacks designed to to be used internally by
665 * hardware code and also by the lower level driver.
666 *
667 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400668 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400669 */
670struct ath_hw_ops {
671 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200672 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400673 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400674 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400675 bool (*calibrate)(struct ath_hw *ah,
676 struct ath9k_channel *chan,
677 u8 rxchainmask,
678 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400679 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200680 void (*set_txdesc)(struct ath_hw *ah, void *ds,
681 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400682 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
683 struct ath_tx_status *ts);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530684 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
685 struct ath_hw_antcomb_conf *antconf);
686 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
687 struct ath_hw_antcomb_conf *antconf);
688
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400689};
690
Felix Fietkauf2552e22010-07-02 00:09:50 +0200691struct ath_nf_limits {
692 s16 max;
693 s16 min;
694 s16 nominal;
695};
696
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530697enum ath_cal_list {
698 TX_IQ_CAL = BIT(0),
699 TX_IQ_ON_AGC_CAL = BIT(1),
700 TX_CL_CAL = BIT(2),
701};
702
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530703/* ah_flags */
704#define AH_USE_EEPROM 0x1
705#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530706#define AH_FASTCC 0x4
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530707
Sujithcbe61d82009-02-09 13:27:12 +0530708struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100709 struct ath_ops reg_ops;
710
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700711 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700712 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530713 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530714 struct ath9k_ops_config config;
715 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200716 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530717 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530718
Sujithcbe61d82009-02-09 13:27:12 +0530719 union {
720 struct ar5416_eeprom_def def;
721 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400722 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400723 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530724 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530725 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530726
727 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530728 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200729 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530730 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400731 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530732 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200733
Felix Fietkaubbacee12010-07-11 15:44:42 +0200734 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200735 struct ath_nf_limits nf_2g;
736 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530737 u16 rfsilent;
738 u32 rfkill_gpio;
739 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530740 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530741
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400742 bool htc_reset_init;
743
Sujith2660b812009-02-09 13:27:26 +0530744 enum nl80211_iftype opmode;
745 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530746
Felix Fietkauf23fba492011-07-28 14:08:56 +0200747 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200748 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530749 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530750 struct ar5416Stats stats;
751 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530752
Pavel Roskin30691682010-03-31 18:05:31 -0400753 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500754 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530755 u32 txok_interrupt_mask;
756 u32 txerr_interrupt_mask;
757 u32 txdesc_interrupt_mask;
758 u32 txeol_interrupt_mask;
759 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530760 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530761 bool chip_fullsleep;
762 u32 atim_window;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530763 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530764
765 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200766 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530767 struct ath9k_cal_list iq_caldata;
768 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530769 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400770 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530771 struct ath9k_cal_list *cal_list;
772 struct ath9k_cal_list *cal_list_last;
773 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530774#define totalPowerMeasI meas0.unsign
775#define totalPowerMeasQ meas1.unsign
776#define totalIqCorrMeas meas2.sign
777#define totalAdcIOddPhase meas0.unsign
778#define totalAdcIEvenPhase meas1.unsign
779#define totalAdcQOddPhase meas2.unsign
780#define totalAdcQEvenPhase meas3.unsign
781#define totalAdcDcOffsetIOddPhase meas0.sign
782#define totalAdcDcOffsetIEvenPhase meas1.sign
783#define totalAdcDcOffsetQOddPhase meas2.sign
784#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700785 union {
786 u32 unsign[AR5416_MAX_CHAINS];
787 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530788 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700789 union {
790 u32 unsign[AR5416_MAX_CHAINS];
791 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530792 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 union {
794 u32 unsign[AR5416_MAX_CHAINS];
795 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530796 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700797 union {
798 u32 unsign[AR5416_MAX_CHAINS];
799 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530800 } meas3;
801 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530802 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530803
Sujith2660b812009-02-09 13:27:26 +0530804 u32 sta_id1_defaults;
805 u32 misc_mode;
Sujith6a2b9e82008-08-11 14:04:32 +0530806
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400807 /* Private to hardware code */
808 struct ath_hw_private_ops private_ops;
809 /* Accessed by the lower level driver */
810 struct ath_hw_ops ops;
811
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400812 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530813 u32 *analogBank0Data;
814 u32 *analogBank1Data;
815 u32 *analogBank2Data;
816 u32 *analogBank3Data;
817 u32 *analogBank6Data;
818 u32 *analogBank6TPCData;
819 u32 *analogBank7Data;
Sujith2660b812009-02-09 13:27:26 +0530820 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530821
Felix Fietkaue239d852010-01-15 02:34:58 +0100822 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530823 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530824 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530825
826 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530827 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530828 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530829 int totalSizeDesired[5];
830 int coarse_high[5];
831 int coarse_low[5];
832 int firpwr[5];
833 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530834
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530835#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700836 struct ath_btcoex_hw btcoex_hw;
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530837#endif
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700838
Sujith2660b812009-02-09 13:27:26 +0530839 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530840 u8 txchainmask;
841 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530842
Felix Fietkauc5d08552010-11-13 20:22:41 +0100843 struct ath_hw_radar_conf radar_conf;
844
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530845 u32 originalGain[22];
846 int initPDADC;
847 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100848 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100849 u32 gpio_mask;
850 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530851
Sujith2660b812009-02-09 13:27:26 +0530852 struct ar5416IniArray iniModes;
853 struct ar5416IniArray iniCommon;
854 struct ar5416IniArray iniBank0;
855 struct ar5416IniArray iniBB_RfGain;
856 struct ar5416IniArray iniBank1;
857 struct ar5416IniArray iniBank2;
858 struct ar5416IniArray iniBank3;
859 struct ar5416IniArray iniBank6;
860 struct ar5416IniArray iniBank6TPC;
861 struct ar5416IniArray iniBank7;
862 struct ar5416IniArray iniAddac;
863 struct ar5416IniArray iniPcieSerdes;
Mohammed Shafi Shajakhan3b604b62012-07-10 14:55:54 +0530864#ifdef CONFIG_PM_SLEEP
865 struct ar5416IniArray iniPcieSerdesWow;
866#endif
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400867 struct ar5416IniArray iniPcieSerdesLowPower;
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100868 struct ar5416IniArray iniModesFastClock;
869 struct ar5416IniArray iniAdditional;
Sujith2660b812009-02-09 13:27:26 +0530870 struct ar5416IniArray iniModesRxGain;
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200871 struct ar5416IniArray ini_modes_rx_gain_bounds;
Sujith2660b812009-02-09 13:27:26 +0530872 struct ar5416IniArray iniModesTxGain;
Sujith193cd452009-09-18 15:04:07 +0530873 struct ar5416IniArray iniCckfirNormal;
874 struct ar5416IniArray iniCckfirJapan2484;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530875 struct ar5416IniArray ini_japan2484;
Sujith70807e92010-03-17 14:25:14 +0530876 struct ar5416IniArray iniModes_9271_ANI_reg;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530877 struct ar5416IniArray ini_radio_post_sys2ant;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530878
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400879 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
880 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
881 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
882 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
883
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530884 u32 intr_gen_timer_trigger;
885 u32 intr_gen_timer_thresh;
886 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400887
888 struct ar9003_txs *ts_ring;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400889 u32 ts_paddr_start;
890 u32 ts_paddr_end;
891 u16 ts_tail;
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530892 u16 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400893
894 u32 bb_watchdog_last_status;
895 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530896 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400897
Felix Fietkau1bf38662010-12-13 08:40:54 +0100898 unsigned int paprd_target_power;
899 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800900 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100901 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -0800902 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400903 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
904 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400905 /*
906 * Store the permanent value of Reg 0x4004in WARegVal
907 * so we dont have to R/M/W. We should not be reading
908 * this register when in sleep states.
909 */
910 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800911
912 /* Enterprise mode cap */
913 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530914
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530915#ifdef CONFIG_PM_SLEEP
916 u32 wow_event_mask;
917#endif
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530918 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200919 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200920 int (*external_reset)(void);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700921};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700922
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200923struct ath_bus_ops {
924 enum ath_bus_type ath_bus_type;
925 void (*read_cachesize)(struct ath_common *common, int *csz);
926 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
927 void (*bt_coex_prep)(struct ath_common *common);
928 void (*extn_synch_en)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200929 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200930};
931
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700932static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
933{
934 return &ah->common;
935}
936
937static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
938{
939 return &(ath9k_hw_common(ah)->regulatory);
940}
941
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400942static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
943{
944 return &ah->private_ops;
945}
946
947static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
948{
949 return &ah->ops;
950}
951
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800952static inline u8 get_streams(int mask)
953{
954 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
955}
956
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700957/* Initialization, Detach, Reset */
Sujith285f2dd2010-01-08 10:36:07 +0530958void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700959int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530960int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +0530961 struct ath9k_hw_cal_data *caldata, bool fastcc);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100962int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400963u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700964
Sujith394cf0a2009-02-09 13:26:54 +0530965/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530966void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
967u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
968void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530969 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530970void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530971void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700972
Sujith394cf0a2009-02-09 13:26:54 +0530973/* General Operation */
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200974void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
975 int hw_delay);
Sujith0caa7b12009-02-16 13:23:20 +0530976bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100977void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
978 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530979u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400980u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100981 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530982 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530983void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530984 struct ath9k_channel *chan,
985 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530986u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
987void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
988bool ath9k_hw_phy_disable(struct ath_hw *ah);
989bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200990void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530991void ath9k_hw_setopmode(struct ath_hw *ah);
992void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700993void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100994u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530995u64 ath9k_hw_gettsf64(struct ath_hw *ah);
996void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
997void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith Manoharan60ca9f82012-07-17 17:15:37 +0530998void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100999void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +05301000u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001001void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301002void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1003void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301004 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001005bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -07001006
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001007bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -07001008
Ben Greear462e58f2012-04-12 10:04:00 -07001009#ifdef CONFIG_ATH9K_DEBUGFS
1010void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
1011#else
Ben Greear990e08a2012-04-17 15:19:03 -07001012static inline void ath9k_debug_sync_cause(struct ath_common *common,
1013 u32 sync_cause) {}
Ben Greear462e58f2012-04-12 10:04:00 -07001014#endif
1015
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301016/* Generic hw timer primitives */
1017struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1018 void (*trigger)(void *),
1019 void (*overflow)(void *),
1020 void *arg,
1021 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001022void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1023 struct ath_gen_timer *timer,
1024 u32 timer_next,
1025 u32 timer_period);
1026void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1027
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301028void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1029void ath_gen_timer_isr(struct ath_hw *hw);
1030
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04001031void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04001032
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001033/* PHY */
1034void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1035 u32 *coef_mantissa, u32 *coef_exponent);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001036void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1037 bool test);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001038
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001039/*
1040 * Code Specific to AR5008, AR9001 or AR9002,
1041 * we stuff these here to avoid callbacks for AR9003.
1042 */
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001043int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001044void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001045
Felix Fietkau641d9922010-04-15 17:38:49 -04001046/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001047 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001048 * for older families
1049 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001050void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1051void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1052void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301053void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001054void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1055void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001056 struct ath9k_hw_cal_data *caldata,
1057 int chain);
1058int ar9003_paprd_create_curve(struct ath_hw *ah,
1059 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001060int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1061int ar9003_paprd_init_table(struct ath_hw *ah);
1062bool ar9003_paprd_is_done(struct ath_hw *ah);
Felix Fietkau641d9922010-04-15 17:38:49 -04001063
1064/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001065void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001066void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1067void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001068
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001069void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1070void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1071
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001072void ar9002_hw_attach_ops(struct ath_hw *ah);
1073void ar9003_hw_attach_ops(struct ath_hw *ah);
1074
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301075void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Felix Fietkau6790ae72012-06-15 15:25:23 +02001076
Felix Fietkau8eb49802010-10-04 20:09:49 +02001077void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkau95792172010-10-04 20:09:50 +02001078void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001079
Felix Fietkau8a309302011-12-17 16:47:56 +01001080#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301081static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1082{
1083 return ah->btcoex_hw.enabled;
1084}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301085static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1086{
Rajkumar Manoharane1ecad72012-06-18 19:02:38 +05301087 return ah->common.btcoex_enabled &&
1088 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301089
1090}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301091void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Felix Fietkau8a309302011-12-17 16:47:56 +01001092static inline enum ath_btcoex_scheme
1093ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1094{
1095 return ah->btcoex_hw.scheme;
1096}
1097#else
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301098static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1099{
1100 return false;
1101}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301102static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1103{
1104 return false;
1105}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301106static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1107{
1108}
1109static inline enum ath_btcoex_scheme
1110ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1111{
1112 return ATH_BTCOEX_CFG_NONE;
1113}
Sujith Manoharan64ab38d2012-02-22 12:41:52 +05301114#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Felix Fietkau8a309302011-12-17 16:47:56 +01001115
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301116
1117#ifdef CONFIG_PM_SLEEP
1118const char *ath9k_hw_wow_event_to_string(u32 wow_event);
1119void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1120 u8 *user_mask, int pattern_count,
1121 int pattern_len);
1122u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1123void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1124#else
1125static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
1126{
1127 return NULL;
1128}
1129static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1130 u8 *user_pattern,
1131 u8 *user_mask,
1132 int pattern_count,
1133 int pattern_len)
1134{
1135}
1136static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1137{
1138 return 0;
1139}
1140static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1141{
1142}
1143#endif
1144
1145
1146
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001147#define ATH9K_CLOCK_RATE_CCK 22
1148#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1149#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1150#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1151
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152#endif