blob: e21453a949710f4eb82747d7f1d9c1f2eede55ec [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
Ben Skeggsebb945a2012-07-20 08:17:34 +10002 * Copyright 2012 Red Hat Inc.
Ben Skeggs4b223ee2010-08-03 10:00:56 +10003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsebb945a2012-07-20 08:17:34 +100025#include <core/client.h>
26#include <core/handle.h>
27#include <core/namedb.h>
28#include <core/gpuobj.h>
29#include <core/engctx.h>
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +100030#include <core/event.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100031#include <core/class.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100032#include <core/enum.h>
Ben Skeggs4b223ee2010-08-03 10:00:56 +100033
Ben Skeggsebb945a2012-07-20 08:17:34 +100034#include <subdev/timer.h>
35#include <subdev/bar.h>
36#include <subdev/vm.h>
37
38#include <engine/dmaobj.h>
Ben Skeggs02a841d2012-07-04 23:44:54 +100039#include <engine/fifo.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100040
41struct nvc0_fifo_priv {
Ben Skeggsebb945a2012-07-20 08:17:34 +100042 struct nouveau_fifo base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100043 struct nouveau_gpuobj *playlist[2];
44 int cur_playlist;
Ben Skeggs9da226f2012-07-13 16:54:45 +100045 struct {
46 struct nouveau_gpuobj *mem;
47 struct nouveau_vma bar;
48 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100049 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100050};
51
Ben Skeggsebb945a2012-07-20 08:17:34 +100052struct nvc0_fifo_base {
53 struct nouveau_fifo_base base;
54 struct nouveau_gpuobj *pgd;
55 struct nouveau_vm *vm;
56};
57
Ben Skeggsb2b09932010-11-24 10:47:15 +100058struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100059 struct nouveau_fifo_chan base;
Ben Skeggsb2b09932010-11-24 10:47:15 +100060};
61
Ben Skeggsebb945a2012-07-20 08:17:34 +100062/*******************************************************************************
63 * FIFO channel objects
64 ******************************************************************************/
65
Ben Skeggsb2b09932010-11-24 10:47:15 +100066static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100067nvc0_fifo_playlist_update(struct nvc0_fifo_priv *priv)
Ben Skeggsb2b09932010-11-24 10:47:15 +100068{
Ben Skeggsebb945a2012-07-20 08:17:34 +100069 struct nouveau_bar *bar = nouveau_bar(priv);
Ben Skeggsb2b09932010-11-24 10:47:15 +100070 struct nouveau_gpuobj *cur;
71 int i, p;
72
Ben Skeggsfadb1712013-05-13 10:02:11 +100073 mutex_lock(&nv_subdev(priv)->mutex);
Ben Skeggsb2b09932010-11-24 10:47:15 +100074 cur = priv->playlist[priv->cur_playlist];
75 priv->cur_playlist = !priv->cur_playlist;
76
77 for (i = 0, p = 0; i < 128; i++) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100078 if (!(nv_rd32(priv, 0x003004 + (i * 8)) & 1))
Ben Skeggsb2b09932010-11-24 10:47:15 +100079 continue;
80 nv_wo32(cur, p + 0, i);
81 nv_wo32(cur, p + 4, 0x00000004);
82 p += 8;
83 }
Ben Skeggsebb945a2012-07-20 08:17:34 +100084 bar->flush(bar);
Ben Skeggsb2b09932010-11-24 10:47:15 +100085
Ben Skeggsebb945a2012-07-20 08:17:34 +100086 nv_wr32(priv, 0x002270, cur->addr >> 12);
87 nv_wr32(priv, 0x002274, 0x01f00000 | (p >> 3));
88 if (!nv_wait(priv, 0x00227c, 0x00100000, 0x00000000))
89 nv_error(priv, "playlist update failed\n");
Ben Skeggsfadb1712013-05-13 10:02:11 +100090 mutex_unlock(&nv_subdev(priv)->mutex);
Ben Skeggsb2b09932010-11-24 10:47:15 +100091}
Ben Skeggs4b223ee2010-08-03 10:00:56 +100092
Ben Skeggsc420b2d2012-05-01 20:48:08 +100093static int
Ben Skeggsebb945a2012-07-20 08:17:34 +100094nvc0_fifo_context_attach(struct nouveau_object *parent,
95 struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +100096{
Ben Skeggsebb945a2012-07-20 08:17:34 +100097 struct nouveau_bar *bar = nouveau_bar(parent);
98 struct nvc0_fifo_base *base = (void *)parent->parent;
99 struct nouveau_engctx *ectx = (void *)object;
100 u32 addr;
101 int ret;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000102
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103 switch (nv_engidx(object->engine)) {
104 case NVDEV_ENGINE_SW : return 0;
105 case NVDEV_ENGINE_GR : addr = 0x0210; break;
106 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
107 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000108 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
109 case NVDEV_ENGINE_VP : addr = 0x0250; break;
110 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000111 default:
112 return -EINVAL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000113 }
114
Ben Skeggsebb945a2012-07-20 08:17:34 +1000115 if (!ectx->vma.node) {
116 ret = nouveau_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
117 NV_MEM_ACCESS_RW, &ectx->vma);
118 if (ret)
119 return ret;
Ben Skeggs4c2d4222012-08-10 15:10:34 +1000120
121 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000122 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000123
Ben Skeggsebb945a2012-07-20 08:17:34 +1000124 nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
125 nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
126 bar->flush(bar);
127 return 0;
128}
Ben Skeggsb2b09932010-11-24 10:47:15 +1000129
Ben Skeggsebb945a2012-07-20 08:17:34 +1000130static int
131nvc0_fifo_context_detach(struct nouveau_object *parent, bool suspend,
132 struct nouveau_object *object)
133{
134 struct nouveau_bar *bar = nouveau_bar(parent);
135 struct nvc0_fifo_priv *priv = (void *)parent->engine;
136 struct nvc0_fifo_base *base = (void *)parent->parent;
137 struct nvc0_fifo_chan *chan = (void *)parent;
138 u32 addr;
139
140 switch (nv_engidx(object->engine)) {
141 case NVDEV_ENGINE_SW : return 0;
142 case NVDEV_ENGINE_GR : addr = 0x0210; break;
143 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
144 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000145 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
146 case NVDEV_ENGINE_VP : addr = 0x0250; break;
147 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000148 default:
149 return -EINVAL;
150 }
151
Ben Skeggsebb945a2012-07-20 08:17:34 +1000152 nv_wr32(priv, 0x002634, chan->base.chid);
153 if (!nv_wait(priv, 0x002634, 0xffffffff, chan->base.chid)) {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100154 nv_error(priv, "channel %d [%s] kick timeout\n",
155 chan->base.chid, nouveau_client_name(chan));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000156 if (suspend)
157 return -EBUSY;
158 }
159
Ben Skeggsedc260d2012-11-27 11:05:36 +1000160 nv_wo32(base, addr + 0x00, 0x00000000);
161 nv_wo32(base, addr + 0x04, 0x00000000);
162 bar->flush(bar);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000163 return 0;
164}
165
166static int
167nvc0_fifo_chan_ctor(struct nouveau_object *parent,
168 struct nouveau_object *engine,
169 struct nouveau_oclass *oclass, void *data, u32 size,
170 struct nouveau_object **pobject)
171{
172 struct nouveau_bar *bar = nouveau_bar(parent);
173 struct nvc0_fifo_priv *priv = (void *)engine;
174 struct nvc0_fifo_base *base = (void *)parent;
175 struct nvc0_fifo_chan *chan;
Ben Skeggsdbff2de2012-08-06 18:16:37 +1000176 struct nv50_channel_ind_class *args = data;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000177 u64 usermem, ioffset, ilength;
178 int ret, i;
179
180 if (size < sizeof(*args))
181 return -EINVAL;
182
183 ret = nouveau_fifo_channel_create(parent, engine, oclass, 1,
184 priv->user.bar.offset, 0x1000,
185 args->pushbuf,
Martin Peres507ceb12012-11-27 00:30:32 +0100186 (1ULL << NVDEV_ENGINE_SW) |
187 (1ULL << NVDEV_ENGINE_GR) |
188 (1ULL << NVDEV_ENGINE_COPY0) |
189 (1ULL << NVDEV_ENGINE_COPY1) |
190 (1ULL << NVDEV_ENGINE_BSP) |
191 (1ULL << NVDEV_ENGINE_VP) |
192 (1ULL << NVDEV_ENGINE_PPP), &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000193 *pobject = nv_object(chan);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000194 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000195 return ret;
196
197 nv_parent(chan)->context_attach = nvc0_fifo_context_attach;
198 nv_parent(chan)->context_detach = nvc0_fifo_context_detach;
199
200 usermem = chan->base.chid * 0x1000;
201 ioffset = args->ioffset;
Ilia Mirkin57be0462013-07-27 00:27:00 -0400202 ilength = order_base_2(args->ilength / 8);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000203
204 for (i = 0; i < 0x1000; i += 4)
205 nv_wo32(priv->user.mem, usermem + i, 0x00000000);
206
207 nv_wo32(base, 0x08, lower_32_bits(priv->user.mem->addr + usermem));
208 nv_wo32(base, 0x0c, upper_32_bits(priv->user.mem->addr + usermem));
209 nv_wo32(base, 0x10, 0x0000face);
210 nv_wo32(base, 0x30, 0xfffff902);
211 nv_wo32(base, 0x48, lower_32_bits(ioffset));
212 nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
213 nv_wo32(base, 0x54, 0x00000002);
214 nv_wo32(base, 0x84, 0x20400000);
215 nv_wo32(base, 0x94, 0x30000001);
216 nv_wo32(base, 0x9c, 0x00000100);
217 nv_wo32(base, 0xa4, 0x1f1f1f1f);
218 nv_wo32(base, 0xa8, 0x1f1f1f1f);
219 nv_wo32(base, 0xac, 0x0000001f);
220 nv_wo32(base, 0xb8, 0xf8000000);
221 nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
222 nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
223 bar->flush(bar);
224 return 0;
225}
226
227static int
228nvc0_fifo_chan_init(struct nouveau_object *object)
229{
230 struct nouveau_gpuobj *base = nv_gpuobj(object->parent);
231 struct nvc0_fifo_priv *priv = (void *)object->engine;
232 struct nvc0_fifo_chan *chan = (void *)object;
233 u32 chid = chan->base.chid;
234 int ret;
235
236 ret = nouveau_fifo_channel_init(&chan->base);
237 if (ret)
238 return ret;
239
240 nv_wr32(priv, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
241 nv_wr32(priv, 0x003004 + (chid * 8), 0x001f0001);
242 nvc0_fifo_playlist_update(priv);
243 return 0;
244}
245
246static int
247nvc0_fifo_chan_fini(struct nouveau_object *object, bool suspend)
248{
249 struct nvc0_fifo_priv *priv = (void *)object->engine;
250 struct nvc0_fifo_chan *chan = (void *)object;
251 u32 chid = chan->base.chid;
Ben Skeggs9426eed2013-05-13 11:09:59 +1000252 u32 mask, engine;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000253
254 nv_mask(priv, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
255 nvc0_fifo_playlist_update(priv);
Ben Skeggs9426eed2013-05-13 11:09:59 +1000256 mask = nv_rd32(priv, 0x0025a4);
257 for (engine = 0; mask && engine < 16; engine++) {
258 if (!(mask & (1 << engine)))
259 continue;
260 nv_mask(priv, 0x0025a8 + (engine * 4), 0x00000000, 0x00000000);
261 mask &= ~(1 << engine);
262 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000263 nv_wr32(priv, 0x003000 + (chid * 8), 0x00000000);
264
265 return nouveau_fifo_channel_fini(&chan->base, suspend);
266}
267
268static struct nouveau_ofuncs
269nvc0_fifo_ofuncs = {
270 .ctor = nvc0_fifo_chan_ctor,
271 .dtor = _nouveau_fifo_channel_dtor,
272 .init = nvc0_fifo_chan_init,
273 .fini = nvc0_fifo_chan_fini,
274 .rd32 = _nouveau_fifo_channel_rd32,
275 .wr32 = _nouveau_fifo_channel_wr32,
276};
277
278static struct nouveau_oclass
279nvc0_fifo_sclass[] = {
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000280 { NVC0_CHANNEL_IND_CLASS, &nvc0_fifo_ofuncs },
Ben Skeggsebb945a2012-07-20 08:17:34 +1000281 {}
282};
283
284/*******************************************************************************
285 * FIFO context - instmem heap and vm setup
286 ******************************************************************************/
287
288static int
289nvc0_fifo_context_ctor(struct nouveau_object *parent,
290 struct nouveau_object *engine,
291 struct nouveau_oclass *oclass, void *data, u32 size,
292 struct nouveau_object **pobject)
293{
294 struct nvc0_fifo_base *base;
295 int ret;
296
297 ret = nouveau_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
298 0x1000, NVOBJ_FLAG_ZERO_ALLOC |
299 NVOBJ_FLAG_HEAP, &base);
300 *pobject = nv_object(base);
301 if (ret)
302 return ret;
303
Ben Skeggsf50c8052013-04-24 18:02:35 +1000304 ret = nouveau_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
305 &base->pgd);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000306 if (ret)
307 return ret;
308
309 nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
310 nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
311 nv_wo32(base, 0x0208, 0xffffffff);
312 nv_wo32(base, 0x020c, 0x000000ff);
313
314 ret = nouveau_vm_ref(nouveau_client(parent)->vm, &base->vm, base->pgd);
315 if (ret)
316 return ret;
317
318 return 0;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000319}
320
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000321static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000322nvc0_fifo_context_dtor(struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000323{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000324 struct nvc0_fifo_base *base = (void *)object;
325 nouveau_vm_ref(NULL, &base->vm, base->pgd);
326 nouveau_gpuobj_ref(NULL, &base->pgd);
327 nouveau_fifo_context_destroy(&base->base);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000328}
329
Ben Skeggsebb945a2012-07-20 08:17:34 +1000330static struct nouveau_oclass
331nvc0_fifo_cclass = {
332 .handle = NV_ENGCTX(FIFO, 0xc0),
333 .ofuncs = &(struct nouveau_ofuncs) {
334 .ctor = nvc0_fifo_context_ctor,
335 .dtor = nvc0_fifo_context_dtor,
336 .init = _nouveau_fifo_context_init,
337 .fini = _nouveau_fifo_context_fini,
338 .rd32 = _nouveau_fifo_context_rd32,
339 .wr32 = _nouveau_fifo_context_wr32,
340 },
341};
Ben Skeggsb2b09932010-11-24 10:47:15 +1000342
Ben Skeggsebb945a2012-07-20 08:17:34 +1000343/*******************************************************************************
344 * PFIFO engine
345 ******************************************************************************/
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000346
Marcin Slusarze6626252012-08-19 22:59:59 +0200347static const struct nouveau_enum nvc0_fifo_fault_unit[] = {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100348 { 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
Ben Skeggs7a313472011-03-29 00:52:59 +1000349 { 0x03, "PEEPHOLE" },
350 { 0x04, "BAR1" },
351 { 0x05, "BAR3" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100352 { 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
353 { 0x10, "PBSP", NULL, NVDEV_ENGINE_BSP },
354 { 0x11, "PPPP", NULL, NVDEV_ENGINE_PPP },
Ben Skeggs7a313472011-03-29 00:52:59 +1000355 { 0x13, "PCOUNTER" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100356 { 0x14, "PVP", NULL, NVDEV_ENGINE_VP },
357 { 0x15, "PCOPY0", NULL, NVDEV_ENGINE_COPY0 },
358 { 0x16, "PCOPY1", NULL, NVDEV_ENGINE_COPY1 },
Ben Skeggs7a313472011-03-29 00:52:59 +1000359 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000360 {}
361};
362
Marcin Slusarze6626252012-08-19 22:59:59 +0200363static const struct nouveau_enum nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000364 { 0x00, "PT_NOT_PRESENT" },
365 { 0x01, "PT_TOO_SHORT" },
366 { 0x02, "PAGE_NOT_PRESENT" },
367 { 0x03, "VM_LIMIT_EXCEEDED" },
368 { 0x04, "NO_CHANNEL" },
369 { 0x05, "PAGE_SYSTEM_ONLY" },
370 { 0x06, "PAGE_READ_ONLY" },
371 { 0x0a, "COMPRESSED_SYSRAM" },
372 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000373 {}
374};
375
Marcin Slusarze6626252012-08-19 22:59:59 +0200376static const struct nouveau_enum nvc0_fifo_fault_hubclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000377 { 0x01, "PCOPY0" },
378 { 0x02, "PCOPY1" },
379 { 0x04, "DISPATCH" },
380 { 0x05, "CTXCTL" },
381 { 0x06, "PFIFO" },
382 { 0x07, "BAR_READ" },
383 { 0x08, "BAR_WRITE" },
384 { 0x0b, "PVP" },
385 { 0x0c, "PPPP" },
386 { 0x0d, "PBSP" },
387 { 0x11, "PCOUNTER" },
388 { 0x12, "PDAEMON" },
389 { 0x14, "CCACHE" },
390 { 0x15, "CCACHE_POST" },
391 {}
392};
393
Marcin Slusarze6626252012-08-19 22:59:59 +0200394static const struct nouveau_enum nvc0_fifo_fault_gpcclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000395 { 0x01, "TEX" },
396 { 0x0c, "ESETUP" },
397 { 0x0e, "CTXCTL" },
398 { 0x0f, "PROP" },
399 {}
400};
401
Marcin Slusarze6626252012-08-19 22:59:59 +0200402static const struct nouveau_bitfield nvc0_fifo_subfifo_intr[] = {
Ben Skeggsb2b09932010-11-24 10:47:15 +1000403/* { 0x00008000, "" } seen with null ib push */
404 { 0x00200000, "ILLEGAL_MTHD" },
405 { 0x00800000, "EMPTY_SUBC" },
406 {}
407};
408
409static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000410nvc0_fifo_isr_vm_fault(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000411{
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400412 u32 inst = nv_rd32(priv, 0x002800 + (unit * 0x10));
413 u32 valo = nv_rd32(priv, 0x002804 + (unit * 0x10));
414 u32 vahi = nv_rd32(priv, 0x002808 + (unit * 0x10));
415 u32 stat = nv_rd32(priv, 0x00280c + (unit * 0x10));
Ben Skeggs7795bee2011-03-29 09:28:24 +1000416 u32 client = (stat & 0x00001f00) >> 8;
Marcin Slusarz93260d32012-12-09 23:00:34 +0100417 const struct nouveau_enum *en;
418 struct nouveau_engine *engine;
419 struct nouveau_object *engctx = NULL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000420
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400421 switch (unit) {
422 case 3: /* PEEPHOLE */
423 nv_mask(priv, 0x001718, 0x00000000, 0x00000000);
424 break;
425 case 4: /* BAR1 */
426 nv_mask(priv, 0x001704, 0x00000000, 0x00000000);
427 break;
428 case 5: /* BAR3 */
429 nv_mask(priv, 0x001714, 0x00000000, 0x00000000);
430 break;
431 default:
432 break;
433 }
434
Ben Skeggsebb945a2012-07-20 08:17:34 +1000435 nv_error(priv, "%s fault at 0x%010llx [", (stat & 0x00000080) ?
436 "write" : "read", (u64)vahi << 32 | valo);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000437 nouveau_enum_print(nvc0_fifo_fault_reason, stat & 0x0000000f);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100438 pr_cont("] from ");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100439 en = nouveau_enum_print(nvc0_fifo_fault_unit, unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000440 if (stat & 0x00000040) {
Marcin Slusarzf533da12012-12-09 15:45:20 +0100441 pr_cont("/");
Ben Skeggs7795bee2011-03-29 09:28:24 +1000442 nouveau_enum_print(nvc0_fifo_fault_hubclient, client);
443 } else {
Marcin Slusarzf533da12012-12-09 15:45:20 +0100444 pr_cont("/GPC%d/", (stat & 0x1f000000) >> 24);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000445 nouveau_enum_print(nvc0_fifo_fault_gpcclient, client);
446 }
Marcin Slusarz93260d32012-12-09 23:00:34 +0100447
448 if (en && en->data2) {
449 engine = nouveau_engine(priv, en->data2);
450 if (engine)
451 engctx = nouveau_engctx_get(engine, inst);
452
453 }
454 pr_cont(" on channel 0x%010llx [%s]\n", (u64)inst << 12,
455 nouveau_client_name(engctx));
456
457 nouveau_engctx_put(engctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000458}
459
Ben Skeggsd5316e22012-03-21 13:53:49 +1000460static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000461nvc0_fifo_swmthd(struct nvc0_fifo_priv *priv, u32 chid, u32 mthd, u32 data)
Ben Skeggsd5316e22012-03-21 13:53:49 +1000462{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000463 struct nvc0_fifo_chan *chan = NULL;
464 struct nouveau_handle *bind;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000465 unsigned long flags;
466 int ret = -EINVAL;
467
Ben Skeggsebb945a2012-07-20 08:17:34 +1000468 spin_lock_irqsave(&priv->base.lock, flags);
469 if (likely(chid >= priv->base.min && chid <= priv->base.max))
470 chan = (void *)priv->base.channel[chid];
471 if (unlikely(!chan))
472 goto out;
473
474 bind = nouveau_namedb_get_class(nv_namedb(chan), 0x906e);
475 if (likely(bind)) {
476 if (!mthd || !nv_call(bind->object, mthd, data))
477 ret = 0;
478 nouveau_namedb_put(bind);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000479 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000480
481out:
482 spin_unlock_irqrestore(&priv->base.lock, flags);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000483 return ret;
484}
485
Ben Skeggsb2b09932010-11-24 10:47:15 +1000486static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000487nvc0_fifo_isr_subfifo_intr(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000488{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000489 u32 stat = nv_rd32(priv, 0x040108 + (unit * 0x2000));
490 u32 addr = nv_rd32(priv, 0x0400c0 + (unit * 0x2000));
491 u32 data = nv_rd32(priv, 0x0400c4 + (unit * 0x2000));
492 u32 chid = nv_rd32(priv, 0x040120 + (unit * 0x2000)) & 0x7f;
493 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000494 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000495 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000496
Ben Skeggsd5316e22012-03-21 13:53:49 +1000497 if (stat & 0x00200000) {
498 if (mthd == 0x0054) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000499 if (!nvc0_fifo_swmthd(priv, chid, 0x0500, 0x00000000))
Ben Skeggsd5316e22012-03-21 13:53:49 +1000500 show &= ~0x00200000;
501 }
502 }
503
Ben Skeggsebb945a2012-07-20 08:17:34 +1000504 if (stat & 0x00800000) {
505 if (!nvc0_fifo_swmthd(priv, chid, mthd, data))
506 show &= ~0x00800000;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000507 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000508
Ben Skeggsebb945a2012-07-20 08:17:34 +1000509 if (show) {
510 nv_error(priv, "SUBFIFO%d:", unit);
511 nouveau_bitfield_print(nvc0_fifo_subfifo_intr, show);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100512 pr_cont("\n");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100513 nv_error(priv,
514 "SUBFIFO%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
515 unit, chid,
516 nouveau_client_name_for_fifo_chid(&priv->base, chid),
517 subc, mthd, data);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000518 }
519
520 nv_wr32(priv, 0x0400c0 + (unit * 0x2000), 0x80600008);
521 nv_wr32(priv, 0x040108 + (unit * 0x2000), stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000522}
523
524static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000525nvc0_fifo_intr(struct nouveau_subdev *subdev)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000526{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000527 struct nvc0_fifo_priv *priv = (void *)subdev;
528 u32 mask = nv_rd32(priv, 0x002140);
529 u32 stat = nv_rd32(priv, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000530
Ben Skeggs32256c82013-01-31 19:49:33 -0500531 if (stat & 0x00000001) {
532 u32 intr = nv_rd32(priv, 0x00252c);
533 nv_warn(priv, "INTR 0x00000001: 0x%08x\n", intr);
534 nv_wr32(priv, 0x002100, 0x00000001);
535 stat &= ~0x00000001;
536 }
537
Ben Skeggscc8cd642011-01-28 13:42:16 +1000538 if (stat & 0x00000100) {
Ben Skeggs32256c82013-01-31 19:49:33 -0500539 u32 intr = nv_rd32(priv, 0x00254c);
540 nv_warn(priv, "INTR 0x00000100: 0x%08x\n", intr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000541 nv_wr32(priv, 0x002100, 0x00000100);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000542 stat &= ~0x00000100;
543 }
544
Ben Skeggs32256c82013-01-31 19:49:33 -0500545 if (stat & 0x00010000) {
546 u32 intr = nv_rd32(priv, 0x00256c);
547 nv_warn(priv, "INTR 0x00010000: 0x%08x\n", intr);
548 nv_wr32(priv, 0x002100, 0x00010000);
549 stat &= ~0x00010000;
550 }
551
552 if (stat & 0x01000000) {
553 u32 intr = nv_rd32(priv, 0x00258c);
554 nv_warn(priv, "INTR 0x01000000: 0x%08x\n", intr);
555 nv_wr32(priv, 0x002100, 0x01000000);
556 stat &= ~0x01000000;
557 }
558
Ben Skeggsb2b09932010-11-24 10:47:15 +1000559 if (stat & 0x10000000) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000560 u32 units = nv_rd32(priv, 0x00259c);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000561 u32 u = units;
562
563 while (u) {
564 int i = ffs(u) - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000565 nvc0_fifo_isr_vm_fault(priv, i);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000566 u &= ~(1 << i);
567 }
568
Ben Skeggsebb945a2012-07-20 08:17:34 +1000569 nv_wr32(priv, 0x00259c, units);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000570 stat &= ~0x10000000;
571 }
572
573 if (stat & 0x20000000) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000574 u32 units = nv_rd32(priv, 0x0025a0);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000575 u32 u = units;
576
577 while (u) {
578 int i = ffs(u) - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000579 nvc0_fifo_isr_subfifo_intr(priv, i);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000580 u &= ~(1 << i);
581 }
582
Ben Skeggsebb945a2012-07-20 08:17:34 +1000583 nv_wr32(priv, 0x0025a0, units);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000584 stat &= ~0x20000000;
585 }
586
Ben Skeggscc8cd642011-01-28 13:42:16 +1000587 if (stat & 0x40000000) {
Ben Skeggs32256c82013-01-31 19:49:33 -0500588 u32 intr0 = nv_rd32(priv, 0x0025a4);
589 u32 intr1 = nv_mask(priv, 0x002a00, 0x00000000, 0x00000);
590 nv_debug(priv, "INTR 0x40000000: 0x%08x 0x%08x\n",
591 intr0, intr1);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000592 stat &= ~0x40000000;
593 }
594
Ben Skeggs32256c82013-01-31 19:49:33 -0500595 if (stat & 0x80000000) {
596 u32 intr = nv_mask(priv, 0x0025a8, 0x00000000, 0x00000000);
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000597 nouveau_event_trigger(priv->base.uevent, 0);
598 nv_debug(priv, "INTR 0x80000000: 0x%08x\n", intr);
Ben Skeggs32256c82013-01-31 19:49:33 -0500599 stat &= ~0x80000000;
600 }
601
Ben Skeggsb2b09932010-11-24 10:47:15 +1000602 if (stat) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000603 nv_fatal(priv, "unhandled status 0x%08x\n", stat);
604 nv_wr32(priv, 0x002100, stat);
605 nv_wr32(priv, 0x002140, 0);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000606 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000607}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000608
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000609static void
610nvc0_fifo_uevent_enable(struct nouveau_event *event, int index)
611{
612 struct nvc0_fifo_priv *priv = event->priv;
613 nv_mask(priv, 0x002140, 0x80000000, 0x80000000);
614}
615
616static void
617nvc0_fifo_uevent_disable(struct nouveau_event *event, int index)
618{
619 struct nvc0_fifo_priv *priv = event->priv;
620 nv_mask(priv, 0x002140, 0x80000000, 0x00000000);
621}
622
Ben Skeggsebb945a2012-07-20 08:17:34 +1000623static int
624nvc0_fifo_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
625 struct nouveau_oclass *oclass, void *data, u32 size,
626 struct nouveau_object **pobject)
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000627{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000628 struct nvc0_fifo_priv *priv;
629 int ret;
630
Ben Skeggsebb945a2012-07-20 08:17:34 +1000631 ret = nouveau_fifo_create(parent, engine, oclass, 0, 127, &priv);
632 *pobject = nv_object(priv);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000633 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000634 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000635
Ben Skeggsf50c8052013-04-24 18:02:35 +1000636 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000637 &priv->playlist[0]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000638 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000639 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000640
Ben Skeggsf50c8052013-04-24 18:02:35 +1000641 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000642 &priv->playlist[1]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000643 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000644 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000645
Ben Skeggsf50c8052013-04-24 18:02:35 +1000646 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 128 * 0x1000, 0x1000, 0,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000647 &priv->user.mem);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000648 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000649 return ret;
Ben Skeggs9da226f2012-07-13 16:54:45 +1000650
Ben Skeggsebb945a2012-07-20 08:17:34 +1000651 ret = nouveau_gpuobj_map(priv->user.mem, NV_MEM_ACCESS_RW,
652 &priv->user.bar);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000653 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000654 return ret;
655
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000656 priv->base.uevent->enable = nvc0_fifo_uevent_enable;
657 priv->base.uevent->disable = nvc0_fifo_uevent_disable;
658 priv->base.uevent->priv = priv;
659
Ben Skeggsebb945a2012-07-20 08:17:34 +1000660 nv_subdev(priv)->unit = 0x00000100;
661 nv_subdev(priv)->intr = nvc0_fifo_intr;
662 nv_engine(priv)->cclass = &nvc0_fifo_cclass;
663 nv_engine(priv)->sclass = nvc0_fifo_sclass;
664 return 0;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000665}
Ben Skeggsebb945a2012-07-20 08:17:34 +1000666
667static void
668nvc0_fifo_dtor(struct nouveau_object *object)
669{
670 struct nvc0_fifo_priv *priv = (void *)object;
671
672 nouveau_gpuobj_unmap(&priv->user.bar);
673 nouveau_gpuobj_ref(NULL, &priv->user.mem);
674 nouveau_gpuobj_ref(NULL, &priv->playlist[1]);
675 nouveau_gpuobj_ref(NULL, &priv->playlist[0]);
676
677 nouveau_fifo_destroy(&priv->base);
678}
679
680static int
681nvc0_fifo_init(struct nouveau_object *object)
682{
683 struct nvc0_fifo_priv *priv = (void *)object;
684 int ret, i;
685
686 ret = nouveau_fifo_init(&priv->base);
687 if (ret)
688 return ret;
689
690 nv_wr32(priv, 0x000204, 0xffffffff);
691 nv_wr32(priv, 0x002204, 0xffffffff);
692
693 priv->spoon_nr = hweight32(nv_rd32(priv, 0x002204));
694 nv_debug(priv, "%d subfifo(s)\n", priv->spoon_nr);
695
696 /* assign engines to subfifos */
697 if (priv->spoon_nr >= 3) {
698 nv_wr32(priv, 0x002208, ~(1 << 0)); /* PGRAPH */
699 nv_wr32(priv, 0x00220c, ~(1 << 1)); /* PVP */
700 nv_wr32(priv, 0x002210, ~(1 << 1)); /* PPP */
701 nv_wr32(priv, 0x002214, ~(1 << 1)); /* PBSP */
702 nv_wr32(priv, 0x002218, ~(1 << 2)); /* PCE0 */
703 nv_wr32(priv, 0x00221c, ~(1 << 1)); /* PCE1 */
704 }
705
706 /* PSUBFIFO[n] */
707 for (i = 0; i < priv->spoon_nr; i++) {
708 nv_mask(priv, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
709 nv_wr32(priv, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
710 nv_wr32(priv, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
711 }
712
713 nv_mask(priv, 0x002200, 0x00000001, 0x00000001);
714 nv_wr32(priv, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
715
716 nv_wr32(priv, 0x002a00, 0xffffffff); /* clears PFIFO.INTR bit 30 */
717 nv_wr32(priv, 0x002100, 0xffffffff);
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000718 nv_wr32(priv, 0x002140, 0x3fffffff);
Ben Skeggsa2fa29732013-01-31 17:43:55 -0500719 nv_wr32(priv, 0x002628, 0x00000001); /* makes mthd 0x20 work */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000720 return 0;
721}
722
Ben Skeggs16c4f222013-11-05 14:26:58 +1000723struct nouveau_oclass *
724nvc0_fifo_oclass = &(struct nouveau_oclass) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000725 .handle = NV_ENGINE(FIFO, 0xc0),
726 .ofuncs = &(struct nouveau_ofuncs) {
727 .ctor = nvc0_fifo_ctor,
728 .dtor = nvc0_fifo_dtor,
729 .init = nvc0_fifo_init,
730 .fini = _nouveau_fifo_fini,
731 },
732};