blob: 19b698ef3336ffc947b4c01b62e026c779eb5af3 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
23#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000024#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010025#include <linux/list.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050026
Marc Zyngier50926d82016-05-28 11:27:11 +010027#define VGIC_V3_MAX_CPUS 255
28#define VGIC_V2_MAX_CPUS 8
29#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050030#define VGIC_NR_SGIS 16
31#define VGIC_NR_PPIS 16
32#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010033#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
34#define VGIC_MAX_SPI 1019
35#define VGIC_MAX_RESERVED 1023
36#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000037#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010038
Marc Zyngier1a9b1302013-06-21 11:57:56 +010039enum vgic_type {
40 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010041 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010042};
43
Marc Zyngier50926d82016-05-28 11:27:11 +010044/* same for all guests, as depending only on the _host's_ GIC model */
45struct vgic_global {
46 /* type of the host GIC */
47 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010048
Marc Zyngierca85f622013-06-18 19:17:28 +010049 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010050 phys_addr_t vcpu_base;
51
52 /* virtual control interface mapping */
53 void __iomem *vctrl_base;
54
55 /* Number of implemented list registers */
56 int nr_lr;
57
58 /* Maintenance IRQ number */
59 unsigned int maint_irq;
60
61 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
62 int max_gic_vcpus;
63
Andre Przywarab5d84ff2014-06-03 10:26:03 +020064 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010065 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +010066};
67
Marc Zyngier50926d82016-05-28 11:27:11 +010068extern struct vgic_global kvm_vgic_global_state;
69
70#define VGIC_V2_MAX_LRS (1 << 6)
71#define VGIC_V3_MAX_LRS 16
72#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
73
74enum vgic_irq_config {
75 VGIC_CONFIG_EDGE = 0,
76 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020077};
78
Marc Zyngier50926d82016-05-28 11:27:11 +010079struct vgic_irq {
80 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010081 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010082 struct list_head ap_list;
83
84 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
85 * SPIs and LPIs: The VCPU whose ap_list
86 * this is queued on.
87 */
88
89 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
90 * be sent to, as a result of the
91 * targets reg (v2) or the
92 * affinity reg (v3).
93 */
94
95 u32 intid; /* Guest visible INTID */
96 bool pending;
97 bool line_level; /* Level only */
98 bool soft_pending; /* Level only */
99 bool active; /* not used for LPIs */
100 bool enabled;
101 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100102 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100103 u32 hwintid; /* HW INTID number */
104 union {
105 u8 targets; /* GICv2 target VCPUs mask */
106 u32 mpidr; /* GICv3 target VCPU */
107 };
108 u8 source; /* GICv2 SGIs only */
109 u8 priority;
110 enum vgic_irq_config config; /* Level or edge */
111};
112
113struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100114struct vgic_its;
115
116enum iodev_type {
117 IODEV_CPUIF,
118 IODEV_DIST,
119 IODEV_REDIST,
120 IODEV_ITS
121};
Marc Zyngier50926d82016-05-28 11:27:11 +0100122
Andre Przywara6777f772015-03-26 14:39:34 +0000123struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100124 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100125 union {
126 struct kvm_vcpu *redist_vcpu;
127 struct vgic_its *its;
128 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100129 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100130 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100131 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000132 struct kvm_io_device dev;
133};
134
Andre Przywara59c5ab42016-07-15 12:43:30 +0100135struct vgic_its {
136 /* The base address of the ITS control register frame */
137 gpa_t vgic_its_base;
138
139 bool enabled;
Andre Przywara1085fdc2016-07-15 12:43:31 +0100140 bool initialized;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100141 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100142 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100143
144 /* These registers correspond to GITS_BASER{0,1} */
145 u64 baser_device_table;
146 u64 baser_coll_table;
147
148 /* Protects the command queue */
149 struct mutex cmd_lock;
150 u64 cbaser;
151 u32 creadr;
152 u32 cwriter;
153
154 /* Protects the device and collection lists */
155 struct mutex its_lock;
156 struct list_head device_list;
157 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100158};
159
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500160struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100161 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500162 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100163 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500164
Andre Przywara598921362014-06-03 09:33:10 +0200165 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
166 u32 vgic_model;
167
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100168 /* Do injected MSIs require an additional device ID? */
169 bool msis_require_devid;
170
Marc Zyngier50926d82016-05-28 11:27:11 +0100171 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100172
Marc Zyngier50926d82016-05-28 11:27:11 +0100173 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500174 /* Virtual control interface mapping */
175 void __iomem *vctrl_base;
176
Marc Zyngier50926d82016-05-28 11:27:11 +0100177 /* base addresses in guest physical address space: */
178 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200179 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100180 /* either a GICv2 CPU interface */
181 gpa_t vgic_cpu_base;
182 /* or a number of GICv3 redistributor regions */
183 gpa_t vgic_redist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200184 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500185
Marc Zyngier50926d82016-05-28 11:27:11 +0100186 /* distributor enabled */
187 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500188
Marc Zyngier50926d82016-05-28 11:27:11 +0100189 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500190
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000191 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100192
Andre Przywara1085fdc2016-07-15 12:43:31 +0100193 bool has_its;
194
Andre Przywara0aa1de52016-07-15 12:43:29 +0100195 /*
196 * Contains the attributes and gpa of the LPI configuration table.
197 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
198 * one address across all redistributors.
199 * GICv3 spec: 6.1.2 "LPI Configuration tables"
200 */
201 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100202
203 /* Protects the lpi_list and the count value below. */
204 spinlock_t lpi_list_lock;
205 struct list_head lpi_list_head;
206 int lpi_list_count;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500207};
208
Marc Zyngiereede8212013-05-30 10:20:36 +0100209struct vgic_v2_cpu_if {
210 u32 vgic_hcr;
211 u32 vgic_vmcr;
212 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200213 u64 vgic_eisr; /* Saved only */
214 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100215 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000216 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100217};
218
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100219struct vgic_v3_cpu_if {
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100220#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100221 u32 vgic_hcr;
222 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200223 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100224 u32 vgic_misr; /* Saved only */
225 u32 vgic_eisr; /* Saved only */
226 u32 vgic_elrsr; /* Saved only */
227 u32 vgic_ap0r[4];
228 u32 vgic_ap1r[4];
229 u64 vgic_lr[VGIC_V3_MAX_LRS];
230#endif
231};
232
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500233struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500234 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100235 union {
236 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100237 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100238 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100239
Marc Zyngier50926d82016-05-28 11:27:11 +0100240 unsigned int used_lrs;
241 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000242
Marc Zyngier50926d82016-05-28 11:27:11 +0100243 spinlock_t ap_list_lock; /* Protects the ap_list */
244
245 /*
246 * List of IRQs that this VCPU should consider because they are either
247 * Active or Pending (hence the name; AP list), or because they recently
248 * were one of the two and need to be migrated off this list to another
249 * VCPU.
250 */
251 struct list_head ap_list_head;
252
253 u64 live_lrs;
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100254
255 /*
256 * Members below are used with GICv3 emulation only and represent
257 * parts of the redistributor.
258 */
259 struct vgic_io_device rd_iodev;
260 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100261
262 /* Contains the attributes and gpa of the LPI pending tables. */
263 u64 pendbaser;
264
265 bool lpis_enabled;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500266};
267
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700268int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100269void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200270int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100271void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100272void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100273void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100274int kvm_vgic_map_resources(struct kvm *kvm);
275int kvm_vgic_hyp_init(void);
276
277int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500278 bool level);
Marc Zyngier50926d82016-05-28 11:27:11 +0100279int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
280 bool level);
281int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100282int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100283bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500284
Marc Zyngier50926d82016-05-28 11:27:11 +0100285int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
286
Marc Zyngierf982cf42014-05-15 10:03:25 +0100287#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100288#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100289#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700290#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100291 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500292
Marc Zyngier50926d82016-05-28 11:27:11 +0100293bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
294void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
295void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
296
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100297#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngier50926d82016-05-28 11:27:11 +0100298void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100299#else
Marc Zyngier50926d82016-05-28 11:27:11 +0100300static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100301{
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100302}
303#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000304
Marc Zyngier50926d82016-05-28 11:27:11 +0100305/**
306 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
307 *
308 * The host's GIC naturally limits the maximum amount of VCPUs a guest
309 * can use.
310 */
311static inline int kvm_vgic_get_max_vcpus(void)
312{
313 return kvm_vgic_global_state.max_gic_vcpus;
314}
315
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100316int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
317
Eric Auger180ae7b2016-07-22 16:20:41 +0000318/**
319 * kvm_vgic_setup_default_irq_routing:
320 * Setup a default flat gsi routing table mapping all SPIs
321 */
322int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
323
Marc Zyngier50926d82016-05-28 11:27:11 +0100324#endif /* __KVM_ARM_VGIC_H */