blob: 29ae3839c2122e100bebee634bd7a6b817cfe705 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093
94/*
95 * Copy from radeon_drv.h so we don't have to include both and have conflicting
96 * symbol;
97 */
98#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
99#define RADEON_IB_POOL_SIZE 16
100#define RADEON_DEBUGFS_MAX_NUM_FILES 32
101#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000102#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104/*
105 * Errata workarounds.
106 */
107enum radeon_pll_errata {
108 CHIP_ERRATA_R300_CG = 0x00000001,
109 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
110 CHIP_ERRATA_PLL_DELAY = 0x00000004
111};
112
113
114struct radeon_device;
115
116
117/*
118 * BIOS.
119 */
120bool radeon_get_bios(struct radeon_device *rdev);
121
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000122
123/*
124 * Dummy page
125 */
126struct radeon_dummy_page {
127 struct page *page;
128 dma_addr_t addr;
129};
130int radeon_dummy_page_init(struct radeon_device *rdev);
131void radeon_dummy_page_fini(struct radeon_device *rdev);
132
133
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134/*
135 * Clocks
136 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137struct radeon_clock {
138 struct radeon_pll p1pll;
139 struct radeon_pll p2pll;
140 struct radeon_pll spll;
141 struct radeon_pll mpll;
142 /* 10 Khz units */
143 uint32_t default_mclk;
144 uint32_t default_sclk;
145};
146
Rafał Miłecki74338742009-11-03 00:53:02 +0100147/*
148 * Power management
149 */
150int radeon_pm_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000151
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152/*
153 * Fences.
154 */
155struct radeon_fence_driver {
156 uint32_t scratch_reg;
157 atomic_t seq;
158 uint32_t last_seq;
159 unsigned long count_timeout;
160 wait_queue_head_t queue;
161 rwlock_t lock;
162 struct list_head created;
163 struct list_head emited;
164 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100165 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166};
167
168struct radeon_fence {
169 struct radeon_device *rdev;
170 struct kref kref;
171 struct list_head list;
172 /* protected by radeon_fence.lock */
173 uint32_t seq;
174 unsigned long timeout;
175 bool emited;
176 bool signaled;
177};
178
179int radeon_fence_driver_init(struct radeon_device *rdev);
180void radeon_fence_driver_fini(struct radeon_device *rdev);
181int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
182int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
183void radeon_fence_process(struct radeon_device *rdev);
184bool radeon_fence_signaled(struct radeon_fence *fence);
185int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
186int radeon_fence_wait_next(struct radeon_device *rdev);
187int radeon_fence_wait_last(struct radeon_device *rdev);
188struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
189void radeon_fence_unref(struct radeon_fence **fence);
190
Dave Airliee024e112009-06-24 09:48:08 +1000191/*
192 * Tiling registers
193 */
194struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000196};
197
198#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199
200/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100201 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100203struct radeon_mman {
204 struct ttm_bo_global_ref bo_global_ref;
205 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100207 bool mem_global_referenced;
208 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100209};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210
Jerome Glisse4c788672009-11-20 14:29:23 +0100211struct radeon_bo {
212 /* Protected by gem.mutex */
213 struct list_head list;
214 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100215 u32 placements[3];
216 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100217 struct ttm_buffer_object tbo;
218 struct ttm_bo_kmap_obj kmap;
219 unsigned pin_count;
220 void *kptr;
221 u32 tiling_flags;
222 u32 pitch;
223 int surface_reg;
224 /* Constant after initialization */
225 struct radeon_device *rdev;
226 struct drm_gem_object *gobj;
227};
228
229struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100231 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 uint64_t gpu_offset;
233 unsigned rdomain;
234 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100235 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236};
237
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238/*
239 * GEM objects.
240 */
241struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100242 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 struct list_head objects;
244};
245
246int radeon_gem_init(struct radeon_device *rdev);
247void radeon_gem_fini(struct radeon_device *rdev);
248int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100249 int alignment, int initial_domain,
250 bool discardable, bool kernel,
251 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
253 uint64_t *gpu_addr);
254void radeon_gem_object_unpin(struct drm_gem_object *obj);
255
256
257/*
258 * GART structures, functions & helpers
259 */
260struct radeon_mc;
261
262struct radeon_gart_table_ram {
263 volatile uint32_t *ptr;
264};
265
266struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 volatile uint32_t *ptr;
269};
270
271union radeon_gart_table {
272 struct radeon_gart_table_ram ram;
273 struct radeon_gart_table_vram vram;
274};
275
Matt Turnera77f1712009-10-14 00:34:41 -0400276#define RADEON_GPU_PAGE_SIZE 4096
277
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278struct radeon_gart {
279 dma_addr_t table_addr;
280 unsigned num_gpu_pages;
281 unsigned num_cpu_pages;
282 unsigned table_size;
283 union radeon_gart_table table;
284 struct page **pages;
285 dma_addr_t *pages_addr;
286 bool ready;
287};
288
289int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
290void radeon_gart_table_ram_free(struct radeon_device *rdev);
291int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
292void radeon_gart_table_vram_free(struct radeon_device *rdev);
293int radeon_gart_init(struct radeon_device *rdev);
294void radeon_gart_fini(struct radeon_device *rdev);
295void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
296 int pages);
297int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
298 int pages, struct page **pagelist);
299
300
301/*
302 * GPU MC structures, functions & helpers
303 */
304struct radeon_mc {
305 resource_size_t aper_size;
306 resource_size_t aper_base;
307 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000308 /* for some chips with <= 32MB we need to lie
309 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000310 u64 mc_vram_size;
311 u64 gtt_location;
312 u64 gtt_size;
313 u64 gtt_start;
314 u64 gtt_end;
315 u64 vram_location;
316 u64 vram_start;
317 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000319 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 int vram_mtrr;
321 bool vram_is_ddr;
Alex Deucher06b64762010-01-05 11:27:29 -0500322 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323};
324
325int radeon_mc_setup(struct radeon_device *rdev);
Alex Deucher06b64762010-01-05 11:27:29 -0500326bool radeon_combios_sideport_present(struct radeon_device *rdev);
327bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328
329/*
330 * GPU scratch registers structures, functions & helpers
331 */
332struct radeon_scratch {
333 unsigned num_reg;
334 bool free[32];
335 uint32_t reg[32];
336};
337
338int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
339void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
340
341
342/*
343 * IRQS.
344 */
345struct radeon_irq {
346 bool installed;
347 bool sw_int;
348 /* FIXME: use a define max crtc rather than hardcode it */
349 bool crtc_vblank_int[2];
Alex Deucherb500f682009-12-03 13:08:53 -0500350 /* FIXME: use defines for max hpd/dacs */
351 bool hpd[6];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000352 spinlock_t sw_lock;
353 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354};
355
356int radeon_irq_kms_init(struct radeon_device *rdev);
357void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000358void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
359void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360
361/*
362 * CP & ring.
363 */
364struct radeon_ib {
365 struct list_head list;
366 unsigned long idx;
367 uint64_t gpu_addr;
368 struct radeon_fence *fence;
Dave Airlie513bcb42009-09-23 16:56:27 +1000369 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200370 uint32_t length_dw;
371};
372
Dave Airlieecb114a2009-09-15 11:12:56 +1000373/*
374 * locking -
375 * mutex protects scheduled_ibs, ready, alloc_bm
376 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377struct radeon_ib_pool {
378 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100379 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380 struct list_head scheduled_ibs;
381 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
382 bool ready;
383 DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
384};
385
386struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100387 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 volatile uint32_t *ring;
389 unsigned rptr;
390 unsigned wptr;
391 unsigned wptr_old;
392 unsigned ring_size;
393 unsigned ring_free_dw;
394 int count_dw;
395 uint64_t gpu_addr;
396 uint32_t align_mask;
397 uint32_t ptr_mask;
398 struct mutex mutex;
399 bool ready;
400};
401
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500402/*
403 * R6xx+ IH ring
404 */
405struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500407 volatile uint32_t *ring;
408 unsigned rptr;
409 unsigned wptr;
410 unsigned wptr_old;
411 unsigned ring_size;
412 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500413 uint32_t ptr_mask;
414 spinlock_t lock;
415 bool enabled;
416};
417
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000418struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100419 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000421 u64 shader_gpu_addr;
422 u32 vs_offset, ps_offset;
423 u32 state_offset;
424 u32 state_len;
425 u32 vb_used, vb_total;
426 struct radeon_ib *vb_ib;
427};
428
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200429int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
430void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
431int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
432int radeon_ib_pool_init(struct radeon_device *rdev);
433void radeon_ib_pool_fini(struct radeon_device *rdev);
434int radeon_ib_test(struct radeon_device *rdev);
435/* Ring access between begin & end cannot sleep */
436void radeon_ring_free_size(struct radeon_device *rdev);
437int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
438void radeon_ring_unlock_commit(struct radeon_device *rdev);
439void radeon_ring_unlock_undo(struct radeon_device *rdev);
440int radeon_ring_test(struct radeon_device *rdev);
441int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
442void radeon_ring_fini(struct radeon_device *rdev);
443
444
445/*
446 * CS.
447 */
448struct radeon_cs_reloc {
449 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100450 struct radeon_bo *robj;
451 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200452 uint32_t handle;
453 uint32_t flags;
454};
455
456struct radeon_cs_chunk {
457 uint32_t chunk_id;
458 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000459 int kpage_idx[2];
460 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000462 void __user *user_ptr;
463 int last_copied_page;
464 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465};
466
467struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100468 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469 struct radeon_device *rdev;
470 struct drm_file *filp;
471 /* chunks */
472 unsigned nchunks;
473 struct radeon_cs_chunk *chunks;
474 uint64_t *chunks_array;
475 /* IB */
476 unsigned idx;
477 /* relocations */
478 unsigned nrelocs;
479 struct radeon_cs_reloc *relocs;
480 struct radeon_cs_reloc **relocs_ptr;
481 struct list_head validated;
482 /* indices of various chunks */
483 int chunk_ib_idx;
484 int chunk_relocs_idx;
485 struct radeon_ib *ib;
486 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000487 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000488 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489};
490
Dave Airlie513bcb42009-09-23 16:56:27 +1000491extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
492extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
493
494
495static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
496{
497 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
498 u32 pg_idx, pg_offset;
499 u32 idx_value = 0;
500 int new_page;
501
502 pg_idx = (idx * 4) / PAGE_SIZE;
503 pg_offset = (idx * 4) % PAGE_SIZE;
504
505 if (ibc->kpage_idx[0] == pg_idx)
506 return ibc->kpage[0][pg_offset/4];
507 if (ibc->kpage_idx[1] == pg_idx)
508 return ibc->kpage[1][pg_offset/4];
509
510 new_page = radeon_cs_update_pages(p, pg_idx);
511 if (new_page < 0) {
512 p->parser_error = new_page;
513 return 0;
514 }
515
516 idx_value = ibc->kpage[new_page][pg_offset/4];
517 return idx_value;
518}
519
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520struct radeon_cs_packet {
521 unsigned idx;
522 unsigned type;
523 unsigned reg;
524 unsigned opcode;
525 int count;
526 unsigned one_reg_wr;
527};
528
529typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
530 struct radeon_cs_packet *pkt,
531 unsigned idx, unsigned reg);
532typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
533 struct radeon_cs_packet *pkt);
534
535
536/*
537 * AGP
538 */
539int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000540void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541void radeon_agp_fini(struct radeon_device *rdev);
542
543
544/*
545 * Writeback
546 */
547struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100548 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549 volatile uint32_t *wb;
550 uint64_t gpu_addr;
551};
552
Jerome Glissec93bb852009-07-13 21:04:08 +0200553/**
554 * struct radeon_pm - power management datas
555 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
556 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
557 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
558 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
559 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
560 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
561 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
562 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
563 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
564 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
565 * @needed_bandwidth: current bandwidth needs
566 *
567 * It keeps track of various data needed to take powermanagement decision.
568 * Bandwith need is used to determine minimun clock of the GPU and memory.
569 * Equation between gpu/memory clock and available bandwidth is hw dependent
570 * (type of memory, bus size, efficiency, ...)
571 */
572struct radeon_pm {
573 fixed20_12 max_bandwidth;
574 fixed20_12 igp_sideport_mclk;
575 fixed20_12 igp_system_mclk;
576 fixed20_12 igp_ht_link_clk;
577 fixed20_12 igp_ht_link_width;
578 fixed20_12 k8_bandwidth;
579 fixed20_12 sideport_bandwidth;
580 fixed20_12 ht_bandwidth;
581 fixed20_12 core_bandwidth;
582 fixed20_12 sclk;
583 fixed20_12 needed_bandwidth;
584};
585
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586
587/*
588 * Benchmarking
589 */
590void radeon_benchmark(struct radeon_device *rdev);
591
592
593/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200594 * Testing
595 */
596void radeon_test_moves(struct radeon_device *rdev);
597
598
599/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600 * Debugfs
601 */
602int radeon_debugfs_add_files(struct radeon_device *rdev,
603 struct drm_info_list *files,
604 unsigned nfiles);
605int radeon_debugfs_fence_init(struct radeon_device *rdev);
606int r100_debugfs_rbbm_init(struct radeon_device *rdev);
607int r100_debugfs_cp_init(struct radeon_device *rdev);
608
609
610/*
611 * ASIC specific functions.
612 */
613struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200614 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000615 void (*fini)(struct radeon_device *rdev);
616 int (*resume)(struct radeon_device *rdev);
617 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000618 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200619 int (*gpu_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 void (*gart_tlb_flush)(struct radeon_device *rdev);
621 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
622 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
623 void (*cp_fini)(struct radeon_device *rdev);
624 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000625 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000627 int (*ring_test)(struct radeon_device *rdev);
628 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 int (*irq_set)(struct radeon_device *rdev);
630 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200631 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
633 int (*cs_parse)(struct radeon_cs_parser *p);
634 int (*copy_blit)(struct radeon_device *rdev,
635 uint64_t src_offset,
636 uint64_t dst_offset,
637 unsigned num_pages,
638 struct radeon_fence *fence);
639 int (*copy_dma)(struct radeon_device *rdev,
640 uint64_t src_offset,
641 uint64_t dst_offset,
642 unsigned num_pages,
643 struct radeon_fence *fence);
644 int (*copy)(struct radeon_device *rdev,
645 uint64_t src_offset,
646 uint64_t dst_offset,
647 unsigned num_pages,
648 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100649 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100651 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
653 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
654 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000655 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
656 uint32_t tiling_flags, uint32_t pitch,
657 uint32_t offset, uint32_t obj_size);
658 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200659 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500660 void (*hpd_init)(struct radeon_device *rdev);
661 void (*hpd_fini)(struct radeon_device *rdev);
662 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
663 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100664 /* ioctl hw specific callback. Some hw might want to perform special
665 * operation on specific ioctl. For instance on wait idle some hw
666 * might want to perform and HDP flush through MMIO as it seems that
667 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
668 * through ring.
669 */
670 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671};
672
Jerome Glisse21f9a432009-09-11 15:55:33 +0200673/*
674 * Asic structures
675 */
Dave Airlie551ebd82009-09-01 15:25:57 +1000676struct r100_asic {
677 const unsigned *reg_safe_bm;
678 unsigned reg_safe_bm_size;
Jerome Glissecafe6602010-01-07 12:39:21 +0100679 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +1000680};
681
Jerome Glisse21f9a432009-09-11 15:55:33 +0200682struct r300_asic {
683 const unsigned *reg_safe_bm;
684 unsigned reg_safe_bm_size;
Corbin Simpson62cdc0c2010-01-06 19:28:48 +0100685 u32 resync_scratch;
Jerome Glissecafe6602010-01-07 12:39:21 +0100686 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200687};
688
689struct r600_asic {
690 unsigned max_pipes;
691 unsigned max_tile_pipes;
692 unsigned max_simds;
693 unsigned max_backends;
694 unsigned max_gprs;
695 unsigned max_threads;
696 unsigned max_stack_entries;
697 unsigned max_hw_contexts;
698 unsigned max_gs_threads;
699 unsigned sx_max_export_size;
700 unsigned sx_max_export_pos_size;
701 unsigned sx_max_export_smx_size;
702 unsigned sq_num_cf_insts;
703};
704
705struct rv770_asic {
706 unsigned max_pipes;
707 unsigned max_tile_pipes;
708 unsigned max_simds;
709 unsigned max_backends;
710 unsigned max_gprs;
711 unsigned max_threads;
712 unsigned max_stack_entries;
713 unsigned max_hw_contexts;
714 unsigned max_gs_threads;
715 unsigned sx_max_export_size;
716 unsigned sx_max_export_pos_size;
717 unsigned sx_max_export_smx_size;
718 unsigned sq_num_cf_insts;
719 unsigned sx_num_of_sets;
720 unsigned sc_prim_fifo_size;
721 unsigned sc_hiz_tile_fifo_size;
722 unsigned sc_earlyz_tile_fifo_fize;
723};
724
Jerome Glisse068a1172009-06-17 13:28:30 +0200725union radeon_asic_config {
726 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000727 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000728 struct r600_asic r600;
729 struct rv770_asic rv770;
Jerome Glisse068a1172009-06-17 13:28:30 +0200730};
731
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200732
733/*
734 * IOCTL.
735 */
736int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
737 struct drm_file *filp);
738int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
739 struct drm_file *filp);
740int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
741 struct drm_file *file_priv);
742int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
743 struct drm_file *file_priv);
744int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
745 struct drm_file *file_priv);
746int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
747 struct drm_file *file_priv);
748int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
749 struct drm_file *filp);
750int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
751 struct drm_file *filp);
752int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
753 struct drm_file *filp);
754int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
755 struct drm_file *filp);
756int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000757int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
758 struct drm_file *filp);
759int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
760 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761
762
763/*
764 * Core structure, functions and helpers.
765 */
766typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
767typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
768
769struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200770 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771 struct drm_device *ddev;
772 struct pci_dev *pdev;
773 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200774 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 enum radeon_family family;
776 unsigned long flags;
777 int usec_timeout;
778 enum radeon_pll_errata pll_errata;
779 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400780 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 int disp_priority;
782 /* BIOS */
783 uint8_t *bios;
784 bool is_atom_bios;
785 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100786 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787 struct fb_info *fbdev_info;
Jerome Glisse4c788672009-11-20 14:29:23 +0100788 struct radeon_bo *fbdev_rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789 struct radeon_framebuffer *fbdev_rfb;
790 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000791 resource_size_t rmmio_base;
792 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200793 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 radeon_rreg_t mc_rreg;
795 radeon_wreg_t mc_wreg;
796 radeon_rreg_t pll_rreg;
797 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000798 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 radeon_rreg_t pciep_rreg;
800 radeon_wreg_t pciep_wreg;
801 struct radeon_clock clock;
802 struct radeon_mc mc;
803 struct radeon_gart gart;
804 struct radeon_mode_info mode_info;
805 struct radeon_scratch scratch;
806 struct radeon_mman mman;
807 struct radeon_fence_driver fence_drv;
808 struct radeon_cp cp;
809 struct radeon_ib_pool ib_pool;
810 struct radeon_irq irq;
811 struct radeon_asic *asic;
812 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200813 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000814 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 struct mutex cs_mutex;
816 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000817 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818 bool gpu_lockup;
819 bool shutdown;
820 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000821 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +0200822 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +1000823 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000824 const struct firmware *me_fw; /* all family ME firmware */
825 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500826 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000827 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -0400828 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500829 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -0500830 struct workqueue_struct *wq;
831 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -0500832 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -0500833 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200834
835 /* audio stuff */
836 struct timer_list audio_timer;
837 int audio_channels;
838 int audio_rate;
839 int audio_bits_per_sample;
840 uint8_t audio_status_bits;
841 uint8_t audio_category_code;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842};
843
844int radeon_device_init(struct radeon_device *rdev,
845 struct drm_device *ddev,
846 struct pci_dev *pdev,
847 uint32_t flags);
848void radeon_device_fini(struct radeon_device *rdev);
849int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
850
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000851/* r600 blit */
852int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
853void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
854void r600_kms_blit_copy(struct radeon_device *rdev,
855 u64 src_gpu_addr, u64 dst_gpu_addr,
856 int size_bytes);
857
Dave Airliede1b2892009-08-12 18:43:14 +1000858static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
859{
Alex Deucher07bec2d2010-01-13 19:09:12 -0500860 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +1000861 return readl(((void __iomem *)rdev->rmmio) + reg);
862 else {
863 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
864 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
865 }
866}
867
868static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
869{
Alex Deucher07bec2d2010-01-13 19:09:12 -0500870 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +1000871 writel(v, ((void __iomem *)rdev->rmmio) + reg);
872 else {
873 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
874 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
875 }
876}
877
Jerome Glisse4c788672009-11-20 14:29:23 +0100878/*
879 * Cast helper
880 */
881#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882
883/*
884 * Registers read & write functions.
885 */
886#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
887#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +1000888#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000889#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +1000890#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
892#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
893#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
894#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
895#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
896#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +1000897#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
898#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899#define WREG32_P(reg, val, mask) \
900 do { \
901 uint32_t tmp_ = RREG32(reg); \
902 tmp_ &= (mask); \
903 tmp_ |= ((val) & ~(mask)); \
904 WREG32(reg, tmp_); \
905 } while (0)
906#define WREG32_PLL_P(reg, val, mask) \
907 do { \
908 uint32_t tmp_ = RREG32_PLL(reg); \
909 tmp_ &= (mask); \
910 tmp_ |= ((val) & ~(mask)); \
911 WREG32_PLL(reg, tmp_); \
912 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000913#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914
Dave Airliede1b2892009-08-12 18:43:14 +1000915/*
916 * Indirect registers accessor
917 */
918static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
919{
920 uint32_t r;
921
922 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
923 r = RREG32(RADEON_PCIE_DATA);
924 return r;
925}
926
927static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
928{
929 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
930 WREG32(RADEON_PCIE_DATA, (v));
931}
932
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933void r100_pll_errata_after_index(struct radeon_device *rdev);
934
935
936/*
937 * ASICs helpers.
938 */
Dave Airlieb995e432009-07-14 02:02:32 +1000939#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
940 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
942 (rdev->family == CHIP_RV200) || \
943 (rdev->family == CHIP_RS100) || \
944 (rdev->family == CHIP_RS200) || \
945 (rdev->family == CHIP_RV250) || \
946 (rdev->family == CHIP_RV280) || \
947 (rdev->family == CHIP_RS300))
948#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
949 (rdev->family == CHIP_RV350) || \
950 (rdev->family == CHIP_R350) || \
951 (rdev->family == CHIP_RV380) || \
952 (rdev->family == CHIP_R420) || \
953 (rdev->family == CHIP_R423) || \
954 (rdev->family == CHIP_RV410) || \
955 (rdev->family == CHIP_RS400) || \
956 (rdev->family == CHIP_RS480))
957#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
958#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
959#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
960
961
962/*
963 * BIOS helpers.
964 */
965#define RBIOS8(i) (rdev->bios[i])
966#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
967#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
968
969int radeon_combios_init(struct radeon_device *rdev);
970void radeon_combios_fini(struct radeon_device *rdev);
971int radeon_atombios_init(struct radeon_device *rdev);
972void radeon_atombios_fini(struct radeon_device *rdev);
973
974
975/*
976 * RING helpers.
977 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
979{
980#if DRM_DEBUG_CODE
981 if (rdev->cp.count_dw <= 0) {
982 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
983 }
984#endif
985 rdev->cp.ring[rdev->cp.wptr++] = v;
986 rdev->cp.wptr &= rdev->cp.ptr_mask;
987 rdev->cp.count_dw--;
988 rdev->cp.ring_free_dw--;
989}
990
991
992/*
993 * ASICs macro.
994 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200995#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000996#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
997#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
998#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001000#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1003#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001004#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001006#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1007#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1009#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001010#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001011#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1012#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1013#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1014#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001015#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001017#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001018#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001019#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1020#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001021#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1022#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001023#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001024#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1025#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1026#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1027#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001029/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001030/* AGP */
1031extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001032extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001033extern int radeon_modeset_init(struct radeon_device *rdev);
1034extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001035extern bool radeon_card_posted(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001036extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001037extern int radeon_clocks_init(struct radeon_device *rdev);
1038extern void radeon_clocks_fini(struct radeon_device *rdev);
1039extern void radeon_scratch_init(struct radeon_device *rdev);
1040extern void radeon_surface_init(struct radeon_device *rdev);
1041extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001042extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001043extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001044extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001045extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001046
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001047/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001048struct r100_mc_save {
1049 u32 GENMO_WT;
1050 u32 CRTC_EXT_CNTL;
1051 u32 CRTC_GEN_CNTL;
1052 u32 CRTC2_GEN_CNTL;
1053 u32 CUR_OFFSET;
1054 u32 CUR2_OFFSET;
1055};
1056extern void r100_cp_disable(struct radeon_device *rdev);
1057extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
1058extern void r100_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001059extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001060extern int r100_pci_gart_init(struct radeon_device *rdev);
1061extern void r100_pci_gart_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001062extern int r100_pci_gart_enable(struct radeon_device *rdev);
1063extern void r100_pci_gart_disable(struct radeon_device *rdev);
1064extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001065extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
1066extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
1067extern void r100_ib_fini(struct radeon_device *rdev);
1068extern int r100_ib_init(struct radeon_device *rdev);
1069extern void r100_irq_disable(struct radeon_device *rdev);
1070extern int r100_irq_set(struct radeon_device *rdev);
1071extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
1072extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001073extern void r100_vram_init_sizes(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001074extern void r100_wb_disable(struct radeon_device *rdev);
1075extern void r100_wb_fini(struct radeon_device *rdev);
1076extern int r100_wb_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001077extern void r100_hdp_reset(struct radeon_device *rdev);
1078extern int r100_rb2d_reset(struct radeon_device *rdev);
1079extern int r100_cp_reset(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001080extern void r100_vga_render_disable(struct radeon_device *rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001081extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1082 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001083 struct radeon_bo *robj);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001084extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1085 struct radeon_cs_packet *pkt,
1086 const unsigned *auth, unsigned n,
1087 radeon_packet0_check_t check);
1088extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
1089 struct radeon_cs_packet *pkt,
1090 unsigned idx);
Dave Airlie17e15b02009-11-05 15:36:53 +10001091extern void r100_enable_bm(struct radeon_device *rdev);
Alex Deucher92cde002009-12-04 10:55:12 -05001092extern void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001093
Jerome Glissed4550902009-10-01 10:12:06 +02001094/* rv200,rv250,rv280 */
1095extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001096
1097/* r300,r350,rv350,rv370,rv380 */
1098extern void r300_set_reg_safe(struct radeon_device *rdev);
1099extern void r300_mc_program(struct radeon_device *rdev);
1100extern void r300_vram_info(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001101extern void r300_clock_startup(struct radeon_device *rdev);
1102extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001103extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1104extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1105extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001106extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001107
Jerome Glisse905b6822009-09-09 22:24:20 +02001108/* r420,r423,rv410 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001109extern int r420_mc_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001110extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1111extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001112extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001113extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001114
Jerome Glisse21f9a432009-09-11 15:55:33 +02001115/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001116struct rv515_mc_save {
1117 u32 d1vga_control;
1118 u32 d2vga_control;
1119 u32 vga_render_control;
1120 u32 vga_hdp_control;
1121 u32 d1crtc_control;
1122 u32 d2crtc_control;
1123};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001124extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001125extern void rv515_vga_render_disable(struct radeon_device *rdev);
1126extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001127extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1128extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1129extern void rv515_clock_startup(struct radeon_device *rdev);
1130extern void rv515_debugfs(struct radeon_device *rdev);
1131extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001132
Jerome Glisse3bc68532009-10-01 09:39:24 +02001133/* rs400 */
1134extern int rs400_gart_init(struct radeon_device *rdev);
1135extern int rs400_gart_enable(struct radeon_device *rdev);
1136extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1137extern void rs400_gart_disable(struct radeon_device *rdev);
1138extern void rs400_gart_fini(struct radeon_device *rdev);
1139
1140/* rs600 */
1141extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001142extern int rs600_irq_set(struct radeon_device *rdev);
1143extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001144
Jerome Glisse21f9a432009-09-11 15:55:33 +02001145/* rs690, rs740 */
1146extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1147 struct drm_display_mode *mode1,
1148 struct drm_display_mode *mode2);
1149
1150/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1151extern bool r600_card_posted(struct radeon_device *rdev);
1152extern void r600_cp_stop(struct radeon_device *rdev);
1153extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1154extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001155extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001156extern int r600_count_pipe_bits(uint32_t val);
1157extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
1158extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001159extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001160extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1161extern int r600_ib_test(struct radeon_device *rdev);
1162extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001163extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001164extern int r600_wb_enable(struct radeon_device *rdev);
1165extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001166extern void r600_scratch_init(struct radeon_device *rdev);
1167extern int r600_blit_init(struct radeon_device *rdev);
1168extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001169extern int r600_init_microcode(struct radeon_device *rdev);
Dave Airliefe62e1a2009-09-21 14:06:30 +10001170extern int r600_gpu_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001171/* r600 irq */
1172extern int r600_irq_init(struct radeon_device *rdev);
1173extern void r600_irq_fini(struct radeon_device *rdev);
1174extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1175extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001176extern void r600_irq_suspend(struct radeon_device *rdev);
1177/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001178extern int r600_audio_init(struct radeon_device *rdev);
1179extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1180extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
1181extern void r600_audio_fini(struct radeon_device *rdev);
1182extern void r600_hdmi_init(struct drm_encoder *encoder);
1183extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
1184extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1185extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
1186extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
1187 int channels,
1188 int rate,
1189 int bps,
1190 uint8_t status_bits,
1191 uint8_t category_code);
1192
Jerome Glisse4c788672009-11-20 14:29:23 +01001193#include "radeon_object.h"
1194
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195#endif