blob: 38ae74f8e77aa38bfe9284744bd85b598699ca75 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Nishant Kamate49c4d22011-02-17 09:55:03 -08009 * Copyright (C) 2009-11 Texas Instruments
Santosh Shilimkar44169072009-05-28 14:16:04 -070010 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren1dbae812005-11-10 14:26:51 +000017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000021
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000023
Tony Lindgren4e653312011-11-10 22:45:17 +010024#include "common.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080026
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +030027#include <mach/id.h>
28
Paul Walmsley4814ced2010-10-08 11:40:20 -060029#include "control.h"
30
Lauri Leukkunen84a34342008-12-10 17:36:31 -080031static unsigned int omap_revision;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +053032static const char *cpu_rev;
Aneesh Vcc0170b2011-07-02 08:00:22 +053033u32 omap_features;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080034
35unsigned int omap_rev(void)
36{
37 return omap_revision;
38}
39EXPORT_SYMBOL(omap_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +030040
Kevin Hilman8e25ad92009-06-23 13:30:23 +030041int omap_type(void)
42{
43 u32 val = 0;
44
Felipe Balbiedeae652009-11-22 10:11:24 -080045 if (cpu_is_omap24xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030046 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
Afzal Mohammedfb3cfb12012-03-05 16:11:01 -080047 } else if (cpu_is_am33xx()) {
48 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080049 } else if (cpu_is_omap34xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030050 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
Santosh Shilimkar737daa02010-02-18 08:59:10 +000051 } else if (cpu_is_omap44xx()) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -060052 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080053 } else {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030054 pr_err("Cannot detect omap type!\n");
55 goto out;
56 }
57
58 val &= OMAP2_DEVICETYPE_MASK;
59 val >>= 8;
60
61out:
62 return val;
63}
64EXPORT_SYMBOL(omap_type);
65
66
Tony Lindgrena8823142008-12-10 17:36:30 -080067/*----------------------------------------------------------------------------*/
Paul Walmsley097c5842008-07-03 12:24:45 +030068
Tony Lindgrena8823142008-12-10 17:36:30 -080069#define OMAP_TAP_IDCODE 0x0204
70#define OMAP_TAP_DIE_ID_0 0x0218
71#define OMAP_TAP_DIE_ID_1 0x021C
72#define OMAP_TAP_DIE_ID_2 0x0220
73#define OMAP_TAP_DIE_ID_3 0x0224
Paul Walmsley097c5842008-07-03 12:24:45 +030074
Andy Greenb235e002011-03-12 22:50:54 +000075#define OMAP_TAP_DIE_ID_44XX_0 0x0200
76#define OMAP_TAP_DIE_ID_44XX_1 0x0208
77#define OMAP_TAP_DIE_ID_44XX_2 0x020c
78#define OMAP_TAP_DIE_ID_44XX_3 0x0210
79
Tony Lindgrena8823142008-12-10 17:36:30 -080080#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
Tony Lindgren0e564842008-10-06 15:49:16 +030081
Tony Lindgrena8823142008-12-10 17:36:30 -080082struct omap_id {
83 u16 hawkeye; /* Silicon type (Hawkeye id) */
84 u8 dev; /* Device type from production_id reg */
Lauri Leukkunen84a34342008-12-10 17:36:31 -080085 u32 type; /* Combined type id copied to omap_revision */
Tony Lindgrena8823142008-12-10 17:36:30 -080086};
Tony Lindgren0e564842008-10-06 15:49:16 +030087
Tony Lindgrena8823142008-12-10 17:36:30 -080088/* Register values to detect the OMAP version */
89static struct omap_id omap_ids[] __initdata = {
90 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
91 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
92 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
93 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
94 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
95 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
96};
Paul Walmsley097c5842008-07-03 12:24:45 +030097
Tony Lindgrena8823142008-12-10 17:36:30 -080098static void __iomem *tap_base;
99static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300101void omap_get_die_id(struct omap_die_id *odi)
102{
Andy Greenb235e002011-03-12 22:50:54 +0000103 if (cpu_is_omap44xx()) {
104 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
105 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
106 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
107 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
108
109 return;
110 }
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300111 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
112 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
113 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
114 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
115}
116
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530117void __init omap2xxx_check_revision(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000118{
119 int i, j;
Tony Lindgrena8823142008-12-10 17:36:30 -0800120 u32 idcode, prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000121 u16 hawkeye;
Tony Lindgrena8823142008-12-10 17:36:30 -0800122 u8 dev_type, rev;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300123 struct omap_die_id odi;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000124
125 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300126 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000127 hawkeye = (idcode >> 12) & 0xffff;
128 rev = (idcode >> 28) & 0x0f;
129 dev_type = (prod_id >> 16) & 0x0f;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300130 omap_get_die_id(&odi);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000131
Paul Walmsley097c5842008-07-03 12:24:45 +0300132 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
133 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300134 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
Paul Walmsley097c5842008-07-03 12:24:45 +0300135 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300136 odi.id_1, (odi.id_1 >> 28) & 0xf);
137 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
138 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
Paul Walmsley097c5842008-07-03 12:24:45 +0300139 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
140 prod_id, dev_type);
141
Tony Lindgren1dbae812005-11-10 14:26:51 +0000142 /* Check hawkeye ids */
143 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
144 if (hawkeye == omap_ids[i].hawkeye)
145 break;
146 }
147
148 if (i == ARRAY_SIZE(omap_ids)) {
149 printk(KERN_ERR "Unknown OMAP CPU id\n");
150 return;
151 }
152
153 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
154 if (dev_type == omap_ids[j].dev)
155 break;
156 }
157
158 if (j == ARRAY_SIZE(omap_ids)) {
159 printk(KERN_ERR "Unknown OMAP device type. "
160 "Handling it as OMAP%04x\n",
161 omap_ids[i].type >> 16);
162 j = i;
163 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000164
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800165 pr_info("OMAP%04x", omap_rev() >> 16);
166 if ((omap_rev() >> 8) & 0x0f)
167 pr_info("ES%x", (omap_rev() >> 12) & 0xf);
Paul Walmsley097c5842008-07-03 12:24:45 +0300168 pr_info("\n");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000169}
170
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530171#define OMAP3_SHOW_FEATURE(feat) \
172 if (omap3_has_ ##feat()) \
173 printk(#feat" ");
174
175static void __init omap3_cpuinfo(void)
176{
177 const char *cpu_name;
178
179 /*
180 * OMAP3430 and OMAP3530 are assumed to be same.
181 *
182 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
183 * on available features. Upon detection, update the CPU id
184 * and CPU class bits.
185 */
186 if (cpu_is_omap3630()) {
187 cpu_name = "OMAP3630";
Kevin Hilman68a88b92012-04-30 16:37:10 -0700188 } else if (soc_is_am35xx()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530189 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
190 } else if (cpu_is_ti816x()) {
191 cpu_name = "TI816X";
192 } else if (cpu_is_am335x()) {
193 cpu_name = "AM335X";
194 } else if (cpu_is_ti814x()) {
195 cpu_name = "TI814X";
196 } else if (omap3_has_iva() && omap3_has_sgx()) {
197 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
198 cpu_name = "OMAP3430/3530";
199 } else if (omap3_has_iva()) {
200 cpu_name = "OMAP3525";
201 } else if (omap3_has_sgx()) {
202 cpu_name = "OMAP3515";
203 } else {
204 cpu_name = "OMAP3503";
205 }
206
207 /* Print verbose information */
208 pr_info("%s ES%s (", cpu_name, cpu_rev);
209
210 OMAP3_SHOW_FEATURE(l2cache);
211 OMAP3_SHOW_FEATURE(iva);
212 OMAP3_SHOW_FEATURE(sgx);
213 OMAP3_SHOW_FEATURE(neon);
214 OMAP3_SHOW_FEATURE(isp);
215 OMAP3_SHOW_FEATURE(192mhz_clk);
216
217 printk(")\n");
218}
219
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800220#define OMAP3_CHECK_FEATURE(status,feat) \
221 if (((status & OMAP3_ ##feat## _MASK) \
222 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
Aneesh Vcc0170b2011-07-02 08:00:22 +0530223 omap_features |= OMAP3_HAS_ ##feat; \
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800224 }
225
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530226void __init omap3xxx_check_features(void)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800227{
228 u32 status;
229
Aneesh Vcc0170b2011-07-02 08:00:22 +0530230 omap_features = 0;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800231
232 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
233
234 OMAP3_CHECK_FEATURE(status, L2CACHE);
235 OMAP3_CHECK_FEATURE(status, IVA);
236 OMAP3_CHECK_FEATURE(status, SGX);
237 OMAP3_CHECK_FEATURE(status, NEON);
238 OMAP3_CHECK_FEATURE(status, ISP);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700239 if (cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530240 omap_features |= OMAP3_HAS_192MHZ_CLK;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600241 if (cpu_is_omap3430() || cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530242 omap_features |= OMAP3_HAS_IO_WAKEUP;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600243 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
244 omap_rev() == OMAP3430_REV_ES3_1_2)
245 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800246
Aneesh Vcc0170b2011-07-02 08:00:22 +0530247 omap_features |= OMAP3_HAS_SDRC;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800248
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800249 /*
Mark A. Greer1ce02992012-04-30 16:57:09 -0700250 * am35x fixups:
251 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
252 * reserved and therefore return 0 when read. Unfortunately,
253 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
254 * mean that a feature is present even though it isn't so clear
255 * the incorrectly set feature bits.
256 */
257 if (soc_is_am35xx())
258 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
259
260 /*
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800261 * TODO: Get additional info (where applicable)
262 * e.g. Size of L2 cache.
263 */
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530264
265 omap3_cpuinfo();
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800266}
267
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530268void __init omap4xxx_check_features(void)
Aneesh Vcc0170b2011-07-02 08:00:22 +0530269{
270 u32 si_type;
271
272 if (cpu_is_omap443x())
273 omap_features |= OMAP4_HAS_MPU_1GHZ;
274
275
276 if (cpu_is_omap446x()) {
277 si_type =
278 read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
279 switch ((si_type & (3 << 16)) >> 16) {
280 case 2:
281 /* High performance device */
282 omap_features |= OMAP4_HAS_MPU_1_5GHZ;
283 break;
284 case 1:
285 default:
286 /* Standard device */
287 omap_features |= OMAP4_HAS_MPU_1_2GHZ;
288 break;
289 }
290 }
291}
292
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530293void __init ti81xx_check_features(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800294{
Aneesh Vcc0170b2011-07-02 08:00:22 +0530295 omap_features = OMAP3_HAS_NEON;
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530296 omap3_cpuinfo();
Hemant Pedanekar01001712011-02-16 08:31:39 -0800297}
298
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530299void __init omap3xxx_check_revision(void)
Tony Lindgrena8823142008-12-10 17:36:30 -0800300{
301 u32 cpuid, idcode;
302 u16 hawkeye;
303 u8 rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800304
305 /*
306 * We cannot access revision registers on ES1.0.
307 * If the processor type is Cortex-A8 and the revision is 0x0
308 * it means its Cortex r0p0 which is 3430 ES1.0.
309 */
310 cpuid = read_cpuid(CPUID_ID);
311 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800312 omap_revision = OMAP3430_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530313 cpu_rev = "1.0";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800314 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800315 }
316
317 /*
318 * Detection for 34xx ES2.0 and above can be done with just
319 * hawkeye and rev. See TRM 1.5.2 Device Identification.
320 * Note that rev does not map directly to our defined processor
321 * revision numbers as ES1.0 uses value 0.
322 */
323 idcode = read_tap_reg(OMAP_TAP_IDCODE);
324 hawkeye = (idcode >> 12) & 0xffff;
325 rev = (idcode >> 28) & 0xff;
326
Nishanth Menon2456a102009-11-22 10:10:56 -0800327 switch (hawkeye) {
328 case 0xb7ae:
329 /* Handle 34xx/35xx devices */
Tony Lindgrena8823142008-12-10 17:36:30 -0800330 switch (rev) {
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800331 case 0: /* Take care of early samples */
332 case 1:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800333 omap_revision = OMAP3430_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530334 cpu_rev = "2.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800335 break;
336 case 2:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800337 omap_revision = OMAP3430_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530338 cpu_rev = "2.1";
Tony Lindgrena8823142008-12-10 17:36:30 -0800339 break;
340 case 3:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800341 omap_revision = OMAP3430_REV_ES3_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530342 cpu_rev = "3.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800343 break;
Tony Lindgren187e6882009-01-29 08:57:16 -0800344 case 4:
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800345 omap_revision = OMAP3430_REV_ES3_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530346 cpu_rev = "3.1";
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800347 break;
348 case 7:
Felipe Balbiedeae652009-11-22 10:11:24 -0800349 /* FALLTHROUGH */
Tony Lindgrena8823142008-12-10 17:36:30 -0800350 default:
351 /* Use the latest known revision as default */
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800352 omap_revision = OMAP3430_REV_ES3_1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530353 cpu_rev = "3.1.2";
Tony Lindgrena8823142008-12-10 17:36:30 -0800354 }
Nishanth Menon2456a102009-11-22 10:10:56 -0800355 break;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800356 case 0xb868:
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600357 /*
358 * Handle OMAP/AM 3505/3517 devices
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800359 *
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600360 * Set the device to be OMAP3517 here. Actual device
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800361 * is identified later based on the features.
362 */
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600363 switch (rev) {
364 case 0:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700365 omap_revision = AM35XX_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530366 cpu_rev = "1.0";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600367 break;
368 case 1:
369 /* FALLTHROUGH */
370 default:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700371 omap_revision = AM35XX_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530372 cpu_rev = "1.1";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600373 }
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800374 break;
Felipe Balbiedeae652009-11-22 10:11:24 -0800375 case 0xb891:
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000376 /* Handle 36xx devices */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000377
378 switch(rev) {
379 case 0: /* Take care of early samples */
380 omap_revision = OMAP3630_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530381 cpu_rev = "1.0";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000382 break;
383 case 1:
384 omap_revision = OMAP3630_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530385 cpu_rev = "1.1";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000386 break;
387 case 2:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600388 /* FALLTHROUGH */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000389 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600390 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530391 cpu_rev = "1.2";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000392 }
Nishanth Menon77c08702010-08-16 09:21:19 +0300393 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800394 case 0xb81e:
Hemant Pedanekar01001712011-02-16 08:31:39 -0800395 switch (rev) {
396 case 0:
397 omap_revision = TI8168_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530398 cpu_rev = "1.0";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800399 break;
400 case 1:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600401 /* FALLTHROUGH */
Hemant Pedanekar01001712011-02-16 08:31:39 -0800402 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600403 omap_revision = TI8168_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530404 cpu_rev = "1.1";
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600405 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800406 }
407 break;
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800408 case 0xb944:
409 omap_revision = AM335X_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530410 cpu_rev = "1.0";
Vaibhav Hiremathc2d13552012-01-23 13:26:47 +0530411 break;
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800412 case 0xb8f2:
413 switch (rev) {
414 case 0:
415 /* FALLTHROUGH */
416 case 1:
417 omap_revision = TI8148_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530418 cpu_rev = "1.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800419 break;
420 case 2:
421 omap_revision = TI8148_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530422 cpu_rev = "2.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800423 break;
424 case 3:
425 /* FALLTHROUGH */
426 default:
427 omap_revision = TI8148_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530428 cpu_rev = "2.1";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800429 break;
430 }
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800431 break;
Nishanth Menon2456a102009-11-22 10:10:56 -0800432 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600433 /* Unknown default to latest silicon rev as default */
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600434 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530435 cpu_rev = "1.2";
Paul Walmsley51ec8112011-09-13 19:52:15 -0600436 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
Tony Lindgrena8823142008-12-10 17:36:30 -0800437 }
Tony Lindgrena8823142008-12-10 17:36:30 -0800438}
439
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530440void __init omap4xxx_check_revision(void)
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800441{
442 u32 idcode;
443 u16 hawkeye;
444 u8 rev;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800445
446 /*
447 * The IC rev detection is done with hawkeye and rev.
448 * Note that rev does not map directly to defined processor
449 * revision numbers as ES1.0 uses value 0.
450 */
451 idcode = read_tap_reg(OMAP_TAP_IDCODE);
452 hawkeye = (idcode >> 12) & 0xffff;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800453 rev = (idcode >> 28) & 0xf;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800454
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530455 /*
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530456 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530457 * Use ARM register to detect the correct ES version
458 */
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800459 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530460 idcode = read_cpuid(CPUID_ID);
461 rev = (idcode & 0xf) - 1;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800462 }
463
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530464 switch (hawkeye) {
465 case 0xb852:
466 switch (rev) {
467 case 0:
468 omap_revision = OMAP4430_REV_ES1_0;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530469 break;
470 case 1:
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530471 default:
472 omap_revision = OMAP4430_REV_ES2_0;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800473 }
474 break;
475 case 0xb95c:
476 switch (rev) {
477 case 3:
478 omap_revision = OMAP4430_REV_ES2_1;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800479 break;
480 case 4:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800481 omap_revision = OMAP4430_REV_ES2_2;
David Anders55035c12011-12-13 10:46:44 -0800482 break;
483 case 6:
484 default:
485 omap_revision = OMAP4430_REV_ES2_3;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800486 }
487 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530488 case 0xb94e:
489 switch (rev) {
490 case 0:
491 default:
492 omap_revision = OMAP4460_REV_ES1_0;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530493 break;
494 }
495 break;
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800496 case 0xb975:
497 switch (rev) {
498 case 0:
499 default:
500 omap_revision = OMAP4470_REV_ES1_0;
501 break;
502 }
503 break;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530504 default:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800505 /* Unknown default to latest silicon rev as default */
David Anders55035c12011-12-13 10:46:44 -0800506 omap_revision = OMAP4430_REV_ES2_3;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530507 }
508
Nishant Kamate49c4d22011-02-17 09:55:03 -0800509 pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
510 ((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800511}
512
Tony Lindgrena8823142008-12-10 17:36:30 -0800513/*
514 * Set up things for map_io and processor detection later on. Gets called
515 * pretty much first thing from board init. For multi-omap, this gets
516 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
517 * detect the exact revision later on in omap2_detect_revision() once map_io
518 * is done.
519 */
Tony Lindgren0e564842008-10-06 15:49:16 +0300520void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
521{
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800522 omap_revision = omap2_globals->class;
Tony Lindgren0e564842008-10-06 15:49:16 +0300523 tap_base = omap2_globals->tap;
524
Tony Lindgrena8823142008-12-10 17:36:30 -0800525 if (cpu_is_omap34xx())
Tony Lindgren0e564842008-10-06 15:49:16 +0300526 tap_prod_id = 0x0210;
527 else
528 tap_prod_id = 0x0208;
529}